fw.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../base.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "fw.h"
  31. static void _rtl92s_fw_set_rqpn(struct ieee80211_hw *hw)
  32. {
  33. struct rtl_priv *rtlpriv = rtl_priv(hw);
  34. rtl_write_dword(rtlpriv, RQPN, 0xffffffff);
  35. rtl_write_dword(rtlpriv, RQPN + 4, 0xffffffff);
  36. rtl_write_byte(rtlpriv, RQPN + 8, 0xff);
  37. rtl_write_byte(rtlpriv, RQPN + 0xB, 0x80);
  38. }
  39. static bool _rtl92s_firmware_enable_cpu(struct ieee80211_hw *hw)
  40. {
  41. struct rtl_priv *rtlpriv = rtl_priv(hw);
  42. u32 ichecktime = 200;
  43. u16 tmpu2b;
  44. u8 tmpu1b, cpustatus = 0;
  45. _rtl92s_fw_set_rqpn(hw);
  46. /* Enable CPU. */
  47. tmpu1b = rtl_read_byte(rtlpriv, SYS_CLKR);
  48. /* AFE source */
  49. rtl_write_byte(rtlpriv, SYS_CLKR, (tmpu1b | SYS_CPU_CLKSEL));
  50. tmpu2b = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  51. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | FEN_CPUEN));
  52. /* Polling IMEM Ready after CPU has refilled. */
  53. do {
  54. cpustatus = rtl_read_byte(rtlpriv, TCR);
  55. if (cpustatus & IMEM_RDY) {
  56. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  57. "IMEM Ready after CPU has refilled\n");
  58. break;
  59. }
  60. udelay(100);
  61. } while (ichecktime--);
  62. if (!(cpustatus & IMEM_RDY))
  63. return false;
  64. return true;
  65. }
  66. static enum fw_status _rtl92s_firmware_get_nextstatus(
  67. enum fw_status fw_currentstatus)
  68. {
  69. enum fw_status next_fwstatus = 0;
  70. switch (fw_currentstatus) {
  71. case FW_STATUS_INIT:
  72. next_fwstatus = FW_STATUS_LOAD_IMEM;
  73. break;
  74. case FW_STATUS_LOAD_IMEM:
  75. next_fwstatus = FW_STATUS_LOAD_EMEM;
  76. break;
  77. case FW_STATUS_LOAD_EMEM:
  78. next_fwstatus = FW_STATUS_LOAD_DMEM;
  79. break;
  80. case FW_STATUS_LOAD_DMEM:
  81. next_fwstatus = FW_STATUS_READY;
  82. break;
  83. default:
  84. break;
  85. }
  86. return next_fwstatus;
  87. }
  88. static u8 _rtl92s_firmware_header_map_rftype(struct ieee80211_hw *hw)
  89. {
  90. struct rtl_priv *rtlpriv = rtl_priv(hw);
  91. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  92. switch (rtlphy->rf_type) {
  93. case RF_1T1R:
  94. return 0x11;
  95. case RF_1T2R:
  96. return 0x12;
  97. case RF_2T2R:
  98. return 0x22;
  99. default:
  100. pr_err("Unknown RF type(%x)\n", rtlphy->rf_type);
  101. break;
  102. }
  103. return 0x22;
  104. }
  105. static void _rtl92s_firmwareheader_priveupdate(struct ieee80211_hw *hw,
  106. struct fw_priv *pfw_priv)
  107. {
  108. /* Update RF types for RATR settings. */
  109. pfw_priv->rf_config = _rtl92s_firmware_header_map_rftype(hw);
  110. }
  111. static bool _rtl92s_cmd_send_packet(struct ieee80211_hw *hw,
  112. struct sk_buff *skb, u8 last)
  113. {
  114. struct rtl_priv *rtlpriv = rtl_priv(hw);
  115. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  116. struct rtl8192_tx_ring *ring;
  117. struct rtl_tx_desc *pdesc;
  118. unsigned long flags;
  119. u8 idx = 0;
  120. ring = &rtlpci->tx_ring[TXCMD_QUEUE];
  121. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  122. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  123. pdesc = &ring->desc[idx];
  124. rtlpriv->cfg->ops->fill_tx_cmddesc(hw, (u8 *)pdesc, 1, 1, skb);
  125. __skb_queue_tail(&ring->queue, skb);
  126. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  127. return true;
  128. }
  129. static bool _rtl92s_firmware_downloadcode(struct ieee80211_hw *hw,
  130. u8 *code_virtual_address, u32 buffer_len)
  131. {
  132. struct rtl_priv *rtlpriv = rtl_priv(hw);
  133. struct sk_buff *skb;
  134. struct rtl_tcb_desc *tcb_desc;
  135. unsigned char *seg_ptr;
  136. u16 frag_threshold = MAX_FIRMWARE_CODE_SIZE;
  137. u16 frag_length, frag_offset = 0;
  138. u16 extra_descoffset = 0;
  139. u8 last_inipkt = 0;
  140. _rtl92s_fw_set_rqpn(hw);
  141. if (buffer_len >= MAX_FIRMWARE_CODE_SIZE) {
  142. pr_err("Size over FIRMWARE_CODE_SIZE!\n");
  143. return false;
  144. }
  145. extra_descoffset = 0;
  146. do {
  147. if ((buffer_len - frag_offset) > frag_threshold) {
  148. frag_length = frag_threshold + extra_descoffset;
  149. } else {
  150. frag_length = (u16)(buffer_len - frag_offset +
  151. extra_descoffset);
  152. last_inipkt = 1;
  153. }
  154. /* Allocate skb buffer to contain firmware */
  155. /* info and tx descriptor info. */
  156. skb = dev_alloc_skb(frag_length);
  157. if (!skb)
  158. return false;
  159. skb_reserve(skb, extra_descoffset);
  160. seg_ptr = (u8 *)skb_put(skb, (u32)(frag_length -
  161. extra_descoffset));
  162. memcpy(seg_ptr, code_virtual_address + frag_offset,
  163. (u32)(frag_length - extra_descoffset));
  164. tcb_desc = (struct rtl_tcb_desc *)(skb->cb);
  165. tcb_desc->queue_index = TXCMD_QUEUE;
  166. tcb_desc->cmd_or_init = DESC_PACKET_TYPE_INIT;
  167. tcb_desc->last_inipkt = last_inipkt;
  168. _rtl92s_cmd_send_packet(hw, skb, last_inipkt);
  169. frag_offset += (frag_length - extra_descoffset);
  170. } while (frag_offset < buffer_len);
  171. rtl_write_byte(rtlpriv, TP_POLL, TPPOLL_CQ);
  172. return true ;
  173. }
  174. static bool _rtl92s_firmware_checkready(struct ieee80211_hw *hw,
  175. u8 loadfw_status)
  176. {
  177. struct rtl_priv *rtlpriv = rtl_priv(hw);
  178. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  179. struct rt_firmware *firmware = (struct rt_firmware *)rtlhal->pfirmware;
  180. u32 tmpu4b;
  181. u8 cpustatus = 0;
  182. short pollingcnt = 1000;
  183. bool rtstatus = true;
  184. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  185. "LoadStaus(%d)\n", loadfw_status);
  186. firmware->fwstatus = (enum fw_status)loadfw_status;
  187. switch (loadfw_status) {
  188. case FW_STATUS_LOAD_IMEM:
  189. /* Polling IMEM code done. */
  190. do {
  191. cpustatus = rtl_read_byte(rtlpriv, TCR);
  192. if (cpustatus & IMEM_CODE_DONE)
  193. break;
  194. udelay(5);
  195. } while (pollingcnt--);
  196. if (!(cpustatus & IMEM_CHK_RPT) || (pollingcnt <= 0)) {
  197. pr_err("FW_STATUS_LOAD_IMEM FAIL CPU, Status=%x\n",
  198. cpustatus);
  199. goto status_check_fail;
  200. }
  201. break;
  202. case FW_STATUS_LOAD_EMEM:
  203. /* Check Put Code OK and Turn On CPU */
  204. /* Polling EMEM code done. */
  205. do {
  206. cpustatus = rtl_read_byte(rtlpriv, TCR);
  207. if (cpustatus & EMEM_CODE_DONE)
  208. break;
  209. udelay(5);
  210. } while (pollingcnt--);
  211. if (!(cpustatus & EMEM_CHK_RPT) || (pollingcnt <= 0)) {
  212. pr_err("FW_STATUS_LOAD_EMEM FAIL CPU, Status=%x\n",
  213. cpustatus);
  214. goto status_check_fail;
  215. }
  216. /* Turn On CPU */
  217. rtstatus = _rtl92s_firmware_enable_cpu(hw);
  218. if (!rtstatus) {
  219. pr_err("Enable CPU fail!\n");
  220. goto status_check_fail;
  221. }
  222. break;
  223. case FW_STATUS_LOAD_DMEM:
  224. /* Polling DMEM code done */
  225. do {
  226. cpustatus = rtl_read_byte(rtlpriv, TCR);
  227. if (cpustatus & DMEM_CODE_DONE)
  228. break;
  229. udelay(5);
  230. } while (pollingcnt--);
  231. if (!(cpustatus & DMEM_CODE_DONE) || (pollingcnt <= 0)) {
  232. pr_err("Polling DMEM code done fail ! cpustatus(%#x)\n",
  233. cpustatus);
  234. goto status_check_fail;
  235. }
  236. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  237. "DMEM code download success, cpustatus(%#x)\n",
  238. cpustatus);
  239. /* Prevent Delay too much and being scheduled out */
  240. /* Polling Load Firmware ready */
  241. pollingcnt = 2000;
  242. do {
  243. cpustatus = rtl_read_byte(rtlpriv, TCR);
  244. if (cpustatus & FWRDY)
  245. break;
  246. udelay(40);
  247. } while (pollingcnt--);
  248. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  249. "Polling Load Firmware ready, cpustatus(%x)\n",
  250. cpustatus);
  251. if (((cpustatus & LOAD_FW_READY) != LOAD_FW_READY) ||
  252. (pollingcnt <= 0)) {
  253. pr_err("Polling Load Firmware ready fail ! cpustatus(%x)\n",
  254. cpustatus);
  255. goto status_check_fail;
  256. }
  257. /* If right here, we can set TCR/RCR to desired value */
  258. /* and config MAC lookback mode to normal mode */
  259. tmpu4b = rtl_read_dword(rtlpriv, TCR);
  260. rtl_write_dword(rtlpriv, TCR, (tmpu4b & (~TCR_ICV)));
  261. tmpu4b = rtl_read_dword(rtlpriv, RCR);
  262. rtl_write_dword(rtlpriv, RCR, (tmpu4b | RCR_APPFCS |
  263. RCR_APP_ICV | RCR_APP_MIC));
  264. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  265. "Current RCR settings(%#x)\n", tmpu4b);
  266. /* Set to normal mode. */
  267. rtl_write_byte(rtlpriv, LBKMD_SEL, LBK_NORMAL);
  268. break;
  269. default:
  270. pr_err("Unknown status check!\n");
  271. rtstatus = false;
  272. break;
  273. }
  274. status_check_fail:
  275. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  276. "loadfw_status(%d), rtstatus(%x)\n",
  277. loadfw_status, rtstatus);
  278. return rtstatus;
  279. }
  280. int rtl92s_download_fw(struct ieee80211_hw *hw)
  281. {
  282. struct rtl_priv *rtlpriv = rtl_priv(hw);
  283. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  284. struct rt_firmware *firmware = NULL;
  285. struct fw_hdr *pfwheader;
  286. struct fw_priv *pfw_priv = NULL;
  287. u8 *puc_mappedfile = NULL;
  288. u32 ul_filelength = 0;
  289. u8 fwhdr_size = RT_8192S_FIRMWARE_HDR_SIZE;
  290. u8 fwstatus = FW_STATUS_INIT;
  291. bool rtstatus = true;
  292. if (rtlpriv->max_fw_size == 0 || !rtlhal->pfirmware)
  293. return 1;
  294. firmware = (struct rt_firmware *)rtlhal->pfirmware;
  295. firmware->fwstatus = FW_STATUS_INIT;
  296. puc_mappedfile = firmware->sz_fw_tmpbuffer;
  297. /* 1. Retrieve FW header. */
  298. firmware->pfwheader = (struct fw_hdr *) puc_mappedfile;
  299. pfwheader = firmware->pfwheader;
  300. firmware->firmwareversion = byte(pfwheader->version, 0);
  301. firmware->pfwheader->fwpriv.hci_sel = 1;/* pcie */
  302. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  303. "signature:%x, version:%x, size:%x, imemsize:%x, sram size:%x\n",
  304. pfwheader->signature,
  305. pfwheader->version, pfwheader->dmem_size,
  306. pfwheader->img_imem_size, pfwheader->img_sram_size);
  307. /* 2. Retrieve IMEM image. */
  308. if ((pfwheader->img_imem_size == 0) || (pfwheader->img_imem_size >
  309. sizeof(firmware->fw_imem))) {
  310. pr_err("memory for data image is less than IMEM required\n");
  311. goto fail;
  312. } else {
  313. puc_mappedfile += fwhdr_size;
  314. memcpy(firmware->fw_imem, puc_mappedfile,
  315. pfwheader->img_imem_size);
  316. firmware->fw_imem_len = pfwheader->img_imem_size;
  317. }
  318. /* 3. Retriecve EMEM image. */
  319. if (pfwheader->img_sram_size > sizeof(firmware->fw_emem)) {
  320. pr_err("memory for data image is less than EMEM required\n");
  321. goto fail;
  322. } else {
  323. puc_mappedfile += firmware->fw_imem_len;
  324. memcpy(firmware->fw_emem, puc_mappedfile,
  325. pfwheader->img_sram_size);
  326. firmware->fw_emem_len = pfwheader->img_sram_size;
  327. }
  328. /* 4. download fw now */
  329. fwstatus = _rtl92s_firmware_get_nextstatus(firmware->fwstatus);
  330. while (fwstatus != FW_STATUS_READY) {
  331. /* Image buffer redirection. */
  332. switch (fwstatus) {
  333. case FW_STATUS_LOAD_IMEM:
  334. puc_mappedfile = firmware->fw_imem;
  335. ul_filelength = firmware->fw_imem_len;
  336. break;
  337. case FW_STATUS_LOAD_EMEM:
  338. puc_mappedfile = firmware->fw_emem;
  339. ul_filelength = firmware->fw_emem_len;
  340. break;
  341. case FW_STATUS_LOAD_DMEM:
  342. /* Partial update the content of header private. */
  343. pfwheader = firmware->pfwheader;
  344. pfw_priv = &pfwheader->fwpriv;
  345. _rtl92s_firmwareheader_priveupdate(hw, pfw_priv);
  346. puc_mappedfile = (u8 *)(firmware->pfwheader) +
  347. RT_8192S_FIRMWARE_HDR_EXCLUDE_PRI_SIZE;
  348. ul_filelength = fwhdr_size -
  349. RT_8192S_FIRMWARE_HDR_EXCLUDE_PRI_SIZE;
  350. break;
  351. default:
  352. pr_err("Unexpected Download step!!\n");
  353. goto fail;
  354. }
  355. /* <2> Download image file */
  356. rtstatus = _rtl92s_firmware_downloadcode(hw, puc_mappedfile,
  357. ul_filelength);
  358. if (!rtstatus) {
  359. pr_err("fail!\n");
  360. goto fail;
  361. }
  362. /* <3> Check whether load FW process is ready */
  363. rtstatus = _rtl92s_firmware_checkready(hw, fwstatus);
  364. if (!rtstatus) {
  365. pr_err("rtl8192se: firmware fail!\n");
  366. goto fail;
  367. }
  368. fwstatus = _rtl92s_firmware_get_nextstatus(firmware->fwstatus);
  369. }
  370. return rtstatus;
  371. fail:
  372. return 0;
  373. }
  374. static u32 _rtl92s_fill_h2c_cmd(struct sk_buff *skb, u32 h2cbufferlen,
  375. u32 cmd_num, u32 *pelement_id, u32 *pcmd_len,
  376. u8 **pcmb_buffer, u8 *cmd_start_seq)
  377. {
  378. u32 totallen = 0, len = 0, tx_desclen = 0;
  379. u32 pre_continueoffset = 0;
  380. u8 *ph2c_buffer;
  381. u8 i = 0;
  382. do {
  383. /* 8 - Byte alignment */
  384. len = H2C_TX_CMD_HDR_LEN + N_BYTE_ALIGMENT(pcmd_len[i], 8);
  385. /* Buffer length is not enough */
  386. if (h2cbufferlen < totallen + len + tx_desclen)
  387. break;
  388. /* Clear content */
  389. ph2c_buffer = (u8 *)skb_put(skb, (u32)len);
  390. memset((ph2c_buffer + totallen + tx_desclen), 0, len);
  391. /* CMD len */
  392. SET_BITS_TO_LE_4BYTE((ph2c_buffer + totallen + tx_desclen),
  393. 0, 16, pcmd_len[i]);
  394. /* CMD ID */
  395. SET_BITS_TO_LE_4BYTE((ph2c_buffer + totallen + tx_desclen),
  396. 16, 8, pelement_id[i]);
  397. /* CMD Sequence */
  398. *cmd_start_seq = *cmd_start_seq % 0x80;
  399. SET_BITS_TO_LE_4BYTE((ph2c_buffer + totallen + tx_desclen),
  400. 24, 7, *cmd_start_seq);
  401. ++*cmd_start_seq;
  402. /* Copy memory */
  403. memcpy((ph2c_buffer + totallen + tx_desclen +
  404. H2C_TX_CMD_HDR_LEN), pcmb_buffer[i], pcmd_len[i]);
  405. /* CMD continue */
  406. /* set the continue in prevoius cmd. */
  407. if (i < cmd_num - 1)
  408. SET_BITS_TO_LE_4BYTE((ph2c_buffer + pre_continueoffset),
  409. 31, 1, 1);
  410. pre_continueoffset = totallen;
  411. totallen += len;
  412. } while (++i < cmd_num);
  413. return totallen;
  414. }
  415. static u32 _rtl92s_get_h2c_cmdlen(u32 h2cbufferlen, u32 cmd_num, u32 *pcmd_len)
  416. {
  417. u32 totallen = 0, len = 0, tx_desclen = 0;
  418. u8 i = 0;
  419. do {
  420. /* 8 - Byte alignment */
  421. len = H2C_TX_CMD_HDR_LEN + N_BYTE_ALIGMENT(pcmd_len[i], 8);
  422. /* Buffer length is not enough */
  423. if (h2cbufferlen < totallen + len + tx_desclen)
  424. break;
  425. totallen += len;
  426. } while (++i < cmd_num);
  427. return totallen + tx_desclen;
  428. }
  429. static bool _rtl92s_firmware_set_h2c_cmd(struct ieee80211_hw *hw, u8 h2c_cmd,
  430. u8 *pcmd_buffer)
  431. {
  432. struct rtl_priv *rtlpriv = rtl_priv(hw);
  433. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  434. struct rtl_tcb_desc *cb_desc;
  435. struct sk_buff *skb;
  436. u32 element_id = 0;
  437. u32 cmd_len = 0;
  438. u32 len;
  439. switch (h2c_cmd) {
  440. case FW_H2C_SETPWRMODE:
  441. element_id = H2C_SETPWRMODE_CMD ;
  442. cmd_len = sizeof(struct h2c_set_pwrmode_parm);
  443. break;
  444. case FW_H2C_JOINBSSRPT:
  445. element_id = H2C_JOINBSSRPT_CMD;
  446. cmd_len = sizeof(struct h2c_joinbss_rpt_parm);
  447. break;
  448. case FW_H2C_WOWLAN_UPDATE_GTK:
  449. element_id = H2C_WOWLAN_UPDATE_GTK_CMD;
  450. cmd_len = sizeof(struct h2c_wpa_two_way_parm);
  451. break;
  452. case FW_H2C_WOWLAN_UPDATE_IV:
  453. element_id = H2C_WOWLAN_UPDATE_IV_CMD;
  454. cmd_len = sizeof(unsigned long long);
  455. break;
  456. case FW_H2C_WOWLAN_OFFLOAD:
  457. element_id = H2C_WOWLAN_FW_OFFLOAD;
  458. cmd_len = sizeof(u8);
  459. break;
  460. default:
  461. break;
  462. }
  463. len = _rtl92s_get_h2c_cmdlen(MAX_TRANSMIT_BUFFER_SIZE, 1, &cmd_len);
  464. skb = dev_alloc_skb(len);
  465. if (!skb)
  466. return false;
  467. cb_desc = (struct rtl_tcb_desc *)(skb->cb);
  468. cb_desc->queue_index = TXCMD_QUEUE;
  469. cb_desc->cmd_or_init = DESC_PACKET_TYPE_NORMAL;
  470. cb_desc->last_inipkt = false;
  471. _rtl92s_fill_h2c_cmd(skb, MAX_TRANSMIT_BUFFER_SIZE, 1, &element_id,
  472. &cmd_len, &pcmd_buffer, &rtlhal->h2c_txcmd_seq);
  473. _rtl92s_cmd_send_packet(hw, skb, false);
  474. rtlpriv->cfg->ops->tx_polling(hw, TXCMD_QUEUE);
  475. return true;
  476. }
  477. void rtl92s_set_fw_pwrmode_cmd(struct ieee80211_hw *hw, u8 Mode)
  478. {
  479. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  480. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  481. struct h2c_set_pwrmode_parm pwrmode;
  482. u16 max_wakeup_period = 0;
  483. pwrmode.mode = Mode;
  484. pwrmode.flag_low_traffic_en = 0;
  485. pwrmode.flag_lpnav_en = 0;
  486. pwrmode.flag_rf_low_snr_en = 0;
  487. pwrmode.flag_dps_en = 0;
  488. pwrmode.bcn_rx_en = 0;
  489. pwrmode.bcn_to = 0;
  490. SET_BITS_TO_LE_2BYTE((u8 *)(&pwrmode) + 8, 0, 16,
  491. mac->vif->bss_conf.beacon_int);
  492. pwrmode.app_itv = 0;
  493. pwrmode.awake_bcn_itvl = ppsc->reg_max_lps_awakeintvl;
  494. pwrmode.smart_ps = 1;
  495. pwrmode.bcn_pass_period = 10;
  496. /* Set beacon pass count */
  497. if (pwrmode.mode == FW_PS_MIN_MODE)
  498. max_wakeup_period = mac->vif->bss_conf.beacon_int;
  499. else if (pwrmode.mode == FW_PS_MAX_MODE)
  500. max_wakeup_period = mac->vif->bss_conf.beacon_int *
  501. mac->vif->bss_conf.dtim_period;
  502. if (max_wakeup_period >= 500)
  503. pwrmode.bcn_pass_cnt = 1;
  504. else if ((max_wakeup_period >= 300) && (max_wakeup_period < 500))
  505. pwrmode.bcn_pass_cnt = 2;
  506. else if ((max_wakeup_period >= 200) && (max_wakeup_period < 300))
  507. pwrmode.bcn_pass_cnt = 3;
  508. else if ((max_wakeup_period >= 20) && (max_wakeup_period < 200))
  509. pwrmode.bcn_pass_cnt = 5;
  510. else
  511. pwrmode.bcn_pass_cnt = 1;
  512. _rtl92s_firmware_set_h2c_cmd(hw, FW_H2C_SETPWRMODE, (u8 *)&pwrmode);
  513. }
  514. void rtl92s_set_fw_joinbss_report_cmd(struct ieee80211_hw *hw,
  515. u8 mstatus, u8 ps_qosinfo)
  516. {
  517. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  518. struct h2c_joinbss_rpt_parm joinbss_rpt;
  519. joinbss_rpt.opmode = mstatus;
  520. joinbss_rpt.ps_qos_info = ps_qosinfo;
  521. joinbss_rpt.bssid[0] = mac->bssid[0];
  522. joinbss_rpt.bssid[1] = mac->bssid[1];
  523. joinbss_rpt.bssid[2] = mac->bssid[2];
  524. joinbss_rpt.bssid[3] = mac->bssid[3];
  525. joinbss_rpt.bssid[4] = mac->bssid[4];
  526. joinbss_rpt.bssid[5] = mac->bssid[5];
  527. SET_BITS_TO_LE_2BYTE((u8 *)(&joinbss_rpt) + 8, 0, 16,
  528. mac->vif->bss_conf.beacon_int);
  529. SET_BITS_TO_LE_2BYTE((u8 *)(&joinbss_rpt) + 10, 0, 16, mac->assoc_id);
  530. _rtl92s_firmware_set_h2c_cmd(hw, FW_H2C_JOINBSSRPT, (u8 *)&joinbss_rpt);
  531. }