phy.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../ps.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "rf.h"
  32. #include "dm.h"
  33. #include "table.h"
  34. static u32 _rtl92ee_phy_rf_serial_read(struct ieee80211_hw *hw,
  35. enum radio_path rfpath, u32 offset);
  36. static void _rtl92ee_phy_rf_serial_write(struct ieee80211_hw *hw,
  37. enum radio_path rfpath, u32 offset,
  38. u32 data);
  39. static u32 _rtl92ee_phy_calculate_bit_shift(u32 bitmask);
  40. static bool _rtl92ee_phy_bb8192ee_config_parafile(struct ieee80211_hw *hw);
  41. static bool _rtl92ee_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
  42. static bool phy_config_bb_with_hdr_file(struct ieee80211_hw *hw,
  43. u8 configtype);
  44. static bool phy_config_bb_with_pghdrfile(struct ieee80211_hw *hw,
  45. u8 configtype);
  46. static void phy_init_bb_rf_register_def(struct ieee80211_hw *hw);
  47. static bool _rtl92ee_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  48. u32 cmdtableidx, u32 cmdtablesz,
  49. enum swchnlcmd_id cmdid,
  50. u32 para1, u32 para2,
  51. u32 msdelay);
  52. static bool _rtl92ee_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  53. u8 channel, u8 *stage,
  54. u8 *step, u32 *delay);
  55. static long _rtl92ee_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  56. enum wireless_mode wirelessmode,
  57. u8 txpwridx);
  58. static void rtl92ee_phy_set_rf_on(struct ieee80211_hw *hw);
  59. static void rtl92ee_phy_set_io(struct ieee80211_hw *hw);
  60. u32 rtl92ee_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  61. {
  62. struct rtl_priv *rtlpriv = rtl_priv(hw);
  63. u32 returnvalue, originalvalue, bitshift;
  64. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  65. "regaddr(%#x), bitmask(%#x)\n", regaddr, bitmask);
  66. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  67. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  68. returnvalue = (originalvalue & bitmask) >> bitshift;
  69. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  70. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  71. bitmask, regaddr, originalvalue);
  72. return returnvalue;
  73. }
  74. void rtl92ee_phy_set_bb_reg(struct ieee80211_hw *hw, u32 regaddr,
  75. u32 bitmask, u32 data)
  76. {
  77. struct rtl_priv *rtlpriv = rtl_priv(hw);
  78. u32 originalvalue, bitshift;
  79. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  80. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  81. regaddr, bitmask, data);
  82. if (bitmask != MASKDWORD) {
  83. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  84. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  85. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  86. }
  87. rtl_write_dword(rtlpriv, regaddr, data);
  88. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  89. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  90. regaddr, bitmask, data);
  91. }
  92. u32 rtl92ee_phy_query_rf_reg(struct ieee80211_hw *hw,
  93. enum radio_path rfpath, u32 regaddr, u32 bitmask)
  94. {
  95. struct rtl_priv *rtlpriv = rtl_priv(hw);
  96. u32 original_value, readback_value, bitshift;
  97. unsigned long flags;
  98. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  99. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  100. regaddr, rfpath, bitmask);
  101. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  102. original_value = _rtl92ee_phy_rf_serial_read(hw , rfpath, regaddr);
  103. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  104. readback_value = (original_value & bitmask) >> bitshift;
  105. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  106. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  107. "regaddr(%#x),rfpath(%#x),bitmask(%#x),original_value(%#x)\n",
  108. regaddr, rfpath, bitmask, original_value);
  109. return readback_value;
  110. }
  111. void rtl92ee_phy_set_rf_reg(struct ieee80211_hw *hw,
  112. enum radio_path rfpath,
  113. u32 addr, u32 bitmask, u32 data)
  114. {
  115. struct rtl_priv *rtlpriv = rtl_priv(hw);
  116. u32 original_value, bitshift;
  117. unsigned long flags;
  118. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  119. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  120. addr, bitmask, data, rfpath);
  121. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  122. if (bitmask != RFREG_OFFSET_MASK) {
  123. original_value = _rtl92ee_phy_rf_serial_read(hw, rfpath, addr);
  124. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  125. data = (original_value & (~bitmask)) | (data << bitshift);
  126. }
  127. _rtl92ee_phy_rf_serial_write(hw, rfpath, addr, data);
  128. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  129. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  130. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  131. addr, bitmask, data, rfpath);
  132. }
  133. static u32 _rtl92ee_phy_rf_serial_read(struct ieee80211_hw *hw,
  134. enum radio_path rfpath, u32 offset)
  135. {
  136. struct rtl_priv *rtlpriv = rtl_priv(hw);
  137. struct rtl_phy *rtlphy = &rtlpriv->phy;
  138. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  139. u32 newoffset;
  140. u32 tmplong, tmplong2;
  141. u8 rfpi_enable = 0;
  142. u32 retvalue;
  143. offset &= 0xff;
  144. newoffset = offset;
  145. if (RT_CANNOT_IO(hw)) {
  146. pr_err("return all one\n");
  147. return 0xFFFFFFFF;
  148. }
  149. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  150. if (rfpath == RF90_PATH_A)
  151. tmplong2 = tmplong;
  152. else
  153. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  154. tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
  155. (newoffset << 23) | BLSSIREADEDGE;
  156. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  157. tmplong & (~BLSSIREADEDGE));
  158. mdelay(1);
  159. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  160. mdelay(2);
  161. if (rfpath == RF90_PATH_A)
  162. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  163. BIT(8));
  164. else if (rfpath == RF90_PATH_B)
  165. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  166. BIT(8));
  167. if (rfpi_enable)
  168. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
  169. BLSSIREADBACKDATA);
  170. else
  171. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
  172. BLSSIREADBACKDATA);
  173. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  174. "RFR-%d Addr[0x%x]=0x%x\n",
  175. rfpath, pphyreg->rf_rb, retvalue);
  176. return retvalue;
  177. }
  178. static void _rtl92ee_phy_rf_serial_write(struct ieee80211_hw *hw,
  179. enum radio_path rfpath, u32 offset,
  180. u32 data)
  181. {
  182. u32 data_and_addr;
  183. u32 newoffset;
  184. struct rtl_priv *rtlpriv = rtl_priv(hw);
  185. struct rtl_phy *rtlphy = &rtlpriv->phy;
  186. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  187. if (RT_CANNOT_IO(hw)) {
  188. pr_err("stop\n");
  189. return;
  190. }
  191. offset &= 0xff;
  192. newoffset = offset;
  193. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  194. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  195. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  196. "RFW-%d Addr[0x%x]=0x%x\n", rfpath,
  197. pphyreg->rf3wire_offset, data_and_addr);
  198. }
  199. static u32 _rtl92ee_phy_calculate_bit_shift(u32 bitmask)
  200. {
  201. u32 i;
  202. for (i = 0; i <= 31; i++) {
  203. if (((bitmask >> i) & 0x1) == 1)
  204. break;
  205. }
  206. return i;
  207. }
  208. bool rtl92ee_phy_mac_config(struct ieee80211_hw *hw)
  209. {
  210. return _rtl92ee_phy_config_mac_with_headerfile(hw);
  211. }
  212. bool rtl92ee_phy_bb_config(struct ieee80211_hw *hw)
  213. {
  214. struct rtl_priv *rtlpriv = rtl_priv(hw);
  215. bool rtstatus = true;
  216. u16 regval;
  217. u32 tmp;
  218. u8 crystal_cap;
  219. phy_init_bb_rf_register_def(hw);
  220. regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  221. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN,
  222. regval | BIT(13) | BIT(0) | BIT(1));
  223. rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
  224. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
  225. FEN_PPLL | FEN_PCIEA | FEN_DIO_PCIE |
  226. FEN_BB_GLB_RSTN | FEN_BBRSTB);
  227. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
  228. tmp = rtl_read_dword(rtlpriv, 0x4c);
  229. rtl_write_dword(rtlpriv, 0x4c, tmp | BIT(23));
  230. rtstatus = _rtl92ee_phy_bb8192ee_config_parafile(hw);
  231. crystal_cap = rtlpriv->efuse.eeprom_crystalcap & 0x3F;
  232. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  233. (crystal_cap | (crystal_cap << 6)));
  234. return rtstatus;
  235. }
  236. bool rtl92ee_phy_rf_config(struct ieee80211_hw *hw)
  237. {
  238. return rtl92ee_phy_rf6052_config(hw);
  239. }
  240. static bool _check_condition(struct ieee80211_hw *hw,
  241. const u32 condition)
  242. {
  243. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  244. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  245. u32 _board = rtlefuse->board_type; /*need efuse define*/
  246. u32 _interface = rtlhal->interface;
  247. u32 _platform = 0x08;/*SupportPlatform */
  248. u32 cond = condition;
  249. if (condition == 0xCDCDCDCD)
  250. return true;
  251. cond = condition & 0xFF;
  252. if ((_board != cond) && (cond != 0xFF))
  253. return false;
  254. cond = condition & 0xFF00;
  255. cond = cond >> 8;
  256. if ((_interface & cond) == 0 && cond != 0x07)
  257. return false;
  258. cond = condition & 0xFF0000;
  259. cond = cond >> 16;
  260. if ((_platform & cond) == 0 && cond != 0x0F)
  261. return false;
  262. return true;
  263. }
  264. static void _rtl92ee_config_rf_reg(struct ieee80211_hw *hw, u32 addr, u32 data,
  265. enum radio_path rfpath, u32 regaddr)
  266. {
  267. if (addr == 0xfe || addr == 0xffe) {
  268. mdelay(50);
  269. } else {
  270. rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
  271. udelay(1);
  272. if (addr == 0xb6) {
  273. u32 getvalue;
  274. u8 count = 0;
  275. getvalue = rtl_get_rfreg(hw, rfpath, addr, MASKDWORD);
  276. udelay(1);
  277. while ((getvalue >> 8) != (data >> 8)) {
  278. count++;
  279. rtl_set_rfreg(hw, rfpath, regaddr,
  280. RFREG_OFFSET_MASK, data);
  281. udelay(1);
  282. getvalue = rtl_get_rfreg(hw, rfpath, addr,
  283. MASKDWORD);
  284. if (count > 5)
  285. break;
  286. }
  287. }
  288. if (addr == 0xb2) {
  289. u32 getvalue;
  290. u8 count = 0;
  291. getvalue = rtl_get_rfreg(hw, rfpath, addr, MASKDWORD);
  292. udelay(1);
  293. while (getvalue != data) {
  294. count++;
  295. rtl_set_rfreg(hw, rfpath, regaddr,
  296. RFREG_OFFSET_MASK, data);
  297. udelay(1);
  298. rtl_set_rfreg(hw, rfpath, 0x18,
  299. RFREG_OFFSET_MASK, 0x0fc07);
  300. udelay(1);
  301. getvalue = rtl_get_rfreg(hw, rfpath, addr,
  302. MASKDWORD);
  303. if (count > 5)
  304. break;
  305. }
  306. }
  307. }
  308. }
  309. static void _rtl92ee_config_rf_radio_a(struct ieee80211_hw *hw,
  310. u32 addr, u32 data)
  311. {
  312. u32 content = 0x1000; /*RF Content: radio_a_txt*/
  313. u32 maskforphyset = (u32)(content & 0xE000);
  314. _rtl92ee_config_rf_reg(hw, addr, data, RF90_PATH_A,
  315. addr | maskforphyset);
  316. }
  317. static void _rtl92ee_config_rf_radio_b(struct ieee80211_hw *hw,
  318. u32 addr, u32 data)
  319. {
  320. u32 content = 0x1001; /*RF Content: radio_b_txt*/
  321. u32 maskforphyset = (u32)(content & 0xE000);
  322. _rtl92ee_config_rf_reg(hw, addr, data, RF90_PATH_B,
  323. addr | maskforphyset);
  324. }
  325. static void _rtl92ee_config_bb_reg(struct ieee80211_hw *hw,
  326. u32 addr, u32 data)
  327. {
  328. if (addr == 0xfe)
  329. mdelay(50);
  330. else if (addr == 0xfd)
  331. mdelay(5);
  332. else if (addr == 0xfc)
  333. mdelay(1);
  334. else if (addr == 0xfb)
  335. udelay(50);
  336. else if (addr == 0xfa)
  337. udelay(5);
  338. else if (addr == 0xf9)
  339. udelay(1);
  340. else
  341. rtl_set_bbreg(hw, addr, MASKDWORD , data);
  342. udelay(1);
  343. }
  344. static void _rtl92ee_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
  345. {
  346. struct rtl_priv *rtlpriv = rtl_priv(hw);
  347. struct rtl_phy *rtlphy = &rtlpriv->phy;
  348. u8 band = BAND_ON_2_4G, rf = 0, txnum = 0, sec = 0;
  349. for (; band <= BAND_ON_5G; ++band)
  350. for (; rf < TX_PWR_BY_RATE_NUM_RF; ++rf)
  351. for (; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
  352. for (; sec < TX_PWR_BY_RATE_NUM_SECTION; ++sec)
  353. rtlphy->tx_power_by_rate_offset
  354. [band][rf][txnum][sec] = 0;
  355. }
  356. static void _rtl92ee_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
  357. u8 band, u8 path,
  358. u8 rate_section, u8 txnum,
  359. u8 value)
  360. {
  361. struct rtl_priv *rtlpriv = rtl_priv(hw);
  362. struct rtl_phy *rtlphy = &rtlpriv->phy;
  363. if (path > RF90_PATH_D) {
  364. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  365. "Invalid Rf Path %d\n", path);
  366. return;
  367. }
  368. if (band == BAND_ON_2_4G) {
  369. switch (rate_section) {
  370. case CCK:
  371. rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
  372. break;
  373. case OFDM:
  374. rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
  375. break;
  376. case HT_MCS0_MCS7:
  377. rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
  378. break;
  379. case HT_MCS8_MCS15:
  380. rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
  381. break;
  382. default:
  383. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  384. "Invalid RateSection %d in 2.4G,Rf %d,%dTx\n",
  385. rate_section, path, txnum);
  386. break;
  387. }
  388. } else {
  389. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  390. "Invalid Band %d\n", band);
  391. }
  392. }
  393. static u8 _rtl92ee_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
  394. u8 band, u8 path, u8 txnum,
  395. u8 rate_section)
  396. {
  397. struct rtl_priv *rtlpriv = rtl_priv(hw);
  398. struct rtl_phy *rtlphy = &rtlpriv->phy;
  399. u8 value = 0;
  400. if (path > RF90_PATH_D) {
  401. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  402. "Invalid Rf Path %d\n", path);
  403. return 0;
  404. }
  405. if (band == BAND_ON_2_4G) {
  406. switch (rate_section) {
  407. case CCK:
  408. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
  409. break;
  410. case OFDM:
  411. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
  412. break;
  413. case HT_MCS0_MCS7:
  414. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
  415. break;
  416. case HT_MCS8_MCS15:
  417. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
  418. break;
  419. default:
  420. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  421. "Invalid RateSection %d in 2.4G,Rf %d,%dTx\n",
  422. rate_section, path, txnum);
  423. break;
  424. }
  425. } else {
  426. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  427. "Invalid Band %d()\n", band);
  428. }
  429. return value;
  430. }
  431. static void _rtl92ee_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
  432. {
  433. struct rtl_priv *rtlpriv = rtl_priv(hw);
  434. struct rtl_phy *rtlphy = &rtlpriv->phy;
  435. u16 raw = 0;
  436. u8 base = 0, path = 0;
  437. for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
  438. if (path == RF90_PATH_A) {
  439. raw = (u16)(rtlphy->tx_power_by_rate_offset
  440. [BAND_ON_2_4G][path][RF_1TX][3] >> 24) &
  441. 0xFF;
  442. base = (raw >> 4) * 10 + (raw & 0xF);
  443. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  444. path, CCK, RF_1TX,
  445. base);
  446. } else if (path == RF90_PATH_B) {
  447. raw = (u16)(rtlphy->tx_power_by_rate_offset
  448. [BAND_ON_2_4G][path][RF_1TX][3] >> 0) &
  449. 0xFF;
  450. base = (raw >> 4) * 10 + (raw & 0xF);
  451. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  452. path, CCK, RF_1TX,
  453. base);
  454. }
  455. raw = (u16)(rtlphy->tx_power_by_rate_offset
  456. [BAND_ON_2_4G][path][RF_1TX][1] >> 24) & 0xFF;
  457. base = (raw >> 4) * 10 + (raw & 0xF);
  458. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
  459. OFDM, RF_1TX, base);
  460. raw = (u16)(rtlphy->tx_power_by_rate_offset
  461. [BAND_ON_2_4G][path][RF_1TX][5] >> 24) & 0xFF;
  462. base = (raw >> 4) * 10 + (raw & 0xF);
  463. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
  464. HT_MCS0_MCS7, RF_1TX,
  465. base);
  466. raw = (u16)(rtlphy->tx_power_by_rate_offset
  467. [BAND_ON_2_4G][path][RF_2TX][7] >> 24) & 0xFF;
  468. base = (raw >> 4) * 10 + (raw & 0xF);
  469. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
  470. HT_MCS8_MCS15, RF_2TX,
  471. base);
  472. }
  473. }
  474. static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
  475. u8 end, u8 base)
  476. {
  477. s8 i = 0;
  478. u8 tmp = 0;
  479. u32 temp_data = 0;
  480. for (i = 3; i >= 0; --i) {
  481. if (i >= start && i <= end) {
  482. /* Get the exact value */
  483. tmp = (u8)(*data >> (i * 8)) & 0xF;
  484. tmp += ((u8)((*data >> (i * 8 + 4)) & 0xF)) * 10;
  485. /* Change the value to a relative value */
  486. tmp = (tmp > base) ? tmp - base : base - tmp;
  487. } else {
  488. tmp = (u8)(*data >> (i * 8)) & 0xFF;
  489. }
  490. temp_data <<= 8;
  491. temp_data |= tmp;
  492. }
  493. *data = temp_data;
  494. }
  495. static void phy_convert_txpwr_dbm_to_rel_val(struct ieee80211_hw *hw)
  496. {
  497. struct rtl_priv *rtlpriv = rtl_priv(hw);
  498. struct rtl_phy *rtlphy = &rtlpriv->phy;
  499. u8 base = 0, rf = 0, band = BAND_ON_2_4G;
  500. for (rf = RF90_PATH_A; rf <= RF90_PATH_B; ++rf) {
  501. if (rf == RF90_PATH_A) {
  502. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band,
  503. rf, RF_1TX,
  504. CCK);
  505. _phy_convert_txpower_dbm_to_relative_value(
  506. &rtlphy->tx_power_by_rate_offset
  507. [band][rf][RF_1TX][2],
  508. 1, 1, base);
  509. _phy_convert_txpower_dbm_to_relative_value(
  510. &rtlphy->tx_power_by_rate_offset
  511. [band][rf][RF_1TX][3],
  512. 1, 3, base);
  513. } else if (rf == RF90_PATH_B) {
  514. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band,
  515. rf, RF_1TX,
  516. CCK);
  517. _phy_convert_txpower_dbm_to_relative_value(
  518. &rtlphy->tx_power_by_rate_offset
  519. [band][rf][RF_1TX][3],
  520. 0, 0, base);
  521. _phy_convert_txpower_dbm_to_relative_value(
  522. &rtlphy->tx_power_by_rate_offset
  523. [band][rf][RF_1TX][2],
  524. 1, 3, base);
  525. }
  526. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
  527. RF_1TX, OFDM);
  528. _phy_convert_txpower_dbm_to_relative_value(
  529. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][0],
  530. 0, 3, base);
  531. _phy_convert_txpower_dbm_to_relative_value(
  532. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][1],
  533. 0, 3, base);
  534. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
  535. RF_1TX,
  536. HT_MCS0_MCS7);
  537. _phy_convert_txpower_dbm_to_relative_value(
  538. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][4],
  539. 0, 3, base);
  540. _phy_convert_txpower_dbm_to_relative_value(
  541. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][5],
  542. 0, 3, base);
  543. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
  544. RF_2TX,
  545. HT_MCS8_MCS15);
  546. _phy_convert_txpower_dbm_to_relative_value(
  547. &rtlphy->tx_power_by_rate_offset[band][rf][RF_2TX][6],
  548. 0, 3, base);
  549. _phy_convert_txpower_dbm_to_relative_value(
  550. &rtlphy->tx_power_by_rate_offset[band][rf][RF_2TX][7],
  551. 0, 3, base);
  552. }
  553. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  554. "<==phy_convert_txpwr_dbm_to_rel_val()\n");
  555. }
  556. static void _rtl92ee_phy_txpower_by_rate_configuration(struct ieee80211_hw *hw)
  557. {
  558. _rtl92ee_phy_store_txpower_by_rate_base(hw);
  559. phy_convert_txpwr_dbm_to_rel_val(hw);
  560. }
  561. static bool _rtl92ee_phy_bb8192ee_config_parafile(struct ieee80211_hw *hw)
  562. {
  563. struct rtl_priv *rtlpriv = rtl_priv(hw);
  564. struct rtl_phy *rtlphy = &rtlpriv->phy;
  565. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  566. bool rtstatus;
  567. rtstatus = phy_config_bb_with_hdr_file(hw, BASEBAND_CONFIG_PHY_REG);
  568. if (!rtstatus) {
  569. pr_err("Write BB Reg Fail!!\n");
  570. return false;
  571. }
  572. _rtl92ee_phy_init_tx_power_by_rate(hw);
  573. if (!rtlefuse->autoload_failflag) {
  574. rtlphy->pwrgroup_cnt = 0;
  575. rtstatus =
  576. phy_config_bb_with_pghdrfile(hw, BASEBAND_CONFIG_PHY_REG);
  577. }
  578. _rtl92ee_phy_txpower_by_rate_configuration(hw);
  579. if (!rtstatus) {
  580. pr_err("BB_PG Reg Fail!!\n");
  581. return false;
  582. }
  583. rtstatus = phy_config_bb_with_hdr_file(hw, BASEBAND_CONFIG_AGC_TAB);
  584. if (!rtstatus) {
  585. pr_err("AGC Table Fail\n");
  586. return false;
  587. }
  588. rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
  589. RFPGA0_XA_HSSIPARAMETER2,
  590. 0x200));
  591. return true;
  592. }
  593. static bool _rtl92ee_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  594. {
  595. struct rtl_priv *rtlpriv = rtl_priv(hw);
  596. u32 i;
  597. u32 arraylength;
  598. u32 *ptrarray;
  599. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl8192EMACPHY_Array\n");
  600. arraylength = RTL8192EE_MAC_ARRAY_LEN;
  601. ptrarray = RTL8192EE_MAC_ARRAY;
  602. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  603. "Img:RTL8192EE_MAC_ARRAY LEN %d\n" , arraylength);
  604. for (i = 0; i < arraylength; i = i + 2)
  605. rtl_write_byte(rtlpriv, ptrarray[i], (u8)ptrarray[i + 1]);
  606. return true;
  607. }
  608. #define READ_NEXT_PAIR(v1, v2, i) \
  609. do { \
  610. i += 2; \
  611. v1 = array[i]; \
  612. v2 = array[i+1]; \
  613. } while (0)
  614. static bool phy_config_bb_with_hdr_file(struct ieee80211_hw *hw,
  615. u8 configtype)
  616. {
  617. int i;
  618. u32 *array;
  619. u16 len;
  620. struct rtl_priv *rtlpriv = rtl_priv(hw);
  621. u32 v1 = 0, v2 = 0;
  622. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  623. len = RTL8192EE_PHY_REG_ARRAY_LEN;
  624. array = RTL8192EE_PHY_REG_ARRAY;
  625. for (i = 0; i < len; i = i + 2) {
  626. v1 = array[i];
  627. v2 = array[i+1];
  628. if (v1 < 0xcdcdcdcd) {
  629. _rtl92ee_config_bb_reg(hw, v1, v2);
  630. } else {/*This line is the start line of branch.*/
  631. /* to protect READ_NEXT_PAIR not overrun */
  632. if (i >= len - 2)
  633. break;
  634. if (!_check_condition(hw , array[i])) {
  635. /*Discard the following pairs*/
  636. READ_NEXT_PAIR(v1, v2, i);
  637. while (v2 != 0xDEAD &&
  638. v2 != 0xCDEF &&
  639. v2 != 0xCDCD && i < len - 2) {
  640. READ_NEXT_PAIR(v1, v2, i);
  641. }
  642. i -= 2; /* prevent from for-loop += 2*/
  643. } else {
  644. /* Configure matched pairs and
  645. * skip to end of if-else.
  646. */
  647. READ_NEXT_PAIR(v1, v2, i);
  648. while (v2 != 0xDEAD &&
  649. v2 != 0xCDEF &&
  650. v2 != 0xCDCD && i < len - 2) {
  651. _rtl92ee_config_bb_reg(hw, v1,
  652. v2);
  653. READ_NEXT_PAIR(v1, v2, i);
  654. }
  655. while (v2 != 0xDEAD && i < len - 2)
  656. READ_NEXT_PAIR(v1, v2, i);
  657. }
  658. }
  659. }
  660. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  661. len = RTL8192EE_AGC_TAB_ARRAY_LEN;
  662. array = RTL8192EE_AGC_TAB_ARRAY;
  663. for (i = 0; i < len; i = i + 2) {
  664. v1 = array[i];
  665. v2 = array[i+1];
  666. if (v1 < 0xCDCDCDCD) {
  667. rtl_set_bbreg(hw, array[i], MASKDWORD,
  668. array[i + 1]);
  669. udelay(1);
  670. continue;
  671. } else{/*This line is the start line of branch.*/
  672. /* to protect READ_NEXT_PAIR not overrun */
  673. if (i >= len - 2)
  674. break;
  675. if (!_check_condition(hw , array[i])) {
  676. /*Discard the following pairs*/
  677. READ_NEXT_PAIR(v1, v2, i);
  678. while (v2 != 0xDEAD &&
  679. v2 != 0xCDEF &&
  680. v2 != 0xCDCD &&
  681. i < len - 2) {
  682. READ_NEXT_PAIR(v1, v2, i);
  683. }
  684. i -= 2; /* prevent from for-loop += 2*/
  685. } else {
  686. /* Configure matched pairs and
  687. * skip to end of if-else.
  688. */
  689. READ_NEXT_PAIR(v1, v2, i);
  690. while (v2 != 0xDEAD &&
  691. v2 != 0xCDEF &&
  692. v2 != 0xCDCD &&
  693. i < len - 2) {
  694. rtl_set_bbreg(hw,
  695. array[i],
  696. MASKDWORD,
  697. array[i + 1]);
  698. udelay(1);
  699. READ_NEXT_PAIR(v1 , v2 , i);
  700. }
  701. while (v2 != 0xDEAD &&
  702. i < len - 2) {
  703. READ_NEXT_PAIR(v1 , v2 , i);
  704. }
  705. }
  706. }
  707. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  708. "The agctab_array_table[0] is %x Rtl818EEPHY_REGArray[1] is %x\n",
  709. array[i],
  710. array[i + 1]);
  711. }
  712. }
  713. return true;
  714. }
  715. static u8 _rtl92ee_get_rate_section_index(u32 regaddr)
  716. {
  717. u8 index = 0;
  718. switch (regaddr) {
  719. case RTXAGC_A_RATE18_06:
  720. case RTXAGC_B_RATE18_06:
  721. index = 0;
  722. break;
  723. case RTXAGC_A_RATE54_24:
  724. case RTXAGC_B_RATE54_24:
  725. index = 1;
  726. break;
  727. case RTXAGC_A_CCK1_MCS32:
  728. case RTXAGC_B_CCK1_55_MCS32:
  729. index = 2;
  730. break;
  731. case RTXAGC_B_CCK11_A_CCK2_11:
  732. index = 3;
  733. break;
  734. case RTXAGC_A_MCS03_MCS00:
  735. case RTXAGC_B_MCS03_MCS00:
  736. index = 4;
  737. break;
  738. case RTXAGC_A_MCS07_MCS04:
  739. case RTXAGC_B_MCS07_MCS04:
  740. index = 5;
  741. break;
  742. case RTXAGC_A_MCS11_MCS08:
  743. case RTXAGC_B_MCS11_MCS08:
  744. index = 6;
  745. break;
  746. case RTXAGC_A_MCS15_MCS12:
  747. case RTXAGC_B_MCS15_MCS12:
  748. index = 7;
  749. break;
  750. default:
  751. regaddr &= 0xFFF;
  752. if (regaddr >= 0xC20 && regaddr <= 0xC4C)
  753. index = (u8)((regaddr - 0xC20) / 4);
  754. else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
  755. index = (u8)((regaddr - 0xE20) / 4);
  756. break;
  757. }
  758. return index;
  759. }
  760. static void _rtl92ee_store_tx_power_by_rate(struct ieee80211_hw *hw,
  761. enum band_type band,
  762. enum radio_path rfpath,
  763. u32 txnum, u32 regaddr,
  764. u32 bitmask, u32 data)
  765. {
  766. struct rtl_priv *rtlpriv = rtl_priv(hw);
  767. struct rtl_phy *rtlphy = &rtlpriv->phy;
  768. u8 section = _rtl92ee_get_rate_section_index(regaddr);
  769. if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
  770. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid Band %d\n", band);
  771. return;
  772. }
  773. if (rfpath > MAX_RF_PATH - 1) {
  774. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR,
  775. "Invalid RfPath %d\n", rfpath);
  776. return;
  777. }
  778. if (txnum > MAX_RF_PATH - 1) {
  779. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid TxNum %d\n", txnum);
  780. return;
  781. }
  782. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][section] = data;
  783. }
  784. static bool phy_config_bb_with_pghdrfile(struct ieee80211_hw *hw,
  785. u8 configtype)
  786. {
  787. struct rtl_priv *rtlpriv = rtl_priv(hw);
  788. int i;
  789. u32 *phy_regarray_table_pg;
  790. u16 phy_regarray_pg_len;
  791. u32 v1 = 0, v2 = 0, v3 = 0, v4 = 0, v5 = 0, v6 = 0;
  792. phy_regarray_pg_len = RTL8192EE_PHY_REG_ARRAY_PG_LEN;
  793. phy_regarray_table_pg = RTL8192EE_PHY_REG_ARRAY_PG;
  794. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  795. for (i = 0; i < phy_regarray_pg_len; i = i + 6) {
  796. v1 = phy_regarray_table_pg[i];
  797. v2 = phy_regarray_table_pg[i+1];
  798. v3 = phy_regarray_table_pg[i+2];
  799. v4 = phy_regarray_table_pg[i+3];
  800. v5 = phy_regarray_table_pg[i+4];
  801. v6 = phy_regarray_table_pg[i+5];
  802. if (v1 < 0xcdcdcdcd) {
  803. _rtl92ee_store_tx_power_by_rate(hw, v1, v2, v3,
  804. v4, v5, v6);
  805. continue;
  806. }
  807. }
  808. } else {
  809. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  810. "configtype != BaseBand_Config_PHY_REG\n");
  811. }
  812. return true;
  813. }
  814. #define READ_NEXT_RF_PAIR(v1, v2, i) \
  815. do { \
  816. i += 2; \
  817. v1 = array[i]; \
  818. v2 = array[i+1]; \
  819. } while (0)
  820. bool rtl92ee_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  821. enum radio_path rfpath)
  822. {
  823. struct rtl_priv *rtlpriv = rtl_priv(hw);
  824. int i;
  825. u32 *array;
  826. u16 len;
  827. u32 v1 = 0, v2 = 0;
  828. switch (rfpath) {
  829. case RF90_PATH_A:
  830. len = RTL8192EE_RADIOA_ARRAY_LEN;
  831. array = RTL8192EE_RADIOA_ARRAY;
  832. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  833. "Radio_A:RTL8192EE_RADIOA_ARRAY %d\n" , len);
  834. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  835. for (i = 0; i < len; i = i + 2) {
  836. v1 = array[i];
  837. v2 = array[i+1];
  838. if (v1 < 0xcdcdcdcd) {
  839. _rtl92ee_config_rf_radio_a(hw, v1, v2);
  840. continue;
  841. } else {/*This line is the start line of branch.*/
  842. /* to protect READ_NEXT_PAIR not overrun */
  843. if (i >= len - 2)
  844. break;
  845. if (!_check_condition(hw , array[i])) {
  846. /*Discard the following pairs*/
  847. READ_NEXT_RF_PAIR(v1, v2, i);
  848. while (v2 != 0xDEAD &&
  849. v2 != 0xCDEF &&
  850. v2 != 0xCDCD && i < len - 2) {
  851. READ_NEXT_RF_PAIR(v1, v2, i);
  852. }
  853. i -= 2; /* prevent from for-loop += 2*/
  854. } else {
  855. /* Configure matched pairs and
  856. * skip to end of if-else.
  857. */
  858. READ_NEXT_RF_PAIR(v1, v2, i);
  859. while (v2 != 0xDEAD &&
  860. v2 != 0xCDEF &&
  861. v2 != 0xCDCD && i < len - 2) {
  862. _rtl92ee_config_rf_radio_a(hw,
  863. v1,
  864. v2);
  865. READ_NEXT_RF_PAIR(v1, v2, i);
  866. }
  867. while (v2 != 0xDEAD && i < len - 2)
  868. READ_NEXT_RF_PAIR(v1, v2, i);
  869. }
  870. }
  871. }
  872. break;
  873. case RF90_PATH_B:
  874. len = RTL8192EE_RADIOB_ARRAY_LEN;
  875. array = RTL8192EE_RADIOB_ARRAY;
  876. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  877. "Radio_A:RTL8192EE_RADIOB_ARRAY %d\n" , len);
  878. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  879. for (i = 0; i < len; i = i + 2) {
  880. v1 = array[i];
  881. v2 = array[i+1];
  882. if (v1 < 0xcdcdcdcd) {
  883. _rtl92ee_config_rf_radio_b(hw, v1, v2);
  884. continue;
  885. } else {/*This line is the start line of branch.*/
  886. /* to protect READ_NEXT_PAIR not overrun */
  887. if (i >= len - 2)
  888. break;
  889. if (!_check_condition(hw , array[i])) {
  890. /*Discard the following pairs*/
  891. READ_NEXT_RF_PAIR(v1, v2, i);
  892. while (v2 != 0xDEAD &&
  893. v2 != 0xCDEF &&
  894. v2 != 0xCDCD && i < len - 2) {
  895. READ_NEXT_RF_PAIR(v1, v2, i);
  896. }
  897. i -= 2; /* prevent from for-loop += 2*/
  898. } else {
  899. /* Configure matched pairs and
  900. * skip to end of if-else.
  901. */
  902. READ_NEXT_RF_PAIR(v1, v2, i);
  903. while (v2 != 0xDEAD &&
  904. v2 != 0xCDEF &&
  905. v2 != 0xCDCD && i < len - 2) {
  906. _rtl92ee_config_rf_radio_b(hw,
  907. v1,
  908. v2);
  909. READ_NEXT_RF_PAIR(v1, v2, i);
  910. }
  911. while (v2 != 0xDEAD && i < len - 2)
  912. READ_NEXT_RF_PAIR(v1, v2, i);
  913. }
  914. }
  915. }
  916. break;
  917. case RF90_PATH_C:
  918. case RF90_PATH_D:
  919. break;
  920. }
  921. return true;
  922. }
  923. void rtl92ee_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  924. {
  925. struct rtl_priv *rtlpriv = rtl_priv(hw);
  926. struct rtl_phy *rtlphy = &rtlpriv->phy;
  927. rtlphy->default_initialgain[0] =
  928. (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  929. rtlphy->default_initialgain[1] =
  930. (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  931. rtlphy->default_initialgain[2] =
  932. (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  933. rtlphy->default_initialgain[3] =
  934. (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  935. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  936. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  937. rtlphy->default_initialgain[0],
  938. rtlphy->default_initialgain[1],
  939. rtlphy->default_initialgain[2],
  940. rtlphy->default_initialgain[3]);
  941. rtlphy->framesync = (u8)rtl_get_bbreg(hw,
  942. ROFDM0_RXDETECTOR3, MASKBYTE0);
  943. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  944. ROFDM0_RXDETECTOR2, MASKDWORD);
  945. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  946. "Default framesync (0x%x) = 0x%x\n",
  947. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  948. }
  949. static void phy_init_bb_rf_register_def(struct ieee80211_hw *hw)
  950. {
  951. struct rtl_priv *rtlpriv = rtl_priv(hw);
  952. struct rtl_phy *rtlphy = &rtlpriv->phy;
  953. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  954. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  955. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  956. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  957. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  958. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  959. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  960. RFPGA0_XA_LSSIPARAMETER;
  961. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  962. RFPGA0_XB_LSSIPARAMETER;
  963. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  964. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  965. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
  966. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
  967. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVEA_HSPI_READBACK;
  968. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVEB_HSPI_READBACK;
  969. }
  970. void rtl92ee_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  971. {
  972. struct rtl_priv *rtlpriv = rtl_priv(hw);
  973. struct rtl_phy *rtlphy = &rtlpriv->phy;
  974. u8 txpwr_level;
  975. long txpwr_dbm;
  976. txpwr_level = rtlphy->cur_cck_txpwridx;
  977. txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_B,
  978. txpwr_level);
  979. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  980. if (_rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G, txpwr_level) >
  981. txpwr_dbm)
  982. txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  983. txpwr_level);
  984. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  985. if (_rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  986. txpwr_level) > txpwr_dbm)
  987. txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw,
  988. WIRELESS_MODE_N_24G,
  989. txpwr_level);
  990. *powerlevel = txpwr_dbm;
  991. }
  992. static u8 _rtl92ee_phy_get_ratesection_intxpower_byrate(enum radio_path path,
  993. u8 rate)
  994. {
  995. u8 rate_section = 0;
  996. switch (rate) {
  997. case DESC92C_RATE1M:
  998. rate_section = 2;
  999. break;
  1000. case DESC92C_RATE2M:
  1001. case DESC92C_RATE5_5M:
  1002. if (path == RF90_PATH_A)
  1003. rate_section = 3;
  1004. else if (path == RF90_PATH_B)
  1005. rate_section = 2;
  1006. break;
  1007. case DESC92C_RATE11M:
  1008. rate_section = 3;
  1009. break;
  1010. case DESC92C_RATE6M:
  1011. case DESC92C_RATE9M:
  1012. case DESC92C_RATE12M:
  1013. case DESC92C_RATE18M:
  1014. rate_section = 0;
  1015. break;
  1016. case DESC92C_RATE24M:
  1017. case DESC92C_RATE36M:
  1018. case DESC92C_RATE48M:
  1019. case DESC92C_RATE54M:
  1020. rate_section = 1;
  1021. break;
  1022. case DESC92C_RATEMCS0:
  1023. case DESC92C_RATEMCS1:
  1024. case DESC92C_RATEMCS2:
  1025. case DESC92C_RATEMCS3:
  1026. rate_section = 4;
  1027. break;
  1028. case DESC92C_RATEMCS4:
  1029. case DESC92C_RATEMCS5:
  1030. case DESC92C_RATEMCS6:
  1031. case DESC92C_RATEMCS7:
  1032. rate_section = 5;
  1033. break;
  1034. case DESC92C_RATEMCS8:
  1035. case DESC92C_RATEMCS9:
  1036. case DESC92C_RATEMCS10:
  1037. case DESC92C_RATEMCS11:
  1038. rate_section = 6;
  1039. break;
  1040. case DESC92C_RATEMCS12:
  1041. case DESC92C_RATEMCS13:
  1042. case DESC92C_RATEMCS14:
  1043. case DESC92C_RATEMCS15:
  1044. rate_section = 7;
  1045. break;
  1046. default:
  1047. WARN_ONCE(true, "rtl8192ee: Rate_Section is Illegal\n");
  1048. break;
  1049. }
  1050. return rate_section;
  1051. }
  1052. static u8 _rtl92ee_get_txpower_by_rate(struct ieee80211_hw *hw,
  1053. enum band_type band,
  1054. enum radio_path rf, u8 rate)
  1055. {
  1056. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1057. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1058. u8 shift = 0, sec, tx_num;
  1059. s8 diff = 0;
  1060. sec = _rtl92ee_phy_get_ratesection_intxpower_byrate(rf, rate);
  1061. tx_num = RF_TX_NUM_NONIMPLEMENT;
  1062. if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
  1063. if ((rate >= DESC92C_RATEMCS8 && rate <= DESC92C_RATEMCS15))
  1064. tx_num = RF_2TX;
  1065. else
  1066. tx_num = RF_1TX;
  1067. }
  1068. switch (rate) {
  1069. case DESC92C_RATE1M:
  1070. case DESC92C_RATE6M:
  1071. case DESC92C_RATE24M:
  1072. case DESC92C_RATEMCS0:
  1073. case DESC92C_RATEMCS4:
  1074. case DESC92C_RATEMCS8:
  1075. case DESC92C_RATEMCS12:
  1076. shift = 0;
  1077. break;
  1078. case DESC92C_RATE2M:
  1079. case DESC92C_RATE9M:
  1080. case DESC92C_RATE36M:
  1081. case DESC92C_RATEMCS1:
  1082. case DESC92C_RATEMCS5:
  1083. case DESC92C_RATEMCS9:
  1084. case DESC92C_RATEMCS13:
  1085. shift = 8;
  1086. break;
  1087. case DESC92C_RATE5_5M:
  1088. case DESC92C_RATE12M:
  1089. case DESC92C_RATE48M:
  1090. case DESC92C_RATEMCS2:
  1091. case DESC92C_RATEMCS6:
  1092. case DESC92C_RATEMCS10:
  1093. case DESC92C_RATEMCS14:
  1094. shift = 16;
  1095. break;
  1096. case DESC92C_RATE11M:
  1097. case DESC92C_RATE18M:
  1098. case DESC92C_RATE54M:
  1099. case DESC92C_RATEMCS3:
  1100. case DESC92C_RATEMCS7:
  1101. case DESC92C_RATEMCS11:
  1102. case DESC92C_RATEMCS15:
  1103. shift = 24;
  1104. break;
  1105. default:
  1106. WARN_ONCE(true, "rtl8192ee: Rate_Section is Illegal\n");
  1107. break;
  1108. }
  1109. diff = (u8)(rtlphy->tx_power_by_rate_offset[band][rf][tx_num][sec] >>
  1110. shift) & 0xff;
  1111. return diff;
  1112. }
  1113. static u8 _rtl92ee_get_txpower_index(struct ieee80211_hw *hw,
  1114. enum radio_path rfpath, u8 rate,
  1115. u8 bw, u8 channel)
  1116. {
  1117. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1118. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  1119. u8 index = (channel - 1);
  1120. u8 tx_power = 0;
  1121. u8 diff = 0;
  1122. if (channel < 1 || channel > 14) {
  1123. index = 0;
  1124. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_DMESG,
  1125. "Illegal channel!!\n");
  1126. }
  1127. if (IS_CCK_RATE((s8)rate))
  1128. tx_power = rtlefuse->txpwrlevel_cck[rfpath][index];
  1129. else if (DESC92C_RATE6M <= rate)
  1130. tx_power = rtlefuse->txpwrlevel_ht40_1s[rfpath][index];
  1131. /* OFDM-1T*/
  1132. if (DESC92C_RATE6M <= rate && rate <= DESC92C_RATE54M &&
  1133. !IS_CCK_RATE((s8)rate))
  1134. tx_power += rtlefuse->txpwr_legacyhtdiff[rfpath][TX_1S];
  1135. /* BW20-1S, BW20-2S */
  1136. if (bw == HT_CHANNEL_WIDTH_20) {
  1137. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  1138. tx_power += rtlefuse->txpwr_ht20diff[rfpath][TX_1S];
  1139. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  1140. tx_power += rtlefuse->txpwr_ht20diff[rfpath][TX_2S];
  1141. } else if (bw == HT_CHANNEL_WIDTH_20_40) {/* BW40-1S, BW40-2S */
  1142. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  1143. tx_power += rtlefuse->txpwr_ht40diff[rfpath][TX_1S];
  1144. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  1145. tx_power += rtlefuse->txpwr_ht40diff[rfpath][TX_2S];
  1146. }
  1147. if (rtlefuse->eeprom_regulatory != 2)
  1148. diff = _rtl92ee_get_txpower_by_rate(hw, BAND_ON_2_4G,
  1149. rfpath, rate);
  1150. tx_power += diff;
  1151. if (tx_power > MAX_POWER_INDEX)
  1152. tx_power = MAX_POWER_INDEX;
  1153. return tx_power;
  1154. }
  1155. static void _rtl92ee_set_txpower_index(struct ieee80211_hw *hw, u8 pwr_idx,
  1156. enum radio_path rfpath, u8 rate)
  1157. {
  1158. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1159. if (rfpath == RF90_PATH_A) {
  1160. switch (rate) {
  1161. case DESC92C_RATE1M:
  1162. rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1,
  1163. pwr_idx);
  1164. break;
  1165. case DESC92C_RATE2M:
  1166. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE1,
  1167. pwr_idx);
  1168. break;
  1169. case DESC92C_RATE5_5M:
  1170. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE2,
  1171. pwr_idx);
  1172. break;
  1173. case DESC92C_RATE11M:
  1174. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE3,
  1175. pwr_idx);
  1176. break;
  1177. case DESC92C_RATE6M:
  1178. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE0,
  1179. pwr_idx);
  1180. break;
  1181. case DESC92C_RATE9M:
  1182. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE1,
  1183. pwr_idx);
  1184. break;
  1185. case DESC92C_RATE12M:
  1186. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE2,
  1187. pwr_idx);
  1188. break;
  1189. case DESC92C_RATE18M:
  1190. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE3,
  1191. pwr_idx);
  1192. break;
  1193. case DESC92C_RATE24M:
  1194. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE0,
  1195. pwr_idx);
  1196. break;
  1197. case DESC92C_RATE36M:
  1198. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE1,
  1199. pwr_idx);
  1200. break;
  1201. case DESC92C_RATE48M:
  1202. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE2,
  1203. pwr_idx);
  1204. break;
  1205. case DESC92C_RATE54M:
  1206. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE3,
  1207. pwr_idx);
  1208. break;
  1209. case DESC92C_RATEMCS0:
  1210. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE0,
  1211. pwr_idx);
  1212. break;
  1213. case DESC92C_RATEMCS1:
  1214. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE1,
  1215. pwr_idx);
  1216. break;
  1217. case DESC92C_RATEMCS2:
  1218. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE2,
  1219. pwr_idx);
  1220. break;
  1221. case DESC92C_RATEMCS3:
  1222. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE3,
  1223. pwr_idx);
  1224. break;
  1225. case DESC92C_RATEMCS4:
  1226. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE0,
  1227. pwr_idx);
  1228. break;
  1229. case DESC92C_RATEMCS5:
  1230. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE1,
  1231. pwr_idx);
  1232. break;
  1233. case DESC92C_RATEMCS6:
  1234. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE2,
  1235. pwr_idx);
  1236. break;
  1237. case DESC92C_RATEMCS7:
  1238. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE3,
  1239. pwr_idx);
  1240. break;
  1241. case DESC92C_RATEMCS8:
  1242. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE0,
  1243. pwr_idx);
  1244. break;
  1245. case DESC92C_RATEMCS9:
  1246. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE1,
  1247. pwr_idx);
  1248. break;
  1249. case DESC92C_RATEMCS10:
  1250. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE2,
  1251. pwr_idx);
  1252. break;
  1253. case DESC92C_RATEMCS11:
  1254. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE3,
  1255. pwr_idx);
  1256. break;
  1257. case DESC92C_RATEMCS12:
  1258. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE0,
  1259. pwr_idx);
  1260. break;
  1261. case DESC92C_RATEMCS13:
  1262. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE1,
  1263. pwr_idx);
  1264. break;
  1265. case DESC92C_RATEMCS14:
  1266. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE2,
  1267. pwr_idx);
  1268. break;
  1269. case DESC92C_RATEMCS15:
  1270. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE3,
  1271. pwr_idx);
  1272. break;
  1273. default:
  1274. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1275. "Invalid Rate!!\n");
  1276. break;
  1277. }
  1278. } else if (rfpath == RF90_PATH_B) {
  1279. switch (rate) {
  1280. case DESC92C_RATE1M:
  1281. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE1,
  1282. pwr_idx);
  1283. break;
  1284. case DESC92C_RATE2M:
  1285. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE2,
  1286. pwr_idx);
  1287. break;
  1288. case DESC92C_RATE5_5M:
  1289. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE3,
  1290. pwr_idx);
  1291. break;
  1292. case DESC92C_RATE11M:
  1293. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0,
  1294. pwr_idx);
  1295. break;
  1296. case DESC92C_RATE6M:
  1297. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE0,
  1298. pwr_idx);
  1299. break;
  1300. case DESC92C_RATE9M:
  1301. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE1,
  1302. pwr_idx);
  1303. break;
  1304. case DESC92C_RATE12M:
  1305. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE2,
  1306. pwr_idx);
  1307. break;
  1308. case DESC92C_RATE18M:
  1309. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE3,
  1310. pwr_idx);
  1311. break;
  1312. case DESC92C_RATE24M:
  1313. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE0,
  1314. pwr_idx);
  1315. break;
  1316. case DESC92C_RATE36M:
  1317. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE1,
  1318. pwr_idx);
  1319. break;
  1320. case DESC92C_RATE48M:
  1321. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE2,
  1322. pwr_idx);
  1323. break;
  1324. case DESC92C_RATE54M:
  1325. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE3,
  1326. pwr_idx);
  1327. break;
  1328. case DESC92C_RATEMCS0:
  1329. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE0,
  1330. pwr_idx);
  1331. break;
  1332. case DESC92C_RATEMCS1:
  1333. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE1,
  1334. pwr_idx);
  1335. break;
  1336. case DESC92C_RATEMCS2:
  1337. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE2,
  1338. pwr_idx);
  1339. break;
  1340. case DESC92C_RATEMCS3:
  1341. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE3,
  1342. pwr_idx);
  1343. break;
  1344. case DESC92C_RATEMCS4:
  1345. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE0,
  1346. pwr_idx);
  1347. break;
  1348. case DESC92C_RATEMCS5:
  1349. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE1,
  1350. pwr_idx);
  1351. break;
  1352. case DESC92C_RATEMCS6:
  1353. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE2,
  1354. pwr_idx);
  1355. break;
  1356. case DESC92C_RATEMCS7:
  1357. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE3,
  1358. pwr_idx);
  1359. break;
  1360. case DESC92C_RATEMCS8:
  1361. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE0,
  1362. pwr_idx);
  1363. break;
  1364. case DESC92C_RATEMCS9:
  1365. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE1,
  1366. pwr_idx);
  1367. break;
  1368. case DESC92C_RATEMCS10:
  1369. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE2,
  1370. pwr_idx);
  1371. break;
  1372. case DESC92C_RATEMCS11:
  1373. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE3,
  1374. pwr_idx);
  1375. break;
  1376. case DESC92C_RATEMCS12:
  1377. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE0,
  1378. pwr_idx);
  1379. break;
  1380. case DESC92C_RATEMCS13:
  1381. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE1,
  1382. pwr_idx);
  1383. break;
  1384. case DESC92C_RATEMCS14:
  1385. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE2,
  1386. pwr_idx);
  1387. break;
  1388. case DESC92C_RATEMCS15:
  1389. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE3,
  1390. pwr_idx);
  1391. break;
  1392. default:
  1393. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1394. "Invalid Rate!!\n");
  1395. break;
  1396. }
  1397. } else {
  1398. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid RFPath!!\n");
  1399. }
  1400. }
  1401. static void phy_set_txpower_index_by_rate_array(struct ieee80211_hw *hw,
  1402. enum radio_path rfpath, u8 bw,
  1403. u8 channel, u8 *rates, u8 size)
  1404. {
  1405. u8 i;
  1406. u8 power_index;
  1407. for (i = 0; i < size; i++) {
  1408. power_index = _rtl92ee_get_txpower_index(hw, rfpath, rates[i],
  1409. bw, channel);
  1410. _rtl92ee_set_txpower_index(hw, power_index, rfpath, rates[i]);
  1411. }
  1412. }
  1413. static void phy_set_txpower_index_by_rate_section(struct ieee80211_hw *hw,
  1414. enum radio_path rfpath,
  1415. u8 channel,
  1416. enum rate_section section)
  1417. {
  1418. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1419. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1420. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1421. if (section == CCK) {
  1422. u8 cck_rates[] = {DESC92C_RATE1M, DESC92C_RATE2M,
  1423. DESC92C_RATE5_5M, DESC92C_RATE11M};
  1424. if (rtlhal->current_bandtype == BAND_ON_2_4G)
  1425. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1426. rtlphy->current_chan_bw,
  1427. channel, cck_rates, 4);
  1428. } else if (section == OFDM) {
  1429. u8 ofdm_rates[] = {DESC92C_RATE6M, DESC92C_RATE9M,
  1430. DESC92C_RATE12M, DESC92C_RATE18M,
  1431. DESC92C_RATE24M, DESC92C_RATE36M,
  1432. DESC92C_RATE48M, DESC92C_RATE54M};
  1433. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1434. rtlphy->current_chan_bw,
  1435. channel, ofdm_rates, 8);
  1436. } else if (section == HT_MCS0_MCS7) {
  1437. u8 ht_rates1t[] = {DESC92C_RATEMCS0, DESC92C_RATEMCS1,
  1438. DESC92C_RATEMCS2, DESC92C_RATEMCS3,
  1439. DESC92C_RATEMCS4, DESC92C_RATEMCS5,
  1440. DESC92C_RATEMCS6, DESC92C_RATEMCS7};
  1441. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1442. rtlphy->current_chan_bw,
  1443. channel, ht_rates1t, 8);
  1444. } else if (section == HT_MCS8_MCS15) {
  1445. u8 ht_rates2t[] = {DESC92C_RATEMCS8, DESC92C_RATEMCS9,
  1446. DESC92C_RATEMCS10, DESC92C_RATEMCS11,
  1447. DESC92C_RATEMCS12, DESC92C_RATEMCS13,
  1448. DESC92C_RATEMCS14, DESC92C_RATEMCS15};
  1449. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1450. rtlphy->current_chan_bw,
  1451. channel, ht_rates2t, 8);
  1452. } else
  1453. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR,
  1454. "Invalid RateSection %d\n", section);
  1455. }
  1456. void rtl92ee_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  1457. {
  1458. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1459. struct rtl_phy *rtlphy = &rtl_priv(hw)->phy;
  1460. enum radio_path rfpath;
  1461. if (!rtlefuse->txpwr_fromeprom)
  1462. return;
  1463. for (rfpath = RF90_PATH_A; rfpath < rtlphy->num_total_rfpath;
  1464. rfpath++) {
  1465. phy_set_txpower_index_by_rate_section(hw, rfpath,
  1466. channel, CCK);
  1467. phy_set_txpower_index_by_rate_section(hw, rfpath,
  1468. channel, OFDM);
  1469. phy_set_txpower_index_by_rate_section(hw, rfpath,
  1470. channel,
  1471. HT_MCS0_MCS7);
  1472. if (rtlphy->num_total_rfpath >= 2)
  1473. phy_set_txpower_index_by_rate_section(hw,
  1474. rfpath, channel,
  1475. HT_MCS8_MCS15);
  1476. }
  1477. }
  1478. static long _rtl92ee_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  1479. enum wireless_mode wirelessmode,
  1480. u8 txpwridx)
  1481. {
  1482. long offset;
  1483. long pwrout_dbm;
  1484. switch (wirelessmode) {
  1485. case WIRELESS_MODE_B:
  1486. offset = -7;
  1487. break;
  1488. case WIRELESS_MODE_G:
  1489. case WIRELESS_MODE_N_24G:
  1490. offset = -8;
  1491. break;
  1492. default:
  1493. offset = -8;
  1494. break;
  1495. }
  1496. pwrout_dbm = txpwridx / 2 + offset;
  1497. return pwrout_dbm;
  1498. }
  1499. void rtl92ee_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  1500. {
  1501. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1502. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1503. enum io_type iotype;
  1504. if (!is_hal_stop(rtlhal)) {
  1505. switch (operation) {
  1506. case SCAN_OPT_BACKUP_BAND0:
  1507. iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  1508. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1509. (u8 *)&iotype);
  1510. break;
  1511. case SCAN_OPT_RESTORE:
  1512. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  1513. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1514. (u8 *)&iotype);
  1515. break;
  1516. default:
  1517. pr_err("Unknown Scan Backup operation.\n");
  1518. break;
  1519. }
  1520. }
  1521. }
  1522. void rtl92ee_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  1523. {
  1524. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1525. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1526. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1527. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1528. u8 reg_bw_opmode;
  1529. u8 reg_prsr_rsc;
  1530. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1531. "Switch to %s bandwidth\n",
  1532. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  1533. "20MHz" : "40MHz");
  1534. if (is_hal_stop(rtlhal)) {
  1535. rtlphy->set_bwmode_inprogress = false;
  1536. return;
  1537. }
  1538. reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
  1539. reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
  1540. switch (rtlphy->current_chan_bw) {
  1541. case HT_CHANNEL_WIDTH_20:
  1542. reg_bw_opmode |= BW_OPMODE_20MHZ;
  1543. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1544. break;
  1545. case HT_CHANNEL_WIDTH_20_40:
  1546. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  1547. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1548. reg_prsr_rsc = (reg_prsr_rsc & 0x90) |
  1549. (mac->cur_40_prime_sc << 5);
  1550. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
  1551. break;
  1552. default:
  1553. pr_err("unknown bandwidth: %#X\n",
  1554. rtlphy->current_chan_bw);
  1555. break;
  1556. }
  1557. switch (rtlphy->current_chan_bw) {
  1558. case HT_CHANNEL_WIDTH_20:
  1559. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  1560. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  1561. rtl_set_bbreg(hw, ROFDM0_TXPSEUDONOISEWGT,
  1562. (BIT(31) | BIT(30)), 0);
  1563. break;
  1564. case HT_CHANNEL_WIDTH_20_40:
  1565. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  1566. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  1567. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  1568. (mac->cur_40_prime_sc >> 1));
  1569. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00,
  1570. mac->cur_40_prime_sc);
  1571. rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
  1572. (mac->cur_40_prime_sc ==
  1573. HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
  1574. break;
  1575. default:
  1576. pr_err("unknown bandwidth: %#X\n",
  1577. rtlphy->current_chan_bw);
  1578. break;
  1579. }
  1580. rtl92ee_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  1581. rtlphy->set_bwmode_inprogress = false;
  1582. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
  1583. }
  1584. void rtl92ee_phy_set_bw_mode(struct ieee80211_hw *hw,
  1585. enum nl80211_channel_type ch_type)
  1586. {
  1587. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1588. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1589. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1590. u8 tmp_bw = rtlphy->current_chan_bw;
  1591. if (rtlphy->set_bwmode_inprogress)
  1592. return;
  1593. rtlphy->set_bwmode_inprogress = true;
  1594. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1595. rtl92ee_phy_set_bw_mode_callback(hw);
  1596. } else {
  1597. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1598. "false driver sleep or unload\n");
  1599. rtlphy->set_bwmode_inprogress = false;
  1600. rtlphy->current_chan_bw = tmp_bw;
  1601. }
  1602. }
  1603. void rtl92ee_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  1604. {
  1605. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1606. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1607. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1608. u32 delay;
  1609. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1610. "switch to channel%d\n", rtlphy->current_channel);
  1611. if (is_hal_stop(rtlhal))
  1612. return;
  1613. do {
  1614. if (!rtlphy->sw_chnl_inprogress)
  1615. break;
  1616. if (!_rtl92ee_phy_sw_chnl_step_by_step
  1617. (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
  1618. &rtlphy->sw_chnl_step, &delay)) {
  1619. if (delay > 0)
  1620. mdelay(delay);
  1621. else
  1622. continue;
  1623. } else {
  1624. rtlphy->sw_chnl_inprogress = false;
  1625. }
  1626. break;
  1627. } while (true);
  1628. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  1629. }
  1630. u8 rtl92ee_phy_sw_chnl(struct ieee80211_hw *hw)
  1631. {
  1632. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1633. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1634. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1635. if (rtlphy->sw_chnl_inprogress)
  1636. return 0;
  1637. if (rtlphy->set_bwmode_inprogress)
  1638. return 0;
  1639. WARN_ONCE((rtlphy->current_channel > 14),
  1640. "rtl8192ee: WIRELESS_MODE_G but channel>14");
  1641. rtlphy->sw_chnl_inprogress = true;
  1642. rtlphy->sw_chnl_stage = 0;
  1643. rtlphy->sw_chnl_step = 0;
  1644. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1645. rtl92ee_phy_sw_chnl_callback(hw);
  1646. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1647. "sw_chnl_inprogress false schedule workitem current channel %d\n",
  1648. rtlphy->current_channel);
  1649. rtlphy->sw_chnl_inprogress = false;
  1650. } else {
  1651. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1652. "sw_chnl_inprogress false driver sleep or unload\n");
  1653. rtlphy->sw_chnl_inprogress = false;
  1654. }
  1655. return 1;
  1656. }
  1657. static bool _rtl92ee_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  1658. u8 channel, u8 *stage, u8 *step,
  1659. u32 *delay)
  1660. {
  1661. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1662. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1663. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  1664. u32 precommoncmdcnt;
  1665. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  1666. u32 postcommoncmdcnt;
  1667. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  1668. u32 rfdependcmdcnt;
  1669. struct swchnlcmd *currentcmd = NULL;
  1670. u8 rfpath;
  1671. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  1672. precommoncmdcnt = 0;
  1673. _rtl92ee_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1674. MAX_PRECMD_CNT,
  1675. CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  1676. _rtl92ee_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1677. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  1678. postcommoncmdcnt = 0;
  1679. _rtl92ee_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  1680. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  1681. rfdependcmdcnt = 0;
  1682. WARN_ONCE((channel < 1 || channel > 14),
  1683. "rtl8192ee: illegal channel for Zebra: %d\n", channel);
  1684. _rtl92ee_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1685. MAX_RFDEPENDCMD_CNT,
  1686. CMDID_RF_WRITEREG,
  1687. RF_CHNLBW, channel, 10);
  1688. _rtl92ee_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1689. MAX_RFDEPENDCMD_CNT, CMDID_END,
  1690. 0, 0, 0);
  1691. do {
  1692. switch (*stage) {
  1693. case 0:
  1694. currentcmd = &precommoncmd[*step];
  1695. break;
  1696. case 1:
  1697. currentcmd = &rfdependcmd[*step];
  1698. break;
  1699. case 2:
  1700. currentcmd = &postcommoncmd[*step];
  1701. break;
  1702. default:
  1703. pr_err("Invalid 'stage' = %d, Check it!\n",
  1704. *stage);
  1705. return true;
  1706. }
  1707. if (currentcmd->cmdid == CMDID_END) {
  1708. if ((*stage) == 2)
  1709. return true;
  1710. (*stage)++;
  1711. (*step) = 0;
  1712. continue;
  1713. }
  1714. switch (currentcmd->cmdid) {
  1715. case CMDID_SET_TXPOWEROWER_LEVEL:
  1716. rtl92ee_phy_set_txpower_level(hw, channel);
  1717. break;
  1718. case CMDID_WRITEPORT_ULONG:
  1719. rtl_write_dword(rtlpriv, currentcmd->para1,
  1720. currentcmd->para2);
  1721. break;
  1722. case CMDID_WRITEPORT_USHORT:
  1723. rtl_write_word(rtlpriv, currentcmd->para1,
  1724. (u16)currentcmd->para2);
  1725. break;
  1726. case CMDID_WRITEPORT_UCHAR:
  1727. rtl_write_byte(rtlpriv, currentcmd->para1,
  1728. (u8)currentcmd->para2);
  1729. break;
  1730. case CMDID_RF_WRITEREG:
  1731. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  1732. rtlphy->rfreg_chnlval[rfpath] =
  1733. ((rtlphy->rfreg_chnlval[rfpath] &
  1734. 0xfffff00) | currentcmd->para2);
  1735. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  1736. currentcmd->para1,
  1737. 0x3ff,
  1738. rtlphy->rfreg_chnlval[rfpath]);
  1739. }
  1740. break;
  1741. default:
  1742. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1743. "switch case %#x not processed\n",
  1744. currentcmd->cmdid);
  1745. break;
  1746. }
  1747. break;
  1748. } while (true);
  1749. (*delay) = currentcmd->msdelay;
  1750. (*step)++;
  1751. return false;
  1752. }
  1753. static bool _rtl92ee_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  1754. u32 cmdtableidx, u32 cmdtablesz,
  1755. enum swchnlcmd_id cmdid,
  1756. u32 para1, u32 para2, u32 msdelay)
  1757. {
  1758. struct swchnlcmd *pcmd;
  1759. if (cmdtable == NULL) {
  1760. WARN_ONCE(true, "rtl8192ee: cmdtable cannot be NULL.\n");
  1761. return false;
  1762. }
  1763. if (cmdtableidx >= cmdtablesz)
  1764. return false;
  1765. pcmd = cmdtable + cmdtableidx;
  1766. pcmd->cmdid = cmdid;
  1767. pcmd->para1 = para1;
  1768. pcmd->para2 = para2;
  1769. pcmd->msdelay = msdelay;
  1770. return true;
  1771. }
  1772. static u8 _rtl92ee_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
  1773. {
  1774. u32 reg_eac, reg_e94, reg_e9c;
  1775. u8 result = 0x00;
  1776. /* path-A IQK setting */
  1777. /* PA/PAD controlled by 0x0 */
  1778. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1779. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1780. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1781. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1782. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1783. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1784. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1785. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82140303);
  1786. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x68160000);
  1787. /*LO calibration setting*/
  1788. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1789. /*One shot, path A LOK & IQK*/
  1790. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1791. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1792. mdelay(IQK_DELAY_TIME);
  1793. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1794. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  1795. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  1796. if (!(reg_eac & BIT(28)) &&
  1797. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1798. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1799. result |= 0x01;
  1800. else
  1801. return result;
  1802. return result;
  1803. }
  1804. static u8 _rtl92ee_phy_path_b_iqk(struct ieee80211_hw *hw)
  1805. {
  1806. u32 reg_eac, reg_eb4, reg_ebc;
  1807. u8 result = 0x00;
  1808. /* PA/PAD controlled by 0x0 */
  1809. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1810. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1811. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1812. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1813. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1814. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1815. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1816. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
  1817. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1818. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x821403e2);
  1819. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x68160000);
  1820. /* LO calibration setting */
  1821. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1822. /*One shot, path B LOK & IQK*/
  1823. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1824. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1825. mdelay(IQK_DELAY_TIME);
  1826. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1827. reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
  1828. reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
  1829. if (!(reg_eac & BIT(31)) &&
  1830. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  1831. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  1832. result |= 0x01;
  1833. else
  1834. return result;
  1835. return result;
  1836. }
  1837. static u8 _rtl92ee_phy_path_a_rx_iqk(struct ieee80211_hw *hw, bool config_pathb)
  1838. {
  1839. u32 reg_eac, reg_e94, reg_e9c, reg_ea4 , u32temp;
  1840. u8 result = 0x00;
  1841. /*Get TXIMR Setting*/
  1842. /*Modify RX IQK mode table*/
  1843. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1844. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1845. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1846. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1847. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf117b);
  1848. /*PA/PAD control by 0x56, and set = 0x0*/
  1849. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1850. rtl_set_rfreg(hw, RF90_PATH_A, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1851. /*enter IQK mode*/
  1852. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1853. /*IQK Setting*/
  1854. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1855. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1856. /*path a IQK setting*/
  1857. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1858. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1859. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1860. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1861. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160c1f);
  1862. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x68160c1f);
  1863. /*LO calibration Setting*/
  1864. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1865. /*one shot,path A LOK & iqk*/
  1866. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1867. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1868. mdelay(IQK_DELAY_TIME);
  1869. /* Check failed */
  1870. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1871. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1872. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1873. if (!(reg_eac & BIT(28)) &&
  1874. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1875. (((reg_e9c & 0x03FF0000) >> 16) != 0x42)) {
  1876. result |= 0x01;
  1877. } else {
  1878. /* PA/PAD controlled by 0x0 */
  1879. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1880. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1881. return result;
  1882. }
  1883. u32temp = 0x80007C00 | (reg_e94 & 0x3FF0000) |
  1884. ((reg_e9c & 0x3FF0000) >> 16);
  1885. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32temp);
  1886. /*RX IQK*/
  1887. /*Modify RX IQK mode table*/
  1888. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1889. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1890. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1891. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1892. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ffa);
  1893. /*PA/PAD control by 0x56, and set = 0x0*/
  1894. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1895. rtl_set_rfreg(hw, RF90_PATH_A, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1896. /*enter IQK mode*/
  1897. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1898. /*IQK Setting*/
  1899. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1900. /*path a IQK setting*/
  1901. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1902. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1903. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1904. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1905. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160c1f);
  1906. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28160c1f);
  1907. /*LO calibration Setting*/
  1908. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a891);
  1909. /*one shot,path A LOK & iqk*/
  1910. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1911. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1912. mdelay(IQK_DELAY_TIME);
  1913. /*Check failed*/
  1914. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1915. reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
  1916. /*PA/PAD controlled by 0x0*/
  1917. /*leave IQK mode*/
  1918. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1919. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1920. /*if Tx is OK, check whether Rx is OK*/
  1921. if (!(reg_eac & BIT(27)) &&
  1922. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1923. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1924. result |= 0x02;
  1925. return result;
  1926. }
  1927. static u8 _rtl92ee_phy_path_b_rx_iqk(struct ieee80211_hw *hw, bool config_pathb)
  1928. {
  1929. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1930. u32 reg_eac, reg_eb4, reg_ebc, reg_ecc, reg_ec4, u32temp;
  1931. u8 result = 0x00;
  1932. /*Get TXIMR Setting*/
  1933. /*Modify RX IQK mode table*/
  1934. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1935. rtl_set_rfreg(hw, RF90_PATH_B, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1936. rtl_set_rfreg(hw, RF90_PATH_B, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1937. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1938. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf117b);
  1939. /*PA/PAD all off*/
  1940. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1941. rtl_set_rfreg(hw, RF90_PATH_B, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1942. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1943. /*IQK Setting*/
  1944. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1945. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1946. /*path a IQK setting*/
  1947. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1948. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1949. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
  1950. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1951. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82160c1f);
  1952. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x68160c1f);
  1953. /*LO calibration Setting*/
  1954. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1955. /*one shot,path A LOK & iqk*/
  1956. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1957. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1958. mdelay(IQK_DELAY_TIME);
  1959. /* Check failed */
  1960. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1961. reg_eb4 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_B, MASKDWORD);
  1962. reg_ebc = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_B, MASKDWORD);
  1963. if (!(reg_eac & BIT(31)) &&
  1964. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  1965. (((reg_ebc & 0x03FF0000) >> 16) != 0x42)) {
  1966. result |= 0x01;
  1967. } else {
  1968. /* PA/PAD controlled by 0x0 */
  1969. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1970. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1971. return result;
  1972. }
  1973. u32temp = 0x80007C00 | (reg_eb4 & 0x3FF0000) |
  1974. ((reg_ebc & 0x3FF0000) >> 16);
  1975. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32temp);
  1976. /*RX IQK*/
  1977. /*Modify RX IQK mode table*/
  1978. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1979. rtl_set_rfreg(hw, RF90_PATH_B, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1980. rtl_set_rfreg(hw, RF90_PATH_B, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1981. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1982. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ffa);
  1983. /*PA/PAD all off*/
  1984. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1985. rtl_set_rfreg(hw, RF90_PATH_B, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1986. /*enter IQK mode*/
  1987. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1988. /*IQK Setting*/
  1989. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1990. /*path b IQK setting*/
  1991. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1992. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1993. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1994. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
  1995. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82160c1f);
  1996. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28160c1f);
  1997. /*LO calibration Setting*/
  1998. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a891);
  1999. /*one shot,path A LOK & iqk*/
  2000. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  2001. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  2002. mdelay(IQK_DELAY_TIME);
  2003. /*Check failed*/
  2004. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  2005. reg_ec4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_B_2, MASKDWORD);
  2006. reg_ecc = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_B_2, MASKDWORD);
  2007. /*PA/PAD controlled by 0x0*/
  2008. /*leave IQK mode*/
  2009. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  2010. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
  2011. /*if Tx is OK, check whether Rx is OK*/
  2012. if (!(reg_eac & BIT(30)) &&
  2013. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  2014. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  2015. result |= 0x02;
  2016. else
  2017. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD, "Path B Rx IQK fail!!\n");
  2018. return result;
  2019. }
  2020. static void _rtl92ee_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
  2021. bool b_iqk_ok, long result[][8],
  2022. u8 final_candidate,
  2023. bool btxonly)
  2024. {
  2025. u32 oldval_0, x, tx0_a, reg;
  2026. long y, tx0_c;
  2027. if (final_candidate == 0xFF) {
  2028. return;
  2029. } else if (b_iqk_ok) {
  2030. oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  2031. MASKDWORD) >> 22) & 0x3FF;
  2032. x = result[final_candidate][0];
  2033. if ((x & 0x00000200) != 0)
  2034. x = x | 0xFFFFFC00;
  2035. tx0_a = (x * oldval_0) >> 8;
  2036. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
  2037. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
  2038. ((x * oldval_0 >> 7) & 0x1));
  2039. y = result[final_candidate][1];
  2040. if ((y & 0x00000200) != 0)
  2041. y = y | 0xFFFFFC00;
  2042. tx0_c = (y * oldval_0) >> 8;
  2043. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
  2044. ((tx0_c & 0x3C0) >> 6));
  2045. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
  2046. (tx0_c & 0x3F));
  2047. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
  2048. ((y * oldval_0 >> 7) & 0x1));
  2049. if (btxonly)
  2050. return;
  2051. reg = result[final_candidate][2];
  2052. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
  2053. reg = result[final_candidate][3] & 0x3F;
  2054. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
  2055. reg = (result[final_candidate][3] >> 6) & 0xF;
  2056. rtl_set_bbreg(hw, ROFDM0_RXIQEXTANTA, 0xF0000000, reg);
  2057. }
  2058. }
  2059. static void _rtl92ee_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  2060. bool b_iqk_ok, long result[][8],
  2061. u8 final_candidate,
  2062. bool btxonly)
  2063. {
  2064. u32 oldval_1, x, tx1_a, reg;
  2065. long y, tx1_c;
  2066. if (final_candidate == 0xFF) {
  2067. return;
  2068. } else if (b_iqk_ok) {
  2069. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  2070. MASKDWORD) >> 22) & 0x3FF;
  2071. x = result[final_candidate][4];
  2072. if ((x & 0x00000200) != 0)
  2073. x = x | 0xFFFFFC00;
  2074. tx1_a = (x * oldval_1) >> 8;
  2075. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx1_a);
  2076. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  2077. ((x * oldval_1 >> 7) & 0x1));
  2078. y = result[final_candidate][5];
  2079. if ((y & 0x00000200) != 0)
  2080. y = y | 0xFFFFFC00;
  2081. tx1_c = (y * oldval_1) >> 8;
  2082. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  2083. ((tx1_c & 0x3C0) >> 6));
  2084. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  2085. (tx1_c & 0x3F));
  2086. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  2087. ((y * oldval_1 >> 7) & 0x1));
  2088. if (btxonly)
  2089. return;
  2090. reg = result[final_candidate][6];
  2091. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  2092. reg = result[final_candidate][7] & 0x3F;
  2093. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  2094. reg = (result[final_candidate][7] >> 6) & 0xF;
  2095. rtl_set_bbreg(hw, ROFDM0_AGCRSSITABLE, 0xF0000000, reg);
  2096. }
  2097. }
  2098. static void _rtl92ee_phy_save_adda_registers(struct ieee80211_hw *hw,
  2099. u32 *addareg, u32 *addabackup,
  2100. u32 registernum)
  2101. {
  2102. u32 i;
  2103. for (i = 0; i < registernum; i++)
  2104. addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
  2105. }
  2106. static void _rtl92ee_phy_save_mac_registers(struct ieee80211_hw *hw,
  2107. u32 *macreg, u32 *macbackup)
  2108. {
  2109. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2110. u32 i;
  2111. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  2112. macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
  2113. macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
  2114. }
  2115. static void _rtl92ee_phy_reload_adda_registers(struct ieee80211_hw *hw,
  2116. u32 *addareg, u32 *addabackup,
  2117. u32 regiesternum)
  2118. {
  2119. u32 i;
  2120. for (i = 0; i < regiesternum; i++)
  2121. rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
  2122. }
  2123. static void _rtl92ee_phy_reload_mac_registers(struct ieee80211_hw *hw,
  2124. u32 *macreg, u32 *macbackup)
  2125. {
  2126. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2127. u32 i;
  2128. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  2129. rtl_write_byte(rtlpriv, macreg[i], (u8)macbackup[i]);
  2130. rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
  2131. }
  2132. static void _rtl92ee_phy_path_adda_on(struct ieee80211_hw *hw, u32 *addareg,
  2133. bool is_patha_on, bool is2t)
  2134. {
  2135. u32 i;
  2136. for (i = 0; i < IQK_ADDA_REG_NUM; i++)
  2137. rtl_set_bbreg(hw, addareg[i], MASKDWORD, 0x0fc01616);
  2138. }
  2139. static void _rtl92ee_phy_mac_setting_calibration(struct ieee80211_hw *hw,
  2140. u32 *macreg, u32 *macbackup)
  2141. {
  2142. rtl_set_bbreg(hw, 0x520, 0x00ff0000, 0xff);
  2143. }
  2144. static void _rtl92ee_phy_path_a_standby(struct ieee80211_hw *hw)
  2145. {
  2146. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
  2147. rtl_set_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK, 0x10000);
  2148. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  2149. }
  2150. static bool _rtl92ee_phy_simularity_compare(struct ieee80211_hw *hw,
  2151. long result[][8], u8 c1, u8 c2)
  2152. {
  2153. u32 i, j, diff, simularity_bitmap, bound;
  2154. u8 final_candidate[2] = { 0xFF, 0xFF };
  2155. bool bresult = true/*, is2t = true*/;
  2156. s32 tmp1, tmp2;
  2157. bound = 8;
  2158. simularity_bitmap = 0;
  2159. for (i = 0; i < bound; i++) {
  2160. if ((i == 1) || (i == 3) || (i == 5) || (i == 7)) {
  2161. if ((result[c1][i] & 0x00000200) != 0)
  2162. tmp1 = result[c1][i] | 0xFFFFFC00;
  2163. else
  2164. tmp1 = result[c1][i];
  2165. if ((result[c2][i] & 0x00000200) != 0)
  2166. tmp2 = result[c2][i] | 0xFFFFFC00;
  2167. else
  2168. tmp2 = result[c2][i];
  2169. } else {
  2170. tmp1 = result[c1][i];
  2171. tmp2 = result[c2][i];
  2172. }
  2173. diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
  2174. if (diff > MAX_TOLERANCE) {
  2175. if ((i == 2 || i == 6) && !simularity_bitmap) {
  2176. if (result[c1][i] + result[c1][i + 1] == 0)
  2177. final_candidate[(i / 4)] = c2;
  2178. else if (result[c2][i] + result[c2][i + 1] == 0)
  2179. final_candidate[(i / 4)] = c1;
  2180. else
  2181. simularity_bitmap |= (1 << i);
  2182. } else {
  2183. simularity_bitmap |= (1 << i);
  2184. }
  2185. }
  2186. }
  2187. if (simularity_bitmap == 0) {
  2188. for (i = 0; i < (bound / 4); i++) {
  2189. if (final_candidate[i] != 0xFF) {
  2190. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  2191. result[3][j] =
  2192. result[final_candidate[i]][j];
  2193. bresult = false;
  2194. }
  2195. }
  2196. return bresult;
  2197. }
  2198. if (!(simularity_bitmap & 0x03)) {/*path A TX OK*/
  2199. for (i = 0; i < 2; i++)
  2200. result[3][i] = result[c1][i];
  2201. }
  2202. if (!(simularity_bitmap & 0x0c)) {/*path A RX OK*/
  2203. for (i = 2; i < 4; i++)
  2204. result[3][i] = result[c1][i];
  2205. }
  2206. if (!(simularity_bitmap & 0x30)) {/*path B TX OK*/
  2207. for (i = 4; i < 6; i++)
  2208. result[3][i] = result[c1][i];
  2209. }
  2210. if (!(simularity_bitmap & 0xc0)) {/*path B RX OK*/
  2211. for (i = 6; i < 8; i++)
  2212. result[3][i] = result[c1][i];
  2213. }
  2214. return false;
  2215. }
  2216. static void _rtl92ee_phy_iq_calibrate(struct ieee80211_hw *hw,
  2217. long result[][8], u8 t, bool is2t)
  2218. {
  2219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2220. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2221. u32 i;
  2222. u8 patha_ok, pathb_ok;
  2223. u8 tmp_0xc50 = (u8)rtl_get_bbreg(hw, 0xc50, MASKBYTE0);
  2224. u8 tmp_0xc58 = (u8)rtl_get_bbreg(hw, 0xc58, MASKBYTE0);
  2225. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  2226. 0x85c, 0xe6c, 0xe70, 0xe74,
  2227. 0xe78, 0xe7c, 0xe80, 0xe84,
  2228. 0xe88, 0xe8c, 0xed0, 0xed4,
  2229. 0xed8, 0xedc, 0xee0, 0xeec
  2230. };
  2231. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  2232. 0x522, 0x550, 0x551, 0x040
  2233. };
  2234. u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
  2235. ROFDM0_TRXPATHENABLE, ROFDM0_TRMUXPAR,
  2236. RFPGA0_XCD_RFINTERFACESW, 0xb68, 0xb6c,
  2237. 0x870, 0x860,
  2238. 0x864, 0x800
  2239. };
  2240. const u32 retrycount = 2;
  2241. if (t == 0) {
  2242. _rtl92ee_phy_save_adda_registers(hw, adda_reg,
  2243. rtlphy->adda_backup,
  2244. IQK_ADDA_REG_NUM);
  2245. _rtl92ee_phy_save_mac_registers(hw, iqk_mac_reg,
  2246. rtlphy->iqk_mac_backup);
  2247. _rtl92ee_phy_save_adda_registers(hw, iqk_bb_reg,
  2248. rtlphy->iqk_bb_backup,
  2249. IQK_BB_REG_NUM);
  2250. }
  2251. _rtl92ee_phy_path_adda_on(hw, adda_reg, true, is2t);
  2252. /*BB setting*/
  2253. rtl_set_bbreg(hw, RFPGA0_RFMOD, BIT(24), 0x00);
  2254. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKDWORD, 0x03a05600);
  2255. rtl_set_bbreg(hw, ROFDM0_TRMUXPAR, MASKDWORD, 0x000800e4);
  2256. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW, MASKDWORD, 0x22208200);
  2257. rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(10), 0x01);
  2258. rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(26), 0x01);
  2259. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, BIT(10), 0x01);
  2260. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE, BIT(10), 0x01);
  2261. _rtl92ee_phy_mac_setting_calibration(hw, iqk_mac_reg,
  2262. rtlphy->iqk_mac_backup);
  2263. /* Page B init*/
  2264. /* IQ calibration setting*/
  2265. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  2266. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  2267. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  2268. for (i = 0 ; i < retrycount ; i++) {
  2269. patha_ok = _rtl92ee_phy_path_a_iqk(hw, is2t);
  2270. if (patha_ok == 0x01) {
  2271. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2272. "Path A Tx IQK Success!!\n");
  2273. result[t][0] = (rtl_get_bbreg(hw,
  2274. RTX_POWER_BEFORE_IQK_A,
  2275. MASKDWORD) & 0x3FF0000)
  2276. >> 16;
  2277. result[t][1] = (rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A,
  2278. MASKDWORD) & 0x3FF0000)
  2279. >> 16;
  2280. break;
  2281. }
  2282. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2283. "Path A Tx IQK Fail!!, ret = 0x%x\n",
  2284. patha_ok);
  2285. }
  2286. for (i = 0 ; i < retrycount ; i++) {
  2287. patha_ok = _rtl92ee_phy_path_a_rx_iqk(hw, is2t);
  2288. if (patha_ok == 0x03) {
  2289. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2290. "Path A Rx IQK Success!!\n");
  2291. result[t][2] = (rtl_get_bbreg(hw,
  2292. RRX_POWER_BEFORE_IQK_A_2,
  2293. MASKDWORD) & 0x3FF0000)
  2294. >> 16;
  2295. result[t][3] = (rtl_get_bbreg(hw,
  2296. RRX_POWER_AFTER_IQK_A_2,
  2297. MASKDWORD) & 0x3FF0000)
  2298. >> 16;
  2299. break;
  2300. }
  2301. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2302. "Path A Rx IQK Fail!!, ret = 0x%x\n",
  2303. patha_ok);
  2304. }
  2305. if (0x00 == patha_ok)
  2306. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2307. "Path A IQK failed!!, ret = 0\n");
  2308. if (is2t) {
  2309. _rtl92ee_phy_path_a_standby(hw);
  2310. /* Turn Path B ADDA on */
  2311. _rtl92ee_phy_path_adda_on(hw, adda_reg, false, is2t);
  2312. /* IQ calibration setting */
  2313. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  2314. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  2315. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  2316. for (i = 0 ; i < retrycount ; i++) {
  2317. pathb_ok = _rtl92ee_phy_path_b_iqk(hw);
  2318. if (pathb_ok == 0x01) {
  2319. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2320. "Path B Tx IQK Success!!\n");
  2321. result[t][4] = (rtl_get_bbreg(hw,
  2322. RTX_POWER_BEFORE_IQK_B,
  2323. MASKDWORD) & 0x3FF0000)
  2324. >> 16;
  2325. result[t][5] = (rtl_get_bbreg(hw,
  2326. RTX_POWER_AFTER_IQK_B,
  2327. MASKDWORD) & 0x3FF0000)
  2328. >> 16;
  2329. break;
  2330. }
  2331. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2332. "Path B Tx IQK Fail!!, ret = 0x%x\n",
  2333. pathb_ok);
  2334. }
  2335. for (i = 0 ; i < retrycount ; i++) {
  2336. pathb_ok = _rtl92ee_phy_path_b_rx_iqk(hw, is2t);
  2337. if (pathb_ok == 0x03) {
  2338. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2339. "Path B Rx IQK Success!!\n");
  2340. result[t][6] = (rtl_get_bbreg(hw,
  2341. RRX_POWER_BEFORE_IQK_B_2,
  2342. MASKDWORD) & 0x3FF0000)
  2343. >> 16;
  2344. result[t][7] = (rtl_get_bbreg(hw,
  2345. RRX_POWER_AFTER_IQK_B_2,
  2346. MASKDWORD) & 0x3FF0000)
  2347. >> 16;
  2348. break;
  2349. }
  2350. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2351. "Path B Rx IQK Fail!!, ret = 0x%x\n",
  2352. pathb_ok);
  2353. }
  2354. if (0x00 == pathb_ok)
  2355. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2356. "Path B IQK failed!!, ret = 0\n");
  2357. }
  2358. /* Back to BB mode, load original value */
  2359. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2360. "IQK:Back to BB mode, load original value!\n");
  2361. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0);
  2362. if (t != 0) {
  2363. /* Reload ADDA power saving parameters */
  2364. _rtl92ee_phy_reload_adda_registers(hw, adda_reg,
  2365. rtlphy->adda_backup,
  2366. IQK_ADDA_REG_NUM);
  2367. /* Reload MAC parameters */
  2368. _rtl92ee_phy_reload_mac_registers(hw, iqk_mac_reg,
  2369. rtlphy->iqk_mac_backup);
  2370. _rtl92ee_phy_reload_adda_registers(hw, iqk_bb_reg,
  2371. rtlphy->iqk_bb_backup,
  2372. IQK_BB_REG_NUM);
  2373. /* Restore RX initial gain */
  2374. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
  2375. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, tmp_0xc50);
  2376. if (is2t) {
  2377. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
  2378. rtl_set_bbreg(hw, 0xc58, MASKBYTE0, tmp_0xc58);
  2379. }
  2380. /* load 0xe30 IQC default value */
  2381. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  2382. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  2383. }
  2384. }
  2385. static void _rtl92ee_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
  2386. {
  2387. u8 tmpreg;
  2388. u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
  2389. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2390. tmpreg = rtl_read_byte(rtlpriv, 0xd03);
  2391. if ((tmpreg & 0x70) != 0)
  2392. rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
  2393. else
  2394. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  2395. if ((tmpreg & 0x70) != 0) {
  2396. rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
  2397. if (is2t)
  2398. rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
  2399. MASK12BITS);
  2400. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
  2401. (rf_a_mode & 0x8FFFF) | 0x10000);
  2402. if (is2t)
  2403. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  2404. (rf_b_mode & 0x8FFFF) | 0x10000);
  2405. }
  2406. lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
  2407. rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
  2408. mdelay(100);
  2409. if ((tmpreg & 0x70) != 0) {
  2410. rtl_write_byte(rtlpriv, 0xd03, tmpreg);
  2411. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
  2412. if (is2t)
  2413. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  2414. rf_b_mode);
  2415. } else {
  2416. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  2417. }
  2418. }
  2419. static void _rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  2420. bool bmain, bool is2t)
  2421. {
  2422. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2423. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2424. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2425. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD , "\n");
  2426. if (is_hal_stop(rtlhal)) {
  2427. u8 u1btmp;
  2428. u1btmp = rtl_read_byte(rtlpriv, REG_LEDCFG0);
  2429. rtl_write_byte(rtlpriv, REG_LEDCFG0, u1btmp | BIT(7));
  2430. rtl_set_bbreg(hw, RFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  2431. }
  2432. if (is2t) {
  2433. if (bmain)
  2434. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2435. BIT(5) | BIT(6), 0x1);
  2436. else
  2437. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2438. BIT(5) | BIT(6), 0x2);
  2439. } else {
  2440. rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(8) | BIT(9), 0);
  2441. rtl_set_bbreg(hw, 0x914, MASKLWORD, 0x0201);
  2442. /* We use the RF definition of MAIN and AUX,
  2443. * left antenna and right antenna repectively.
  2444. * Default output at AUX.
  2445. */
  2446. if (bmain) {
  2447. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
  2448. BIT(14) | BIT(13) | BIT(12), 0);
  2449. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2450. BIT(5) | BIT(4) | BIT(3), 0);
  2451. if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
  2452. rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 0);
  2453. } else {
  2454. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
  2455. BIT(14) | BIT(13) | BIT(12), 1);
  2456. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2457. BIT(5) | BIT(4) | BIT(3), 1);
  2458. if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
  2459. rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 1);
  2460. }
  2461. }
  2462. }
  2463. #undef IQK_ADDA_REG_NUM
  2464. #undef IQK_DELAY_TIME
  2465. static u8 rtl92ee_get_rightchnlplace_for_iqk(u8 chnl)
  2466. {
  2467. u8 channel_all[59] = {
  2468. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,
  2469. 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58,
  2470. 60, 62, 64, 100, 102, 104, 106, 108, 110, 112,
  2471. 114, 116, 118, 120, 122, 124, 126, 128, 130,
  2472. 132, 134, 136, 138, 140, 149, 151, 153, 155,
  2473. 157, 159, 161, 163, 165
  2474. };
  2475. u8 place = chnl;
  2476. if (chnl > 14) {
  2477. for (place = 14; place < sizeof(channel_all); place++) {
  2478. if (channel_all[place] == chnl)
  2479. return place - 13;
  2480. }
  2481. }
  2482. return 0;
  2483. }
  2484. void rtl92ee_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  2485. {
  2486. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2487. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2488. long result[4][8];
  2489. u8 i, final_candidate;
  2490. bool b_patha_ok, b_pathb_ok;
  2491. long reg_e94, reg_e9c, reg_ea4, reg_eac;
  2492. long reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  2493. bool is12simular, is13simular, is23simular;
  2494. u8 idx;
  2495. u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
  2496. ROFDM0_XARXIQIMBALANCE,
  2497. ROFDM0_XBRXIQIMBALANCE,
  2498. ROFDM0_ECCATHRESHOLD,
  2499. ROFDM0_AGCRSSITABLE,
  2500. ROFDM0_XATXIQIMBALANCE,
  2501. ROFDM0_XBTXIQIMBALANCE,
  2502. ROFDM0_XCTXAFE,
  2503. ROFDM0_XDTXAFE,
  2504. ROFDM0_RXIQEXTANTA
  2505. };
  2506. if (b_recovery) {
  2507. _rtl92ee_phy_reload_adda_registers(hw, iqk_bb_reg,
  2508. rtlphy->iqk_bb_backup, 9);
  2509. return;
  2510. }
  2511. for (i = 0; i < 8; i++) {
  2512. result[0][i] = 0;
  2513. result[1][i] = 0;
  2514. result[2][i] = 0;
  2515. if ((i == 0) || (i == 2) || (i == 4) || (i == 6))
  2516. result[3][i] = 0x100;
  2517. else
  2518. result[3][i] = 0;
  2519. }
  2520. final_candidate = 0xff;
  2521. b_patha_ok = false;
  2522. b_pathb_ok = false;
  2523. is12simular = false;
  2524. is23simular = false;
  2525. is13simular = false;
  2526. for (i = 0; i < 3; i++) {
  2527. _rtl92ee_phy_iq_calibrate(hw, result, i, true);
  2528. if (i == 1) {
  2529. is12simular = _rtl92ee_phy_simularity_compare(hw,
  2530. result,
  2531. 0, 1);
  2532. if (is12simular) {
  2533. final_candidate = 0;
  2534. break;
  2535. }
  2536. }
  2537. if (i == 2) {
  2538. is13simular = _rtl92ee_phy_simularity_compare(hw,
  2539. result,
  2540. 0, 2);
  2541. if (is13simular) {
  2542. final_candidate = 0;
  2543. break;
  2544. }
  2545. is23simular = _rtl92ee_phy_simularity_compare(hw,
  2546. result,
  2547. 1, 2);
  2548. if (is23simular)
  2549. final_candidate = 1;
  2550. else
  2551. final_candidate = 3;
  2552. }
  2553. }
  2554. for (i = 0; i < 4; i++) {
  2555. reg_e94 = result[i][0];
  2556. reg_e9c = result[i][1];
  2557. reg_ea4 = result[i][2];
  2558. reg_eac = result[i][3];
  2559. reg_eb4 = result[i][4];
  2560. reg_ebc = result[i][5];
  2561. reg_ec4 = result[i][6];
  2562. reg_ecc = result[i][7];
  2563. }
  2564. if (final_candidate != 0xff) {
  2565. reg_e94 = result[final_candidate][0];
  2566. rtlphy->reg_e94 = reg_e94;
  2567. reg_e9c = result[final_candidate][1];
  2568. rtlphy->reg_e9c = reg_e9c;
  2569. reg_ea4 = result[final_candidate][2];
  2570. reg_eac = result[final_candidate][3];
  2571. reg_eb4 = result[final_candidate][4];
  2572. rtlphy->reg_eb4 = reg_eb4;
  2573. reg_ebc = result[final_candidate][5];
  2574. rtlphy->reg_ebc = reg_ebc;
  2575. reg_ec4 = result[final_candidate][6];
  2576. reg_ecc = result[final_candidate][7];
  2577. b_patha_ok = true;
  2578. b_pathb_ok = true;
  2579. } else {
  2580. rtlphy->reg_e94 = 0x100;
  2581. rtlphy->reg_eb4 = 0x100;
  2582. rtlphy->reg_e9c = 0x0;
  2583. rtlphy->reg_ebc = 0x0;
  2584. }
  2585. if (reg_e94 != 0)
  2586. _rtl92ee_phy_path_a_fill_iqk_matrix(hw, b_patha_ok, result,
  2587. final_candidate,
  2588. (reg_ea4 == 0));
  2589. _rtl92ee_phy_path_b_fill_iqk_matrix(hw, b_pathb_ok, result,
  2590. final_candidate,
  2591. (reg_ec4 == 0));
  2592. idx = rtl92ee_get_rightchnlplace_for_iqk(rtlphy->current_channel);
  2593. /* To Fix BSOD when final_candidate is 0xff */
  2594. if (final_candidate < 4) {
  2595. for (i = 0; i < IQK_MATRIX_REG_NUM; i++)
  2596. rtlphy->iqk_matrix[idx].value[0][i] =
  2597. result[final_candidate][i];
  2598. rtlphy->iqk_matrix[idx].iqk_done = true;
  2599. }
  2600. _rtl92ee_phy_save_adda_registers(hw, iqk_bb_reg,
  2601. rtlphy->iqk_bb_backup, 9);
  2602. }
  2603. void rtl92ee_phy_lc_calibrate(struct ieee80211_hw *hw)
  2604. {
  2605. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2606. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2607. struct rtl_hal *rtlhal = &rtlpriv->rtlhal;
  2608. u32 timeout = 2000, timecount = 0;
  2609. while (rtlpriv->mac80211.act_scanning && timecount < timeout) {
  2610. udelay(50);
  2611. timecount += 50;
  2612. }
  2613. rtlphy->lck_inprogress = true;
  2614. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  2615. "LCK:Start!!! currentband %x delay %d ms\n",
  2616. rtlhal->current_bandtype, timecount);
  2617. _rtl92ee_phy_lc_calibrate(hw, false);
  2618. rtlphy->lck_inprogress = false;
  2619. }
  2620. void rtl92ee_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta)
  2621. {
  2622. }
  2623. void rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  2624. {
  2625. _rtl92ee_phy_set_rfpath_switch(hw, bmain, false);
  2626. }
  2627. bool rtl92ee_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  2628. {
  2629. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2630. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2631. bool postprocessing = false;
  2632. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2633. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  2634. iotype, rtlphy->set_io_inprogress);
  2635. do {
  2636. switch (iotype) {
  2637. case IO_CMD_RESUME_DM_BY_SCAN:
  2638. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2639. "[IO CMD] Resume DM after scan.\n");
  2640. postprocessing = true;
  2641. break;
  2642. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2643. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2644. "[IO CMD] Pause DM before scan.\n");
  2645. postprocessing = true;
  2646. break;
  2647. default:
  2648. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2649. "switch case %#x not processed\n", iotype);
  2650. break;
  2651. }
  2652. } while (false);
  2653. if (postprocessing && !rtlphy->set_io_inprogress) {
  2654. rtlphy->set_io_inprogress = true;
  2655. rtlphy->current_io_type = iotype;
  2656. } else {
  2657. return false;
  2658. }
  2659. rtl92ee_phy_set_io(hw);
  2660. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
  2661. return true;
  2662. }
  2663. static void rtl92ee_phy_set_io(struct ieee80211_hw *hw)
  2664. {
  2665. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2666. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2667. struct dig_t *dm_dig = &rtlpriv->dm_digtable;
  2668. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2669. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  2670. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  2671. switch (rtlphy->current_io_type) {
  2672. case IO_CMD_RESUME_DM_BY_SCAN:
  2673. rtl92ee_dm_write_dig(hw, rtlphy->initgain_backup.xaagccore1);
  2674. rtl92ee_dm_write_cck_cca_thres(hw, rtlphy->initgain_backup.cca);
  2675. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE , "no set txpower\n");
  2676. rtl92ee_phy_set_txpower_level(hw, rtlphy->current_channel);
  2677. break;
  2678. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2679. /* 8192eebt */
  2680. rtlphy->initgain_backup.xaagccore1 = dm_dig->cur_igvalue;
  2681. rtl92ee_dm_write_dig(hw, 0x17);
  2682. rtlphy->initgain_backup.cca = dm_dig->cur_cck_cca_thres;
  2683. rtl92ee_dm_write_cck_cca_thres(hw, 0x40);
  2684. break;
  2685. default:
  2686. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2687. "switch case %#x not processed\n",
  2688. rtlphy->current_io_type);
  2689. break;
  2690. }
  2691. rtlphy->set_io_inprogress = false;
  2692. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2693. "(%#x)\n", rtlphy->current_io_type);
  2694. }
  2695. static void rtl92ee_phy_set_rf_on(struct ieee80211_hw *hw)
  2696. {
  2697. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2698. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  2699. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2700. /*rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);*/
  2701. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2702. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2703. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  2704. }
  2705. static void _rtl92ee_phy_set_rf_sleep(struct ieee80211_hw *hw)
  2706. {
  2707. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2708. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  2709. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  2710. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2711. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  2712. }
  2713. static bool _rtl92ee_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2714. enum rf_pwrstate rfpwr_state)
  2715. {
  2716. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2717. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2718. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2719. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2720. bool bresult = true;
  2721. u8 i, queue_id;
  2722. struct rtl8192_tx_ring *ring = NULL;
  2723. switch (rfpwr_state) {
  2724. case ERFON:
  2725. if ((ppsc->rfpwr_state == ERFOFF) &&
  2726. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  2727. bool rtstatus;
  2728. u32 initializecount = 0;
  2729. do {
  2730. initializecount++;
  2731. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2732. "IPS Set eRf nic enable\n");
  2733. rtstatus = rtl_ps_enable_nic(hw);
  2734. } while (!rtstatus && (initializecount < 10));
  2735. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2736. } else {
  2737. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2738. "Set ERFON sleeping:%d ms\n",
  2739. jiffies_to_msecs(jiffies -
  2740. ppsc->last_sleep_jiffies));
  2741. ppsc->last_awake_jiffies = jiffies;
  2742. rtl92ee_phy_set_rf_on(hw);
  2743. }
  2744. if (mac->link_state == MAC80211_LINKED)
  2745. rtlpriv->cfg->ops->led_control(hw, LED_CTL_LINK);
  2746. else
  2747. rtlpriv->cfg->ops->led_control(hw, LED_CTL_NO_LINK);
  2748. break;
  2749. case ERFOFF:
  2750. for (queue_id = 0, i = 0;
  2751. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2752. ring = &pcipriv->dev.tx_ring[queue_id];
  2753. if (queue_id == BEACON_QUEUE ||
  2754. skb_queue_len(&ring->queue) == 0) {
  2755. queue_id++;
  2756. continue;
  2757. } else {
  2758. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2759. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2760. (i + 1), queue_id,
  2761. skb_queue_len(&ring->queue));
  2762. udelay(10);
  2763. i++;
  2764. }
  2765. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2766. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2767. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2768. MAX_DOZE_WAITING_TIMES_9x,
  2769. queue_id,
  2770. skb_queue_len(&ring->queue));
  2771. break;
  2772. }
  2773. }
  2774. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  2775. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2776. "IPS Set eRf nic disable\n");
  2777. rtl_ps_disable_nic(hw);
  2778. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2779. } else {
  2780. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  2781. rtlpriv->cfg->ops->led_control(hw,
  2782. LED_CTL_NO_LINK);
  2783. } else {
  2784. rtlpriv->cfg->ops->led_control(hw,
  2785. LED_CTL_POWER_OFF);
  2786. }
  2787. }
  2788. break;
  2789. case ERFSLEEP:
  2790. if (ppsc->rfpwr_state == ERFOFF)
  2791. break;
  2792. for (queue_id = 0, i = 0;
  2793. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2794. ring = &pcipriv->dev.tx_ring[queue_id];
  2795. if (skb_queue_len(&ring->queue) == 0) {
  2796. queue_id++;
  2797. continue;
  2798. } else {
  2799. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2800. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2801. (i + 1), queue_id,
  2802. skb_queue_len(&ring->queue));
  2803. udelay(10);
  2804. i++;
  2805. }
  2806. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2807. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2808. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2809. MAX_DOZE_WAITING_TIMES_9x,
  2810. queue_id,
  2811. skb_queue_len(&ring->queue));
  2812. break;
  2813. }
  2814. }
  2815. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2816. "Set ERFSLEEP awaked:%d ms\n",
  2817. jiffies_to_msecs(jiffies -
  2818. ppsc->last_awake_jiffies));
  2819. ppsc->last_sleep_jiffies = jiffies;
  2820. _rtl92ee_phy_set_rf_sleep(hw);
  2821. break;
  2822. default:
  2823. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2824. "switch case %#x not processed\n", rfpwr_state);
  2825. bresult = false;
  2826. break;
  2827. }
  2828. if (bresult)
  2829. ppsc->rfpwr_state = rfpwr_state;
  2830. return bresult;
  2831. }
  2832. bool rtl92ee_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2833. enum rf_pwrstate rfpwr_state)
  2834. {
  2835. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2836. bool bresult = false;
  2837. if (rfpwr_state == ppsc->rfpwr_state)
  2838. return bresult;
  2839. bresult = _rtl92ee_phy_set_rf_power_state(hw, rfpwr_state);
  2840. return bresult;
  2841. }