sw.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../core.h"
  27. #include "../pci.h"
  28. #include "../base.h"
  29. #include "reg.h"
  30. #include "def.h"
  31. #include "phy.h"
  32. #include "dm.h"
  33. #include "hw.h"
  34. #include "sw.h"
  35. #include "trx.h"
  36. #include "led.h"
  37. #include <linux/module.h>
  38. static void rtl92d_init_aspm_vars(struct ieee80211_hw *hw)
  39. {
  40. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  41. /*close ASPM for AMD defaultly */
  42. rtlpci->const_amdpci_aspm = 0;
  43. /*
  44. * ASPM PS mode.
  45. * 0 - Disable ASPM,
  46. * 1 - Enable ASPM without Clock Req,
  47. * 2 - Enable ASPM with Clock Req,
  48. * 3 - Alwyas Enable ASPM with Clock Req,
  49. * 4 - Always Enable ASPM without Clock Req.
  50. * set defult to RTL8192CE:3 RTL8192E:2
  51. * */
  52. rtlpci->const_pci_aspm = 3;
  53. /*Setting for PCI-E device */
  54. rtlpci->const_devicepci_aspm_setting = 0x03;
  55. /*Setting for PCI-E bridge */
  56. rtlpci->const_hostpci_aspm_setting = 0x02;
  57. /*
  58. * In Hw/Sw Radio Off situation.
  59. * 0 - Default,
  60. * 1 - From ASPM setting without low Mac Pwr,
  61. * 2 - From ASPM setting with low Mac Pwr,
  62. * 3 - Bus D3
  63. * set default to RTL8192CE:0 RTL8192SE:2
  64. */
  65. rtlpci->const_hwsw_rfoff_d3 = 0;
  66. /*
  67. * This setting works for those device with
  68. * backdoor ASPM setting such as EPHY setting.
  69. * 0 - Not support ASPM,
  70. * 1 - Support ASPM,
  71. * 2 - According to chipset.
  72. */
  73. rtlpci->const_support_pciaspm = 1;
  74. }
  75. static int rtl92d_init_sw_vars(struct ieee80211_hw *hw)
  76. {
  77. int err;
  78. u8 tid;
  79. struct rtl_priv *rtlpriv = rtl_priv(hw);
  80. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  81. char *fw_name = "rtlwifi/rtl8192defw.bin";
  82. rtlpriv->dm.dm_initialgain_enable = true;
  83. rtlpriv->dm.dm_flag = 0;
  84. rtlpriv->dm.disable_framebursting = false;
  85. rtlpriv->dm.thermalvalue = 0;
  86. rtlpriv->dm.useramask = true;
  87. /* dual mac */
  88. if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G)
  89. rtlpriv->phy.current_channel = 36;
  90. else
  91. rtlpriv->phy.current_channel = 1;
  92. if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
  93. rtlpriv->rtlhal.disable_amsdu_8k = true;
  94. /* No long RX - reduce fragmentation */
  95. rtlpci->rxbuffersize = 4096;
  96. }
  97. rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
  98. rtlpci->receive_config = (
  99. RCR_APPFCS
  100. | RCR_AMF
  101. | RCR_ADF
  102. | RCR_APP_MIC
  103. | RCR_APP_ICV
  104. | RCR_AICV
  105. | RCR_ACRC32
  106. | RCR_AB
  107. | RCR_AM
  108. | RCR_APM
  109. | RCR_APP_PHYST_RXFF
  110. | RCR_HTC_LOC_CTRL
  111. );
  112. rtlpci->irq_mask[0] = (u32) (
  113. IMR_ROK
  114. | IMR_VODOK
  115. | IMR_VIDOK
  116. | IMR_BEDOK
  117. | IMR_BKDOK
  118. | IMR_MGNTDOK
  119. | IMR_HIGHDOK
  120. | IMR_BDOK
  121. | IMR_RDU
  122. | IMR_RXFOVW
  123. );
  124. rtlpci->irq_mask[1] = (u32) (IMR_CPWM | IMR_C2HCMD);
  125. /* for LPS & IPS */
  126. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  127. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  128. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  129. if (!rtlpriv->psc.inactiveps)
  130. pr_info("Power Save off (module option)\n");
  131. if (!rtlpriv->psc.fwctrl_lps)
  132. pr_info("FW Power Save off (module option)\n");
  133. rtlpriv->psc.reg_fwctrl_lps = 3;
  134. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  135. /* for ASPM, you can close aspm through
  136. * set const_support_pciaspm = 0 */
  137. rtl92d_init_aspm_vars(hw);
  138. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  139. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  140. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  141. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  142. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  143. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  144. /* for early mode */
  145. rtlpriv->rtlhal.earlymode_enable = false;
  146. for (tid = 0; tid < 8; tid++)
  147. skb_queue_head_init(&rtlpriv->mac80211.skb_waitq[tid]);
  148. /* for firmware buf */
  149. rtlpriv->rtlhal.pfirmware = vzalloc(0x8000);
  150. if (!rtlpriv->rtlhal.pfirmware) {
  151. pr_err("Can't alloc buffer for fw\n");
  152. return 1;
  153. }
  154. rtlpriv->max_fw_size = 0x8000;
  155. pr_info("Driver for Realtek RTL8192DE WLAN interface\n");
  156. pr_info("Loading firmware file %s\n", fw_name);
  157. /* request fw */
  158. err = request_firmware_nowait(THIS_MODULE, 1, fw_name,
  159. rtlpriv->io.dev, GFP_KERNEL, hw,
  160. rtl_fw_cb);
  161. if (err) {
  162. pr_err("Failed to request firmware!\n");
  163. return 1;
  164. }
  165. return 0;
  166. }
  167. static void rtl92d_deinit_sw_vars(struct ieee80211_hw *hw)
  168. {
  169. struct rtl_priv *rtlpriv = rtl_priv(hw);
  170. u8 tid;
  171. if (rtlpriv->rtlhal.pfirmware) {
  172. vfree(rtlpriv->rtlhal.pfirmware);
  173. rtlpriv->rtlhal.pfirmware = NULL;
  174. }
  175. for (tid = 0; tid < 8; tid++)
  176. skb_queue_purge(&rtlpriv->mac80211.skb_waitq[tid]);
  177. }
  178. static struct rtl_hal_ops rtl8192de_hal_ops = {
  179. .init_sw_vars = rtl92d_init_sw_vars,
  180. .deinit_sw_vars = rtl92d_deinit_sw_vars,
  181. .read_eeprom_info = rtl92de_read_eeprom_info,
  182. .interrupt_recognized = rtl92de_interrupt_recognized,
  183. .hw_init = rtl92de_hw_init,
  184. .hw_disable = rtl92de_card_disable,
  185. .hw_suspend = rtl92de_suspend,
  186. .hw_resume = rtl92de_resume,
  187. .enable_interrupt = rtl92de_enable_interrupt,
  188. .disable_interrupt = rtl92de_disable_interrupt,
  189. .set_network_type = rtl92de_set_network_type,
  190. .set_chk_bssid = rtl92de_set_check_bssid,
  191. .set_qos = rtl92de_set_qos,
  192. .set_bcn_reg = rtl92de_set_beacon_related_registers,
  193. .set_bcn_intv = rtl92de_set_beacon_interval,
  194. .update_interrupt_mask = rtl92de_update_interrupt_mask,
  195. .get_hw_reg = rtl92de_get_hw_reg,
  196. .set_hw_reg = rtl92de_set_hw_reg,
  197. .update_rate_tbl = rtl92de_update_hal_rate_tbl,
  198. .fill_tx_desc = rtl92de_tx_fill_desc,
  199. .fill_tx_cmddesc = rtl92de_tx_fill_cmddesc,
  200. .query_rx_desc = rtl92de_rx_query_desc,
  201. .set_channel_access = rtl92de_update_channel_access_setting,
  202. .radio_onoff_checking = rtl92de_gpio_radio_on_off_checking,
  203. .set_bw_mode = rtl92d_phy_set_bw_mode,
  204. .switch_channel = rtl92d_phy_sw_chnl,
  205. .dm_watchdog = rtl92d_dm_watchdog,
  206. .scan_operation_backup = rtl_phy_scan_operation_backup,
  207. .set_rf_power_state = rtl92d_phy_set_rf_power_state,
  208. .led_control = rtl92de_led_control,
  209. .set_desc = rtl92de_set_desc,
  210. .get_desc = rtl92de_get_desc,
  211. .tx_polling = rtl92de_tx_polling,
  212. .enable_hw_sec = rtl92de_enable_hw_security_config,
  213. .set_key = rtl92de_set_key,
  214. .init_sw_leds = rtl92de_init_sw_leds,
  215. .get_bbreg = rtl92d_phy_query_bb_reg,
  216. .set_bbreg = rtl92d_phy_set_bb_reg,
  217. .get_rfreg = rtl92d_phy_query_rf_reg,
  218. .set_rfreg = rtl92d_phy_set_rf_reg,
  219. .linked_set_reg = rtl92d_linked_set_reg,
  220. .get_btc_status = rtl_btc_status_false,
  221. };
  222. static struct rtl_mod_params rtl92de_mod_params = {
  223. .sw_crypto = false,
  224. .inactiveps = true,
  225. .swctrl_lps = true,
  226. .fwctrl_lps = false,
  227. .debug_level = 0,
  228. .debug_mask = 0,
  229. };
  230. static const struct rtl_hal_cfg rtl92de_hal_cfg = {
  231. .bar_id = 2,
  232. .write_readback = true,
  233. .name = "rtl8192de",
  234. .ops = &rtl8192de_hal_ops,
  235. .mod_params = &rtl92de_mod_params,
  236. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  237. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  238. .maps[SYS_CLK] = REG_SYS_CLKR,
  239. .maps[MAC_RCR_AM] = RCR_AM,
  240. .maps[MAC_RCR_AB] = RCR_AB,
  241. .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
  242. .maps[MAC_RCR_ACF] = RCR_ACF,
  243. .maps[MAC_RCR_AAP] = RCR_AAP,
  244. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  245. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  246. .maps[EFUSE_CLK] = 0, /* just for 92se */
  247. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  248. .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
  249. .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
  250. .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
  251. .maps[EFUSE_ANA8M] = 0, /* just for 92se */
  252. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
  253. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  254. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  255. .maps[RWCAM] = REG_CAMCMD,
  256. .maps[WCAMI] = REG_CAMWRITE,
  257. .maps[RCAMO] = REG_CAMREAD,
  258. .maps[CAMDBG] = REG_CAMDBG,
  259. .maps[SECR] = REG_SECCFG,
  260. .maps[SEC_CAM_NONE] = CAM_NONE,
  261. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  262. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  263. .maps[SEC_CAM_AES] = CAM_AES,
  264. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  265. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  266. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  267. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  268. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  269. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  270. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  271. .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
  272. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  273. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  274. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  275. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  276. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  277. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  278. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  279. .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
  280. .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
  281. .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
  282. .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
  283. .maps[RTL_IMR_BCNINT] = IMR_BCNINT,
  284. .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
  285. .maps[RTL_IMR_RDU] = IMR_RDU,
  286. .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
  287. .maps[RTL_IMR_BDOK] = IMR_BDOK,
  288. .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
  289. .maps[RTL_IMR_TBDER] = IMR_TBDER,
  290. .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
  291. .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
  292. .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
  293. .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
  294. .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
  295. .maps[RTL_IMR_VODOK] = IMR_VODOK,
  296. .maps[RTL_IMR_ROK] = IMR_ROK,
  297. .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
  298. .maps[RTL_RC_CCK_RATE1M] = DESC_RATE1M,
  299. .maps[RTL_RC_CCK_RATE2M] = DESC_RATE2M,
  300. .maps[RTL_RC_CCK_RATE5_5M] = DESC_RATE5_5M,
  301. .maps[RTL_RC_CCK_RATE11M] = DESC_RATE11M,
  302. .maps[RTL_RC_OFDM_RATE6M] = DESC_RATE6M,
  303. .maps[RTL_RC_OFDM_RATE9M] = DESC_RATE9M,
  304. .maps[RTL_RC_OFDM_RATE12M] = DESC_RATE12M,
  305. .maps[RTL_RC_OFDM_RATE18M] = DESC_RATE18M,
  306. .maps[RTL_RC_OFDM_RATE24M] = DESC_RATE24M,
  307. .maps[RTL_RC_OFDM_RATE36M] = DESC_RATE36M,
  308. .maps[RTL_RC_OFDM_RATE48M] = DESC_RATE48M,
  309. .maps[RTL_RC_OFDM_RATE54M] = DESC_RATE54M,
  310. .maps[RTL_RC_HT_RATEMCS7] = DESC_RATEMCS7,
  311. .maps[RTL_RC_HT_RATEMCS15] = DESC_RATEMCS15,
  312. };
  313. static struct pci_device_id rtl92de_pci_ids[] = {
  314. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8193, rtl92de_hal_cfg)},
  315. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x002B, rtl92de_hal_cfg)},
  316. {},
  317. };
  318. MODULE_DEVICE_TABLE(pci, rtl92de_pci_ids);
  319. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  320. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  321. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  322. MODULE_LICENSE("GPL");
  323. MODULE_DESCRIPTION("Realtek 8192DE 802.11n Dual Mac PCI wireless");
  324. MODULE_FIRMWARE("rtlwifi/rtl8192defw.bin");
  325. module_param_named(swenc, rtl92de_mod_params.sw_crypto, bool, 0444);
  326. module_param_named(debug_level, rtl92de_mod_params.debug_level, int, 0644);
  327. module_param_named(ips, rtl92de_mod_params.inactiveps, bool, 0444);
  328. module_param_named(swlps, rtl92de_mod_params.swctrl_lps, bool, 0444);
  329. module_param_named(fwlps, rtl92de_mod_params.fwctrl_lps, bool, 0444);
  330. module_param_named(debug_mask, rtl92de_mod_params.debug_mask, ullong, 0644);
  331. MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
  332. MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
  333. MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 1)\n");
  334. MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 0)\n");
  335. MODULE_PARM_DESC(debug_level, "Set debug level (0-5) (default 0)");
  336. MODULE_PARM_DESC(debug_mask, "Set debug mask (default 0)");
  337. static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
  338. static struct pci_driver rtl92de_driver = {
  339. .name = KBUILD_MODNAME,
  340. .id_table = rtl92de_pci_ids,
  341. .probe = rtl_pci_probe,
  342. .remove = rtl_pci_disconnect,
  343. .driver.pm = &rtlwifi_pm_ops,
  344. };
  345. /* add global spin lock to solve the problem that
  346. * Dul mac register operation on the same time */
  347. spinlock_t globalmutex_power;
  348. spinlock_t globalmutex_for_fwdownload;
  349. spinlock_t globalmutex_for_power_and_efuse;
  350. static int __init rtl92de_module_init(void)
  351. {
  352. int ret = 0;
  353. spin_lock_init(&globalmutex_power);
  354. spin_lock_init(&globalmutex_for_fwdownload);
  355. spin_lock_init(&globalmutex_for_power_and_efuse);
  356. ret = pci_register_driver(&rtl92de_driver);
  357. if (ret)
  358. WARN_ONCE(true, "rtl8192de: No device found\n");
  359. return ret;
  360. }
  361. static void __exit rtl92de_module_exit(void)
  362. {
  363. pci_unregister_driver(&rtl92de_driver);
  364. }
  365. module_init(rtl92de_module_init);
  366. module_exit(rtl92de_module_exit);