dm.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL88E_DM_H__
  26. #define __RTL88E_DM_H__
  27. #define MAIN_ANT 0
  28. #define AUX_ANT 1
  29. #define MAIN_ANT_CG_TRX 1
  30. #define AUX_ANT_CG_TRX 0
  31. #define MAIN_ANT_CGCS_RX 0
  32. #define AUX_ANT_CGCS_RX 1
  33. /*RF REG LIST*/
  34. #define DM_REG_RF_MODE_11N 0x00
  35. #define DM_REG_RF_0B_11N 0x0B
  36. #define DM_REG_CHNBW_11N 0x18
  37. #define DM_REG_T_METER_11N 0x24
  38. #define DM_REG_RF_25_11N 0x25
  39. #define DM_REG_RF_26_11N 0x26
  40. #define DM_REG_RF_27_11N 0x27
  41. #define DM_REG_RF_2B_11N 0x2B
  42. #define DM_REG_RF_2C_11N 0x2C
  43. #define DM_REG_RXRF_A3_11N 0x3C
  44. #define DM_REG_T_METER_92D_11N 0x42
  45. #define DM_REG_T_METER_88E_11N 0x42
  46. /*BB REG LIST*/
  47. /*PAGE 8 */
  48. #define DM_REG_BB_CTRL_11N 0x800
  49. #define DM_REG_RF_PIN_11N 0x804
  50. #define DM_REG_PSD_CTRL_11N 0x808
  51. #define DM_REG_TX_ANT_CTRL_11N 0x80C
  52. #define DM_REG_BB_PWR_SAV5_11N 0x818
  53. #define DM_REG_CCK_RPT_FORMAT_11N 0x824
  54. #define DM_REG_RX_DEFAULT_A_11N 0x858
  55. #define DM_REG_RX_DEFAULT_B_11N 0x85A
  56. #define DM_REG_BB_PWR_SAV3_11N 0x85C
  57. #define DM_REG_ANTSEL_CTRL_11N 0x860
  58. #define DM_REG_RX_ANT_CTRL_11N 0x864
  59. #define DM_REG_PIN_CTRL_11N 0x870
  60. #define DM_REG_BB_PWR_SAV1_11N 0x874
  61. #define DM_REG_ANTSEL_PATH_11N 0x878
  62. #define DM_REG_BB_3WIRE_11N 0x88C
  63. #define DM_REG_SC_CNT_11N 0x8C4
  64. #define DM_REG_PSD_DATA_11N 0x8B4
  65. /*PAGE 9*/
  66. #define DM_REG_ANT_MAPPING1_11N 0x914
  67. #define DM_REG_ANT_MAPPING2_11N 0x918
  68. /*PAGE A*/
  69. #define DM_REG_CCK_ANTDIV_PARA1_11N 0xA00
  70. #define DM_REG_CCK_CCA_11N 0xA0A
  71. #define DM_REG_CCK_ANTDIV_PARA2_11N 0xA0C
  72. #define DM_REG_CCK_ANTDIV_PARA3_11N 0xA10
  73. #define DM_REG_CCK_ANTDIV_PARA4_11N 0xA14
  74. #define DM_REG_CCK_FILTER_PARA1_11N 0xA22
  75. #define DM_REG_CCK_FILTER_PARA2_11N 0xA23
  76. #define DM_REG_CCK_FILTER_PARA3_11N 0xA24
  77. #define DM_REG_CCK_FILTER_PARA4_11N 0xA25
  78. #define DM_REG_CCK_FILTER_PARA5_11N 0xA26
  79. #define DM_REG_CCK_FILTER_PARA6_11N 0xA27
  80. #define DM_REG_CCK_FILTER_PARA7_11N 0xA28
  81. #define DM_REG_CCK_FILTER_PARA8_11N 0xA29
  82. #define DM_REG_CCK_FA_RST_11N 0xA2C
  83. #define DM_REG_CCK_FA_MSB_11N 0xA58
  84. #define DM_REG_CCK_FA_LSB_11N 0xA5C
  85. #define DM_REG_CCK_CCA_CNT_11N 0xA60
  86. #define DM_REG_BB_PWR_SAV4_11N 0xA74
  87. /*PAGE B */
  88. #define DM_REG_LNA_SWITCH_11N 0xB2C
  89. #define DM_REG_PATH_SWITCH_11N 0xB30
  90. #define DM_REG_RSSI_CTRL_11N 0xB38
  91. #define DM_REG_CONFIG_ANTA_11N 0xB68
  92. #define DM_REG_RSSI_BT_11N 0xB9C
  93. /*PAGE C */
  94. #define DM_REG_OFDM_FA_HOLDC_11N 0xC00
  95. #define DM_REG_RX_PATH_11N 0xC04
  96. #define DM_REG_TRMUX_11N 0xC08
  97. #define DM_REG_OFDM_FA_RSTC_11N 0xC0C
  98. #define DM_REG_RXIQI_MATRIX_11N 0xC14
  99. #define DM_REG_TXIQK_MATRIX_LSB1_11N 0xC4C
  100. #define DM_REG_IGI_A_11N 0xC50
  101. #define DM_REG_ANTDIV_PARA2_11N 0xC54
  102. #define DM_REG_IGI_B_11N 0xC58
  103. #define DM_REG_ANTDIV_PARA3_11N 0xC5C
  104. #define DM_REG_BB_PWR_SAV2_11N 0xC70
  105. #define DM_REG_RX_OFF_11N 0xC7C
  106. #define DM_REG_TXIQK_MATRIXA_11N 0xC80
  107. #define DM_REG_TXIQK_MATRIXB_11N 0xC88
  108. #define DM_REG_TXIQK_MATRIXA_LSB2_11N 0xC94
  109. #define DM_REG_TXIQK_MATRIXB_LSB2_11N 0xC9C
  110. #define DM_REG_RXIQK_MATRIX_LSB_11N 0xCA0
  111. #define DM_REG_ANTDIV_PARA1_11N 0xCA4
  112. #define DM_REG_OFDM_FA_TYPE1_11N 0xCF0
  113. /*PAGE D */
  114. #define DM_REG_OFDM_FA_RSTD_11N 0xD00
  115. #define DM_REG_OFDM_FA_TYPE2_11N 0xDA0
  116. #define DM_REG_OFDM_FA_TYPE3_11N 0xDA4
  117. #define DM_REG_OFDM_FA_TYPE4_11N 0xDA8
  118. /*PAGE E */
  119. #define DM_REG_TXAGC_A_6_18_11N 0xE00
  120. #define DM_REG_TXAGC_A_24_54_11N 0xE04
  121. #define DM_REG_TXAGC_A_1_MCS32_11N 0xE08
  122. #define DM_REG_TXAGC_A_MCS0_3_11N 0xE10
  123. #define DM_REG_TXAGC_A_MCS4_7_11N 0xE14
  124. #define DM_REG_TXAGC_A_MCS8_11_11N 0xE18
  125. #define DM_REG_TXAGC_A_MCS12_15_11N 0xE1C
  126. #define DM_REG_FPGA0_IQK_11N 0xE28
  127. #define DM_REG_TXIQK_TONE_A_11N 0xE30
  128. #define DM_REG_RXIQK_TONE_A_11N 0xE34
  129. #define DM_REG_TXIQK_PI_A_11N 0xE38
  130. #define DM_REG_RXIQK_PI_A_11N 0xE3C
  131. #define DM_REG_TXIQK_11N 0xE40
  132. #define DM_REG_RXIQK_11N 0xE44
  133. #define DM_REG_IQK_AGC_PTS_11N 0xE48
  134. #define DM_REG_IQK_AGC_RSP_11N 0xE4C
  135. #define DM_REG_BLUETOOTH_11N 0xE6C
  136. #define DM_REG_RX_WAIT_CCA_11N 0xE70
  137. #define DM_REG_TX_CCK_RFON_11N 0xE74
  138. #define DM_REG_TX_CCK_BBON_11N 0xE78
  139. #define DM_REG_OFDM_RFON_11N 0xE7C
  140. #define DM_REG_OFDM_BBON_11N 0xE80
  141. #define DM_REG_TX2RX_11N 0xE84
  142. #define DM_REG_TX2TX_11N 0xE88
  143. #define DM_REG_RX_CCK_11N 0xE8C
  144. #define DM_REG_RX_OFDM_11N 0xED0
  145. #define DM_REG_RX_WAIT_RIFS_11N 0xED4
  146. #define DM_REG_RX2RX_11N 0xED8
  147. #define DM_REG_STANDBY_11N 0xEDC
  148. #define DM_REG_SLEEP_11N 0xEE0
  149. #define DM_REG_PMPD_ANAEN_11N 0xEEC
  150. /*MAC REG LIST*/
  151. #define DM_REG_BB_RST_11N 0x02
  152. #define DM_REG_ANTSEL_PIN_11N 0x4C
  153. #define DM_REG_EARLY_MODE_11N 0x4D0
  154. #define DM_REG_RSSI_MONITOR_11N 0x4FE
  155. #define DM_REG_EDCA_VO_11N 0x500
  156. #define DM_REG_EDCA_VI_11N 0x504
  157. #define DM_REG_EDCA_BE_11N 0x508
  158. #define DM_REG_EDCA_BK_11N 0x50C
  159. #define DM_REG_TXPAUSE_11N 0x522
  160. #define DM_REG_RESP_TX_11N 0x6D8
  161. #define DM_REG_ANT_TRAIN_PARA1_11N 0x7b0
  162. #define DM_REG_ANT_TRAIN_PARA2_11N 0x7b4
  163. /*DIG Related*/
  164. #define DM_BIT_IGI_11N 0x0000007F
  165. #define HAL_DM_DIG_DISABLE BIT(0)
  166. #define HAL_DM_HIPWR_DISABLE BIT(1)
  167. #define OFDM_TABLE_LENGTH 43
  168. #define CCK_TABLE_LENGTH 33
  169. #define OFDM_TABLE_SIZE 43
  170. #define CCK_TABLE_SIZE 33
  171. #define BW_AUTO_SWITCH_HIGH_LOW 25
  172. #define BW_AUTO_SWITCH_LOW_HIGH 30
  173. #define DM_DIG_FA_UPPER 0x3e
  174. #define DM_DIG_FA_LOWER 0x1e
  175. #define DM_DIG_FA_TH0 0x200
  176. #define DM_DIG_FA_TH1 0x300
  177. #define DM_DIG_FA_TH2 0x400
  178. #define RXPATHSELECTION_SS_TH_W 30
  179. #define RXPATHSELECTION_DIFF_TH 18
  180. #define DM_RATR_STA_INIT 0
  181. #define DM_RATR_STA_HIGH 1
  182. #define DM_RATR_STA_MIDDLE 2
  183. #define DM_RATR_STA_LOW 3
  184. #define CTS2SELF_THVAL 30
  185. #define REGC38_TH 20
  186. #define WAIOTTHVAL 25
  187. #define TXHIGHPWRLEVEL_NORMAL 0
  188. #define TXHIGHPWRLEVEL_LEVEL1 1
  189. #define TXHIGHPWRLEVEL_LEVEL2 2
  190. #define TXHIGHPWRLEVEL_BT1 3
  191. #define TXHIGHPWRLEVEL_BT2 4
  192. #define DM_TYPE_BYFW 0
  193. #define DM_TYPE_BYDRIVER 1
  194. #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
  195. #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
  196. #define TXPWRTRACK_MAX_IDX 6
  197. struct swat_t {
  198. u8 failure_cnt;
  199. u8 try_flag;
  200. u8 stop_trying;
  201. long pre_rssi;
  202. long trying_threshold;
  203. u8 cur_antenna;
  204. u8 pre_antenna;
  205. };
  206. enum FAT_STATE {
  207. FAT_NORMAL_STATE = 0,
  208. FAT_TRAINING_STATE = 1,
  209. };
  210. enum tag_dynamic_init_gain_operation_type_definition {
  211. DIG_TYPE_THRESH_HIGH = 0,
  212. DIG_TYPE_THRESH_LOW = 1,
  213. DIG_TYPE_BACKOFF = 2,
  214. DIG_TYPE_RX_GAIN_MIN = 3,
  215. DIG_TYPE_RX_GAIN_MAX = 4,
  216. DIG_TYPE_ENABLE = 5,
  217. DIG_TYPE_DISABLE = 6,
  218. DIG_OP_TYPE_MAX
  219. };
  220. enum dm_1r_cca_e {
  221. CCA_1R = 0,
  222. CCA_2R = 1,
  223. CCA_MAX = 2,
  224. };
  225. enum dm_rf_e {
  226. RF_SAVE = 0,
  227. RF_NORMAL = 1,
  228. RF_MAX = 2,
  229. };
  230. enum dm_sw_ant_switch_e {
  231. ANS_ANTENNA_B = 1,
  232. ANS_ANTENNA_A = 2,
  233. ANS_ANTENNA_MAX = 3,
  234. };
  235. enum pwr_track_control_method {
  236. BBSWING,
  237. TXAGC
  238. };
  239. void rtl88e_dm_set_tx_ant_by_tx_info(struct ieee80211_hw *hw,
  240. u8 *pdesc, u32 mac_id);
  241. void rtl88e_dm_ant_sel_statistics(struct ieee80211_hw *hw,
  242. u8 antsel_tr_mux, u32 mac_id,
  243. u32 rx_pwdb_all);
  244. void rtl88e_dm_fast_antenna_training_callback(unsigned long data);
  245. void rtl88e_dm_init(struct ieee80211_hw *hw);
  246. void rtl88e_dm_watchdog(struct ieee80211_hw *hw);
  247. void rtl88e_dm_write_dig(struct ieee80211_hw *hw);
  248. void rtl88e_dm_init_edca_turbo(struct ieee80211_hw *hw);
  249. void rtl88e_dm_check_txpower_tracking(struct ieee80211_hw *hw);
  250. void rtl88e_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
  251. void rtl88e_dm_txpower_track_adjust(struct ieee80211_hw *hw,
  252. u8 type, u8 *pdirection, u32 *poutwrite_val);
  253. #endif