rx.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
  4. * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
  5. * Copyright(c) 2016 Intel Deutschland GmbH
  6. *
  7. * Portions of this file are derived from the ipw3945 project, as well
  8. * as portions of the ieee80211 subsystem header files.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc.,
  21. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called LICENSE.
  25. *
  26. * Contact Information:
  27. * Intel Linux Wireless <linuxwifi@intel.com>
  28. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  29. *
  30. *****************************************************************************/
  31. #include <linux/sched.h>
  32. #include <linux/wait.h>
  33. #include <linux/gfp.h>
  34. #include "iwl-prph.h"
  35. #include "iwl-io.h"
  36. #include "internal.h"
  37. #include "iwl-op-mode.h"
  38. /******************************************************************************
  39. *
  40. * RX path functions
  41. *
  42. ******************************************************************************/
  43. /*
  44. * Rx theory of operation
  45. *
  46. * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
  47. * each of which point to Receive Buffers to be filled by the NIC. These get
  48. * used not only for Rx frames, but for any command response or notification
  49. * from the NIC. The driver and NIC manage the Rx buffers by means
  50. * of indexes into the circular buffer.
  51. *
  52. * Rx Queue Indexes
  53. * The host/firmware share two index registers for managing the Rx buffers.
  54. *
  55. * The READ index maps to the first position that the firmware may be writing
  56. * to -- the driver can read up to (but not including) this position and get
  57. * good data.
  58. * The READ index is managed by the firmware once the card is enabled.
  59. *
  60. * The WRITE index maps to the last position the driver has read from -- the
  61. * position preceding WRITE is the last slot the firmware can place a packet.
  62. *
  63. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  64. * WRITE = READ.
  65. *
  66. * During initialization, the host sets up the READ queue position to the first
  67. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  68. *
  69. * When the firmware places a packet in a buffer, it will advance the READ index
  70. * and fire the RX interrupt. The driver can then query the READ index and
  71. * process as many packets as possible, moving the WRITE index forward as it
  72. * resets the Rx queue buffers with new memory.
  73. *
  74. * The management in the driver is as follows:
  75. * + A list of pre-allocated RBDs is stored in iwl->rxq->rx_free.
  76. * When the interrupt handler is called, the request is processed.
  77. * The page is either stolen - transferred to the upper layer
  78. * or reused - added immediately to the iwl->rxq->rx_free list.
  79. * + When the page is stolen - the driver updates the matching queue's used
  80. * count, detaches the RBD and transfers it to the queue used list.
  81. * When there are two used RBDs - they are transferred to the allocator empty
  82. * list. Work is then scheduled for the allocator to start allocating
  83. * eight buffers.
  84. * When there are another 6 used RBDs - they are transferred to the allocator
  85. * empty list and the driver tries to claim the pre-allocated buffers and
  86. * add them to iwl->rxq->rx_free. If it fails - it continues to claim them
  87. * until ready.
  88. * When there are 8+ buffers in the free list - either from allocation or from
  89. * 8 reused unstolen pages - restock is called to update the FW and indexes.
  90. * + In order to make sure the allocator always has RBDs to use for allocation
  91. * the allocator has initial pool in the size of num_queues*(8-2) - the
  92. * maximum missing RBDs per allocation request (request posted with 2
  93. * empty RBDs, there is no guarantee when the other 6 RBDs are supplied).
  94. * The queues supplies the recycle of the rest of the RBDs.
  95. * + A received packet is processed and handed to the kernel network stack,
  96. * detached from the iwl->rxq. The driver 'processed' index is updated.
  97. * + If there are no allocated buffers in iwl->rxq->rx_free,
  98. * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
  99. * If there were enough free buffers and RX_STALLED is set it is cleared.
  100. *
  101. *
  102. * Driver sequence:
  103. *
  104. * iwl_rxq_alloc() Allocates rx_free
  105. * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
  106. * iwl_pcie_rxq_restock.
  107. * Used only during initialization.
  108. * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
  109. * queue, updates firmware pointers, and updates
  110. * the WRITE index.
  111. * iwl_pcie_rx_allocator() Background work for allocating pages.
  112. *
  113. * -- enable interrupts --
  114. * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
  115. * READ INDEX, detaching the SKB from the pool.
  116. * Moves the packet buffer from queue to rx_used.
  117. * Posts and claims requests to the allocator.
  118. * Calls iwl_pcie_rxq_restock to refill any empty
  119. * slots.
  120. *
  121. * RBD life-cycle:
  122. *
  123. * Init:
  124. * rxq.pool -> rxq.rx_used -> rxq.rx_free -> rxq.queue
  125. *
  126. * Regular Receive interrupt:
  127. * Page Stolen:
  128. * rxq.queue -> rxq.rx_used -> allocator.rbd_empty ->
  129. * allocator.rbd_allocated -> rxq.rx_free -> rxq.queue
  130. * Page not Stolen:
  131. * rxq.queue -> rxq.rx_free -> rxq.queue
  132. * ...
  133. *
  134. */
  135. /*
  136. * iwl_rxq_space - Return number of free slots available in queue.
  137. */
  138. static int iwl_rxq_space(const struct iwl_rxq *rxq)
  139. {
  140. /* Make sure rx queue size is a power of 2 */
  141. WARN_ON(rxq->queue_size & (rxq->queue_size - 1));
  142. /*
  143. * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
  144. * between empty and completely full queues.
  145. * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
  146. * defined for negative dividends.
  147. */
  148. return (rxq->read - rxq->write - 1) & (rxq->queue_size - 1);
  149. }
  150. /*
  151. * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  152. */
  153. static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
  154. {
  155. return cpu_to_le32((u32)(dma_addr >> 8));
  156. }
  157. /*
  158. * iwl_pcie_rx_stop - stops the Rx DMA
  159. */
  160. int iwl_pcie_rx_stop(struct iwl_trans *trans)
  161. {
  162. if (trans->cfg->mq_rx_supported) {
  163. iwl_write_prph(trans, RFH_RXF_DMA_CFG, 0);
  164. return iwl_poll_prph_bit(trans, RFH_GEN_STATUS,
  165. RXF_DMA_IDLE, RXF_DMA_IDLE, 1000);
  166. } else {
  167. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  168. return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
  169. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  170. 1000);
  171. }
  172. }
  173. /*
  174. * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
  175. */
  176. static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
  177. struct iwl_rxq *rxq)
  178. {
  179. u32 reg;
  180. lockdep_assert_held(&rxq->lock);
  181. /*
  182. * explicitly wake up the NIC if:
  183. * 1. shadow registers aren't enabled
  184. * 2. there is a chance that the NIC is asleep
  185. */
  186. if (!trans->cfg->base_params->shadow_reg_enable &&
  187. test_bit(STATUS_TPOWER_PMI, &trans->status)) {
  188. reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
  189. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  190. IWL_DEBUG_INFO(trans, "Rx queue requesting wakeup, GP1 = 0x%x\n",
  191. reg);
  192. iwl_set_bit(trans, CSR_GP_CNTRL,
  193. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  194. rxq->need_update = true;
  195. return;
  196. }
  197. }
  198. rxq->write_actual = round_down(rxq->write, 8);
  199. if (trans->cfg->mq_rx_supported)
  200. iwl_write32(trans, RFH_Q_FRBDCB_WIDX_TRG(rxq->id),
  201. rxq->write_actual);
  202. else
  203. iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
  204. }
  205. static void iwl_pcie_rxq_check_wrptr(struct iwl_trans *trans)
  206. {
  207. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  208. int i;
  209. for (i = 0; i < trans->num_rx_queues; i++) {
  210. struct iwl_rxq *rxq = &trans_pcie->rxq[i];
  211. if (!rxq->need_update)
  212. continue;
  213. spin_lock(&rxq->lock);
  214. iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
  215. rxq->need_update = false;
  216. spin_unlock(&rxq->lock);
  217. }
  218. }
  219. /*
  220. * iwl_pcie_rxmq_restock - restock implementation for multi-queue rx
  221. */
  222. static void iwl_pcie_rxmq_restock(struct iwl_trans *trans,
  223. struct iwl_rxq *rxq)
  224. {
  225. struct iwl_rx_mem_buffer *rxb;
  226. /*
  227. * If the device isn't enabled - no need to try to add buffers...
  228. * This can happen when we stop the device and still have an interrupt
  229. * pending. We stop the APM before we sync the interrupts because we
  230. * have to (see comment there). On the other hand, since the APM is
  231. * stopped, we cannot access the HW (in particular not prph).
  232. * So don't try to restock if the APM has been already stopped.
  233. */
  234. if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
  235. return;
  236. spin_lock(&rxq->lock);
  237. while (rxq->free_count) {
  238. __le64 *bd = (__le64 *)rxq->bd;
  239. /* Get next free Rx buffer, remove from free list */
  240. rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
  241. list);
  242. list_del(&rxb->list);
  243. rxb->invalid = false;
  244. /* 12 first bits are expected to be empty */
  245. WARN_ON(rxb->page_dma & DMA_BIT_MASK(12));
  246. /* Point to Rx buffer via next RBD in circular buffer */
  247. bd[rxq->write] = cpu_to_le64(rxb->page_dma | rxb->vid);
  248. rxq->write = (rxq->write + 1) & MQ_RX_TABLE_MASK;
  249. rxq->free_count--;
  250. }
  251. spin_unlock(&rxq->lock);
  252. /*
  253. * If we've added more space for the firmware to place data, tell it.
  254. * Increment device's write pointer in multiples of 8.
  255. */
  256. if (rxq->write_actual != (rxq->write & ~0x7)) {
  257. spin_lock(&rxq->lock);
  258. iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
  259. spin_unlock(&rxq->lock);
  260. }
  261. }
  262. /*
  263. * iwl_pcie_rxsq_restock - restock implementation for single queue rx
  264. */
  265. static void iwl_pcie_rxsq_restock(struct iwl_trans *trans,
  266. struct iwl_rxq *rxq)
  267. {
  268. struct iwl_rx_mem_buffer *rxb;
  269. /*
  270. * If the device isn't enabled - not need to try to add buffers...
  271. * This can happen when we stop the device and still have an interrupt
  272. * pending. We stop the APM before we sync the interrupts because we
  273. * have to (see comment there). On the other hand, since the APM is
  274. * stopped, we cannot access the HW (in particular not prph).
  275. * So don't try to restock if the APM has been already stopped.
  276. */
  277. if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
  278. return;
  279. spin_lock(&rxq->lock);
  280. while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
  281. __le32 *bd = (__le32 *)rxq->bd;
  282. /* The overwritten rxb must be a used one */
  283. rxb = rxq->queue[rxq->write];
  284. BUG_ON(rxb && rxb->page);
  285. /* Get next free Rx buffer, remove from free list */
  286. rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
  287. list);
  288. list_del(&rxb->list);
  289. rxb->invalid = false;
  290. /* Point to Rx buffer via next RBD in circular buffer */
  291. bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
  292. rxq->queue[rxq->write] = rxb;
  293. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  294. rxq->free_count--;
  295. }
  296. spin_unlock(&rxq->lock);
  297. /* If we've added more space for the firmware to place data, tell it.
  298. * Increment device's write pointer in multiples of 8. */
  299. if (rxq->write_actual != (rxq->write & ~0x7)) {
  300. spin_lock(&rxq->lock);
  301. iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
  302. spin_unlock(&rxq->lock);
  303. }
  304. }
  305. /*
  306. * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
  307. *
  308. * If there are slots in the RX queue that need to be restocked,
  309. * and we have free pre-allocated buffers, fill the ranks as much
  310. * as we can, pulling from rx_free.
  311. *
  312. * This moves the 'write' index forward to catch up with 'processed', and
  313. * also updates the memory address in the firmware to reference the new
  314. * target buffer.
  315. */
  316. static
  317. void iwl_pcie_rxq_restock(struct iwl_trans *trans, struct iwl_rxq *rxq)
  318. {
  319. if (trans->cfg->mq_rx_supported)
  320. iwl_pcie_rxmq_restock(trans, rxq);
  321. else
  322. iwl_pcie_rxsq_restock(trans, rxq);
  323. }
  324. /*
  325. * iwl_pcie_rx_alloc_page - allocates and returns a page.
  326. *
  327. */
  328. static struct page *iwl_pcie_rx_alloc_page(struct iwl_trans *trans,
  329. gfp_t priority)
  330. {
  331. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  332. struct page *page;
  333. gfp_t gfp_mask = priority;
  334. if (trans_pcie->rx_page_order > 0)
  335. gfp_mask |= __GFP_COMP;
  336. /* Alloc a new receive buffer */
  337. page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
  338. if (!page) {
  339. if (net_ratelimit())
  340. IWL_DEBUG_INFO(trans, "alloc_pages failed, order: %d\n",
  341. trans_pcie->rx_page_order);
  342. /*
  343. * Issue an error if we don't have enough pre-allocated
  344. * buffers.
  345. ` */
  346. if (!(gfp_mask & __GFP_NOWARN) && net_ratelimit())
  347. IWL_CRIT(trans,
  348. "Failed to alloc_pages\n");
  349. return NULL;
  350. }
  351. return page;
  352. }
  353. /*
  354. * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
  355. *
  356. * A used RBD is an Rx buffer that has been given to the stack. To use it again
  357. * a page must be allocated and the RBD must point to the page. This function
  358. * doesn't change the HW pointer but handles the list of pages that is used by
  359. * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
  360. * allocated buffers.
  361. */
  362. static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority,
  363. struct iwl_rxq *rxq)
  364. {
  365. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  366. struct iwl_rx_mem_buffer *rxb;
  367. struct page *page;
  368. while (1) {
  369. spin_lock(&rxq->lock);
  370. if (list_empty(&rxq->rx_used)) {
  371. spin_unlock(&rxq->lock);
  372. return;
  373. }
  374. spin_unlock(&rxq->lock);
  375. /* Alloc a new receive buffer */
  376. page = iwl_pcie_rx_alloc_page(trans, priority);
  377. if (!page)
  378. return;
  379. spin_lock(&rxq->lock);
  380. if (list_empty(&rxq->rx_used)) {
  381. spin_unlock(&rxq->lock);
  382. __free_pages(page, trans_pcie->rx_page_order);
  383. return;
  384. }
  385. rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
  386. list);
  387. list_del(&rxb->list);
  388. spin_unlock(&rxq->lock);
  389. BUG_ON(rxb->page);
  390. rxb->page = page;
  391. /* Get physical address of the RB */
  392. rxb->page_dma =
  393. dma_map_page(trans->dev, page, 0,
  394. PAGE_SIZE << trans_pcie->rx_page_order,
  395. DMA_FROM_DEVICE);
  396. if (dma_mapping_error(trans->dev, rxb->page_dma)) {
  397. rxb->page = NULL;
  398. spin_lock(&rxq->lock);
  399. list_add(&rxb->list, &rxq->rx_used);
  400. spin_unlock(&rxq->lock);
  401. __free_pages(page, trans_pcie->rx_page_order);
  402. return;
  403. }
  404. spin_lock(&rxq->lock);
  405. list_add_tail(&rxb->list, &rxq->rx_free);
  406. rxq->free_count++;
  407. spin_unlock(&rxq->lock);
  408. }
  409. }
  410. static void iwl_pcie_free_rbs_pool(struct iwl_trans *trans)
  411. {
  412. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  413. int i;
  414. for (i = 0; i < RX_POOL_SIZE; i++) {
  415. if (!trans_pcie->rx_pool[i].page)
  416. continue;
  417. dma_unmap_page(trans->dev, trans_pcie->rx_pool[i].page_dma,
  418. PAGE_SIZE << trans_pcie->rx_page_order,
  419. DMA_FROM_DEVICE);
  420. __free_pages(trans_pcie->rx_pool[i].page,
  421. trans_pcie->rx_page_order);
  422. trans_pcie->rx_pool[i].page = NULL;
  423. }
  424. }
  425. /*
  426. * iwl_pcie_rx_allocator - Allocates pages in the background for RX queues
  427. *
  428. * Allocates for each received request 8 pages
  429. * Called as a scheduled work item.
  430. */
  431. static void iwl_pcie_rx_allocator(struct iwl_trans *trans)
  432. {
  433. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  434. struct iwl_rb_allocator *rba = &trans_pcie->rba;
  435. struct list_head local_empty;
  436. int pending = atomic_xchg(&rba->req_pending, 0);
  437. IWL_DEBUG_RX(trans, "Pending allocation requests = %d\n", pending);
  438. /* If we were scheduled - there is at least one request */
  439. spin_lock(&rba->lock);
  440. /* swap out the rba->rbd_empty to a local list */
  441. list_replace_init(&rba->rbd_empty, &local_empty);
  442. spin_unlock(&rba->lock);
  443. while (pending) {
  444. int i;
  445. LIST_HEAD(local_allocated);
  446. gfp_t gfp_mask = GFP_KERNEL;
  447. /* Do not post a warning if there are only a few requests */
  448. if (pending < RX_PENDING_WATERMARK)
  449. gfp_mask |= __GFP_NOWARN;
  450. for (i = 0; i < RX_CLAIM_REQ_ALLOC;) {
  451. struct iwl_rx_mem_buffer *rxb;
  452. struct page *page;
  453. /* List should never be empty - each reused RBD is
  454. * returned to the list, and initial pool covers any
  455. * possible gap between the time the page is allocated
  456. * to the time the RBD is added.
  457. */
  458. BUG_ON(list_empty(&local_empty));
  459. /* Get the first rxb from the rbd list */
  460. rxb = list_first_entry(&local_empty,
  461. struct iwl_rx_mem_buffer, list);
  462. BUG_ON(rxb->page);
  463. /* Alloc a new receive buffer */
  464. page = iwl_pcie_rx_alloc_page(trans, gfp_mask);
  465. if (!page)
  466. continue;
  467. rxb->page = page;
  468. /* Get physical address of the RB */
  469. rxb->page_dma = dma_map_page(trans->dev, page, 0,
  470. PAGE_SIZE << trans_pcie->rx_page_order,
  471. DMA_FROM_DEVICE);
  472. if (dma_mapping_error(trans->dev, rxb->page_dma)) {
  473. rxb->page = NULL;
  474. __free_pages(page, trans_pcie->rx_page_order);
  475. continue;
  476. }
  477. /* move the allocated entry to the out list */
  478. list_move(&rxb->list, &local_allocated);
  479. i++;
  480. }
  481. pending--;
  482. if (!pending) {
  483. pending = atomic_xchg(&rba->req_pending, 0);
  484. IWL_DEBUG_RX(trans,
  485. "Pending allocation requests = %d\n",
  486. pending);
  487. }
  488. spin_lock(&rba->lock);
  489. /* add the allocated rbds to the allocator allocated list */
  490. list_splice_tail(&local_allocated, &rba->rbd_allocated);
  491. /* get more empty RBDs for current pending requests */
  492. list_splice_tail_init(&rba->rbd_empty, &local_empty);
  493. spin_unlock(&rba->lock);
  494. atomic_inc(&rba->req_ready);
  495. }
  496. spin_lock(&rba->lock);
  497. /* return unused rbds to the allocator empty list */
  498. list_splice_tail(&local_empty, &rba->rbd_empty);
  499. spin_unlock(&rba->lock);
  500. }
  501. /*
  502. * iwl_pcie_rx_allocator_get - returns the pre-allocated pages
  503. .*
  504. .* Called by queue when the queue posted allocation request and
  505. * has freed 8 RBDs in order to restock itself.
  506. * This function directly moves the allocated RBs to the queue's ownership
  507. * and updates the relevant counters.
  508. */
  509. static void iwl_pcie_rx_allocator_get(struct iwl_trans *trans,
  510. struct iwl_rxq *rxq)
  511. {
  512. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  513. struct iwl_rb_allocator *rba = &trans_pcie->rba;
  514. int i;
  515. lockdep_assert_held(&rxq->lock);
  516. /*
  517. * atomic_dec_if_positive returns req_ready - 1 for any scenario.
  518. * If req_ready is 0 atomic_dec_if_positive will return -1 and this
  519. * function will return early, as there are no ready requests.
  520. * atomic_dec_if_positive will perofrm the *actual* decrement only if
  521. * req_ready > 0, i.e. - there are ready requests and the function
  522. * hands one request to the caller.
  523. */
  524. if (atomic_dec_if_positive(&rba->req_ready) < 0)
  525. return;
  526. spin_lock(&rba->lock);
  527. for (i = 0; i < RX_CLAIM_REQ_ALLOC; i++) {
  528. /* Get next free Rx buffer, remove it from free list */
  529. struct iwl_rx_mem_buffer *rxb =
  530. list_first_entry(&rba->rbd_allocated,
  531. struct iwl_rx_mem_buffer, list);
  532. list_move(&rxb->list, &rxq->rx_free);
  533. }
  534. spin_unlock(&rba->lock);
  535. rxq->used_count -= RX_CLAIM_REQ_ALLOC;
  536. rxq->free_count += RX_CLAIM_REQ_ALLOC;
  537. }
  538. static void iwl_pcie_rx_allocator_work(struct work_struct *data)
  539. {
  540. struct iwl_rb_allocator *rba_p =
  541. container_of(data, struct iwl_rb_allocator, rx_alloc);
  542. struct iwl_trans_pcie *trans_pcie =
  543. container_of(rba_p, struct iwl_trans_pcie, rba);
  544. iwl_pcie_rx_allocator(trans_pcie->trans);
  545. }
  546. static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
  547. {
  548. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  549. struct iwl_rb_allocator *rba = &trans_pcie->rba;
  550. struct device *dev = trans->dev;
  551. int i;
  552. int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
  553. sizeof(__le32);
  554. if (WARN_ON(trans_pcie->rxq))
  555. return -EINVAL;
  556. trans_pcie->rxq = kcalloc(trans->num_rx_queues, sizeof(struct iwl_rxq),
  557. GFP_KERNEL);
  558. if (!trans_pcie->rxq)
  559. return -EINVAL;
  560. spin_lock_init(&rba->lock);
  561. for (i = 0; i < trans->num_rx_queues; i++) {
  562. struct iwl_rxq *rxq = &trans_pcie->rxq[i];
  563. spin_lock_init(&rxq->lock);
  564. if (trans->cfg->mq_rx_supported)
  565. rxq->queue_size = MQ_RX_TABLE_SIZE;
  566. else
  567. rxq->queue_size = RX_QUEUE_SIZE;
  568. /*
  569. * Allocate the circular buffer of Read Buffer Descriptors
  570. * (RBDs)
  571. */
  572. rxq->bd = dma_zalloc_coherent(dev,
  573. free_size * rxq->queue_size,
  574. &rxq->bd_dma, GFP_KERNEL);
  575. if (!rxq->bd)
  576. goto err;
  577. if (trans->cfg->mq_rx_supported) {
  578. rxq->used_bd = dma_zalloc_coherent(dev,
  579. sizeof(__le32) *
  580. rxq->queue_size,
  581. &rxq->used_bd_dma,
  582. GFP_KERNEL);
  583. if (!rxq->used_bd)
  584. goto err;
  585. }
  586. /*Allocate the driver's pointer to receive buffer status */
  587. rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
  588. &rxq->rb_stts_dma,
  589. GFP_KERNEL);
  590. if (!rxq->rb_stts)
  591. goto err;
  592. }
  593. return 0;
  594. err:
  595. for (i = 0; i < trans->num_rx_queues; i++) {
  596. struct iwl_rxq *rxq = &trans_pcie->rxq[i];
  597. if (rxq->bd)
  598. dma_free_coherent(dev, free_size * rxq->queue_size,
  599. rxq->bd, rxq->bd_dma);
  600. rxq->bd_dma = 0;
  601. rxq->bd = NULL;
  602. if (rxq->rb_stts)
  603. dma_free_coherent(trans->dev,
  604. sizeof(struct iwl_rb_status),
  605. rxq->rb_stts, rxq->rb_stts_dma);
  606. if (rxq->used_bd)
  607. dma_free_coherent(dev, sizeof(__le32) * rxq->queue_size,
  608. rxq->used_bd, rxq->used_bd_dma);
  609. rxq->used_bd_dma = 0;
  610. rxq->used_bd = NULL;
  611. }
  612. kfree(trans_pcie->rxq);
  613. return -ENOMEM;
  614. }
  615. static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
  616. {
  617. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  618. u32 rb_size;
  619. unsigned long flags;
  620. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  621. switch (trans_pcie->rx_buf_size) {
  622. case IWL_AMSDU_4K:
  623. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  624. break;
  625. case IWL_AMSDU_8K:
  626. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  627. break;
  628. case IWL_AMSDU_12K:
  629. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K;
  630. break;
  631. default:
  632. WARN_ON(1);
  633. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  634. }
  635. if (!iwl_trans_grab_nic_access(trans, &flags))
  636. return;
  637. /* Stop Rx DMA */
  638. iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  639. /* reset and flush pointers */
  640. iwl_write32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
  641. iwl_write32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
  642. iwl_write32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
  643. /* Reset driver's Rx queue write index */
  644. iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  645. /* Tell device where to find RBD circular buffer in DRAM */
  646. iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  647. (u32)(rxq->bd_dma >> 8));
  648. /* Tell device where in DRAM to update its Rx status */
  649. iwl_write32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  650. rxq->rb_stts_dma >> 4);
  651. /* Enable Rx DMA
  652. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  653. * the credit mechanism in 5000 HW RX FIFO
  654. * Direct rx interrupts to hosts
  655. * Rx buffer size 4 or 8k or 12k
  656. * RB timeout 0x10
  657. * 256 RBDs
  658. */
  659. iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  660. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  661. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  662. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  663. rb_size |
  664. (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
  665. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  666. iwl_trans_release_nic_access(trans, &flags);
  667. /* Set interrupt coalescing timer to default (2048 usecs) */
  668. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  669. /* W/A for interrupt coalescing bug in 7260 and 3160 */
  670. if (trans->cfg->host_interrupt_operation_mode)
  671. iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
  672. }
  673. void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable)
  674. {
  675. /*
  676. * Turn on the chicken-bits that cause MAC wakeup for RX-related
  677. * values.
  678. * This costs some power, but needed for W/A 9000 integrated A-step
  679. * bug where shadow registers are not in the retention list and their
  680. * value is lost when NIC powers down
  681. */
  682. if (trans->cfg->integrated) {
  683. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
  684. CSR_MAC_SHADOW_REG_CTRL_RX_WAKE);
  685. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTL2,
  686. CSR_MAC_SHADOW_REG_CTL2_RX_WAKE);
  687. }
  688. }
  689. static void iwl_pcie_rx_mq_hw_init(struct iwl_trans *trans)
  690. {
  691. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  692. u32 rb_size, enabled = 0;
  693. unsigned long flags;
  694. int i;
  695. switch (trans_pcie->rx_buf_size) {
  696. case IWL_AMSDU_4K:
  697. rb_size = RFH_RXF_DMA_RB_SIZE_4K;
  698. break;
  699. case IWL_AMSDU_8K:
  700. rb_size = RFH_RXF_DMA_RB_SIZE_8K;
  701. break;
  702. case IWL_AMSDU_12K:
  703. rb_size = RFH_RXF_DMA_RB_SIZE_12K;
  704. break;
  705. default:
  706. WARN_ON(1);
  707. rb_size = RFH_RXF_DMA_RB_SIZE_4K;
  708. }
  709. if (!iwl_trans_grab_nic_access(trans, &flags))
  710. return;
  711. /* Stop Rx DMA */
  712. iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG, 0);
  713. /* disable free amd used rx queue operation */
  714. iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, 0);
  715. for (i = 0; i < trans->num_rx_queues; i++) {
  716. /* Tell device where to find RBD free table in DRAM */
  717. iwl_write_prph64_no_grab(trans,
  718. RFH_Q_FRBDCB_BA_LSB(i),
  719. trans_pcie->rxq[i].bd_dma);
  720. /* Tell device where to find RBD used table in DRAM */
  721. iwl_write_prph64_no_grab(trans,
  722. RFH_Q_URBDCB_BA_LSB(i),
  723. trans_pcie->rxq[i].used_bd_dma);
  724. /* Tell device where in DRAM to update its Rx status */
  725. iwl_write_prph64_no_grab(trans,
  726. RFH_Q_URBD_STTS_WPTR_LSB(i),
  727. trans_pcie->rxq[i].rb_stts_dma);
  728. /* Reset device indice tables */
  729. iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_WIDX(i), 0);
  730. iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_RIDX(i), 0);
  731. iwl_write_prph_no_grab(trans, RFH_Q_URBDCB_WIDX(i), 0);
  732. enabled |= BIT(i) | BIT(i + 16);
  733. }
  734. /*
  735. * Enable Rx DMA
  736. * Rx buffer size 4 or 8k or 12k
  737. * Min RB size 4 or 8
  738. * Drop frames that exceed RB size
  739. * 512 RBDs
  740. */
  741. iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG,
  742. RFH_DMA_EN_ENABLE_VAL | rb_size |
  743. RFH_RXF_DMA_MIN_RB_4_8 |
  744. RFH_RXF_DMA_DROP_TOO_LARGE_MASK |
  745. RFH_RXF_DMA_RBDCB_SIZE_512);
  746. /*
  747. * Activate DMA snooping.
  748. * Set RX DMA chunk size to 64B for IOSF and 128B for PCIe
  749. * Default queue is 0
  750. */
  751. iwl_write_prph_no_grab(trans, RFH_GEN_CFG, RFH_GEN_CFG_RFH_DMA_SNOOP |
  752. (DEFAULT_RXQ_NUM <<
  753. RFH_GEN_CFG_DEFAULT_RXQ_NUM_POS) |
  754. RFH_GEN_CFG_SERVICE_DMA_SNOOP |
  755. (trans->cfg->integrated ?
  756. RFH_GEN_CFG_RB_CHUNK_SIZE_64 :
  757. RFH_GEN_CFG_RB_CHUNK_SIZE_128) <<
  758. RFH_GEN_CFG_RB_CHUNK_SIZE_POS);
  759. /* Enable the relevant rx queues */
  760. iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, enabled);
  761. iwl_trans_release_nic_access(trans, &flags);
  762. /* Set interrupt coalescing timer to default (2048 usecs) */
  763. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  764. iwl_pcie_enable_rx_wake(trans, true);
  765. }
  766. static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
  767. {
  768. lockdep_assert_held(&rxq->lock);
  769. INIT_LIST_HEAD(&rxq->rx_free);
  770. INIT_LIST_HEAD(&rxq->rx_used);
  771. rxq->free_count = 0;
  772. rxq->used_count = 0;
  773. }
  774. static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
  775. {
  776. WARN_ON(1);
  777. return 0;
  778. }
  779. int iwl_pcie_rx_init(struct iwl_trans *trans)
  780. {
  781. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  782. struct iwl_rxq *def_rxq;
  783. struct iwl_rb_allocator *rba = &trans_pcie->rba;
  784. int i, err, queue_size, allocator_pool_size, num_alloc;
  785. if (!trans_pcie->rxq) {
  786. err = iwl_pcie_rx_alloc(trans);
  787. if (err)
  788. return err;
  789. }
  790. def_rxq = trans_pcie->rxq;
  791. if (!rba->alloc_wq)
  792. rba->alloc_wq = alloc_workqueue("rb_allocator",
  793. WQ_HIGHPRI | WQ_UNBOUND, 1);
  794. INIT_WORK(&rba->rx_alloc, iwl_pcie_rx_allocator_work);
  795. spin_lock(&rba->lock);
  796. atomic_set(&rba->req_pending, 0);
  797. atomic_set(&rba->req_ready, 0);
  798. INIT_LIST_HEAD(&rba->rbd_allocated);
  799. INIT_LIST_HEAD(&rba->rbd_empty);
  800. spin_unlock(&rba->lock);
  801. /* free all first - we might be reconfigured for a different size */
  802. iwl_pcie_free_rbs_pool(trans);
  803. for (i = 0; i < RX_QUEUE_SIZE; i++)
  804. def_rxq->queue[i] = NULL;
  805. for (i = 0; i < trans->num_rx_queues; i++) {
  806. struct iwl_rxq *rxq = &trans_pcie->rxq[i];
  807. rxq->id = i;
  808. spin_lock(&rxq->lock);
  809. /*
  810. * Set read write pointer to reflect that we have processed
  811. * and used all buffers, but have not restocked the Rx queue
  812. * with fresh buffers
  813. */
  814. rxq->read = 0;
  815. rxq->write = 0;
  816. rxq->write_actual = 0;
  817. memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
  818. iwl_pcie_rx_init_rxb_lists(rxq);
  819. if (!rxq->napi.poll)
  820. netif_napi_add(&trans_pcie->napi_dev, &rxq->napi,
  821. iwl_pcie_dummy_napi_poll, 64);
  822. spin_unlock(&rxq->lock);
  823. }
  824. /* move the pool to the default queue and allocator ownerships */
  825. queue_size = trans->cfg->mq_rx_supported ?
  826. MQ_RX_NUM_RBDS : RX_QUEUE_SIZE;
  827. allocator_pool_size = trans->num_rx_queues *
  828. (RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC);
  829. num_alloc = queue_size + allocator_pool_size;
  830. BUILD_BUG_ON(ARRAY_SIZE(trans_pcie->global_table) !=
  831. ARRAY_SIZE(trans_pcie->rx_pool));
  832. for (i = 0; i < num_alloc; i++) {
  833. struct iwl_rx_mem_buffer *rxb = &trans_pcie->rx_pool[i];
  834. if (i < allocator_pool_size)
  835. list_add(&rxb->list, &rba->rbd_empty);
  836. else
  837. list_add(&rxb->list, &def_rxq->rx_used);
  838. trans_pcie->global_table[i] = rxb;
  839. rxb->vid = (u16)(i + 1);
  840. rxb->invalid = true;
  841. }
  842. iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL, def_rxq);
  843. if (trans->cfg->mq_rx_supported)
  844. iwl_pcie_rx_mq_hw_init(trans);
  845. else
  846. iwl_pcie_rx_hw_init(trans, def_rxq);
  847. iwl_pcie_rxq_restock(trans, def_rxq);
  848. spin_lock(&def_rxq->lock);
  849. iwl_pcie_rxq_inc_wr_ptr(trans, def_rxq);
  850. spin_unlock(&def_rxq->lock);
  851. return 0;
  852. }
  853. void iwl_pcie_rx_free(struct iwl_trans *trans)
  854. {
  855. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  856. struct iwl_rb_allocator *rba = &trans_pcie->rba;
  857. int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
  858. sizeof(__le32);
  859. int i;
  860. /*
  861. * if rxq is NULL, it means that nothing has been allocated,
  862. * exit now
  863. */
  864. if (!trans_pcie->rxq) {
  865. IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
  866. return;
  867. }
  868. cancel_work_sync(&rba->rx_alloc);
  869. if (rba->alloc_wq) {
  870. destroy_workqueue(rba->alloc_wq);
  871. rba->alloc_wq = NULL;
  872. }
  873. iwl_pcie_free_rbs_pool(trans);
  874. for (i = 0; i < trans->num_rx_queues; i++) {
  875. struct iwl_rxq *rxq = &trans_pcie->rxq[i];
  876. if (rxq->bd)
  877. dma_free_coherent(trans->dev,
  878. free_size * rxq->queue_size,
  879. rxq->bd, rxq->bd_dma);
  880. rxq->bd_dma = 0;
  881. rxq->bd = NULL;
  882. if (rxq->rb_stts)
  883. dma_free_coherent(trans->dev,
  884. sizeof(struct iwl_rb_status),
  885. rxq->rb_stts, rxq->rb_stts_dma);
  886. else
  887. IWL_DEBUG_INFO(trans,
  888. "Free rxq->rb_stts which is NULL\n");
  889. if (rxq->used_bd)
  890. dma_free_coherent(trans->dev,
  891. sizeof(__le32) * rxq->queue_size,
  892. rxq->used_bd, rxq->used_bd_dma);
  893. rxq->used_bd_dma = 0;
  894. rxq->used_bd = NULL;
  895. if (rxq->napi.poll)
  896. netif_napi_del(&rxq->napi);
  897. }
  898. kfree(trans_pcie->rxq);
  899. }
  900. /*
  901. * iwl_pcie_rx_reuse_rbd - Recycle used RBDs
  902. *
  903. * Called when a RBD can be reused. The RBD is transferred to the allocator.
  904. * When there are 2 empty RBDs - a request for allocation is posted
  905. */
  906. static void iwl_pcie_rx_reuse_rbd(struct iwl_trans *trans,
  907. struct iwl_rx_mem_buffer *rxb,
  908. struct iwl_rxq *rxq, bool emergency)
  909. {
  910. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  911. struct iwl_rb_allocator *rba = &trans_pcie->rba;
  912. /* Move the RBD to the used list, will be moved to allocator in batches
  913. * before claiming or posting a request*/
  914. list_add_tail(&rxb->list, &rxq->rx_used);
  915. if (unlikely(emergency))
  916. return;
  917. /* Count the allocator owned RBDs */
  918. rxq->used_count++;
  919. /* If we have RX_POST_REQ_ALLOC new released rx buffers -
  920. * issue a request for allocator. Modulo RX_CLAIM_REQ_ALLOC is
  921. * used for the case we failed to claim RX_CLAIM_REQ_ALLOC,
  922. * after but we still need to post another request.
  923. */
  924. if ((rxq->used_count % RX_CLAIM_REQ_ALLOC) == RX_POST_REQ_ALLOC) {
  925. /* Move the 2 RBDs to the allocator ownership.
  926. Allocator has another 6 from pool for the request completion*/
  927. spin_lock(&rba->lock);
  928. list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
  929. spin_unlock(&rba->lock);
  930. atomic_inc(&rba->req_pending);
  931. queue_work(rba->alloc_wq, &rba->rx_alloc);
  932. }
  933. }
  934. static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
  935. struct iwl_rxq *rxq,
  936. struct iwl_rx_mem_buffer *rxb,
  937. bool emergency)
  938. {
  939. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  940. struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
  941. bool page_stolen = false;
  942. int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
  943. u32 offset = 0;
  944. if (WARN_ON(!rxb))
  945. return;
  946. dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
  947. while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
  948. struct iwl_rx_packet *pkt;
  949. u16 sequence;
  950. bool reclaim;
  951. int index, cmd_index, len;
  952. struct iwl_rx_cmd_buffer rxcb = {
  953. ._offset = offset,
  954. ._rx_page_order = trans_pcie->rx_page_order,
  955. ._page = rxb->page,
  956. ._page_stolen = false,
  957. .truesize = max_len,
  958. };
  959. pkt = rxb_addr(&rxcb);
  960. if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
  961. break;
  962. WARN_ON((le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_RXQ_MASK) >>
  963. FH_RSCSR_RXQ_POS != rxq->id);
  964. IWL_DEBUG_RX(trans,
  965. "cmd at offset %d: %s (%.2x.%2x, seq 0x%x)\n",
  966. rxcb._offset,
  967. iwl_get_cmd_string(trans,
  968. iwl_cmd_id(pkt->hdr.cmd,
  969. pkt->hdr.group_id,
  970. 0)),
  971. pkt->hdr.group_id, pkt->hdr.cmd,
  972. le16_to_cpu(pkt->hdr.sequence));
  973. len = iwl_rx_packet_len(pkt);
  974. len += sizeof(u32); /* account for status word */
  975. trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
  976. trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
  977. /* Reclaim a command buffer only if this packet is a response
  978. * to a (driver-originated) command.
  979. * If the packet (e.g. Rx frame) originated from uCode,
  980. * there is no command buffer to reclaim.
  981. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  982. * but apparently a few don't get set; catch them here. */
  983. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
  984. if (reclaim) {
  985. int i;
  986. for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
  987. if (trans_pcie->no_reclaim_cmds[i] ==
  988. pkt->hdr.cmd) {
  989. reclaim = false;
  990. break;
  991. }
  992. }
  993. }
  994. sequence = le16_to_cpu(pkt->hdr.sequence);
  995. index = SEQ_TO_INDEX(sequence);
  996. cmd_index = get_cmd_index(txq, index);
  997. if (rxq->id == 0)
  998. iwl_op_mode_rx(trans->op_mode, &rxq->napi,
  999. &rxcb);
  1000. else
  1001. iwl_op_mode_rx_rss(trans->op_mode, &rxq->napi,
  1002. &rxcb, rxq->id);
  1003. if (reclaim) {
  1004. kzfree(txq->entries[cmd_index].free_buf);
  1005. txq->entries[cmd_index].free_buf = NULL;
  1006. }
  1007. /*
  1008. * After here, we should always check rxcb._page_stolen,
  1009. * if it is true then one of the handlers took the page.
  1010. */
  1011. if (reclaim) {
  1012. /* Invoke any callbacks, transfer the buffer to caller,
  1013. * and fire off the (possibly) blocking
  1014. * iwl_trans_send_cmd()
  1015. * as we reclaim the driver command queue */
  1016. if (!rxcb._page_stolen)
  1017. iwl_pcie_hcmd_complete(trans, &rxcb);
  1018. else
  1019. IWL_WARN(trans, "Claim null rxb?\n");
  1020. }
  1021. page_stolen |= rxcb._page_stolen;
  1022. offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
  1023. }
  1024. /* page was stolen from us -- free our reference */
  1025. if (page_stolen) {
  1026. __free_pages(rxb->page, trans_pcie->rx_page_order);
  1027. rxb->page = NULL;
  1028. }
  1029. /* Reuse the page if possible. For notification packets and
  1030. * SKBs that fail to Rx correctly, add them back into the
  1031. * rx_free list for reuse later. */
  1032. if (rxb->page != NULL) {
  1033. rxb->page_dma =
  1034. dma_map_page(trans->dev, rxb->page, 0,
  1035. PAGE_SIZE << trans_pcie->rx_page_order,
  1036. DMA_FROM_DEVICE);
  1037. if (dma_mapping_error(trans->dev, rxb->page_dma)) {
  1038. /*
  1039. * free the page(s) as well to not break
  1040. * the invariant that the items on the used
  1041. * list have no page(s)
  1042. */
  1043. __free_pages(rxb->page, trans_pcie->rx_page_order);
  1044. rxb->page = NULL;
  1045. iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
  1046. } else {
  1047. list_add_tail(&rxb->list, &rxq->rx_free);
  1048. rxq->free_count++;
  1049. }
  1050. } else
  1051. iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
  1052. }
  1053. /*
  1054. * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
  1055. */
  1056. static void iwl_pcie_rx_handle(struct iwl_trans *trans, int queue)
  1057. {
  1058. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1059. struct iwl_rxq *rxq = &trans_pcie->rxq[queue];
  1060. u32 r, i, count = 0;
  1061. bool emergency = false;
  1062. restart:
  1063. spin_lock(&rxq->lock);
  1064. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  1065. * buffer that the driver may process (last buffer filled by ucode). */
  1066. r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
  1067. i = rxq->read;
  1068. /* W/A 9000 device step A0 wrap-around bug */
  1069. r &= (rxq->queue_size - 1);
  1070. /* Rx interrupt, but nothing sent from uCode */
  1071. if (i == r)
  1072. IWL_DEBUG_RX(trans, "Q %d: HW = SW = %d\n", rxq->id, r);
  1073. while (i != r) {
  1074. struct iwl_rx_mem_buffer *rxb;
  1075. if (unlikely(rxq->used_count == rxq->queue_size / 2))
  1076. emergency = true;
  1077. if (trans->cfg->mq_rx_supported) {
  1078. /*
  1079. * used_bd is a 32 bit but only 12 are used to retrieve
  1080. * the vid
  1081. */
  1082. u16 vid = le32_to_cpu(rxq->used_bd[i]) & 0x0FFF;
  1083. if (WARN(!vid ||
  1084. vid > ARRAY_SIZE(trans_pcie->global_table),
  1085. "Invalid rxb index from HW %u\n", (u32)vid)) {
  1086. iwl_force_nmi(trans);
  1087. goto out;
  1088. }
  1089. rxb = trans_pcie->global_table[vid - 1];
  1090. if (WARN(rxb->invalid,
  1091. "Invalid rxb from HW %u\n", (u32)vid)) {
  1092. iwl_force_nmi(trans);
  1093. goto out;
  1094. }
  1095. rxb->invalid = true;
  1096. } else {
  1097. rxb = rxq->queue[i];
  1098. rxq->queue[i] = NULL;
  1099. }
  1100. IWL_DEBUG_RX(trans, "Q %d: HW = %d, SW = %d\n", rxq->id, r, i);
  1101. iwl_pcie_rx_handle_rb(trans, rxq, rxb, emergency);
  1102. i = (i + 1) & (rxq->queue_size - 1);
  1103. /*
  1104. * If we have RX_CLAIM_REQ_ALLOC released rx buffers -
  1105. * try to claim the pre-allocated buffers from the allocator.
  1106. * If not ready - will try to reclaim next time.
  1107. * There is no need to reschedule work - allocator exits only
  1108. * on success
  1109. */
  1110. if (rxq->used_count >= RX_CLAIM_REQ_ALLOC)
  1111. iwl_pcie_rx_allocator_get(trans, rxq);
  1112. if (rxq->used_count % RX_CLAIM_REQ_ALLOC == 0 && !emergency) {
  1113. struct iwl_rb_allocator *rba = &trans_pcie->rba;
  1114. /* Add the remaining empty RBDs for allocator use */
  1115. spin_lock(&rba->lock);
  1116. list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
  1117. spin_unlock(&rba->lock);
  1118. } else if (emergency) {
  1119. count++;
  1120. if (count == 8) {
  1121. count = 0;
  1122. if (rxq->used_count < rxq->queue_size / 3)
  1123. emergency = false;
  1124. rxq->read = i;
  1125. spin_unlock(&rxq->lock);
  1126. iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
  1127. iwl_pcie_rxq_restock(trans, rxq);
  1128. goto restart;
  1129. }
  1130. }
  1131. }
  1132. out:
  1133. /* Backtrack one entry */
  1134. rxq->read = i;
  1135. spin_unlock(&rxq->lock);
  1136. /*
  1137. * handle a case where in emergency there are some unallocated RBDs.
  1138. * those RBDs are in the used list, but are not tracked by the queue's
  1139. * used_count which counts allocator owned RBDs.
  1140. * unallocated emergency RBDs must be allocated on exit, otherwise
  1141. * when called again the function may not be in emergency mode and
  1142. * they will be handed to the allocator with no tracking in the RBD
  1143. * allocator counters, which will lead to them never being claimed back
  1144. * by the queue.
  1145. * by allocating them here, they are now in the queue free list, and
  1146. * will be restocked by the next call of iwl_pcie_rxq_restock.
  1147. */
  1148. if (unlikely(emergency && count))
  1149. iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
  1150. if (rxq->napi.poll)
  1151. napi_gro_flush(&rxq->napi, false);
  1152. iwl_pcie_rxq_restock(trans, rxq);
  1153. }
  1154. static struct iwl_trans_pcie *iwl_pcie_get_trans_pcie(struct msix_entry *entry)
  1155. {
  1156. u8 queue = entry->entry;
  1157. struct msix_entry *entries = entry - queue;
  1158. return container_of(entries, struct iwl_trans_pcie, msix_entries[0]);
  1159. }
  1160. static inline void iwl_pcie_clear_irq(struct iwl_trans *trans,
  1161. struct msix_entry *entry)
  1162. {
  1163. /*
  1164. * Before sending the interrupt the HW disables it to prevent
  1165. * a nested interrupt. This is done by writing 1 to the corresponding
  1166. * bit in the mask register. After handling the interrupt, it should be
  1167. * re-enabled by clearing this bit. This register is defined as
  1168. * write 1 clear (W1C) register, meaning that it's being clear
  1169. * by writing 1 to the bit.
  1170. */
  1171. iwl_write32(trans, CSR_MSIX_AUTOMASK_ST_AD, BIT(entry->entry));
  1172. }
  1173. /*
  1174. * iwl_pcie_rx_msix_handle - Main entry function for receiving responses from fw
  1175. * This interrupt handler should be used with RSS queue only.
  1176. */
  1177. irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id)
  1178. {
  1179. struct msix_entry *entry = dev_id;
  1180. struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
  1181. struct iwl_trans *trans = trans_pcie->trans;
  1182. if (WARN_ON(entry->entry >= trans->num_rx_queues))
  1183. return IRQ_NONE;
  1184. lock_map_acquire(&trans->sync_cmd_lockdep_map);
  1185. local_bh_disable();
  1186. iwl_pcie_rx_handle(trans, entry->entry);
  1187. local_bh_enable();
  1188. iwl_pcie_clear_irq(trans, entry);
  1189. lock_map_release(&trans->sync_cmd_lockdep_map);
  1190. return IRQ_HANDLED;
  1191. }
  1192. /*
  1193. * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
  1194. */
  1195. static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
  1196. {
  1197. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1198. int i;
  1199. /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
  1200. if (trans->cfg->internal_wimax_coex &&
  1201. !trans->cfg->apmg_not_supported &&
  1202. (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
  1203. APMS_CLK_VAL_MRB_FUNC_MODE) ||
  1204. (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
  1205. APMG_PS_CTRL_VAL_RESET_REQ))) {
  1206. clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
  1207. iwl_op_mode_wimax_active(trans->op_mode);
  1208. wake_up(&trans_pcie->wait_command_queue);
  1209. return;
  1210. }
  1211. iwl_pcie_dump_csr(trans);
  1212. iwl_dump_fh(trans, NULL);
  1213. local_bh_disable();
  1214. /* The STATUS_FW_ERROR bit is set in this function. This must happen
  1215. * before we wake up the command caller, to ensure a proper cleanup. */
  1216. iwl_trans_fw_error(trans);
  1217. local_bh_enable();
  1218. for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
  1219. del_timer(&trans_pcie->txq[i].stuck_timer);
  1220. clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
  1221. wake_up(&trans_pcie->wait_command_queue);
  1222. }
  1223. static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
  1224. {
  1225. u32 inta;
  1226. lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock);
  1227. trace_iwlwifi_dev_irq(trans->dev);
  1228. /* Discover which interrupts are active/pending */
  1229. inta = iwl_read32(trans, CSR_INT);
  1230. /* the thread will service interrupts and re-enable them */
  1231. return inta;
  1232. }
  1233. /* a device (PCI-E) page is 4096 bytes long */
  1234. #define ICT_SHIFT 12
  1235. #define ICT_SIZE (1 << ICT_SHIFT)
  1236. #define ICT_COUNT (ICT_SIZE / sizeof(u32))
  1237. /* interrupt handler using ict table, with this interrupt driver will
  1238. * stop using INTA register to get device's interrupt, reading this register
  1239. * is expensive, device will write interrupts in ICT dram table, increment
  1240. * index then will fire interrupt to driver, driver will OR all ICT table
  1241. * entries from current index up to table entry with 0 value. the result is
  1242. * the interrupt we need to service, driver will set the entries back to 0 and
  1243. * set index.
  1244. */
  1245. static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans)
  1246. {
  1247. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1248. u32 inta;
  1249. u32 val = 0;
  1250. u32 read;
  1251. trace_iwlwifi_dev_irq(trans->dev);
  1252. /* Ignore interrupt if there's nothing in NIC to service.
  1253. * This may be due to IRQ shared with another device,
  1254. * or due to sporadic interrupts thrown from our NIC. */
  1255. read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
  1256. trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
  1257. if (!read)
  1258. return 0;
  1259. /*
  1260. * Collect all entries up to the first 0, starting from ict_index;
  1261. * note we already read at ict_index.
  1262. */
  1263. do {
  1264. val |= read;
  1265. IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
  1266. trans_pcie->ict_index, read);
  1267. trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
  1268. trans_pcie->ict_index =
  1269. ((trans_pcie->ict_index + 1) & (ICT_COUNT - 1));
  1270. read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
  1271. trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
  1272. read);
  1273. } while (read);
  1274. /* We should not get this value, just ignore it. */
  1275. if (val == 0xffffffff)
  1276. val = 0;
  1277. /*
  1278. * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
  1279. * (bit 15 before shifting it to 31) to clear when using interrupt
  1280. * coalescing. fortunately, bits 18 and 19 stay set when this happens
  1281. * so we use them to decide on the real state of the Rx bit.
  1282. * In order words, bit 15 is set if bit 18 or bit 19 are set.
  1283. */
  1284. if (val & 0xC0000)
  1285. val |= 0x8000;
  1286. inta = (0xff & val) | ((0xff00 & val) << 16);
  1287. return inta;
  1288. }
  1289. irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
  1290. {
  1291. struct iwl_trans *trans = dev_id;
  1292. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1293. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1294. u32 inta = 0;
  1295. u32 handled = 0;
  1296. lock_map_acquire(&trans->sync_cmd_lockdep_map);
  1297. spin_lock(&trans_pcie->irq_lock);
  1298. /* dram interrupt table not set yet,
  1299. * use legacy interrupt.
  1300. */
  1301. if (likely(trans_pcie->use_ict))
  1302. inta = iwl_pcie_int_cause_ict(trans);
  1303. else
  1304. inta = iwl_pcie_int_cause_non_ict(trans);
  1305. if (iwl_have_debug_level(IWL_DL_ISR)) {
  1306. IWL_DEBUG_ISR(trans,
  1307. "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n",
  1308. inta, trans_pcie->inta_mask,
  1309. iwl_read32(trans, CSR_INT_MASK),
  1310. iwl_read32(trans, CSR_FH_INT_STATUS));
  1311. if (inta & (~trans_pcie->inta_mask))
  1312. IWL_DEBUG_ISR(trans,
  1313. "We got a masked interrupt (0x%08x)\n",
  1314. inta & (~trans_pcie->inta_mask));
  1315. }
  1316. inta &= trans_pcie->inta_mask;
  1317. /*
  1318. * Ignore interrupt if there's nothing in NIC to service.
  1319. * This may be due to IRQ shared with another device,
  1320. * or due to sporadic interrupts thrown from our NIC.
  1321. */
  1322. if (unlikely(!inta)) {
  1323. IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
  1324. /*
  1325. * Re-enable interrupts here since we don't
  1326. * have anything to service
  1327. */
  1328. if (test_bit(STATUS_INT_ENABLED, &trans->status))
  1329. _iwl_enable_interrupts(trans);
  1330. spin_unlock(&trans_pcie->irq_lock);
  1331. lock_map_release(&trans->sync_cmd_lockdep_map);
  1332. return IRQ_NONE;
  1333. }
  1334. if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1335. /*
  1336. * Hardware disappeared. It might have
  1337. * already raised an interrupt.
  1338. */
  1339. IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1340. spin_unlock(&trans_pcie->irq_lock);
  1341. goto out;
  1342. }
  1343. /* Ack/clear/reset pending uCode interrupts.
  1344. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1345. */
  1346. /* There is a hardware bug in the interrupt mask function that some
  1347. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1348. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1349. * ICT interrupt handling mechanism has another bug that might cause
  1350. * these unmasked interrupts fail to be detected. We workaround the
  1351. * hardware bugs here by ACKing all the possible interrupts so that
  1352. * interrupt coalescing can still be achieved.
  1353. */
  1354. iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask);
  1355. if (iwl_have_debug_level(IWL_DL_ISR))
  1356. IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
  1357. inta, iwl_read32(trans, CSR_INT_MASK));
  1358. spin_unlock(&trans_pcie->irq_lock);
  1359. /* Now service all interrupt bits discovered above. */
  1360. if (inta & CSR_INT_BIT_HW_ERR) {
  1361. IWL_ERR(trans, "Hardware error detected. Restarting.\n");
  1362. /* Tell the device to stop sending interrupts */
  1363. iwl_disable_interrupts(trans);
  1364. isr_stats->hw++;
  1365. iwl_pcie_irq_handle_error(trans);
  1366. handled |= CSR_INT_BIT_HW_ERR;
  1367. goto out;
  1368. }
  1369. if (iwl_have_debug_level(IWL_DL_ISR)) {
  1370. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1371. if (inta & CSR_INT_BIT_SCD) {
  1372. IWL_DEBUG_ISR(trans,
  1373. "Scheduler finished to transmit the frame/frames.\n");
  1374. isr_stats->sch++;
  1375. }
  1376. /* Alive notification via Rx interrupt will do the real work */
  1377. if (inta & CSR_INT_BIT_ALIVE) {
  1378. IWL_DEBUG_ISR(trans, "Alive interrupt\n");
  1379. isr_stats->alive++;
  1380. }
  1381. }
  1382. /* Safely ignore these bits for debug checks below */
  1383. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1384. /* HW RF KILL switch toggled */
  1385. if (inta & CSR_INT_BIT_RF_KILL) {
  1386. bool hw_rfkill;
  1387. mutex_lock(&trans_pcie->mutex);
  1388. hw_rfkill = iwl_is_rfkill_set(trans);
  1389. if (hw_rfkill)
  1390. set_bit(STATUS_RFKILL, &trans->status);
  1391. IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
  1392. hw_rfkill ? "disable radio" : "enable radio");
  1393. isr_stats->rfkill++;
  1394. iwl_trans_pcie_rf_kill(trans, hw_rfkill);
  1395. mutex_unlock(&trans_pcie->mutex);
  1396. if (hw_rfkill) {
  1397. if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
  1398. &trans->status))
  1399. IWL_DEBUG_RF_KILL(trans,
  1400. "Rfkill while SYNC HCMD in flight\n");
  1401. wake_up(&trans_pcie->wait_command_queue);
  1402. } else {
  1403. clear_bit(STATUS_RFKILL, &trans->status);
  1404. }
  1405. handled |= CSR_INT_BIT_RF_KILL;
  1406. }
  1407. /* Chip got too hot and stopped itself */
  1408. if (inta & CSR_INT_BIT_CT_KILL) {
  1409. IWL_ERR(trans, "Microcode CT kill error detected.\n");
  1410. isr_stats->ctkill++;
  1411. handled |= CSR_INT_BIT_CT_KILL;
  1412. }
  1413. /* Error detected by uCode */
  1414. if (inta & CSR_INT_BIT_SW_ERR) {
  1415. IWL_ERR(trans, "Microcode SW error detected. "
  1416. " Restarting 0x%X.\n", inta);
  1417. isr_stats->sw++;
  1418. iwl_pcie_irq_handle_error(trans);
  1419. handled |= CSR_INT_BIT_SW_ERR;
  1420. }
  1421. /* uCode wakes up after power-down sleep */
  1422. if (inta & CSR_INT_BIT_WAKEUP) {
  1423. IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
  1424. iwl_pcie_rxq_check_wrptr(trans);
  1425. iwl_pcie_txq_check_wrptrs(trans);
  1426. isr_stats->wakeup++;
  1427. handled |= CSR_INT_BIT_WAKEUP;
  1428. }
  1429. /* All uCode command responses, including Tx command responses,
  1430. * Rx "responses" (frame-received notification), and other
  1431. * notifications from uCode come through here*/
  1432. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1433. CSR_INT_BIT_RX_PERIODIC)) {
  1434. IWL_DEBUG_ISR(trans, "Rx interrupt\n");
  1435. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1436. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1437. iwl_write32(trans, CSR_FH_INT_STATUS,
  1438. CSR_FH_INT_RX_MASK);
  1439. }
  1440. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1441. handled |= CSR_INT_BIT_RX_PERIODIC;
  1442. iwl_write32(trans,
  1443. CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1444. }
  1445. /* Sending RX interrupt require many steps to be done in the
  1446. * the device:
  1447. * 1- write interrupt to current index in ICT table.
  1448. * 2- dma RX frame.
  1449. * 3- update RX shared data to indicate last write index.
  1450. * 4- send interrupt.
  1451. * This could lead to RX race, driver could receive RX interrupt
  1452. * but the shared data changes does not reflect this;
  1453. * periodic interrupt will detect any dangling Rx activity.
  1454. */
  1455. /* Disable periodic interrupt; we use it as just a one-shot. */
  1456. iwl_write8(trans, CSR_INT_PERIODIC_REG,
  1457. CSR_INT_PERIODIC_DIS);
  1458. /*
  1459. * Enable periodic interrupt in 8 msec only if we received
  1460. * real RX interrupt (instead of just periodic int), to catch
  1461. * any dangling Rx interrupt. If it was just the periodic
  1462. * interrupt, there was no dangling Rx activity, and no need
  1463. * to extend the periodic interrupt; one-shot is enough.
  1464. */
  1465. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1466. iwl_write8(trans, CSR_INT_PERIODIC_REG,
  1467. CSR_INT_PERIODIC_ENA);
  1468. isr_stats->rx++;
  1469. local_bh_disable();
  1470. iwl_pcie_rx_handle(trans, 0);
  1471. local_bh_enable();
  1472. }
  1473. /* This "Tx" DMA channel is used only for loading uCode */
  1474. if (inta & CSR_INT_BIT_FH_TX) {
  1475. iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
  1476. IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
  1477. isr_stats->tx++;
  1478. handled |= CSR_INT_BIT_FH_TX;
  1479. /* Wake up uCode load routine, now that load is complete */
  1480. trans_pcie->ucode_write_complete = true;
  1481. wake_up(&trans_pcie->ucode_write_waitq);
  1482. }
  1483. if (inta & ~handled) {
  1484. IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1485. isr_stats->unhandled++;
  1486. }
  1487. if (inta & ~(trans_pcie->inta_mask)) {
  1488. IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
  1489. inta & ~trans_pcie->inta_mask);
  1490. }
  1491. spin_lock(&trans_pcie->irq_lock);
  1492. /* only Re-enable all interrupt if disabled by irq */
  1493. if (test_bit(STATUS_INT_ENABLED, &trans->status))
  1494. _iwl_enable_interrupts(trans);
  1495. /* we are loading the firmware, enable FH_TX interrupt only */
  1496. else if (handled & CSR_INT_BIT_FH_TX)
  1497. iwl_enable_fw_load_int(trans);
  1498. /* Re-enable RF_KILL if it occurred */
  1499. else if (handled & CSR_INT_BIT_RF_KILL)
  1500. iwl_enable_rfkill_int(trans);
  1501. spin_unlock(&trans_pcie->irq_lock);
  1502. out:
  1503. lock_map_release(&trans->sync_cmd_lockdep_map);
  1504. return IRQ_HANDLED;
  1505. }
  1506. /******************************************************************************
  1507. *
  1508. * ICT functions
  1509. *
  1510. ******************************************************************************/
  1511. /* Free dram table */
  1512. void iwl_pcie_free_ict(struct iwl_trans *trans)
  1513. {
  1514. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1515. if (trans_pcie->ict_tbl) {
  1516. dma_free_coherent(trans->dev, ICT_SIZE,
  1517. trans_pcie->ict_tbl,
  1518. trans_pcie->ict_tbl_dma);
  1519. trans_pcie->ict_tbl = NULL;
  1520. trans_pcie->ict_tbl_dma = 0;
  1521. }
  1522. }
  1523. /*
  1524. * allocate dram shared table, it is an aligned memory
  1525. * block of ICT_SIZE.
  1526. * also reset all data related to ICT table interrupt.
  1527. */
  1528. int iwl_pcie_alloc_ict(struct iwl_trans *trans)
  1529. {
  1530. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1531. trans_pcie->ict_tbl =
  1532. dma_zalloc_coherent(trans->dev, ICT_SIZE,
  1533. &trans_pcie->ict_tbl_dma,
  1534. GFP_KERNEL);
  1535. if (!trans_pcie->ict_tbl)
  1536. return -ENOMEM;
  1537. /* just an API sanity check ... it is guaranteed to be aligned */
  1538. if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
  1539. iwl_pcie_free_ict(trans);
  1540. return -EINVAL;
  1541. }
  1542. return 0;
  1543. }
  1544. /* Device is going up inform it about using ICT interrupt table,
  1545. * also we need to tell the driver to start using ICT interrupt.
  1546. */
  1547. void iwl_pcie_reset_ict(struct iwl_trans *trans)
  1548. {
  1549. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1550. u32 val;
  1551. if (!trans_pcie->ict_tbl)
  1552. return;
  1553. spin_lock(&trans_pcie->irq_lock);
  1554. _iwl_disable_interrupts(trans);
  1555. memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
  1556. val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
  1557. val |= CSR_DRAM_INT_TBL_ENABLE |
  1558. CSR_DRAM_INIT_TBL_WRAP_CHECK |
  1559. CSR_DRAM_INIT_TBL_WRITE_POINTER;
  1560. IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
  1561. iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
  1562. trans_pcie->use_ict = true;
  1563. trans_pcie->ict_index = 0;
  1564. iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
  1565. _iwl_enable_interrupts(trans);
  1566. spin_unlock(&trans_pcie->irq_lock);
  1567. }
  1568. /* Device is going down disable ict interrupt usage */
  1569. void iwl_pcie_disable_ict(struct iwl_trans *trans)
  1570. {
  1571. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1572. spin_lock(&trans_pcie->irq_lock);
  1573. trans_pcie->use_ict = false;
  1574. spin_unlock(&trans_pcie->irq_lock);
  1575. }
  1576. irqreturn_t iwl_pcie_isr(int irq, void *data)
  1577. {
  1578. struct iwl_trans *trans = data;
  1579. if (!trans)
  1580. return IRQ_NONE;
  1581. /* Disable (but don't clear!) interrupts here to avoid
  1582. * back-to-back ISRs and sporadic interrupts from our NIC.
  1583. * If we have something to service, the tasklet will re-enable ints.
  1584. * If we *don't* have something, we'll re-enable before leaving here.
  1585. */
  1586. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  1587. return IRQ_WAKE_THREAD;
  1588. }
  1589. irqreturn_t iwl_pcie_msix_isr(int irq, void *data)
  1590. {
  1591. return IRQ_WAKE_THREAD;
  1592. }
  1593. irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id)
  1594. {
  1595. struct msix_entry *entry = dev_id;
  1596. struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
  1597. struct iwl_trans *trans = trans_pcie->trans;
  1598. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1599. u32 inta_fh, inta_hw;
  1600. lock_map_acquire(&trans->sync_cmd_lockdep_map);
  1601. spin_lock(&trans_pcie->irq_lock);
  1602. inta_fh = iwl_read32(trans, CSR_MSIX_FH_INT_CAUSES_AD);
  1603. inta_hw = iwl_read32(trans, CSR_MSIX_HW_INT_CAUSES_AD);
  1604. /*
  1605. * Clear causes registers to avoid being handling the same cause.
  1606. */
  1607. iwl_write32(trans, CSR_MSIX_FH_INT_CAUSES_AD, inta_fh);
  1608. iwl_write32(trans, CSR_MSIX_HW_INT_CAUSES_AD, inta_hw);
  1609. spin_unlock(&trans_pcie->irq_lock);
  1610. if (unlikely(!(inta_fh | inta_hw))) {
  1611. IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
  1612. lock_map_release(&trans->sync_cmd_lockdep_map);
  1613. return IRQ_NONE;
  1614. }
  1615. if (iwl_have_debug_level(IWL_DL_ISR))
  1616. IWL_DEBUG_ISR(trans, "ISR inta_fh 0x%08x, enabled 0x%08x\n",
  1617. inta_fh,
  1618. iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD));
  1619. if ((trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX) &&
  1620. inta_fh & MSIX_FH_INT_CAUSES_Q0) {
  1621. local_bh_disable();
  1622. iwl_pcie_rx_handle(trans, 0);
  1623. local_bh_enable();
  1624. }
  1625. if ((trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS) &&
  1626. inta_fh & MSIX_FH_INT_CAUSES_Q1) {
  1627. local_bh_disable();
  1628. iwl_pcie_rx_handle(trans, 1);
  1629. local_bh_enable();
  1630. }
  1631. /* This "Tx" DMA channel is used only for loading uCode */
  1632. if (inta_fh & MSIX_FH_INT_CAUSES_D2S_CH0_NUM) {
  1633. IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
  1634. isr_stats->tx++;
  1635. /*
  1636. * Wake up uCode load routine,
  1637. * now that load is complete
  1638. */
  1639. trans_pcie->ucode_write_complete = true;
  1640. wake_up(&trans_pcie->ucode_write_waitq);
  1641. }
  1642. /* Error detected by uCode */
  1643. if ((inta_fh & MSIX_FH_INT_CAUSES_FH_ERR) ||
  1644. (inta_hw & MSIX_HW_INT_CAUSES_REG_SW_ERR)) {
  1645. IWL_ERR(trans,
  1646. "Microcode SW error detected. Restarting 0x%X.\n",
  1647. inta_fh);
  1648. isr_stats->sw++;
  1649. iwl_pcie_irq_handle_error(trans);
  1650. }
  1651. /* After checking FH register check HW register */
  1652. if (iwl_have_debug_level(IWL_DL_ISR))
  1653. IWL_DEBUG_ISR(trans,
  1654. "ISR inta_hw 0x%08x, enabled 0x%08x\n",
  1655. inta_hw,
  1656. iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD));
  1657. /* Alive notification via Rx interrupt will do the real work */
  1658. if (inta_hw & MSIX_HW_INT_CAUSES_REG_ALIVE) {
  1659. IWL_DEBUG_ISR(trans, "Alive interrupt\n");
  1660. isr_stats->alive++;
  1661. }
  1662. /* uCode wakes up after power-down sleep */
  1663. if (inta_hw & MSIX_HW_INT_CAUSES_REG_WAKEUP) {
  1664. IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
  1665. iwl_pcie_rxq_check_wrptr(trans);
  1666. iwl_pcie_txq_check_wrptrs(trans);
  1667. isr_stats->wakeup++;
  1668. }
  1669. /* Chip got too hot and stopped itself */
  1670. if (inta_hw & MSIX_HW_INT_CAUSES_REG_CT_KILL) {
  1671. IWL_ERR(trans, "Microcode CT kill error detected.\n");
  1672. isr_stats->ctkill++;
  1673. }
  1674. /* HW RF KILL switch toggled */
  1675. if (inta_hw & MSIX_HW_INT_CAUSES_REG_RF_KILL) {
  1676. bool hw_rfkill;
  1677. mutex_lock(&trans_pcie->mutex);
  1678. hw_rfkill = iwl_is_rfkill_set(trans);
  1679. if (hw_rfkill)
  1680. set_bit(STATUS_RFKILL, &trans->status);
  1681. IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
  1682. hw_rfkill ? "disable radio" : "enable radio");
  1683. isr_stats->rfkill++;
  1684. iwl_trans_pcie_rf_kill(trans, hw_rfkill);
  1685. mutex_unlock(&trans_pcie->mutex);
  1686. if (hw_rfkill) {
  1687. if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
  1688. &trans->status))
  1689. IWL_DEBUG_RF_KILL(trans,
  1690. "Rfkill while SYNC HCMD in flight\n");
  1691. wake_up(&trans_pcie->wait_command_queue);
  1692. } else {
  1693. clear_bit(STATUS_RFKILL, &trans->status);
  1694. }
  1695. }
  1696. if (inta_hw & MSIX_HW_INT_CAUSES_REG_HW_ERR) {
  1697. IWL_ERR(trans,
  1698. "Hardware error detected. Restarting.\n");
  1699. isr_stats->hw++;
  1700. iwl_pcie_irq_handle_error(trans);
  1701. }
  1702. iwl_pcie_clear_irq(trans, entry);
  1703. lock_map_release(&trans->sync_cmd_lockdep_map);
  1704. return IRQ_HANDLED;
  1705. }