wil6210.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /*
  2. * Copyright (c) 2012-2016 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/etherdevice.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/wireless.h>
  21. #include <net/cfg80211.h>
  22. #include <linux/timex.h>
  23. #include <linux/types.h>
  24. #include "wmi.h"
  25. #include "wil_platform.h"
  26. extern bool no_fw_recovery;
  27. extern unsigned int mtu_max;
  28. extern unsigned short rx_ring_overflow_thrsh;
  29. extern int agg_wsize;
  30. extern u32 vring_idle_trsh;
  31. extern bool rx_align_2;
  32. extern bool debug_fw;
  33. extern bool disable_ap_sme;
  34. #define WIL_NAME "wil6210"
  35. #define WIL_FW_NAME_DEFAULT "wil6210.fw" /* code Sparrow B0 */
  36. #define WIL_FW_NAME_SPARROW_PLUS "wil6210_sparrow_plus.fw" /* code Sparrow D0 */
  37. #define WIL_BOARD_FILE_NAME "wil6210.brd" /* board & radio parameters */
  38. #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
  39. /**
  40. * extract bits [@b0:@b1] (inclusive) from the value @x
  41. * it should be @b0 <= @b1, or result is incorrect
  42. */
  43. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  44. {
  45. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  46. }
  47. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  48. #define WIL_TX_Q_LEN_DEFAULT (4000)
  49. #define WIL_RX_RING_SIZE_ORDER_DEFAULT (10)
  50. #define WIL_TX_RING_SIZE_ORDER_DEFAULT (12)
  51. #define WIL_BCAST_RING_SIZE_ORDER_DEFAULT (7)
  52. #define WIL_BCAST_MCS0_LIMIT (1024) /* limit for MCS0 frame size */
  53. /* limit ring size in range [32..32k] */
  54. #define WIL_RING_SIZE_ORDER_MIN (5)
  55. #define WIL_RING_SIZE_ORDER_MAX (15)
  56. #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
  57. #define WIL6210_MAX_CID (8) /* HW limit */
  58. #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
  59. #define WIL_MAX_AMPDU_SIZE (64 * 1024) /* FW/HW limit */
  60. #define WIL_MAX_AGG_WSIZE (32) /* FW/HW limit */
  61. /* Hardware offload block adds the following:
  62. * 26 bytes - 3-address QoS data header
  63. * 8 bytes - IV + EIV (for GCMP)
  64. * 8 bytes - SNAP
  65. * 16 bytes - MIC (for GCMP)
  66. * 4 bytes - CRC
  67. */
  68. #define WIL_MAX_MPDU_OVERHEAD (62)
  69. /* Calculate MAC buffer size for the firmware. It includes all overhead,
  70. * as it will go over the air, and need to be 8 byte aligned
  71. */
  72. static inline u32 wil_mtu2macbuf(u32 mtu)
  73. {
  74. return ALIGN(mtu + WIL_MAX_MPDU_OVERHEAD, 8);
  75. }
  76. /* MTU for Ethernet need to take into account 8-byte SNAP header
  77. * to be added when encapsulating Ethernet frame into 802.11
  78. */
  79. #define WIL_MAX_ETH_MTU (IEEE80211_MAX_DATA_LEN_DMG - 8)
  80. /* Max supported by wil6210 value for interrupt threshold is 5sec. */
  81. #define WIL6210_ITR_TRSH_MAX (5000000)
  82. #define WIL6210_ITR_TX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  83. #define WIL6210_ITR_RX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  84. #define WIL6210_ITR_TX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  85. #define WIL6210_ITR_RX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  86. #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
  87. #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
  88. #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
  89. #define WIL6210_DISCONNECT_TO_MS (2000)
  90. #define WIL6210_RX_HIGH_TRSH_INIT (0)
  91. #define WIL6210_RX_HIGH_TRSH_DEFAULT \
  92. (1 << (WIL_RX_RING_SIZE_ORDER_DEFAULT - 3))
  93. #define WIL_MAX_DMG_AID 254 /* for DMG only 1-254 allowed (see
  94. * 802.11REVmc/D5.0, section 9.4.1.8)
  95. */
  96. /* Hardware definitions begin */
  97. /*
  98. * Mapping
  99. * RGF File | Host addr | FW addr
  100. * | |
  101. * user_rgf | 0x000000 | 0x880000
  102. * dma_rgf | 0x001000 | 0x881000
  103. * pcie_rgf | 0x002000 | 0x882000
  104. * | |
  105. */
  106. /* Where various structures placed in host address space */
  107. #define WIL6210_FW_HOST_OFF (0x880000UL)
  108. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  109. /*
  110. * Interrupt control registers block
  111. *
  112. * each interrupt controlled by the same bit in all registers
  113. */
  114. struct RGF_ICR {
  115. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  116. u32 ICR; /* Cause, W1C/COR depending on ICC */
  117. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  118. u32 ICS; /* Cause Set, WO */
  119. u32 IMV; /* Mask, RW+S/C */
  120. u32 IMS; /* Mask Set, write 1 to set */
  121. u32 IMC; /* Mask Clear, write 1 to clear */
  122. } __packed;
  123. /* registers - FW addresses */
  124. #define RGF_USER_USAGE_1 (0x880004)
  125. #define RGF_USER_USAGE_6 (0x880018)
  126. #define BIT_USER_OOB_MODE BIT(31)
  127. #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
  128. #define HW_MACHINE_BOOT_DONE (0x3fffffd)
  129. #define RGF_USER_USER_CPU_0 (0x8801e0)
  130. #define BIT_USER_USER_CPU_MAN_RST BIT(1) /* user_cpu_man_rst */
  131. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  132. #define BIT_USER_MAC_CPU_MAN_RST BIT(1) /* mac_cpu_man_rst */
  133. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  134. #define RGF_USER_BL (0x880A3C) /* Boot Loader */
  135. #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
  136. #define RGF_USER_CLKS_CTL_0 (0x880abc)
  137. #define BIT_USER_CLKS_CAR_AHB_SW_SEL BIT(1) /* ref clk/PLL */
  138. #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
  139. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  140. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  141. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  142. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  143. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  144. #define BIT_HPAL_PERST_FROM_PAD BIT(6)
  145. #define BIT_CAR_PERST_RST BIT(7)
  146. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  147. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  148. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0 (0x880c18)
  149. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1 (0x880c2c)
  150. #define RGF_USER_SPARROW_M_4 (0x880c50) /* Sparrow */
  151. #define BIT_SPARROW_M_4_SEL_SLEEP_OR_REF BIT(2)
  152. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  153. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  154. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  155. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  156. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  157. #define BIT_DMA_EP_RX_ICR_RX_HTRSH BIT(1)
  158. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  159. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  160. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  161. #define BIT_DMA_EP_MISC_ICR_HALP BIT(27)
  162. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  163. /* Legacy interrupt moderation control (before Sparrow v2)*/
  164. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  165. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  166. #define RGF_DMA_ITR_CNT_CRL (0x881c64)
  167. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  168. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  169. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  170. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  171. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  172. /* Offload control (Sparrow B0+) */
  173. #define RGF_DMA_OFUL_NID_0 (0x881cd4)
  174. #define BIT_DMA_OFUL_NID_0_RX_EXT_TR_EN BIT(0)
  175. #define BIT_DMA_OFUL_NID_0_TX_EXT_TR_EN BIT(1)
  176. #define BIT_DMA_OFUL_NID_0_RX_EXT_A3_SRC BIT(2)
  177. #define BIT_DMA_OFUL_NID_0_TX_EXT_A3_SRC BIT(3)
  178. /* New (sparrow v2+) interrupt moderation control */
  179. #define RGF_DMA_ITR_TX_DESQ_NO_MOD (0x881d40)
  180. #define RGF_DMA_ITR_TX_CNT_TRSH (0x881d34)
  181. #define RGF_DMA_ITR_TX_CNT_DATA (0x881d38)
  182. #define RGF_DMA_ITR_TX_CNT_CTL (0x881d3c)
  183. #define BIT_DMA_ITR_TX_CNT_CTL_EN BIT(0)
  184. #define BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL BIT(1)
  185. #define BIT_DMA_ITR_TX_CNT_CTL_FOREVER BIT(2)
  186. #define BIT_DMA_ITR_TX_CNT_CTL_CLR BIT(3)
  187. #define BIT_DMA_ITR_TX_CNT_CTL_REACHED_TRESH BIT(4)
  188. #define BIT_DMA_ITR_TX_CNT_CTL_CROSS_EN BIT(5)
  189. #define BIT_DMA_ITR_TX_CNT_CTL_FREE_RUNNIG BIT(6)
  190. #define RGF_DMA_ITR_TX_IDL_CNT_TRSH (0x881d60)
  191. #define RGF_DMA_ITR_TX_IDL_CNT_DATA (0x881d64)
  192. #define RGF_DMA_ITR_TX_IDL_CNT_CTL (0x881d68)
  193. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EN BIT(0)
  194. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  195. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_FOREVER BIT(2)
  196. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR BIT(3)
  197. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  198. #define RGF_DMA_ITR_RX_DESQ_NO_MOD (0x881d50)
  199. #define RGF_DMA_ITR_RX_CNT_TRSH (0x881d44)
  200. #define RGF_DMA_ITR_RX_CNT_DATA (0x881d48)
  201. #define RGF_DMA_ITR_RX_CNT_CTL (0x881d4c)
  202. #define BIT_DMA_ITR_RX_CNT_CTL_EN BIT(0)
  203. #define BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL BIT(1)
  204. #define BIT_DMA_ITR_RX_CNT_CTL_FOREVER BIT(2)
  205. #define BIT_DMA_ITR_RX_CNT_CTL_CLR BIT(3)
  206. #define BIT_DMA_ITR_RX_CNT_CTL_REACHED_TRESH BIT(4)
  207. #define BIT_DMA_ITR_RX_CNT_CTL_CROSS_EN BIT(5)
  208. #define BIT_DMA_ITR_RX_CNT_CTL_FREE_RUNNIG BIT(6)
  209. #define RGF_DMA_ITR_RX_IDL_CNT_TRSH (0x881d54)
  210. #define RGF_DMA_ITR_RX_IDL_CNT_DATA (0x881d58)
  211. #define RGF_DMA_ITR_RX_IDL_CNT_CTL (0x881d5c)
  212. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EN BIT(0)
  213. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  214. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_FOREVER BIT(2)
  215. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR BIT(3)
  216. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  217. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  218. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  219. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  220. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  221. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  222. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  223. #define RGF_HP_CTRL (0x88265c)
  224. #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
  225. /* MAC timer, usec, for packet lifetime */
  226. #define RGF_MAC_MTRL_COUNTER_0 (0x886aa8)
  227. #define RGF_CAF_ICR (0x88946c) /* struct RGF_ICR */
  228. #define RGF_CAF_OSC_CONTROL (0x88afa4)
  229. #define BIT_CAF_OSC_XTAL_EN BIT(0)
  230. #define RGF_CAF_PLL_LOCK_STATUS (0x88afec)
  231. #define BIT_CAF_OSC_DIG_XTAL_STABLE BIT(0)
  232. #define RGF_USER_JTAG_DEV_ID (0x880b34) /* device ID */
  233. #define JTAG_DEV_ID_SPARROW (0x2632072f)
  234. #define RGF_USER_REVISION_ID (0x88afe4)
  235. #define RGF_USER_REVISION_ID_MASK (3)
  236. #define REVISION_ID_SPARROW_B0 (0x0)
  237. #define REVISION_ID_SPARROW_D0 (0x3)
  238. /* crash codes for FW/Ucode stored here */
  239. #define RGF_FW_ASSERT_CODE (0x91f020)
  240. #define RGF_UCODE_ASSERT_CODE (0x91f028)
  241. enum {
  242. HW_VER_UNKNOWN,
  243. HW_VER_SPARROW_B0, /* REVISION_ID_SPARROW_B0 */
  244. HW_VER_SPARROW_D0, /* REVISION_ID_SPARROW_D0 */
  245. };
  246. /* popular locations */
  247. #define RGF_MBOX RGF_USER_USER_SCRATCH_PAD
  248. #define HOST_MBOX HOSTADDR(RGF_MBOX)
  249. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  250. /* ISR register bits */
  251. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  252. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  253. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  254. /* Hardware definitions end */
  255. struct fw_map {
  256. u32 from; /* linker address - from, inclusive */
  257. u32 to; /* linker address - to, exclusive */
  258. u32 host; /* PCI/Host address - BAR0 + 0x880000 */
  259. const char *name; /* for debugfs */
  260. bool fw; /* true if FW mapping, false if UCODE mapping */
  261. };
  262. /* array size should be in sync with actual definition in the wmi.c */
  263. extern const struct fw_map fw_mapping[10];
  264. /**
  265. * mk_cidxtid - construct @cidxtid field
  266. * @cid: CID value
  267. * @tid: TID value
  268. *
  269. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  270. */
  271. static inline u8 mk_cidxtid(u8 cid, u8 tid)
  272. {
  273. return ((tid & 0xf) << 4) | (cid & 0xf);
  274. }
  275. /**
  276. * parse_cidxtid - parse @cidxtid field
  277. * @cid: store CID value here
  278. * @tid: store TID value here
  279. *
  280. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  281. */
  282. static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
  283. {
  284. *cid = cidxtid & 0xf;
  285. *tid = (cidxtid >> 4) & 0xf;
  286. }
  287. struct wil6210_mbox_ring {
  288. u32 base;
  289. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  290. u16 size;
  291. u32 tail;
  292. u32 head;
  293. } __packed;
  294. struct wil6210_mbox_ring_desc {
  295. __le32 sync;
  296. __le32 addr;
  297. } __packed;
  298. /* at HOST_OFF_WIL6210_MBOX_CTL */
  299. struct wil6210_mbox_ctl {
  300. struct wil6210_mbox_ring tx;
  301. struct wil6210_mbox_ring rx;
  302. } __packed;
  303. struct wil6210_mbox_hdr {
  304. __le16 seq;
  305. __le16 len; /* payload, bytes after this header */
  306. __le16 type;
  307. u8 flags;
  308. u8 reserved;
  309. } __packed;
  310. #define WIL_MBOX_HDR_TYPE_WMI (0)
  311. /* max. value for wil6210_mbox_hdr.len */
  312. #define MAX_MBOXITEM_SIZE (240)
  313. struct pending_wmi_event {
  314. struct list_head list;
  315. struct {
  316. struct wil6210_mbox_hdr hdr;
  317. struct wmi_cmd_hdr wmi;
  318. u8 data[0];
  319. } __packed event;
  320. };
  321. enum { /* for wil_ctx.mapped_as */
  322. wil_mapped_as_none = 0,
  323. wil_mapped_as_single = 1,
  324. wil_mapped_as_page = 2,
  325. };
  326. /**
  327. * struct wil_ctx - software context for Vring descriptor
  328. */
  329. struct wil_ctx {
  330. struct sk_buff *skb;
  331. u8 nr_frags;
  332. u8 mapped_as;
  333. };
  334. union vring_desc;
  335. struct vring {
  336. dma_addr_t pa;
  337. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  338. u16 size; /* number of vring_desc elements */
  339. u32 swtail;
  340. u32 swhead;
  341. u32 hwtail; /* write here to inform hw */
  342. struct wil_ctx *ctx; /* ctx[size] - software context */
  343. };
  344. /**
  345. * Additional data for Tx Vring
  346. */
  347. struct vring_tx_data {
  348. bool dot1x_open;
  349. int enabled;
  350. cycles_t idle, last_idle, begin;
  351. u8 agg_wsize; /* agreed aggregation window, 0 - no agg */
  352. u16 agg_timeout;
  353. u8 agg_amsdu;
  354. bool addba_in_progress; /* if set, agg_xxx is for request in progress */
  355. spinlock_t lock;
  356. };
  357. enum { /* for wil6210_priv.status */
  358. wil_status_fwready = 0, /* FW operational */
  359. wil_status_fwconnecting,
  360. wil_status_fwconnected,
  361. wil_status_dontscan,
  362. wil_status_mbox_ready, /* MBOX structures ready */
  363. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  364. wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
  365. wil_status_resetting, /* reset in progress */
  366. wil_status_last /* keep last */
  367. };
  368. struct pci_dev;
  369. /**
  370. * struct tid_ampdu_rx - TID aggregation information (Rx).
  371. *
  372. * @reorder_buf: buffer to reorder incoming aggregated MPDUs
  373. * @reorder_time: jiffies when skb was added
  374. * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
  375. * @reorder_timer: releases expired frames from the reorder buffer.
  376. * @last_rx: jiffies of last rx activity
  377. * @head_seq_num: head sequence number in reordering buffer.
  378. * @stored_mpdu_num: number of MPDUs in reordering buffer
  379. * @ssn: Starting Sequence Number expected to be aggregated.
  380. * @buf_size: buffer size for incoming A-MPDUs
  381. * @timeout: reset timer value (in TUs).
  382. * @ssn_last_drop: SSN of the last dropped frame
  383. * @total: total number of processed incoming frames
  384. * @drop_dup: duplicate frames dropped for this reorder buffer
  385. * @drop_old: old frames dropped for this reorder buffer
  386. * @dialog_token: dialog token for aggregation session
  387. * @first_time: true when this buffer used 1-st time
  388. */
  389. struct wil_tid_ampdu_rx {
  390. struct sk_buff **reorder_buf;
  391. unsigned long *reorder_time;
  392. struct timer_list session_timer;
  393. struct timer_list reorder_timer;
  394. unsigned long last_rx;
  395. u16 head_seq_num;
  396. u16 stored_mpdu_num;
  397. u16 ssn;
  398. u16 buf_size;
  399. u16 timeout;
  400. u16 ssn_last_drop;
  401. unsigned long long total; /* frames processed */
  402. unsigned long long drop_dup;
  403. unsigned long long drop_old;
  404. u8 dialog_token;
  405. bool first_time; /* is it 1-st time this buffer used? */
  406. };
  407. /**
  408. * struct wil_tid_crypto_rx_single - TID crypto information (Rx).
  409. *
  410. * @pn: GCMP PN for the session
  411. * @key_set: valid key present
  412. */
  413. struct wil_tid_crypto_rx_single {
  414. u8 pn[IEEE80211_GCMP_PN_LEN];
  415. bool key_set;
  416. };
  417. struct wil_tid_crypto_rx {
  418. struct wil_tid_crypto_rx_single key_id[4];
  419. };
  420. struct wil_p2p_info {
  421. struct ieee80211_channel listen_chan;
  422. u8 discovery_started;
  423. u8 p2p_dev_started;
  424. u64 cookie;
  425. struct wireless_dev *pending_listen_wdev;
  426. unsigned int listen_duration;
  427. struct timer_list discovery_timer; /* listen/search duration */
  428. struct work_struct discovery_expired_work; /* listen/search expire */
  429. struct work_struct delayed_listen_work; /* listen after scan done */
  430. };
  431. enum wil_sta_status {
  432. wil_sta_unused = 0,
  433. wil_sta_conn_pending = 1,
  434. wil_sta_connected = 2,
  435. };
  436. #define WIL_STA_TID_NUM (16)
  437. #define WIL_MCS_MAX (12) /* Maximum MCS supported */
  438. struct wil_net_stats {
  439. unsigned long rx_packets;
  440. unsigned long tx_packets;
  441. unsigned long rx_bytes;
  442. unsigned long tx_bytes;
  443. unsigned long tx_errors;
  444. unsigned long rx_dropped;
  445. unsigned long rx_non_data_frame;
  446. unsigned long rx_short_frame;
  447. unsigned long rx_large_frame;
  448. unsigned long rx_replay;
  449. u16 last_mcs_rx;
  450. u64 rx_per_mcs[WIL_MCS_MAX + 1];
  451. };
  452. /**
  453. * struct wil_sta_info - data for peer
  454. *
  455. * Peer identified by its CID (connection ID)
  456. * NIC performs beam forming for each peer;
  457. * if no beam forming done, frame exchange is not
  458. * possible.
  459. */
  460. struct wil_sta_info {
  461. u8 addr[ETH_ALEN];
  462. enum wil_sta_status status;
  463. struct wil_net_stats stats;
  464. /* Rx BACK */
  465. struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
  466. spinlock_t tid_rx_lock; /* guarding tid_rx array */
  467. unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  468. unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  469. struct wil_tid_crypto_rx tid_crypto_rx[WIL_STA_TID_NUM];
  470. struct wil_tid_crypto_rx group_crypto_rx;
  471. u8 aid; /* 1-254; 0 if unknown/not reported */
  472. };
  473. enum {
  474. fw_recovery_idle = 0,
  475. fw_recovery_pending = 1,
  476. fw_recovery_running = 2,
  477. };
  478. enum {
  479. hw_capability_last
  480. };
  481. struct wil_probe_client_req {
  482. struct list_head list;
  483. u64 cookie;
  484. u8 cid;
  485. };
  486. struct pmc_ctx {
  487. /* alloc, free, and read operations must own the lock */
  488. struct mutex lock;
  489. struct vring_tx_desc *pring_va;
  490. dma_addr_t pring_pa;
  491. struct desc_alloc_info *descriptors;
  492. int last_cmd_status;
  493. int num_descriptors;
  494. int descriptor_size;
  495. };
  496. struct wil_halp {
  497. struct mutex lock; /* protect halp ref_cnt */
  498. unsigned int ref_cnt;
  499. struct completion comp;
  500. };
  501. struct wil_blob_wrapper {
  502. struct wil6210_priv *wil;
  503. struct debugfs_blob_wrapper blob;
  504. };
  505. #define WIL_LED_MAX_ID (2)
  506. #define WIL_LED_INVALID_ID (0xF)
  507. #define WIL_LED_BLINK_ON_SLOW_MS (300)
  508. #define WIL_LED_BLINK_OFF_SLOW_MS (300)
  509. #define WIL_LED_BLINK_ON_MED_MS (200)
  510. #define WIL_LED_BLINK_OFF_MED_MS (200)
  511. #define WIL_LED_BLINK_ON_FAST_MS (100)
  512. #define WIL_LED_BLINK_OFF_FAST_MS (100)
  513. enum {
  514. WIL_LED_TIME_SLOW = 0,
  515. WIL_LED_TIME_MED,
  516. WIL_LED_TIME_FAST,
  517. WIL_LED_TIME_LAST,
  518. };
  519. struct blink_on_off_time {
  520. u32 on_ms;
  521. u32 off_ms;
  522. };
  523. extern struct blink_on_off_time led_blink_time[WIL_LED_TIME_LAST];
  524. extern u8 led_id;
  525. extern u8 led_polarity;
  526. struct wil6210_priv {
  527. struct pci_dev *pdev;
  528. struct wireless_dev *wdev;
  529. void __iomem *csr;
  530. DECLARE_BITMAP(status, wil_status_last);
  531. u8 fw_version[ETHTOOL_FWVERS_LEN];
  532. u32 hw_version;
  533. u8 chip_revision;
  534. const char *hw_name;
  535. const char *wil_fw_name;
  536. DECLARE_BITMAP(hw_capabilities, hw_capability_last);
  537. DECLARE_BITMAP(fw_capabilities, WMI_FW_CAPABILITY_MAX);
  538. u8 n_mids; /* number of additional MIDs as reported by FW */
  539. u32 recovery_count; /* num of FW recovery attempts in a short time */
  540. u32 recovery_state; /* FW recovery state machine */
  541. unsigned long last_fw_recovery; /* jiffies of last fw recovery */
  542. wait_queue_head_t wq; /* for all wait_event() use */
  543. /* profile */
  544. u32 monitor_flags;
  545. u32 privacy; /* secure connection? */
  546. u8 hidden_ssid; /* relevant in AP mode */
  547. u16 channel; /* relevant in AP mode */
  548. int sinfo_gen;
  549. u32 ap_isolate; /* no intra-BSS communication */
  550. /* interrupt moderation */
  551. u32 tx_max_burst_duration;
  552. u32 tx_interframe_timeout;
  553. u32 rx_max_burst_duration;
  554. u32 rx_interframe_timeout;
  555. /* cached ISR registers */
  556. u32 isr_misc;
  557. /* mailbox related */
  558. struct mutex wmi_mutex;
  559. struct wil6210_mbox_ctl mbox_ctl;
  560. struct completion wmi_ready;
  561. struct completion wmi_call;
  562. u16 wmi_seq;
  563. u16 reply_id; /**< wait for this WMI event */
  564. void *reply_buf;
  565. u16 reply_size;
  566. struct workqueue_struct *wmi_wq; /* for deferred calls */
  567. struct work_struct wmi_event_worker;
  568. struct workqueue_struct *wq_service;
  569. struct work_struct disconnect_worker;
  570. struct work_struct fw_error_worker; /* for FW error recovery */
  571. struct timer_list connect_timer;
  572. struct timer_list scan_timer; /* detect scan timeout */
  573. struct list_head pending_wmi_ev;
  574. /*
  575. * protect pending_wmi_ev
  576. * - fill in IRQ from wil6210_irq_misc,
  577. * - consumed in thread by wmi_event_worker
  578. */
  579. spinlock_t wmi_ev_lock;
  580. spinlock_t net_queue_lock; /* guarding stop/wake netif queue */
  581. int net_queue_stopped; /* netif_tx_stop_all_queues invoked */
  582. struct napi_struct napi_rx;
  583. struct napi_struct napi_tx;
  584. /* keep alive */
  585. struct list_head probe_client_pending;
  586. struct mutex probe_client_mutex; /* protect @probe_client_pending */
  587. struct work_struct probe_client_worker;
  588. /* DMA related */
  589. struct vring vring_rx;
  590. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  591. struct vring_tx_data vring_tx_data[WIL6210_MAX_TX_RINGS];
  592. u8 vring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
  593. struct wil_sta_info sta[WIL6210_MAX_CID];
  594. int bcast_vring;
  595. /* scan */
  596. struct cfg80211_scan_request *scan_request;
  597. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  598. /* statistics */
  599. atomic_t isr_count_rx, isr_count_tx;
  600. /* debugfs */
  601. struct dentry *debug;
  602. struct wil_blob_wrapper blobs[ARRAY_SIZE(fw_mapping)];
  603. u8 discovery_mode;
  604. u8 abft_len;
  605. void *platform_handle;
  606. struct wil_platform_ops platform_ops;
  607. struct pmc_ctx pmc;
  608. bool pbss;
  609. struct wil_p2p_info p2p;
  610. /* P2P_DEVICE vif */
  611. struct wireless_dev *p2p_wdev;
  612. struct mutex p2p_wdev_mutex; /* protect @p2p_wdev and @scan_request */
  613. struct wireless_dev *radio_wdev;
  614. /* High Access Latency Policy voting */
  615. struct wil_halp halp;
  616. #ifdef CONFIG_PM
  617. #ifdef CONFIG_PM_SLEEP
  618. struct notifier_block pm_notify;
  619. #endif /* CONFIG_PM_SLEEP */
  620. #endif /* CONFIG_PM */
  621. };
  622. #define wil_to_wiphy(i) (i->wdev->wiphy)
  623. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  624. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  625. #define wil_to_wdev(i) (i->wdev)
  626. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  627. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  628. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  629. __printf(2, 3)
  630. void wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
  631. __printf(2, 3)
  632. void __wil_err(struct wil6210_priv *wil, const char *fmt, ...);
  633. __printf(2, 3)
  634. void __wil_err_ratelimited(struct wil6210_priv *wil, const char *fmt, ...);
  635. __printf(2, 3)
  636. void __wil_info(struct wil6210_priv *wil, const char *fmt, ...);
  637. __printf(2, 3)
  638. void wil_dbg_ratelimited(const struct wil6210_priv *wil, const char *fmt, ...);
  639. #define wil_dbg(wil, fmt, arg...) do { \
  640. netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
  641. wil_dbg_trace(wil, fmt, ##arg); \
  642. } while (0)
  643. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  644. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  645. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  646. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  647. #define wil_dbg_pm(wil, fmt, arg...) wil_dbg(wil, "DBG[ PM ]" fmt, ##arg)
  648. #define wil_err(wil, fmt, arg...) __wil_err(wil, "%s: " fmt, __func__, ##arg)
  649. #define wil_info(wil, fmt, arg...) __wil_info(wil, "%s: " fmt, __func__, ##arg)
  650. #define wil_err_ratelimited(wil, fmt, arg...) \
  651. __wil_err_ratelimited(wil, "%s: " fmt, __func__, ##arg)
  652. /* target operations */
  653. /* register read */
  654. static inline u32 wil_r(struct wil6210_priv *wil, u32 reg)
  655. {
  656. return readl(wil->csr + HOSTADDR(reg));
  657. }
  658. /* register write. wmb() to make sure it is completed */
  659. static inline void wil_w(struct wil6210_priv *wil, u32 reg, u32 val)
  660. {
  661. writel(val, wil->csr + HOSTADDR(reg));
  662. wmb(); /* wait for write to propagate to the HW */
  663. }
  664. /* register set = read, OR, write */
  665. static inline void wil_s(struct wil6210_priv *wil, u32 reg, u32 val)
  666. {
  667. wil_w(wil, reg, wil_r(wil, reg) | val);
  668. }
  669. /* register clear = read, AND with inverted, write */
  670. static inline void wil_c(struct wil6210_priv *wil, u32 reg, u32 val)
  671. {
  672. wil_w(wil, reg, wil_r(wil, reg) & ~val);
  673. }
  674. #if defined(CONFIG_DYNAMIC_DEBUG)
  675. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  676. groupsize, buf, len, ascii) \
  677. print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  678. prefix_type, rowsize, \
  679. groupsize, buf, len, ascii)
  680. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  681. groupsize, buf, len, ascii) \
  682. print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  683. prefix_type, rowsize, \
  684. groupsize, buf, len, ascii)
  685. #else /* defined(CONFIG_DYNAMIC_DEBUG) */
  686. static inline
  687. void wil_hex_dump_txrx(const char *prefix_str, int prefix_type, int rowsize,
  688. int groupsize, const void *buf, size_t len, bool ascii)
  689. {
  690. }
  691. static inline
  692. void wil_hex_dump_wmi(const char *prefix_str, int prefix_type, int rowsize,
  693. int groupsize, const void *buf, size_t len, bool ascii)
  694. {
  695. }
  696. #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
  697. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  698. size_t count);
  699. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  700. size_t count);
  701. void wil_memcpy_fromio_halp_vote(struct wil6210_priv *wil, void *dst,
  702. const volatile void __iomem *src,
  703. size_t count);
  704. void wil_memcpy_toio_halp_vote(struct wil6210_priv *wil,
  705. volatile void __iomem *dst,
  706. const void *src, size_t count);
  707. void *wil_if_alloc(struct device *dev);
  708. void wil_if_free(struct wil6210_priv *wil);
  709. int wil_if_add(struct wil6210_priv *wil);
  710. void wil_if_remove(struct wil6210_priv *wil);
  711. int wil_priv_init(struct wil6210_priv *wil);
  712. void wil_priv_deinit(struct wil6210_priv *wil);
  713. int wil_reset(struct wil6210_priv *wil, bool no_fw);
  714. void wil_fw_error_recovery(struct wil6210_priv *wil);
  715. void wil_set_recovery_state(struct wil6210_priv *wil, int state);
  716. bool wil_is_recovery_blocked(struct wil6210_priv *wil);
  717. int wil_up(struct wil6210_priv *wil);
  718. int __wil_up(struct wil6210_priv *wil);
  719. int wil_down(struct wil6210_priv *wil);
  720. int __wil_down(struct wil6210_priv *wil);
  721. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  722. int wil_find_cid(struct wil6210_priv *wil, const u8 *mac);
  723. void wil_set_ethtoolops(struct net_device *ndev);
  724. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  725. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  726. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  727. struct wil6210_mbox_hdr *hdr);
  728. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  729. void wmi_recv_cmd(struct wil6210_priv *wil);
  730. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  731. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  732. void wmi_event_worker(struct work_struct *work);
  733. void wmi_event_flush(struct wil6210_priv *wil);
  734. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  735. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  736. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  737. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  738. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  739. const void *mac_addr, int key_usage);
  740. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  741. const void *mac_addr, int key_len, const void *key,
  742. int key_usage);
  743. int wmi_echo(struct wil6210_priv *wil);
  744. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  745. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  746. int wmi_rxon(struct wil6210_priv *wil, bool on);
  747. int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
  748. int wmi_disconnect_sta(struct wil6210_priv *wil, const u8 *mac,
  749. u16 reason, bool full_disconnect, bool del_sta);
  750. int wmi_addba(struct wil6210_priv *wil, u8 ringid, u8 size, u16 timeout);
  751. int wmi_delba_tx(struct wil6210_priv *wil, u8 ringid, u16 reason);
  752. int wmi_delba_rx(struct wil6210_priv *wil, u8 cidxtid, u16 reason);
  753. int wmi_addba_rx_resp(struct wil6210_priv *wil, u8 cid, u8 tid, u8 token,
  754. u16 status, bool amsdu, u16 agg_wsize, u16 timeout);
  755. int wmi_ps_dev_profile_cfg(struct wil6210_priv *wil,
  756. enum wmi_ps_profile_type ps_profile);
  757. int wmi_set_mgmt_retry(struct wil6210_priv *wil, u8 retry_short);
  758. int wmi_get_mgmt_retry(struct wil6210_priv *wil, u8 *retry_short);
  759. int wmi_new_sta(struct wil6210_priv *wil, const u8 *mac, u8 aid);
  760. int wil_addba_rx_request(struct wil6210_priv *wil, u8 cidxtid,
  761. u8 dialog_token, __le16 ba_param_set,
  762. __le16 ba_timeout, __le16 ba_seq_ctrl);
  763. int wil_addba_tx_request(struct wil6210_priv *wil, u8 ringid, u16 wsize);
  764. void wil6210_clear_irq(struct wil6210_priv *wil);
  765. int wil6210_init_irq(struct wil6210_priv *wil, int irq, bool use_msi);
  766. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  767. void wil_mask_irq(struct wil6210_priv *wil);
  768. void wil_unmask_irq(struct wil6210_priv *wil);
  769. void wil_configure_interrupt_moderation(struct wil6210_priv *wil);
  770. void wil_disable_irq(struct wil6210_priv *wil);
  771. void wil_enable_irq(struct wil6210_priv *wil);
  772. void wil6210_mask_halp(struct wil6210_priv *wil);
  773. /* P2P */
  774. bool wil_p2p_is_social_scan(struct cfg80211_scan_request *request);
  775. void wil_p2p_discovery_timer_fn(ulong x);
  776. int wil_p2p_search(struct wil6210_priv *wil,
  777. struct cfg80211_scan_request *request);
  778. int wil_p2p_listen(struct wil6210_priv *wil, struct wireless_dev *wdev,
  779. unsigned int duration, struct ieee80211_channel *chan,
  780. u64 *cookie);
  781. u8 wil_p2p_stop_discovery(struct wil6210_priv *wil);
  782. int wil_p2p_cancel_listen(struct wil6210_priv *wil, u64 cookie);
  783. void wil_p2p_listen_expired(struct work_struct *work);
  784. void wil_p2p_search_expired(struct work_struct *work);
  785. void wil_p2p_stop_radio_operations(struct wil6210_priv *wil);
  786. void wil_p2p_delayed_listen_work(struct work_struct *work);
  787. /* WMI for P2P */
  788. int wmi_p2p_cfg(struct wil6210_priv *wil, int channel, int bi);
  789. int wmi_start_listen(struct wil6210_priv *wil);
  790. int wmi_start_search(struct wil6210_priv *wil);
  791. int wmi_stop_discovery(struct wil6210_priv *wil);
  792. int wil_cfg80211_mgmt_tx(struct wiphy *wiphy, struct wireless_dev *wdev,
  793. struct cfg80211_mgmt_tx_params *params,
  794. u64 *cookie);
  795. int wil6210_debugfs_init(struct wil6210_priv *wil);
  796. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  797. int wil_cid_fill_sinfo(struct wil6210_priv *wil, int cid,
  798. struct station_info *sinfo);
  799. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  800. void wil_wdev_free(struct wil6210_priv *wil);
  801. void wil_p2p_wdev_free(struct wil6210_priv *wil);
  802. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  803. int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype,
  804. u8 chan, u8 hidden_ssid, u8 is_go);
  805. int wmi_pcp_stop(struct wil6210_priv *wil);
  806. int wmi_led_cfg(struct wil6210_priv *wil, bool enable);
  807. int wmi_abort_scan(struct wil6210_priv *wil);
  808. void wil_abort_scan(struct wil6210_priv *wil, bool sync);
  809. void wil6210_disconnect(struct wil6210_priv *wil, const u8 *bssid,
  810. u16 reason_code, bool from_event);
  811. void wil_probe_client_flush(struct wil6210_priv *wil);
  812. void wil_probe_client_worker(struct work_struct *work);
  813. int wil_rx_init(struct wil6210_priv *wil, u16 size);
  814. void wil_rx_fini(struct wil6210_priv *wil);
  815. /* TX API */
  816. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  817. int cid, int tid);
  818. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  819. int wil_tx_init(struct wil6210_priv *wil, int cid);
  820. int wil_vring_init_bcast(struct wil6210_priv *wil, int id, int size);
  821. int wil_bcast_init(struct wil6210_priv *wil);
  822. void wil_bcast_fini(struct wil6210_priv *wil);
  823. void wil_update_net_queues(struct wil6210_priv *wil, struct vring *vring,
  824. bool should_stop);
  825. void wil_update_net_queues_bh(struct wil6210_priv *wil, struct vring *vring,
  826. bool check_stop);
  827. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  828. int wil_tx_complete(struct wil6210_priv *wil, int ringid);
  829. void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
  830. /* RX API */
  831. void wil_rx_handle(struct wil6210_priv *wil, int *quota);
  832. void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
  833. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  834. int wil_ioctl(struct wil6210_priv *wil, void __user *data, int cmd);
  835. int wil_request_firmware(struct wil6210_priv *wil, const char *name,
  836. bool load);
  837. bool wil_fw_verify_file_exists(struct wil6210_priv *wil, const char *name);
  838. int wil_can_suspend(struct wil6210_priv *wil, bool is_runtime);
  839. int wil_suspend(struct wil6210_priv *wil, bool is_runtime);
  840. int wil_resume(struct wil6210_priv *wil, bool is_runtime);
  841. int wil_fw_copy_crash_dump(struct wil6210_priv *wil, void *dest, u32 size);
  842. void wil_fw_core_dump(struct wil6210_priv *wil);
  843. void wil_halp_vote(struct wil6210_priv *wil);
  844. void wil_halp_unvote(struct wil6210_priv *wil);
  845. void wil6210_set_halp(struct wil6210_priv *wil);
  846. void wil6210_clear_halp(struct wil6210_priv *wil);
  847. #endif /* __WIL6210_H__ */