hw.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HW_H_
  18. #define _HW_H_
  19. #include "targaddrs.h"
  20. #define ATH10K_FW_DIR "ath10k"
  21. #define QCA988X_2_0_DEVICE_ID (0x003c)
  22. #define QCA6164_2_1_DEVICE_ID (0x0041)
  23. #define QCA6174_2_1_DEVICE_ID (0x003e)
  24. #define QCA99X0_2_0_DEVICE_ID (0x0040)
  25. #define QCA9888_2_0_DEVICE_ID (0x0056)
  26. #define QCA9984_1_0_DEVICE_ID (0x0046)
  27. #define QCA9377_1_0_DEVICE_ID (0x0042)
  28. #define QCA9887_1_0_DEVICE_ID (0x0050)
  29. /* QCA988X 1.0 definitions (unsupported) */
  30. #define QCA988X_HW_1_0_CHIP_ID_REV 0x0
  31. /* QCA988X 2.0 definitions */
  32. #define QCA988X_HW_2_0_VERSION 0x4100016c
  33. #define QCA988X_HW_2_0_CHIP_ID_REV 0x2
  34. #define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
  35. #define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
  36. #define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
  37. /* QCA9887 1.0 definitions */
  38. #define QCA9887_HW_1_0_VERSION 0x4100016d
  39. #define QCA9887_HW_1_0_CHIP_ID_REV 0
  40. #define QCA9887_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9887/hw1.0"
  41. #define QCA9887_HW_1_0_BOARD_DATA_FILE "board.bin"
  42. #define QCA9887_HW_1_0_PATCH_LOAD_ADDR 0x1234
  43. /* QCA6174 target BMI version signatures */
  44. #define QCA6174_HW_1_0_VERSION 0x05000000
  45. #define QCA6174_HW_1_1_VERSION 0x05000001
  46. #define QCA6174_HW_1_3_VERSION 0x05000003
  47. #define QCA6174_HW_2_1_VERSION 0x05010000
  48. #define QCA6174_HW_3_0_VERSION 0x05020000
  49. #define QCA6174_HW_3_2_VERSION 0x05030000
  50. /* QCA9377 target BMI version signatures */
  51. #define QCA9377_HW_1_0_DEV_VERSION 0x05020000
  52. #define QCA9377_HW_1_1_DEV_VERSION 0x05020001
  53. enum qca6174_pci_rev {
  54. QCA6174_PCI_REV_1_1 = 0x11,
  55. QCA6174_PCI_REV_1_3 = 0x13,
  56. QCA6174_PCI_REV_2_0 = 0x20,
  57. QCA6174_PCI_REV_3_0 = 0x30,
  58. };
  59. enum qca6174_chip_id_rev {
  60. QCA6174_HW_1_0_CHIP_ID_REV = 0,
  61. QCA6174_HW_1_1_CHIP_ID_REV = 1,
  62. QCA6174_HW_1_3_CHIP_ID_REV = 2,
  63. QCA6174_HW_2_1_CHIP_ID_REV = 4,
  64. QCA6174_HW_2_2_CHIP_ID_REV = 5,
  65. QCA6174_HW_3_0_CHIP_ID_REV = 8,
  66. QCA6174_HW_3_1_CHIP_ID_REV = 9,
  67. QCA6174_HW_3_2_CHIP_ID_REV = 10,
  68. };
  69. enum qca9377_chip_id_rev {
  70. QCA9377_HW_1_0_CHIP_ID_REV = 0x0,
  71. QCA9377_HW_1_1_CHIP_ID_REV = 0x1,
  72. };
  73. #define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
  74. #define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
  75. #define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
  76. #define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
  77. #define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
  78. #define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
  79. /* QCA99X0 1.0 definitions (unsupported) */
  80. #define QCA99X0_HW_1_0_CHIP_ID_REV 0x0
  81. /* QCA99X0 2.0 definitions */
  82. #define QCA99X0_HW_2_0_DEV_VERSION 0x01000000
  83. #define QCA99X0_HW_2_0_CHIP_ID_REV 0x1
  84. #define QCA99X0_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA99X0/hw2.0"
  85. #define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin"
  86. #define QCA99X0_HW_2_0_PATCH_LOAD_ADDR 0x1234
  87. /* QCA9984 1.0 defines */
  88. #define QCA9984_HW_1_0_DEV_VERSION 0x1000000
  89. #define QCA9984_HW_DEV_TYPE 0xa
  90. #define QCA9984_HW_1_0_CHIP_ID_REV 0x0
  91. #define QCA9984_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9984/hw1.0"
  92. #define QCA9984_HW_1_0_BOARD_DATA_FILE "board.bin"
  93. #define QCA9984_HW_1_0_PATCH_LOAD_ADDR 0x1234
  94. /* QCA9888 2.0 defines */
  95. #define QCA9888_HW_2_0_DEV_VERSION 0x1000000
  96. #define QCA9888_HW_DEV_TYPE 0xc
  97. #define QCA9888_HW_2_0_CHIP_ID_REV 0x0
  98. #define QCA9888_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA9888/hw2.0"
  99. #define QCA9888_HW_2_0_BOARD_DATA_FILE "board.bin"
  100. #define QCA9888_HW_2_0_PATCH_LOAD_ADDR 0x1234
  101. /* QCA9377 1.0 definitions */
  102. #define QCA9377_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9377/hw1.0"
  103. #define QCA9377_HW_1_0_BOARD_DATA_FILE "board.bin"
  104. #define QCA9377_HW_1_0_PATCH_LOAD_ADDR 0x1234
  105. /* QCA4019 1.0 definitions */
  106. #define QCA4019_HW_1_0_DEV_VERSION 0x01000000
  107. #define QCA4019_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA4019/hw1.0"
  108. #define QCA4019_HW_1_0_BOARD_DATA_FILE "board.bin"
  109. #define QCA4019_HW_1_0_PATCH_LOAD_ADDR 0x1234
  110. #define ATH10K_FW_FILE_BASE "firmware"
  111. #define ATH10K_FW_API_MAX 5
  112. #define ATH10K_FW_API_MIN 2
  113. #define ATH10K_FW_API2_FILE "firmware-2.bin"
  114. #define ATH10K_FW_API3_FILE "firmware-3.bin"
  115. /* added support for ATH10K_FW_IE_WMI_OP_VERSION */
  116. #define ATH10K_FW_API4_FILE "firmware-4.bin"
  117. /* HTT id conflict fix for management frames over HTT */
  118. #define ATH10K_FW_API5_FILE "firmware-5.bin"
  119. #define ATH10K_FW_UTF_FILE "utf.bin"
  120. #define ATH10K_FW_UTF_API2_FILE "utf-2.bin"
  121. /* includes also the null byte */
  122. #define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
  123. #define ATH10K_BOARD_MAGIC "QCA-ATH10K-BOARD"
  124. #define ATH10K_BOARD_API2_FILE "board-2.bin"
  125. #define REG_DUMP_COUNT_QCA988X 60
  126. struct ath10k_fw_ie {
  127. __le32 id;
  128. __le32 len;
  129. u8 data[0];
  130. };
  131. enum ath10k_fw_ie_type {
  132. ATH10K_FW_IE_FW_VERSION = 0,
  133. ATH10K_FW_IE_TIMESTAMP = 1,
  134. ATH10K_FW_IE_FEATURES = 2,
  135. ATH10K_FW_IE_FW_IMAGE = 3,
  136. ATH10K_FW_IE_OTP_IMAGE = 4,
  137. /* WMI "operations" interface version, 32 bit value. Supported from
  138. * FW API 4 and above.
  139. */
  140. ATH10K_FW_IE_WMI_OP_VERSION = 5,
  141. /* HTT "operations" interface version, 32 bit value. Supported from
  142. * FW API 5 and above.
  143. */
  144. ATH10K_FW_IE_HTT_OP_VERSION = 6,
  145. /* Code swap image for firmware binary */
  146. ATH10K_FW_IE_FW_CODE_SWAP_IMAGE = 7,
  147. };
  148. enum ath10k_fw_wmi_op_version {
  149. ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
  150. ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
  151. ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
  152. ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
  153. ATH10K_FW_WMI_OP_VERSION_TLV = 4,
  154. ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
  155. ATH10K_FW_WMI_OP_VERSION_10_4 = 6,
  156. /* keep last */
  157. ATH10K_FW_WMI_OP_VERSION_MAX,
  158. };
  159. enum ath10k_fw_htt_op_version {
  160. ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
  161. ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
  162. /* also used in 10.2 and 10.2.4 branches */
  163. ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
  164. ATH10K_FW_HTT_OP_VERSION_TLV = 3,
  165. ATH10K_FW_HTT_OP_VERSION_10_4 = 4,
  166. /* keep last */
  167. ATH10K_FW_HTT_OP_VERSION_MAX,
  168. };
  169. enum ath10k_bd_ie_type {
  170. /* contains sub IEs of enum ath10k_bd_ie_board_type */
  171. ATH10K_BD_IE_BOARD = 0,
  172. };
  173. enum ath10k_bd_ie_board_type {
  174. ATH10K_BD_IE_BOARD_NAME = 0,
  175. ATH10K_BD_IE_BOARD_DATA = 1,
  176. };
  177. enum ath10k_hw_rev {
  178. ATH10K_HW_QCA988X,
  179. ATH10K_HW_QCA6174,
  180. ATH10K_HW_QCA99X0,
  181. ATH10K_HW_QCA9888,
  182. ATH10K_HW_QCA9984,
  183. ATH10K_HW_QCA9377,
  184. ATH10K_HW_QCA4019,
  185. ATH10K_HW_QCA9887,
  186. };
  187. struct ath10k_hw_regs {
  188. u32 rtc_soc_base_address;
  189. u32 rtc_wmac_base_address;
  190. u32 soc_core_base_address;
  191. u32 wlan_mac_base_address;
  192. u32 ce_wrapper_base_address;
  193. u32 ce0_base_address;
  194. u32 ce1_base_address;
  195. u32 ce2_base_address;
  196. u32 ce3_base_address;
  197. u32 ce4_base_address;
  198. u32 ce5_base_address;
  199. u32 ce6_base_address;
  200. u32 ce7_base_address;
  201. u32 soc_reset_control_si0_rst_mask;
  202. u32 soc_reset_control_ce_rst_mask;
  203. u32 soc_chip_id_address;
  204. u32 scratch_3_address;
  205. u32 fw_indicator_address;
  206. u32 pcie_local_base_address;
  207. u32 ce_wrap_intr_sum_host_msi_lsb;
  208. u32 ce_wrap_intr_sum_host_msi_mask;
  209. u32 pcie_intr_fw_mask;
  210. u32 pcie_intr_ce_mask_all;
  211. u32 pcie_intr_clr_address;
  212. };
  213. extern const struct ath10k_hw_regs qca988x_regs;
  214. extern const struct ath10k_hw_regs qca6174_regs;
  215. extern const struct ath10k_hw_regs qca99x0_regs;
  216. extern const struct ath10k_hw_regs qca4019_regs;
  217. struct ath10k_hw_values {
  218. u32 rtc_state_val_on;
  219. u8 ce_count;
  220. u8 msi_assign_ce_max;
  221. u8 num_target_ce_config_wlan;
  222. u16 ce_desc_meta_data_mask;
  223. u8 ce_desc_meta_data_lsb;
  224. };
  225. extern const struct ath10k_hw_values qca988x_values;
  226. extern const struct ath10k_hw_values qca6174_values;
  227. extern const struct ath10k_hw_values qca99x0_values;
  228. extern const struct ath10k_hw_values qca9888_values;
  229. extern const struct ath10k_hw_values qca4019_values;
  230. void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
  231. u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev);
  232. #define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
  233. #define QCA_REV_9887(ar) ((ar)->hw_rev == ATH10K_HW_QCA9887)
  234. #define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
  235. #define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0)
  236. #define QCA_REV_9888(ar) ((ar)->hw_rev == ATH10K_HW_QCA9888)
  237. #define QCA_REV_9984(ar) ((ar)->hw_rev == ATH10K_HW_QCA9984)
  238. #define QCA_REV_9377(ar) ((ar)->hw_rev == ATH10K_HW_QCA9377)
  239. #define QCA_REV_40XX(ar) ((ar)->hw_rev == ATH10K_HW_QCA4019)
  240. /* Known peculiarities:
  241. * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
  242. * - raw have FCS, nwifi doesn't
  243. * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
  244. * param, llc/snap) are aligned to 4byte boundaries each */
  245. enum ath10k_hw_txrx_mode {
  246. ATH10K_HW_TXRX_RAW = 0,
  247. /* Native Wifi decap mode is used to align IP frames to 4-byte
  248. * boundaries and avoid a very expensive re-alignment in mac80211.
  249. */
  250. ATH10K_HW_TXRX_NATIVE_WIFI = 1,
  251. ATH10K_HW_TXRX_ETHERNET = 2,
  252. /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
  253. ATH10K_HW_TXRX_MGMT = 3,
  254. };
  255. enum ath10k_mcast2ucast_mode {
  256. ATH10K_MCAST2UCAST_DISABLED = 0,
  257. ATH10K_MCAST2UCAST_ENABLED = 1,
  258. };
  259. enum ath10k_hw_rate_ofdm {
  260. ATH10K_HW_RATE_OFDM_48M = 0,
  261. ATH10K_HW_RATE_OFDM_24M,
  262. ATH10K_HW_RATE_OFDM_12M,
  263. ATH10K_HW_RATE_OFDM_6M,
  264. ATH10K_HW_RATE_OFDM_54M,
  265. ATH10K_HW_RATE_OFDM_36M,
  266. ATH10K_HW_RATE_OFDM_18M,
  267. ATH10K_HW_RATE_OFDM_9M,
  268. };
  269. enum ath10k_hw_rate_cck {
  270. ATH10K_HW_RATE_CCK_LP_11M = 0,
  271. ATH10K_HW_RATE_CCK_LP_5_5M,
  272. ATH10K_HW_RATE_CCK_LP_2M,
  273. ATH10K_HW_RATE_CCK_LP_1M,
  274. ATH10K_HW_RATE_CCK_SP_11M,
  275. ATH10K_HW_RATE_CCK_SP_5_5M,
  276. ATH10K_HW_RATE_CCK_SP_2M,
  277. };
  278. enum ath10k_hw_rate_rev2_cck {
  279. ATH10K_HW_RATE_REV2_CCK_LP_1M = 1,
  280. ATH10K_HW_RATE_REV2_CCK_LP_2M,
  281. ATH10K_HW_RATE_REV2_CCK_LP_5_5M,
  282. ATH10K_HW_RATE_REV2_CCK_LP_11M,
  283. ATH10K_HW_RATE_REV2_CCK_SP_2M,
  284. ATH10K_HW_RATE_REV2_CCK_SP_5_5M,
  285. ATH10K_HW_RATE_REV2_CCK_SP_11M,
  286. };
  287. enum ath10k_hw_cc_wraparound_type {
  288. ATH10K_HW_CC_WRAP_DISABLED = 0,
  289. /* This type is when the HW chip has a quirky Cycle Counter
  290. * wraparound which resets to 0x7fffffff instead of 0. All
  291. * other CC related counters (e.g. Rx Clear Count) are divided
  292. * by 2 so they never wraparound themselves.
  293. */
  294. ATH10K_HW_CC_WRAP_SHIFTED_ALL = 1,
  295. /* Each hw counter wrapsaround independently. When the
  296. * counter overflows the repestive counter is right shifted
  297. * by 1, i.e reset to 0x7fffffff, and other counters will be
  298. * running unaffected. In this type of wraparound, it should
  299. * be possible to report accurate Rx busy time unlike the
  300. * first type.
  301. */
  302. ATH10K_HW_CC_WRAP_SHIFTED_EACH = 2,
  303. };
  304. struct ath10k_hw_params {
  305. u32 id;
  306. u16 dev_id;
  307. const char *name;
  308. u32 patch_load_addr;
  309. int uart_pin;
  310. u32 otp_exe_param;
  311. /* Type of hw cycle counter wraparound logic, for more info
  312. * refer enum ath10k_hw_cc_wraparound_type.
  313. */
  314. enum ath10k_hw_cc_wraparound_type cc_wraparound_type;
  315. /* Some of chip expects fragment descriptor to be continuous
  316. * memory for any TX operation. Set continuous_frag_desc flag
  317. * for the hardware which have such requirement.
  318. */
  319. bool continuous_frag_desc;
  320. /* CCK hardware rate table mapping for the newer chipsets
  321. * like QCA99X0, QCA4019 got revised. The CCK h/w rate values
  322. * are in a proper order with respect to the rate/preamble
  323. */
  324. bool cck_rate_map_rev2;
  325. u32 channel_counters_freq_hz;
  326. /* Mgmt tx descriptors threshold for limiting probe response
  327. * frames.
  328. */
  329. u32 max_probe_resp_desc_thres;
  330. u32 tx_chain_mask;
  331. u32 rx_chain_mask;
  332. u32 max_spatial_stream;
  333. u32 cal_data_len;
  334. struct ath10k_hw_params_fw {
  335. const char *dir;
  336. const char *board;
  337. size_t board_size;
  338. size_t board_ext_size;
  339. } fw;
  340. /* qca99x0 family chips deliver broadcast/multicast management
  341. * frames encrypted and expect software do decryption.
  342. */
  343. bool sw_decrypt_mcast_mgmt;
  344. const struct ath10k_hw_ops *hw_ops;
  345. /* Number of bytes used for alignment in rx_hdr_status of rx desc. */
  346. int decap_align_bytes;
  347. };
  348. struct htt_rx_desc;
  349. /* Defines needed for Rx descriptor abstraction */
  350. struct ath10k_hw_ops {
  351. int (*rx_desc_get_l3_pad_bytes)(struct htt_rx_desc *rxd);
  352. void (*set_coverage_class)(struct ath10k *ar, s16 value);
  353. };
  354. extern const struct ath10k_hw_ops qca988x_ops;
  355. extern const struct ath10k_hw_ops qca99x0_ops;
  356. static inline int
  357. ath10k_rx_desc_get_l3_pad_bytes(struct ath10k_hw_params *hw,
  358. struct htt_rx_desc *rxd)
  359. {
  360. if (hw->hw_ops->rx_desc_get_l3_pad_bytes)
  361. return hw->hw_ops->rx_desc_get_l3_pad_bytes(rxd);
  362. return 0;
  363. }
  364. /* Target specific defines for MAIN firmware */
  365. #define TARGET_NUM_VDEVS 8
  366. #define TARGET_NUM_PEER_AST 2
  367. #define TARGET_NUM_WDS_ENTRIES 32
  368. #define TARGET_DMA_BURST_SIZE 0
  369. #define TARGET_MAC_AGGR_DELIM 0
  370. #define TARGET_AST_SKID_LIMIT 16
  371. #define TARGET_NUM_STATIONS 16
  372. #define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
  373. (TARGET_NUM_VDEVS))
  374. #define TARGET_NUM_OFFLOAD_PEERS 0
  375. #define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
  376. #define TARGET_NUM_PEER_KEYS 2
  377. #define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
  378. #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  379. #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  380. #define TARGET_RX_TIMEOUT_LO_PRI 100
  381. #define TARGET_RX_TIMEOUT_HI_PRI 40
  382. #define TARGET_SCAN_MAX_PENDING_REQS 4
  383. #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
  384. #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
  385. #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
  386. #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
  387. #define TARGET_NUM_MCAST_GROUPS 0
  388. #define TARGET_NUM_MCAST_TABLE_ELEMS 0
  389. #define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
  390. #define TARGET_TX_DBG_LOG_SIZE 1024
  391. #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
  392. #define TARGET_VOW_CONFIG 0
  393. #define TARGET_NUM_MSDU_DESC (1024 + 400)
  394. #define TARGET_MAX_FRAG_ENTRIES 0
  395. /* Target specific defines for 10.X firmware */
  396. #define TARGET_10X_NUM_VDEVS 16
  397. #define TARGET_10X_NUM_PEER_AST 2
  398. #define TARGET_10X_NUM_WDS_ENTRIES 32
  399. #define TARGET_10X_DMA_BURST_SIZE 0
  400. #define TARGET_10X_MAC_AGGR_DELIM 0
  401. #define TARGET_10X_AST_SKID_LIMIT 128
  402. #define TARGET_10X_NUM_STATIONS 128
  403. #define TARGET_10X_TX_STATS_NUM_STATIONS 118
  404. #define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
  405. (TARGET_10X_NUM_VDEVS))
  406. #define TARGET_10X_TX_STATS_NUM_PEERS ((TARGET_10X_TX_STATS_NUM_STATIONS) + \
  407. (TARGET_10X_NUM_VDEVS))
  408. #define TARGET_10X_NUM_OFFLOAD_PEERS 0
  409. #define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
  410. #define TARGET_10X_NUM_PEER_KEYS 2
  411. #define TARGET_10X_NUM_TIDS_MAX 256
  412. #define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
  413. (TARGET_10X_NUM_PEERS) * 2)
  414. #define TARGET_10X_TX_STATS_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
  415. (TARGET_10X_TX_STATS_NUM_PEERS) * 2)
  416. #define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  417. #define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  418. #define TARGET_10X_RX_TIMEOUT_LO_PRI 100
  419. #define TARGET_10X_RX_TIMEOUT_HI_PRI 40
  420. #define TARGET_10X_SCAN_MAX_PENDING_REQS 4
  421. #define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
  422. #define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
  423. #define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
  424. #define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
  425. #define TARGET_10X_NUM_MCAST_GROUPS 0
  426. #define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
  427. #define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
  428. #define TARGET_10X_TX_DBG_LOG_SIZE 1024
  429. #define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
  430. #define TARGET_10X_VOW_CONFIG 0
  431. #define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
  432. #define TARGET_10X_MAX_FRAG_ENTRIES 0
  433. /* 10.2 parameters */
  434. #define TARGET_10_2_DMA_BURST_SIZE 0
  435. /* Target specific defines for WMI-TLV firmware */
  436. #define TARGET_TLV_NUM_VDEVS 4
  437. #define TARGET_TLV_NUM_STATIONS 32
  438. #define TARGET_TLV_NUM_PEERS 33
  439. #define TARGET_TLV_NUM_TDLS_VDEVS 1
  440. #define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
  441. #define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
  442. #define TARGET_TLV_NUM_WOW_PATTERNS 22
  443. /* Diagnostic Window */
  444. #define CE_DIAG_PIPE 7
  445. #define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan
  446. /* Target specific defines for 10.4 firmware */
  447. #define TARGET_10_4_NUM_VDEVS 16
  448. #define TARGET_10_4_NUM_STATIONS 32
  449. #define TARGET_10_4_NUM_PEERS ((TARGET_10_4_NUM_STATIONS) + \
  450. (TARGET_10_4_NUM_VDEVS))
  451. #define TARGET_10_4_ACTIVE_PEERS 0
  452. #define TARGET_10_4_NUM_QCACHE_PEERS_MAX 512
  453. #define TARGET_10_4_QCACHE_ACTIVE_PEERS 50
  454. #define TARGET_10_4_QCACHE_ACTIVE_PEERS_PFC 35
  455. #define TARGET_10_4_NUM_OFFLOAD_PEERS 0
  456. #define TARGET_10_4_NUM_OFFLOAD_REORDER_BUFFS 0
  457. #define TARGET_10_4_NUM_PEER_KEYS 2
  458. #define TARGET_10_4_TGT_NUM_TIDS ((TARGET_10_4_NUM_PEERS) * 2)
  459. #define TARGET_10_4_NUM_MSDU_DESC (1024 + 400)
  460. #define TARGET_10_4_NUM_MSDU_DESC_PFC 2500
  461. #define TARGET_10_4_AST_SKID_LIMIT 32
  462. /* 100 ms for video, best-effort, and background */
  463. #define TARGET_10_4_RX_TIMEOUT_LO_PRI 100
  464. /* 40 ms for voice */
  465. #define TARGET_10_4_RX_TIMEOUT_HI_PRI 40
  466. #define TARGET_10_4_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
  467. #define TARGET_10_4_SCAN_MAX_REQS 4
  468. #define TARGET_10_4_BMISS_OFFLOAD_MAX_VDEV 3
  469. #define TARGET_10_4_ROAM_OFFLOAD_MAX_VDEV 3
  470. #define TARGET_10_4_ROAM_OFFLOAD_MAX_PROFILES 8
  471. /* Note: mcast to ucast is disabled by default */
  472. #define TARGET_10_4_NUM_MCAST_GROUPS 0
  473. #define TARGET_10_4_NUM_MCAST_TABLE_ELEMS 0
  474. #define TARGET_10_4_MCAST2UCAST_MODE 0
  475. #define TARGET_10_4_TX_DBG_LOG_SIZE 1024
  476. #define TARGET_10_4_NUM_WDS_ENTRIES 32
  477. #define TARGET_10_4_DMA_BURST_SIZE 0
  478. #define TARGET_10_4_MAC_AGGR_DELIM 0
  479. #define TARGET_10_4_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
  480. #define TARGET_10_4_VOW_CONFIG 0
  481. #define TARGET_10_4_GTK_OFFLOAD_MAX_VDEV 3
  482. #define TARGET_10_4_11AC_TX_MAX_FRAGS 2
  483. #define TARGET_10_4_MAX_PEER_EXT_STATS 16
  484. #define TARGET_10_4_SMART_ANT_CAP 0
  485. #define TARGET_10_4_BK_MIN_FREE 0
  486. #define TARGET_10_4_BE_MIN_FREE 0
  487. #define TARGET_10_4_VI_MIN_FREE 0
  488. #define TARGET_10_4_VO_MIN_FREE 0
  489. #define TARGET_10_4_RX_BATCH_MODE 1
  490. #define TARGET_10_4_THERMAL_THROTTLING_CONFIG 0
  491. #define TARGET_10_4_ATF_CONFIG 0
  492. #define TARGET_10_4_IPHDR_PAD_CONFIG 1
  493. #define TARGET_10_4_QWRAP_CONFIG 0
  494. /* Maximum number of Copy Engine's supported */
  495. #define CE_COUNT_MAX 12
  496. /* Number of Copy Engines supported */
  497. #define CE_COUNT ar->hw_values->ce_count
  498. /*
  499. * Granted MSIs are assigned as follows:
  500. * Firmware uses the first
  501. * Remaining MSIs, if any, are used by Copy Engines
  502. * This mapping is known to both Target firmware and Host software.
  503. * It may be changed as long as Host and Target are kept in sync.
  504. */
  505. /* MSI for firmware (errors, etc.) */
  506. #define MSI_ASSIGN_FW 0
  507. /* MSIs for Copy Engines */
  508. #define MSI_ASSIGN_CE_INITIAL 1
  509. #define MSI_ASSIGN_CE_MAX ar->hw_values->msi_assign_ce_max
  510. /* as of IP3.7.1 */
  511. #define RTC_STATE_V_ON ar->hw_values->rtc_state_val_on
  512. #define RTC_STATE_V_LSB 0
  513. #define RTC_STATE_V_MASK 0x00000007
  514. #define RTC_STATE_ADDRESS 0x0000
  515. #define PCIE_SOC_WAKE_V_MASK 0x00000001
  516. #define PCIE_SOC_WAKE_ADDRESS 0x0004
  517. #define PCIE_SOC_WAKE_RESET 0x00000000
  518. #define SOC_GLOBAL_RESET_ADDRESS 0x0008
  519. #define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
  520. #define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
  521. #define MAC_COEX_BASE_ADDRESS 0x00006000
  522. #define BT_COEX_BASE_ADDRESS 0x00007000
  523. #define SOC_PCIE_BASE_ADDRESS 0x00008000
  524. #define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
  525. #define WLAN_UART_BASE_ADDRESS 0x0000c000
  526. #define WLAN_SI_BASE_ADDRESS 0x00010000
  527. #define WLAN_GPIO_BASE_ADDRESS 0x00014000
  528. #define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
  529. #define WLAN_MAC_BASE_ADDRESS ar->regs->wlan_mac_base_address
  530. #define EFUSE_BASE_ADDRESS 0x00030000
  531. #define FPGA_REG_BASE_ADDRESS 0x00039000
  532. #define WLAN_UART2_BASE_ADDRESS 0x00054c00
  533. #define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
  534. #define CE0_BASE_ADDRESS ar->regs->ce0_base_address
  535. #define CE1_BASE_ADDRESS ar->regs->ce1_base_address
  536. #define CE2_BASE_ADDRESS ar->regs->ce2_base_address
  537. #define CE3_BASE_ADDRESS ar->regs->ce3_base_address
  538. #define CE4_BASE_ADDRESS ar->regs->ce4_base_address
  539. #define CE5_BASE_ADDRESS ar->regs->ce5_base_address
  540. #define CE6_BASE_ADDRESS ar->regs->ce6_base_address
  541. #define CE7_BASE_ADDRESS ar->regs->ce7_base_address
  542. #define DBI_BASE_ADDRESS 0x00060000
  543. #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
  544. #define PCIE_LOCAL_BASE_ADDRESS ar->regs->pcie_local_base_address
  545. #define SOC_RESET_CONTROL_ADDRESS 0x00000000
  546. #define SOC_RESET_CONTROL_OFFSET 0x00000000
  547. #define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
  548. #define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
  549. #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
  550. #define SOC_CPU_CLOCK_OFFSET 0x00000020
  551. #define SOC_CPU_CLOCK_STANDARD_LSB 0
  552. #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
  553. #define SOC_CLOCK_CONTROL_OFFSET 0x00000028
  554. #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
  555. #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
  556. #define SOC_LPO_CAL_OFFSET 0x000000e0
  557. #define SOC_LPO_CAL_ENABLE_LSB 20
  558. #define SOC_LPO_CAL_ENABLE_MASK 0x00100000
  559. #define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
  560. #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
  561. #define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
  562. #define SOC_CHIP_ID_REV_LSB 8
  563. #define SOC_CHIP_ID_REV_MASK 0x00000f00
  564. #define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
  565. #define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
  566. #define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
  567. #define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
  568. #define WLAN_GPIO_PIN0_ADDRESS 0x00000028
  569. #define WLAN_GPIO_PIN0_CONFIG_LSB 11
  570. #define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
  571. #define WLAN_GPIO_PIN0_PAD_PULL_LSB 5
  572. #define WLAN_GPIO_PIN0_PAD_PULL_MASK 0x00000060
  573. #define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
  574. #define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
  575. #define WLAN_GPIO_PIN10_ADDRESS 0x00000050
  576. #define WLAN_GPIO_PIN11_ADDRESS 0x00000054
  577. #define WLAN_GPIO_PIN12_ADDRESS 0x00000058
  578. #define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
  579. #define CLOCK_GPIO_OFFSET 0xffffffff
  580. #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
  581. #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
  582. #define SI_CONFIG_OFFSET 0x00000000
  583. #define SI_CONFIG_ERR_INT_LSB 19
  584. #define SI_CONFIG_ERR_INT_MASK 0x00080000
  585. #define SI_CONFIG_BIDIR_OD_DATA_LSB 18
  586. #define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
  587. #define SI_CONFIG_I2C_LSB 16
  588. #define SI_CONFIG_I2C_MASK 0x00010000
  589. #define SI_CONFIG_POS_SAMPLE_LSB 7
  590. #define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
  591. #define SI_CONFIG_INACTIVE_DATA_LSB 5
  592. #define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
  593. #define SI_CONFIG_INACTIVE_CLK_LSB 4
  594. #define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
  595. #define SI_CONFIG_DIVIDER_LSB 0
  596. #define SI_CONFIG_DIVIDER_MASK 0x0000000f
  597. #define SI_CS_OFFSET 0x00000004
  598. #define SI_CS_DONE_ERR_LSB 10
  599. #define SI_CS_DONE_ERR_MASK 0x00000400
  600. #define SI_CS_DONE_INT_LSB 9
  601. #define SI_CS_DONE_INT_MASK 0x00000200
  602. #define SI_CS_START_LSB 8
  603. #define SI_CS_START_MASK 0x00000100
  604. #define SI_CS_RX_CNT_LSB 4
  605. #define SI_CS_RX_CNT_MASK 0x000000f0
  606. #define SI_CS_TX_CNT_LSB 0
  607. #define SI_CS_TX_CNT_MASK 0x0000000f
  608. #define SI_TX_DATA0_OFFSET 0x00000008
  609. #define SI_TX_DATA1_OFFSET 0x0000000c
  610. #define SI_RX_DATA0_OFFSET 0x00000010
  611. #define SI_RX_DATA1_OFFSET 0x00000014
  612. #define CORE_CTRL_CPU_INTR_MASK 0x00002000
  613. #define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
  614. #define CORE_CTRL_ADDRESS 0x0000
  615. #define PCIE_INTR_ENABLE_ADDRESS 0x0008
  616. #define PCIE_INTR_CAUSE_ADDRESS 0x000c
  617. #define PCIE_INTR_CLR_ADDRESS ar->regs->pcie_intr_clr_address
  618. #define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
  619. #define CPU_INTR_ADDRESS 0x0010
  620. #define CCNT_TO_MSEC(ar, x) ((x) / ar->hw_params.channel_counters_freq_hz)
  621. /* Firmware indications to the Host via SCRATCH_3 register. */
  622. #define FW_INDICATOR_ADDRESS ar->regs->fw_indicator_address
  623. #define FW_IND_EVENT_PENDING 1
  624. #define FW_IND_INITIALIZED 2
  625. #define FW_IND_HOST_READY 0x80000000
  626. /* HOST_REG interrupt from firmware */
  627. #define PCIE_INTR_FIRMWARE_MASK ar->regs->pcie_intr_fw_mask
  628. #define PCIE_INTR_CE_MASK_ALL ar->regs->pcie_intr_ce_mask_all
  629. #define DRAM_BASE_ADDRESS 0x00400000
  630. #define PCIE_BAR_REG_ADDRESS 0x40030
  631. #define MISSING 0
  632. #define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  633. #define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  634. #define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
  635. #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
  636. #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
  637. #define RESET_CONTROL_MBOX_RST_MASK MISSING
  638. #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
  639. #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
  640. #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
  641. #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
  642. #define GPIO_PIN0_CONFIG_LSB WLAN_GPIO_PIN0_CONFIG_LSB
  643. #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
  644. #define GPIO_PIN0_PAD_PULL_LSB WLAN_GPIO_PIN0_PAD_PULL_LSB
  645. #define GPIO_PIN0_PAD_PULL_MASK WLAN_GPIO_PIN0_PAD_PULL_MASK
  646. #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
  647. #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
  648. #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
  649. #define LOCAL_SCRATCH_OFFSET 0x18
  650. #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
  651. #define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
  652. #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
  653. #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
  654. #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
  655. #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
  656. #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
  657. #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
  658. #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
  659. #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
  660. #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
  661. #define MBOX_BASE_ADDRESS MISSING
  662. #define INT_STATUS_ENABLE_ERROR_LSB MISSING
  663. #define INT_STATUS_ENABLE_ERROR_MASK MISSING
  664. #define INT_STATUS_ENABLE_CPU_LSB MISSING
  665. #define INT_STATUS_ENABLE_CPU_MASK MISSING
  666. #define INT_STATUS_ENABLE_COUNTER_LSB MISSING
  667. #define INT_STATUS_ENABLE_COUNTER_MASK MISSING
  668. #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
  669. #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
  670. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
  671. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
  672. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
  673. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
  674. #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
  675. #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
  676. #define INT_STATUS_ENABLE_ADDRESS MISSING
  677. #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
  678. #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
  679. #define HOST_INT_STATUS_ADDRESS MISSING
  680. #define CPU_INT_STATUS_ADDRESS MISSING
  681. #define ERROR_INT_STATUS_ADDRESS MISSING
  682. #define ERROR_INT_STATUS_WAKEUP_MASK MISSING
  683. #define ERROR_INT_STATUS_WAKEUP_LSB MISSING
  684. #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
  685. #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
  686. #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
  687. #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
  688. #define COUNT_DEC_ADDRESS MISSING
  689. #define HOST_INT_STATUS_CPU_MASK MISSING
  690. #define HOST_INT_STATUS_CPU_LSB MISSING
  691. #define HOST_INT_STATUS_ERROR_MASK MISSING
  692. #define HOST_INT_STATUS_ERROR_LSB MISSING
  693. #define HOST_INT_STATUS_COUNTER_MASK MISSING
  694. #define HOST_INT_STATUS_COUNTER_LSB MISSING
  695. #define RX_LOOKAHEAD_VALID_ADDRESS MISSING
  696. #define WINDOW_DATA_ADDRESS MISSING
  697. #define WINDOW_READ_ADDR_ADDRESS MISSING
  698. #define WINDOW_WRITE_ADDR_ADDRESS MISSING
  699. #define QCA9887_1_0_I2C_SDA_GPIO_PIN 5
  700. #define QCA9887_1_0_I2C_SDA_PIN_CONFIG 3
  701. #define QCA9887_1_0_SI_CLK_GPIO_PIN 17
  702. #define QCA9887_1_0_SI_CLK_PIN_CONFIG 3
  703. #define QCA9887_1_0_GPIO_ENABLE_W1TS_LOW_ADDRESS 0x00000010
  704. #define QCA9887_EEPROM_SELECT_READ 0xa10000a0
  705. #define QCA9887_EEPROM_ADDR_HI_MASK 0x0000ff00
  706. #define QCA9887_EEPROM_ADDR_HI_LSB 8
  707. #define QCA9887_EEPROM_ADDR_LO_MASK 0x00ff0000
  708. #define QCA9887_EEPROM_ADDR_LO_LSB 16
  709. #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
  710. /* Register definitions for first generation ath10k cards. These cards include
  711. * a mac thich has a register allocation similar to ath9k and at least some
  712. * registers including the ones relevant for modifying the coverage class are
  713. * identical to the ath9k definitions.
  714. * These registers are usually managed by the ath10k firmware. However by
  715. * overriding them it is possible to support coverage class modifications.
  716. */
  717. #define WAVE1_PCU_ACK_CTS_TIMEOUT 0x8014
  718. #define WAVE1_PCU_ACK_CTS_TIMEOUT_MAX 0x00003FFF
  719. #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_MASK 0x00003FFF
  720. #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_LSB 0
  721. #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_MASK 0x3FFF0000
  722. #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_LSB 16
  723. #define WAVE1_PCU_GBL_IFS_SLOT 0x1070
  724. #define WAVE1_PCU_GBL_IFS_SLOT_MASK 0x0000FFFF
  725. #define WAVE1_PCU_GBL_IFS_SLOT_MAX 0x0000FFFF
  726. #define WAVE1_PCU_GBL_IFS_SLOT_LSB 0
  727. #define WAVE1_PCU_GBL_IFS_SLOT_RESV0 0xFFFF0000
  728. #define WAVE1_PHYCLK 0x801C
  729. #define WAVE1_PHYCLK_USEC_MASK 0x0000007F
  730. #define WAVE1_PHYCLK_USEC_LSB 0
  731. #endif /* _HW_H_ */