marvell.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/ctype.h>
  21. #include <linux/errno.h>
  22. #include <linux/unistd.h>
  23. #include <linux/hwmon.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/mm.h>
  32. #include <linux/module.h>
  33. #include <linux/mii.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/phy.h>
  36. #include <linux/marvell_phy.h>
  37. #include <linux/of.h>
  38. #include <linux/io.h>
  39. #include <asm/irq.h>
  40. #include <linux/uaccess.h>
  41. #define MII_MARVELL_PHY_PAGE 22
  42. #define MII_M1011_IEVENT 0x13
  43. #define MII_M1011_IEVENT_CLEAR 0x0000
  44. #define MII_M1011_IMASK 0x12
  45. #define MII_M1011_IMASK_INIT 0x6400
  46. #define MII_M1011_IMASK_CLEAR 0x0000
  47. #define MII_M1011_PHY_SCR 0x10
  48. #define MII_M1011_PHY_SCR_MDI 0x0000
  49. #define MII_M1011_PHY_SCR_MDI_X 0x0020
  50. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  51. #define MII_M1145_PHY_EXT_ADDR_PAGE 0x16
  52. #define MII_M1145_PHY_EXT_SR 0x1b
  53. #define MII_M1145_PHY_EXT_CR 0x14
  54. #define MII_M1145_RGMII_RX_DELAY 0x0080
  55. #define MII_M1145_RGMII_TX_DELAY 0x0002
  56. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  57. #define MII_M1145_HWCFG_MODE_MASK 0xf
  58. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  59. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  60. #define MII_M1145_HWCFG_MODE_MASK 0xf
  61. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  62. #define MII_M1111_PHY_LED_CONTROL 0x18
  63. #define MII_M1111_PHY_LED_DIRECT 0x4100
  64. #define MII_M1111_PHY_LED_COMBINE 0x411c
  65. #define MII_M1111_PHY_EXT_CR 0x14
  66. #define MII_M1111_RX_DELAY 0x80
  67. #define MII_M1111_TX_DELAY 0x2
  68. #define MII_M1111_PHY_EXT_SR 0x1b
  69. #define MII_M1111_HWCFG_MODE_MASK 0xf
  70. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  71. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  72. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  73. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  74. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  75. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  76. #define MII_M1111_COPPER 0
  77. #define MII_M1111_FIBER 1
  78. #define MII_88E1121_PHY_MSCR_PAGE 2
  79. #define MII_88E1121_PHY_MSCR_REG 21
  80. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  81. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  82. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  83. #define MII_88E1121_MISC_TEST 0x1a
  84. #define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK 0x1f00
  85. #define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT 8
  86. #define MII_88E1510_MISC_TEST_TEMP_IRQ_EN BIT(7)
  87. #define MII_88E1510_MISC_TEST_TEMP_IRQ BIT(6)
  88. #define MII_88E1121_MISC_TEST_TEMP_SENSOR_EN BIT(5)
  89. #define MII_88E1121_MISC_TEST_TEMP_MASK 0x1f
  90. #define MII_88E1510_TEMP_SENSOR 0x1b
  91. #define MII_88E1510_TEMP_SENSOR_MASK 0xff
  92. #define MII_88E1318S_PHY_MSCR1_REG 16
  93. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  94. /* Copper Specific Interrupt Enable Register */
  95. #define MII_88E1318S_PHY_CSIER 0x12
  96. /* WOL Event Interrupt Enable */
  97. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  98. /* LED Timer Control Register */
  99. #define MII_88E1318S_PHY_LED_PAGE 0x03
  100. #define MII_88E1318S_PHY_LED_TCR 0x12
  101. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  102. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  103. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  104. /* Magic Packet MAC address registers */
  105. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  106. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  107. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  108. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  109. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  110. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  111. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  112. #define MII_88E1121_PHY_LED_CTRL 16
  113. #define MII_88E1121_PHY_LED_PAGE 3
  114. #define MII_88E1121_PHY_LED_DEF 0x0030
  115. #define MII_M1011_PHY_STATUS 0x11
  116. #define MII_M1011_PHY_STATUS_1000 0x8000
  117. #define MII_M1011_PHY_STATUS_100 0x4000
  118. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  119. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  120. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  121. #define MII_M1011_PHY_STATUS_LINK 0x0400
  122. #define MII_M1116R_CONTROL_REG_MAC 21
  123. #define MII_88E3016_PHY_SPEC_CTRL 0x10
  124. #define MII_88E3016_DISABLE_SCRAMBLER 0x0200
  125. #define MII_88E3016_AUTO_MDIX_CROSSOVER 0x0030
  126. #define MII_88E1510_GEN_CTRL_REG_1 0x14
  127. #define MII_88E1510_GEN_CTRL_REG_1_MODE_MASK 0x7
  128. #define MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII 0x1 /* SGMII to copper */
  129. #define MII_88E1510_GEN_CTRL_REG_1_RESET 0x8000 /* Soft reset */
  130. #define LPA_FIBER_1000HALF 0x40
  131. #define LPA_FIBER_1000FULL 0x20
  132. #define LPA_PAUSE_FIBER 0x180
  133. #define LPA_PAUSE_ASYM_FIBER 0x100
  134. #define ADVERTISE_FIBER_1000HALF 0x40
  135. #define ADVERTISE_FIBER_1000FULL 0x20
  136. #define ADVERTISE_PAUSE_FIBER 0x180
  137. #define ADVERTISE_PAUSE_ASYM_FIBER 0x100
  138. #define REGISTER_LINK_STATUS 0x400
  139. #define NB_FIBER_STATS 1
  140. MODULE_DESCRIPTION("Marvell PHY driver");
  141. MODULE_AUTHOR("Andy Fleming");
  142. MODULE_LICENSE("GPL");
  143. struct marvell_hw_stat {
  144. const char *string;
  145. u8 page;
  146. u8 reg;
  147. u8 bits;
  148. };
  149. static struct marvell_hw_stat marvell_hw_stats[] = {
  150. { "phy_receive_errors_copper", 0, 21, 16},
  151. { "phy_idle_errors", 0, 10, 8 },
  152. { "phy_receive_errors_fiber", 1, 21, 16},
  153. };
  154. struct marvell_priv {
  155. u64 stats[ARRAY_SIZE(marvell_hw_stats)];
  156. char *hwmon_name;
  157. struct device *hwmon_dev;
  158. };
  159. static int marvell_ack_interrupt(struct phy_device *phydev)
  160. {
  161. int err;
  162. /* Clear the interrupts by reading the reg */
  163. err = phy_read(phydev, MII_M1011_IEVENT);
  164. if (err < 0)
  165. return err;
  166. return 0;
  167. }
  168. static int marvell_config_intr(struct phy_device *phydev)
  169. {
  170. int err;
  171. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  172. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  173. else
  174. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  175. return err;
  176. }
  177. static int marvell_set_polarity(struct phy_device *phydev, int polarity)
  178. {
  179. int reg;
  180. int err;
  181. int val;
  182. /* get the current settings */
  183. reg = phy_read(phydev, MII_M1011_PHY_SCR);
  184. if (reg < 0)
  185. return reg;
  186. val = reg;
  187. val &= ~MII_M1011_PHY_SCR_AUTO_CROSS;
  188. switch (polarity) {
  189. case ETH_TP_MDI:
  190. val |= MII_M1011_PHY_SCR_MDI;
  191. break;
  192. case ETH_TP_MDI_X:
  193. val |= MII_M1011_PHY_SCR_MDI_X;
  194. break;
  195. case ETH_TP_MDI_AUTO:
  196. case ETH_TP_MDI_INVALID:
  197. default:
  198. val |= MII_M1011_PHY_SCR_AUTO_CROSS;
  199. break;
  200. }
  201. if (val != reg) {
  202. /* Set the new polarity value in the register */
  203. err = phy_write(phydev, MII_M1011_PHY_SCR, val);
  204. if (err)
  205. return err;
  206. }
  207. return 0;
  208. }
  209. static int marvell_config_aneg(struct phy_device *phydev)
  210. {
  211. int err;
  212. /* The Marvell PHY has an errata which requires
  213. * that certain registers get written in order
  214. * to restart autonegotiation */
  215. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  216. if (err < 0)
  217. return err;
  218. err = phy_write(phydev, 0x1d, 0x1f);
  219. if (err < 0)
  220. return err;
  221. err = phy_write(phydev, 0x1e, 0x200c);
  222. if (err < 0)
  223. return err;
  224. err = phy_write(phydev, 0x1d, 0x5);
  225. if (err < 0)
  226. return err;
  227. err = phy_write(phydev, 0x1e, 0);
  228. if (err < 0)
  229. return err;
  230. err = phy_write(phydev, 0x1e, 0x100);
  231. if (err < 0)
  232. return err;
  233. err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
  234. if (err < 0)
  235. return err;
  236. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  237. MII_M1111_PHY_LED_DIRECT);
  238. if (err < 0)
  239. return err;
  240. err = genphy_config_aneg(phydev);
  241. if (err < 0)
  242. return err;
  243. if (phydev->autoneg != AUTONEG_ENABLE) {
  244. int bmcr;
  245. /*
  246. * A write to speed/duplex bits (that is performed by
  247. * genphy_config_aneg() call above) must be followed by
  248. * a software reset. Otherwise, the write has no effect.
  249. */
  250. bmcr = phy_read(phydev, MII_BMCR);
  251. if (bmcr < 0)
  252. return bmcr;
  253. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  254. if (err < 0)
  255. return err;
  256. }
  257. return 0;
  258. }
  259. static int m88e1111_config_aneg(struct phy_device *phydev)
  260. {
  261. int err;
  262. /* The Marvell PHY has an errata which requires
  263. * that certain registers get written in order
  264. * to restart autonegotiation
  265. */
  266. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  267. err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
  268. if (err < 0)
  269. return err;
  270. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  271. MII_M1111_PHY_LED_DIRECT);
  272. if (err < 0)
  273. return err;
  274. err = genphy_config_aneg(phydev);
  275. if (err < 0)
  276. return err;
  277. if (phydev->autoneg != AUTONEG_ENABLE) {
  278. int bmcr;
  279. /* A write to speed/duplex bits (that is performed by
  280. * genphy_config_aneg() call above) must be followed by
  281. * a software reset. Otherwise, the write has no effect.
  282. */
  283. bmcr = phy_read(phydev, MII_BMCR);
  284. if (bmcr < 0)
  285. return bmcr;
  286. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  287. if (err < 0)
  288. return err;
  289. }
  290. return 0;
  291. }
  292. #ifdef CONFIG_OF_MDIO
  293. /*
  294. * Set and/or override some configuration registers based on the
  295. * marvell,reg-init property stored in the of_node for the phydev.
  296. *
  297. * marvell,reg-init = <reg-page reg mask value>,...;
  298. *
  299. * There may be one or more sets of <reg-page reg mask value>:
  300. *
  301. * reg-page: which register bank to use.
  302. * reg: the register.
  303. * mask: if non-zero, ANDed with existing register value.
  304. * value: ORed with the masked value and written to the regiser.
  305. *
  306. */
  307. static int marvell_of_reg_init(struct phy_device *phydev)
  308. {
  309. const __be32 *paddr;
  310. int len, i, saved_page, current_page, ret;
  311. if (!phydev->mdio.dev.of_node)
  312. return 0;
  313. paddr = of_get_property(phydev->mdio.dev.of_node,
  314. "marvell,reg-init", &len);
  315. if (!paddr || len < (4 * sizeof(*paddr)))
  316. return 0;
  317. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  318. if (saved_page < 0)
  319. return saved_page;
  320. current_page = saved_page;
  321. ret = 0;
  322. len /= sizeof(*paddr);
  323. for (i = 0; i < len - 3; i += 4) {
  324. u16 reg_page = be32_to_cpup(paddr + i);
  325. u16 reg = be32_to_cpup(paddr + i + 1);
  326. u16 mask = be32_to_cpup(paddr + i + 2);
  327. u16 val_bits = be32_to_cpup(paddr + i + 3);
  328. int val;
  329. if (reg_page != current_page) {
  330. current_page = reg_page;
  331. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  332. if (ret < 0)
  333. goto err;
  334. }
  335. val = 0;
  336. if (mask) {
  337. val = phy_read(phydev, reg);
  338. if (val < 0) {
  339. ret = val;
  340. goto err;
  341. }
  342. val &= mask;
  343. }
  344. val |= val_bits;
  345. ret = phy_write(phydev, reg, val);
  346. if (ret < 0)
  347. goto err;
  348. }
  349. err:
  350. if (current_page != saved_page) {
  351. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  352. if (ret == 0)
  353. ret = i;
  354. }
  355. return ret;
  356. }
  357. #else
  358. static int marvell_of_reg_init(struct phy_device *phydev)
  359. {
  360. return 0;
  361. }
  362. #endif /* CONFIG_OF_MDIO */
  363. static int m88e1121_config_aneg(struct phy_device *phydev)
  364. {
  365. int err, oldpage, mscr;
  366. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  367. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  368. MII_88E1121_PHY_MSCR_PAGE);
  369. if (err < 0)
  370. return err;
  371. if (phy_interface_is_rgmii(phydev)) {
  372. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  373. MII_88E1121_PHY_MSCR_DELAY_MASK;
  374. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  375. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  376. MII_88E1121_PHY_MSCR_TX_DELAY);
  377. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  378. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  379. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  380. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  381. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  382. if (err < 0)
  383. return err;
  384. }
  385. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  386. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  387. if (err < 0)
  388. return err;
  389. err = phy_write(phydev, MII_M1011_PHY_SCR,
  390. MII_M1011_PHY_SCR_AUTO_CROSS);
  391. if (err < 0)
  392. return err;
  393. return genphy_config_aneg(phydev);
  394. }
  395. static int m88e1318_config_aneg(struct phy_device *phydev)
  396. {
  397. int err, oldpage, mscr;
  398. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  399. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  400. MII_88E1121_PHY_MSCR_PAGE);
  401. if (err < 0)
  402. return err;
  403. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  404. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  405. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  406. if (err < 0)
  407. return err;
  408. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  409. if (err < 0)
  410. return err;
  411. return m88e1121_config_aneg(phydev);
  412. }
  413. /**
  414. * ethtool_adv_to_fiber_adv_t
  415. * @ethadv: the ethtool advertisement settings
  416. *
  417. * A small helper function that translates ethtool advertisement
  418. * settings to phy autonegotiation advertisements for the
  419. * MII_ADV register for fiber link.
  420. */
  421. static inline u32 ethtool_adv_to_fiber_adv_t(u32 ethadv)
  422. {
  423. u32 result = 0;
  424. if (ethadv & ADVERTISED_1000baseT_Half)
  425. result |= ADVERTISE_FIBER_1000HALF;
  426. if (ethadv & ADVERTISED_1000baseT_Full)
  427. result |= ADVERTISE_FIBER_1000FULL;
  428. if ((ethadv & ADVERTISE_PAUSE_ASYM) && (ethadv & ADVERTISE_PAUSE_CAP))
  429. result |= LPA_PAUSE_ASYM_FIBER;
  430. else if (ethadv & ADVERTISE_PAUSE_CAP)
  431. result |= (ADVERTISE_PAUSE_FIBER
  432. & (~ADVERTISE_PAUSE_ASYM_FIBER));
  433. return result;
  434. }
  435. /**
  436. * marvell_config_aneg_fiber - restart auto-negotiation or write BMCR
  437. * @phydev: target phy_device struct
  438. *
  439. * Description: If auto-negotiation is enabled, we configure the
  440. * advertising, and then restart auto-negotiation. If it is not
  441. * enabled, then we write the BMCR. Adapted for fiber link in
  442. * some Marvell's devices.
  443. */
  444. static int marvell_config_aneg_fiber(struct phy_device *phydev)
  445. {
  446. int changed = 0;
  447. int err;
  448. int adv, oldadv;
  449. u32 advertise;
  450. if (phydev->autoneg != AUTONEG_ENABLE)
  451. return genphy_setup_forced(phydev);
  452. /* Only allow advertising what this PHY supports */
  453. phydev->advertising &= phydev->supported;
  454. advertise = phydev->advertising;
  455. /* Setup fiber advertisement */
  456. adv = phy_read(phydev, MII_ADVERTISE);
  457. if (adv < 0)
  458. return adv;
  459. oldadv = adv;
  460. adv &= ~(ADVERTISE_FIBER_1000HALF | ADVERTISE_FIBER_1000FULL
  461. | LPA_PAUSE_FIBER);
  462. adv |= ethtool_adv_to_fiber_adv_t(advertise);
  463. if (adv != oldadv) {
  464. err = phy_write(phydev, MII_ADVERTISE, adv);
  465. if (err < 0)
  466. return err;
  467. changed = 1;
  468. }
  469. if (changed == 0) {
  470. /* Advertisement hasn't changed, but maybe aneg was never on to
  471. * begin with? Or maybe phy was isolated?
  472. */
  473. int ctl = phy_read(phydev, MII_BMCR);
  474. if (ctl < 0)
  475. return ctl;
  476. if (!(ctl & BMCR_ANENABLE) || (ctl & BMCR_ISOLATE))
  477. changed = 1; /* do restart aneg */
  478. }
  479. /* Only restart aneg if we are advertising something different
  480. * than we were before.
  481. */
  482. if (changed > 0)
  483. changed = genphy_restart_aneg(phydev);
  484. return changed;
  485. }
  486. static int m88e1510_config_aneg(struct phy_device *phydev)
  487. {
  488. int err;
  489. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  490. if (err < 0)
  491. goto error;
  492. /* Configure the copper link first */
  493. err = m88e1318_config_aneg(phydev);
  494. if (err < 0)
  495. goto error;
  496. /* Then the fiber link */
  497. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  498. if (err < 0)
  499. goto error;
  500. err = marvell_config_aneg_fiber(phydev);
  501. if (err < 0)
  502. goto error;
  503. return phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  504. error:
  505. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  506. return err;
  507. }
  508. static int marvell_config_init(struct phy_device *phydev)
  509. {
  510. /* Set registers from marvell,reg-init DT property */
  511. return marvell_of_reg_init(phydev);
  512. }
  513. static int m88e1116r_config_init(struct phy_device *phydev)
  514. {
  515. int temp;
  516. int err;
  517. temp = phy_read(phydev, MII_BMCR);
  518. temp |= BMCR_RESET;
  519. err = phy_write(phydev, MII_BMCR, temp);
  520. if (err < 0)
  521. return err;
  522. mdelay(500);
  523. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  524. if (err < 0)
  525. return err;
  526. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  527. temp |= (7 << 12); /* max number of gigabit attempts */
  528. temp |= (1 << 11); /* enable downshift */
  529. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  530. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  531. if (err < 0)
  532. return err;
  533. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  534. if (err < 0)
  535. return err;
  536. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  537. temp |= (1 << 5);
  538. temp |= (1 << 4);
  539. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  540. if (err < 0)
  541. return err;
  542. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  543. if (err < 0)
  544. return err;
  545. temp = phy_read(phydev, MII_BMCR);
  546. temp |= BMCR_RESET;
  547. err = phy_write(phydev, MII_BMCR, temp);
  548. if (err < 0)
  549. return err;
  550. mdelay(500);
  551. return marvell_config_init(phydev);
  552. }
  553. static int m88e3016_config_init(struct phy_device *phydev)
  554. {
  555. int reg;
  556. /* Enable Scrambler and Auto-Crossover */
  557. reg = phy_read(phydev, MII_88E3016_PHY_SPEC_CTRL);
  558. if (reg < 0)
  559. return reg;
  560. reg &= ~MII_88E3016_DISABLE_SCRAMBLER;
  561. reg |= MII_88E3016_AUTO_MDIX_CROSSOVER;
  562. reg = phy_write(phydev, MII_88E3016_PHY_SPEC_CTRL, reg);
  563. if (reg < 0)
  564. return reg;
  565. return marvell_config_init(phydev);
  566. }
  567. static int m88e1111_config_init(struct phy_device *phydev)
  568. {
  569. int err;
  570. int temp;
  571. if (phy_interface_is_rgmii(phydev)) {
  572. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  573. if (temp < 0)
  574. return temp;
  575. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  576. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  577. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  578. temp &= ~MII_M1111_TX_DELAY;
  579. temp |= MII_M1111_RX_DELAY;
  580. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  581. temp &= ~MII_M1111_RX_DELAY;
  582. temp |= MII_M1111_TX_DELAY;
  583. }
  584. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  585. if (err < 0)
  586. return err;
  587. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  588. if (temp < 0)
  589. return temp;
  590. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  591. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  592. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  593. else
  594. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  595. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  596. if (err < 0)
  597. return err;
  598. }
  599. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  600. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  601. if (temp < 0)
  602. return temp;
  603. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  604. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  605. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  606. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  607. if (err < 0)
  608. return err;
  609. /* make sure copper is selected */
  610. err = phy_read(phydev, MII_M1145_PHY_EXT_ADDR_PAGE);
  611. if (err < 0)
  612. return err;
  613. err = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE,
  614. err & (~0xff));
  615. if (err < 0)
  616. return err;
  617. }
  618. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  619. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  620. if (temp < 0)
  621. return temp;
  622. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  623. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  624. if (err < 0)
  625. return err;
  626. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  627. if (temp < 0)
  628. return temp;
  629. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  630. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  631. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  632. if (err < 0)
  633. return err;
  634. /* soft reset */
  635. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  636. if (err < 0)
  637. return err;
  638. do
  639. temp = phy_read(phydev, MII_BMCR);
  640. while (temp & BMCR_RESET);
  641. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  642. if (temp < 0)
  643. return temp;
  644. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  645. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  646. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  647. if (err < 0)
  648. return err;
  649. }
  650. err = marvell_of_reg_init(phydev);
  651. if (err < 0)
  652. return err;
  653. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  654. }
  655. static int m88e1121_config_init(struct phy_device *phydev)
  656. {
  657. int err, oldpage;
  658. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  659. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  660. if (err < 0)
  661. return err;
  662. /* Default PHY LED config: LED[0] .. Link, LED[1] .. Activity */
  663. err = phy_write(phydev, MII_88E1121_PHY_LED_CTRL,
  664. MII_88E1121_PHY_LED_DEF);
  665. if (err < 0)
  666. return err;
  667. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  668. /* Set marvell,reg-init configuration from device tree */
  669. return marvell_config_init(phydev);
  670. }
  671. static int m88e1510_config_init(struct phy_device *phydev)
  672. {
  673. int err;
  674. int temp;
  675. /* SGMII-to-Copper mode initialization */
  676. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  677. /* Select page 18 */
  678. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 18);
  679. if (err < 0)
  680. return err;
  681. /* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
  682. temp = phy_read(phydev, MII_88E1510_GEN_CTRL_REG_1);
  683. temp &= ~MII_88E1510_GEN_CTRL_REG_1_MODE_MASK;
  684. temp |= MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII;
  685. err = phy_write(phydev, MII_88E1510_GEN_CTRL_REG_1, temp);
  686. if (err < 0)
  687. return err;
  688. /* PHY reset is necessary after changing MODE[2:0] */
  689. temp |= MII_88E1510_GEN_CTRL_REG_1_RESET;
  690. err = phy_write(phydev, MII_88E1510_GEN_CTRL_REG_1, temp);
  691. if (err < 0)
  692. return err;
  693. /* Reset page selection */
  694. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  695. if (err < 0)
  696. return err;
  697. }
  698. return m88e1121_config_init(phydev);
  699. }
  700. static int m88e1118_config_aneg(struct phy_device *phydev)
  701. {
  702. int err;
  703. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  704. if (err < 0)
  705. return err;
  706. err = phy_write(phydev, MII_M1011_PHY_SCR,
  707. MII_M1011_PHY_SCR_AUTO_CROSS);
  708. if (err < 0)
  709. return err;
  710. err = genphy_config_aneg(phydev);
  711. return 0;
  712. }
  713. static int m88e1118_config_init(struct phy_device *phydev)
  714. {
  715. int err;
  716. /* Change address */
  717. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  718. if (err < 0)
  719. return err;
  720. /* Enable 1000 Mbit */
  721. err = phy_write(phydev, 0x15, 0x1070);
  722. if (err < 0)
  723. return err;
  724. /* Change address */
  725. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  726. if (err < 0)
  727. return err;
  728. /* Adjust LED Control */
  729. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  730. err = phy_write(phydev, 0x10, 0x1100);
  731. else
  732. err = phy_write(phydev, 0x10, 0x021e);
  733. if (err < 0)
  734. return err;
  735. err = marvell_of_reg_init(phydev);
  736. if (err < 0)
  737. return err;
  738. /* Reset address */
  739. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  740. if (err < 0)
  741. return err;
  742. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  743. }
  744. static int m88e1149_config_init(struct phy_device *phydev)
  745. {
  746. int err;
  747. /* Change address */
  748. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  749. if (err < 0)
  750. return err;
  751. /* Enable 1000 Mbit */
  752. err = phy_write(phydev, 0x15, 0x1048);
  753. if (err < 0)
  754. return err;
  755. err = marvell_of_reg_init(phydev);
  756. if (err < 0)
  757. return err;
  758. /* Reset address */
  759. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  760. if (err < 0)
  761. return err;
  762. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  763. }
  764. static int m88e1145_config_init(struct phy_device *phydev)
  765. {
  766. int err;
  767. int temp;
  768. /* Take care of errata E0 & E1 */
  769. err = phy_write(phydev, 0x1d, 0x001b);
  770. if (err < 0)
  771. return err;
  772. err = phy_write(phydev, 0x1e, 0x418f);
  773. if (err < 0)
  774. return err;
  775. err = phy_write(phydev, 0x1d, 0x0016);
  776. if (err < 0)
  777. return err;
  778. err = phy_write(phydev, 0x1e, 0xa2da);
  779. if (err < 0)
  780. return err;
  781. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  782. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  783. if (temp < 0)
  784. return temp;
  785. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  786. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  787. if (err < 0)
  788. return err;
  789. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  790. err = phy_write(phydev, 0x1d, 0x0012);
  791. if (err < 0)
  792. return err;
  793. temp = phy_read(phydev, 0x1e);
  794. if (temp < 0)
  795. return temp;
  796. temp &= 0xf03f;
  797. temp |= 2 << 9; /* 36 ohm */
  798. temp |= 2 << 6; /* 39 ohm */
  799. err = phy_write(phydev, 0x1e, temp);
  800. if (err < 0)
  801. return err;
  802. err = phy_write(phydev, 0x1d, 0x3);
  803. if (err < 0)
  804. return err;
  805. err = phy_write(phydev, 0x1e, 0x8000);
  806. if (err < 0)
  807. return err;
  808. }
  809. }
  810. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  811. temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  812. if (temp < 0)
  813. return temp;
  814. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  815. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  816. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  817. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  818. if (err < 0)
  819. return err;
  820. }
  821. err = marvell_of_reg_init(phydev);
  822. if (err < 0)
  823. return err;
  824. return 0;
  825. }
  826. /**
  827. * fiber_lpa_to_ethtool_lpa_t
  828. * @lpa: value of the MII_LPA register for fiber link
  829. *
  830. * A small helper function that translates MII_LPA
  831. * bits to ethtool LP advertisement settings.
  832. */
  833. static u32 fiber_lpa_to_ethtool_lpa_t(u32 lpa)
  834. {
  835. u32 result = 0;
  836. if (lpa & LPA_FIBER_1000HALF)
  837. result |= ADVERTISED_1000baseT_Half;
  838. if (lpa & LPA_FIBER_1000FULL)
  839. result |= ADVERTISED_1000baseT_Full;
  840. return result;
  841. }
  842. /**
  843. * marvell_update_link - update link status in real time in @phydev
  844. * @phydev: target phy_device struct
  845. *
  846. * Description: Update the value in phydev->link to reflect the
  847. * current link value.
  848. */
  849. static int marvell_update_link(struct phy_device *phydev, int fiber)
  850. {
  851. int status;
  852. /* Use the generic register for copper link, or specific
  853. * register for fiber case */
  854. if (fiber) {
  855. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  856. if (status < 0)
  857. return status;
  858. if ((status & REGISTER_LINK_STATUS) == 0)
  859. phydev->link = 0;
  860. else
  861. phydev->link = 1;
  862. } else {
  863. return genphy_update_link(phydev);
  864. }
  865. return 0;
  866. }
  867. /* marvell_read_status_page
  868. *
  869. * Description:
  870. * Check the link, then figure out the current state
  871. * by comparing what we advertise with what the link partner
  872. * advertises. Start by checking the gigabit possibilities,
  873. * then move on to 10/100.
  874. */
  875. static int marvell_read_status_page(struct phy_device *phydev, int page)
  876. {
  877. int adv;
  878. int err;
  879. int lpa;
  880. int lpagb;
  881. int status = 0;
  882. int fiber;
  883. /* Detect and update the link, but return if there
  884. * was an error */
  885. if (page == MII_M1111_FIBER)
  886. fiber = 1;
  887. else
  888. fiber = 0;
  889. err = marvell_update_link(phydev, fiber);
  890. if (err)
  891. return err;
  892. if (AUTONEG_ENABLE == phydev->autoneg) {
  893. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  894. if (status < 0)
  895. return status;
  896. lpa = phy_read(phydev, MII_LPA);
  897. if (lpa < 0)
  898. return lpa;
  899. lpagb = phy_read(phydev, MII_STAT1000);
  900. if (lpagb < 0)
  901. return lpagb;
  902. adv = phy_read(phydev, MII_ADVERTISE);
  903. if (adv < 0)
  904. return adv;
  905. lpa &= adv;
  906. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  907. phydev->duplex = DUPLEX_FULL;
  908. else
  909. phydev->duplex = DUPLEX_HALF;
  910. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  911. phydev->pause = phydev->asym_pause = 0;
  912. switch (status) {
  913. case MII_M1011_PHY_STATUS_1000:
  914. phydev->speed = SPEED_1000;
  915. break;
  916. case MII_M1011_PHY_STATUS_100:
  917. phydev->speed = SPEED_100;
  918. break;
  919. default:
  920. phydev->speed = SPEED_10;
  921. break;
  922. }
  923. if (!fiber) {
  924. phydev->lp_advertising = mii_stat1000_to_ethtool_lpa_t(lpagb) |
  925. mii_lpa_to_ethtool_lpa_t(lpa);
  926. if (phydev->duplex == DUPLEX_FULL) {
  927. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  928. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  929. }
  930. } else {
  931. /* The fiber link is only 1000M capable */
  932. phydev->lp_advertising = fiber_lpa_to_ethtool_lpa_t(lpa);
  933. if (phydev->duplex == DUPLEX_FULL) {
  934. if (!(lpa & LPA_PAUSE_FIBER)) {
  935. phydev->pause = 0;
  936. phydev->asym_pause = 0;
  937. } else if ((lpa & LPA_PAUSE_ASYM_FIBER)) {
  938. phydev->pause = 1;
  939. phydev->asym_pause = 1;
  940. } else {
  941. phydev->pause = 1;
  942. phydev->asym_pause = 0;
  943. }
  944. }
  945. }
  946. } else {
  947. int bmcr = phy_read(phydev, MII_BMCR);
  948. if (bmcr < 0)
  949. return bmcr;
  950. if (bmcr & BMCR_FULLDPLX)
  951. phydev->duplex = DUPLEX_FULL;
  952. else
  953. phydev->duplex = DUPLEX_HALF;
  954. if (bmcr & BMCR_SPEED1000)
  955. phydev->speed = SPEED_1000;
  956. else if (bmcr & BMCR_SPEED100)
  957. phydev->speed = SPEED_100;
  958. else
  959. phydev->speed = SPEED_10;
  960. phydev->pause = phydev->asym_pause = 0;
  961. phydev->lp_advertising = 0;
  962. }
  963. return 0;
  964. }
  965. /* marvell_read_status
  966. *
  967. * Some Marvell's phys have two modes: fiber and copper.
  968. * Both need status checked.
  969. * Description:
  970. * First, check the fiber link and status.
  971. * If the fiber link is down, check the copper link and status which
  972. * will be the default value if both link are down.
  973. */
  974. static int marvell_read_status(struct phy_device *phydev)
  975. {
  976. int err;
  977. /* Check the fiber mode first */
  978. if (phydev->supported & SUPPORTED_FIBRE &&
  979. phydev->interface != PHY_INTERFACE_MODE_SGMII) {
  980. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  981. if (err < 0)
  982. goto error;
  983. err = marvell_read_status_page(phydev, MII_M1111_FIBER);
  984. if (err < 0)
  985. goto error;
  986. /* If the fiber link is up, it is the selected and used link.
  987. * In this case, we need to stay in the fiber page.
  988. * Please to be careful about that, avoid to restore Copper page
  989. * in other functions which could break the behaviour
  990. * for some fiber phy like 88E1512.
  991. * */
  992. if (phydev->link)
  993. return 0;
  994. /* If fiber link is down, check and save copper mode state */
  995. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  996. if (err < 0)
  997. goto error;
  998. }
  999. return marvell_read_status_page(phydev, MII_M1111_COPPER);
  1000. error:
  1001. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1002. return err;
  1003. }
  1004. /* marvell_suspend
  1005. *
  1006. * Some Marvell's phys have two modes: fiber and copper.
  1007. * Both need to be suspended
  1008. */
  1009. static int marvell_suspend(struct phy_device *phydev)
  1010. {
  1011. int err;
  1012. /* Suspend the fiber mode first */
  1013. if (!(phydev->supported & SUPPORTED_FIBRE)) {
  1014. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  1015. if (err < 0)
  1016. goto error;
  1017. /* With the page set, use the generic suspend */
  1018. err = genphy_suspend(phydev);
  1019. if (err < 0)
  1020. goto error;
  1021. /* Then, the copper link */
  1022. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1023. if (err < 0)
  1024. goto error;
  1025. }
  1026. /* With the page set, use the generic suspend */
  1027. return genphy_suspend(phydev);
  1028. error:
  1029. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1030. return err;
  1031. }
  1032. /* marvell_resume
  1033. *
  1034. * Some Marvell's phys have two modes: fiber and copper.
  1035. * Both need to be resumed
  1036. */
  1037. static int marvell_resume(struct phy_device *phydev)
  1038. {
  1039. int err;
  1040. /* Resume the fiber mode first */
  1041. if (!(phydev->supported & SUPPORTED_FIBRE)) {
  1042. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  1043. if (err < 0)
  1044. goto error;
  1045. /* With the page set, use the generic resume */
  1046. err = genphy_resume(phydev);
  1047. if (err < 0)
  1048. goto error;
  1049. /* Then, the copper link */
  1050. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1051. if (err < 0)
  1052. goto error;
  1053. }
  1054. /* With the page set, use the generic resume */
  1055. return genphy_resume(phydev);
  1056. error:
  1057. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1058. return err;
  1059. }
  1060. static int marvell_aneg_done(struct phy_device *phydev)
  1061. {
  1062. int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
  1063. return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
  1064. }
  1065. static int m88e1121_did_interrupt(struct phy_device *phydev)
  1066. {
  1067. int imask;
  1068. imask = phy_read(phydev, MII_M1011_IEVENT);
  1069. if (imask & MII_M1011_IMASK_INIT)
  1070. return 1;
  1071. return 0;
  1072. }
  1073. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  1074. {
  1075. wol->supported = WAKE_MAGIC;
  1076. wol->wolopts = 0;
  1077. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1078. MII_88E1318S_PHY_WOL_PAGE) < 0)
  1079. return;
  1080. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  1081. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  1082. wol->wolopts |= WAKE_MAGIC;
  1083. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  1084. return;
  1085. }
  1086. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  1087. {
  1088. int err, oldpage, temp;
  1089. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  1090. if (wol->wolopts & WAKE_MAGIC) {
  1091. /* Explicitly switch to page 0x00, just to be sure */
  1092. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  1093. if (err < 0)
  1094. return err;
  1095. /* Enable the WOL interrupt */
  1096. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  1097. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  1098. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  1099. if (err < 0)
  1100. return err;
  1101. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1102. MII_88E1318S_PHY_LED_PAGE);
  1103. if (err < 0)
  1104. return err;
  1105. /* Setup LED[2] as interrupt pin (active low) */
  1106. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  1107. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  1108. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  1109. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  1110. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  1111. if (err < 0)
  1112. return err;
  1113. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1114. MII_88E1318S_PHY_WOL_PAGE);
  1115. if (err < 0)
  1116. return err;
  1117. /* Store the device address for the magic packet */
  1118. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  1119. ((phydev->attached_dev->dev_addr[5] << 8) |
  1120. phydev->attached_dev->dev_addr[4]));
  1121. if (err < 0)
  1122. return err;
  1123. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  1124. ((phydev->attached_dev->dev_addr[3] << 8) |
  1125. phydev->attached_dev->dev_addr[2]));
  1126. if (err < 0)
  1127. return err;
  1128. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  1129. ((phydev->attached_dev->dev_addr[1] << 8) |
  1130. phydev->attached_dev->dev_addr[0]));
  1131. if (err < 0)
  1132. return err;
  1133. /* Clear WOL status and enable magic packet matching */
  1134. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  1135. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  1136. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  1137. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  1138. if (err < 0)
  1139. return err;
  1140. } else {
  1141. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1142. MII_88E1318S_PHY_WOL_PAGE);
  1143. if (err < 0)
  1144. return err;
  1145. /* Clear WOL status and disable magic packet matching */
  1146. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  1147. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  1148. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  1149. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  1150. if (err < 0)
  1151. return err;
  1152. }
  1153. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  1154. if (err < 0)
  1155. return err;
  1156. return 0;
  1157. }
  1158. static int marvell_get_sset_count(struct phy_device *phydev)
  1159. {
  1160. if (phydev->supported & SUPPORTED_FIBRE)
  1161. return ARRAY_SIZE(marvell_hw_stats);
  1162. else
  1163. return ARRAY_SIZE(marvell_hw_stats) - NB_FIBER_STATS;
  1164. }
  1165. static void marvell_get_strings(struct phy_device *phydev, u8 *data)
  1166. {
  1167. int i;
  1168. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++) {
  1169. memcpy(data + i * ETH_GSTRING_LEN,
  1170. marvell_hw_stats[i].string, ETH_GSTRING_LEN);
  1171. }
  1172. }
  1173. #ifndef UINT64_MAX
  1174. #define UINT64_MAX (u64)(~((u64)0))
  1175. #endif
  1176. static u64 marvell_get_stat(struct phy_device *phydev, int i)
  1177. {
  1178. struct marvell_hw_stat stat = marvell_hw_stats[i];
  1179. struct marvell_priv *priv = phydev->priv;
  1180. int err, oldpage, val;
  1181. u64 ret;
  1182. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  1183. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1184. stat.page);
  1185. if (err < 0)
  1186. return UINT64_MAX;
  1187. val = phy_read(phydev, stat.reg);
  1188. if (val < 0) {
  1189. ret = UINT64_MAX;
  1190. } else {
  1191. val = val & ((1 << stat.bits) - 1);
  1192. priv->stats[i] += val;
  1193. ret = priv->stats[i];
  1194. }
  1195. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  1196. return ret;
  1197. }
  1198. static void marvell_get_stats(struct phy_device *phydev,
  1199. struct ethtool_stats *stats, u64 *data)
  1200. {
  1201. int i;
  1202. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++)
  1203. data[i] = marvell_get_stat(phydev, i);
  1204. }
  1205. #ifdef CONFIG_HWMON
  1206. static int m88e1121_get_temp(struct phy_device *phydev, long *temp)
  1207. {
  1208. int ret;
  1209. int val;
  1210. *temp = 0;
  1211. mutex_lock(&phydev->lock);
  1212. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1213. if (ret < 0)
  1214. goto error;
  1215. /* Enable temperature sensor */
  1216. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1217. if (ret < 0)
  1218. goto error;
  1219. ret = phy_write(phydev, MII_88E1121_MISC_TEST,
  1220. ret | MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
  1221. if (ret < 0)
  1222. goto error;
  1223. /* Wait for temperature to stabilize */
  1224. usleep_range(10000, 12000);
  1225. val = phy_read(phydev, MII_88E1121_MISC_TEST);
  1226. if (val < 0) {
  1227. ret = val;
  1228. goto error;
  1229. }
  1230. /* Disable temperature sensor */
  1231. ret = phy_write(phydev, MII_88E1121_MISC_TEST,
  1232. ret & ~MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
  1233. if (ret < 0)
  1234. goto error;
  1235. *temp = ((val & MII_88E1121_MISC_TEST_TEMP_MASK) - 5) * 5000;
  1236. error:
  1237. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1238. mutex_unlock(&phydev->lock);
  1239. return ret;
  1240. }
  1241. static int m88e1121_hwmon_read(struct device *dev,
  1242. enum hwmon_sensor_types type,
  1243. u32 attr, int channel, long *temp)
  1244. {
  1245. struct phy_device *phydev = dev_get_drvdata(dev);
  1246. int err;
  1247. switch (attr) {
  1248. case hwmon_temp_input:
  1249. err = m88e1121_get_temp(phydev, temp);
  1250. break;
  1251. default:
  1252. return -EOPNOTSUPP;
  1253. }
  1254. return err;
  1255. }
  1256. static umode_t m88e1121_hwmon_is_visible(const void *data,
  1257. enum hwmon_sensor_types type,
  1258. u32 attr, int channel)
  1259. {
  1260. if (type != hwmon_temp)
  1261. return 0;
  1262. switch (attr) {
  1263. case hwmon_temp_input:
  1264. return 0444;
  1265. default:
  1266. return 0;
  1267. }
  1268. }
  1269. static u32 m88e1121_hwmon_chip_config[] = {
  1270. HWMON_C_REGISTER_TZ,
  1271. 0
  1272. };
  1273. static const struct hwmon_channel_info m88e1121_hwmon_chip = {
  1274. .type = hwmon_chip,
  1275. .config = m88e1121_hwmon_chip_config,
  1276. };
  1277. static u32 m88e1121_hwmon_temp_config[] = {
  1278. HWMON_T_INPUT,
  1279. 0
  1280. };
  1281. static const struct hwmon_channel_info m88e1121_hwmon_temp = {
  1282. .type = hwmon_temp,
  1283. .config = m88e1121_hwmon_temp_config,
  1284. };
  1285. static const struct hwmon_channel_info *m88e1121_hwmon_info[] = {
  1286. &m88e1121_hwmon_chip,
  1287. &m88e1121_hwmon_temp,
  1288. NULL
  1289. };
  1290. static const struct hwmon_ops m88e1121_hwmon_hwmon_ops = {
  1291. .is_visible = m88e1121_hwmon_is_visible,
  1292. .read = m88e1121_hwmon_read,
  1293. };
  1294. static const struct hwmon_chip_info m88e1121_hwmon_chip_info = {
  1295. .ops = &m88e1121_hwmon_hwmon_ops,
  1296. .info = m88e1121_hwmon_info,
  1297. };
  1298. static int m88e1510_get_temp(struct phy_device *phydev, long *temp)
  1299. {
  1300. int ret;
  1301. *temp = 0;
  1302. mutex_lock(&phydev->lock);
  1303. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1304. if (ret < 0)
  1305. goto error;
  1306. ret = phy_read(phydev, MII_88E1510_TEMP_SENSOR);
  1307. if (ret < 0)
  1308. goto error;
  1309. *temp = ((ret & MII_88E1510_TEMP_SENSOR_MASK) - 25) * 1000;
  1310. error:
  1311. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1312. mutex_unlock(&phydev->lock);
  1313. return ret;
  1314. }
  1315. int m88e1510_get_temp_critical(struct phy_device *phydev, long *temp)
  1316. {
  1317. int ret;
  1318. *temp = 0;
  1319. mutex_lock(&phydev->lock);
  1320. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1321. if (ret < 0)
  1322. goto error;
  1323. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1324. if (ret < 0)
  1325. goto error;
  1326. *temp = (((ret & MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK) >>
  1327. MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT) * 5) - 25;
  1328. /* convert to mC */
  1329. *temp *= 1000;
  1330. error:
  1331. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1332. mutex_unlock(&phydev->lock);
  1333. return ret;
  1334. }
  1335. int m88e1510_set_temp_critical(struct phy_device *phydev, long temp)
  1336. {
  1337. int ret;
  1338. mutex_lock(&phydev->lock);
  1339. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1340. if (ret < 0)
  1341. goto error;
  1342. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1343. if (ret < 0)
  1344. goto error;
  1345. temp = temp / 1000;
  1346. temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
  1347. ret = phy_write(phydev, MII_88E1121_MISC_TEST,
  1348. (ret & ~MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK) |
  1349. (temp << MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT));
  1350. error:
  1351. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1352. mutex_unlock(&phydev->lock);
  1353. return ret;
  1354. }
  1355. int m88e1510_get_temp_alarm(struct phy_device *phydev, long *alarm)
  1356. {
  1357. int ret;
  1358. *alarm = false;
  1359. mutex_lock(&phydev->lock);
  1360. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1361. if (ret < 0)
  1362. goto error;
  1363. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1364. if (ret < 0)
  1365. goto error;
  1366. *alarm = !!(ret & MII_88E1510_MISC_TEST_TEMP_IRQ);
  1367. error:
  1368. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1369. mutex_unlock(&phydev->lock);
  1370. return ret;
  1371. }
  1372. static int m88e1510_hwmon_read(struct device *dev,
  1373. enum hwmon_sensor_types type,
  1374. u32 attr, int channel, long *temp)
  1375. {
  1376. struct phy_device *phydev = dev_get_drvdata(dev);
  1377. int err;
  1378. switch (attr) {
  1379. case hwmon_temp_input:
  1380. err = m88e1510_get_temp(phydev, temp);
  1381. break;
  1382. case hwmon_temp_crit:
  1383. err = m88e1510_get_temp_critical(phydev, temp);
  1384. break;
  1385. case hwmon_temp_max_alarm:
  1386. err = m88e1510_get_temp_alarm(phydev, temp);
  1387. break;
  1388. default:
  1389. return -EOPNOTSUPP;
  1390. }
  1391. return err;
  1392. }
  1393. static int m88e1510_hwmon_write(struct device *dev,
  1394. enum hwmon_sensor_types type,
  1395. u32 attr, int channel, long temp)
  1396. {
  1397. struct phy_device *phydev = dev_get_drvdata(dev);
  1398. int err;
  1399. switch (attr) {
  1400. case hwmon_temp_crit:
  1401. err = m88e1510_set_temp_critical(phydev, temp);
  1402. break;
  1403. default:
  1404. return -EOPNOTSUPP;
  1405. }
  1406. return err;
  1407. }
  1408. static umode_t m88e1510_hwmon_is_visible(const void *data,
  1409. enum hwmon_sensor_types type,
  1410. u32 attr, int channel)
  1411. {
  1412. if (type != hwmon_temp)
  1413. return 0;
  1414. switch (attr) {
  1415. case hwmon_temp_input:
  1416. case hwmon_temp_max_alarm:
  1417. return 0444;
  1418. case hwmon_temp_crit:
  1419. return 0644;
  1420. default:
  1421. return 0;
  1422. }
  1423. }
  1424. static u32 m88e1510_hwmon_temp_config[] = {
  1425. HWMON_T_INPUT | HWMON_T_CRIT | HWMON_T_MAX_ALARM,
  1426. 0
  1427. };
  1428. static const struct hwmon_channel_info m88e1510_hwmon_temp = {
  1429. .type = hwmon_temp,
  1430. .config = m88e1510_hwmon_temp_config,
  1431. };
  1432. static const struct hwmon_channel_info *m88e1510_hwmon_info[] = {
  1433. &m88e1121_hwmon_chip,
  1434. &m88e1510_hwmon_temp,
  1435. NULL
  1436. };
  1437. static const struct hwmon_ops m88e1510_hwmon_hwmon_ops = {
  1438. .is_visible = m88e1510_hwmon_is_visible,
  1439. .read = m88e1510_hwmon_read,
  1440. .write = m88e1510_hwmon_write,
  1441. };
  1442. static const struct hwmon_chip_info m88e1510_hwmon_chip_info = {
  1443. .ops = &m88e1510_hwmon_hwmon_ops,
  1444. .info = m88e1510_hwmon_info,
  1445. };
  1446. static int marvell_hwmon_name(struct phy_device *phydev)
  1447. {
  1448. struct marvell_priv *priv = phydev->priv;
  1449. struct device *dev = &phydev->mdio.dev;
  1450. const char *devname = dev_name(dev);
  1451. size_t len = strlen(devname);
  1452. int i, j;
  1453. priv->hwmon_name = devm_kzalloc(dev, len, GFP_KERNEL);
  1454. if (!priv->hwmon_name)
  1455. return -ENOMEM;
  1456. for (i = j = 0; i < len && devname[i]; i++) {
  1457. if (isalnum(devname[i]))
  1458. priv->hwmon_name[j++] = devname[i];
  1459. }
  1460. return 0;
  1461. }
  1462. static int marvell_hwmon_probe(struct phy_device *phydev,
  1463. const struct hwmon_chip_info *chip)
  1464. {
  1465. struct marvell_priv *priv = phydev->priv;
  1466. struct device *dev = &phydev->mdio.dev;
  1467. int err;
  1468. err = marvell_hwmon_name(phydev);
  1469. if (err)
  1470. return err;
  1471. priv->hwmon_dev = devm_hwmon_device_register_with_info(
  1472. dev, priv->hwmon_name, phydev, chip, NULL);
  1473. return PTR_ERR_OR_ZERO(priv->hwmon_dev);
  1474. }
  1475. static int m88e1121_hwmon_probe(struct phy_device *phydev)
  1476. {
  1477. return marvell_hwmon_probe(phydev, &m88e1121_hwmon_chip_info);
  1478. }
  1479. static int m88e1510_hwmon_probe(struct phy_device *phydev)
  1480. {
  1481. return marvell_hwmon_probe(phydev, &m88e1510_hwmon_chip_info);
  1482. }
  1483. #else
  1484. static int m88e1121_hwmon_probe(struct phy_device *phydev)
  1485. {
  1486. return 0;
  1487. }
  1488. static int m88e1510_hwmon_probe(struct phy_device *phydev)
  1489. {
  1490. return 0;
  1491. }
  1492. #endif
  1493. static int marvell_probe(struct phy_device *phydev)
  1494. {
  1495. struct marvell_priv *priv;
  1496. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  1497. if (!priv)
  1498. return -ENOMEM;
  1499. phydev->priv = priv;
  1500. return 0;
  1501. }
  1502. static int m88e1121_probe(struct phy_device *phydev)
  1503. {
  1504. int err;
  1505. err = marvell_probe(phydev);
  1506. if (err)
  1507. return err;
  1508. return m88e1121_hwmon_probe(phydev);
  1509. }
  1510. static int m88e1510_probe(struct phy_device *phydev)
  1511. {
  1512. int err;
  1513. err = marvell_probe(phydev);
  1514. if (err)
  1515. return err;
  1516. return m88e1510_hwmon_probe(phydev);
  1517. }
  1518. static struct phy_driver marvell_drivers[] = {
  1519. {
  1520. .phy_id = MARVELL_PHY_ID_88E1101,
  1521. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1522. .name = "Marvell 88E1101",
  1523. .features = PHY_GBIT_FEATURES,
  1524. .flags = PHY_HAS_INTERRUPT,
  1525. .probe = marvell_probe,
  1526. .config_init = &marvell_config_init,
  1527. .config_aneg = &marvell_config_aneg,
  1528. .read_status = &genphy_read_status,
  1529. .ack_interrupt = &marvell_ack_interrupt,
  1530. .config_intr = &marvell_config_intr,
  1531. .resume = &genphy_resume,
  1532. .suspend = &genphy_suspend,
  1533. .get_sset_count = marvell_get_sset_count,
  1534. .get_strings = marvell_get_strings,
  1535. .get_stats = marvell_get_stats,
  1536. },
  1537. {
  1538. .phy_id = MARVELL_PHY_ID_88E1112,
  1539. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1540. .name = "Marvell 88E1112",
  1541. .features = PHY_GBIT_FEATURES,
  1542. .flags = PHY_HAS_INTERRUPT,
  1543. .probe = marvell_probe,
  1544. .config_init = &m88e1111_config_init,
  1545. .config_aneg = &marvell_config_aneg,
  1546. .read_status = &genphy_read_status,
  1547. .ack_interrupt = &marvell_ack_interrupt,
  1548. .config_intr = &marvell_config_intr,
  1549. .resume = &genphy_resume,
  1550. .suspend = &genphy_suspend,
  1551. .get_sset_count = marvell_get_sset_count,
  1552. .get_strings = marvell_get_strings,
  1553. .get_stats = marvell_get_stats,
  1554. },
  1555. {
  1556. .phy_id = MARVELL_PHY_ID_88E1111,
  1557. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1558. .name = "Marvell 88E1111",
  1559. .features = PHY_GBIT_FEATURES,
  1560. .flags = PHY_HAS_INTERRUPT,
  1561. .probe = marvell_probe,
  1562. .config_init = &m88e1111_config_init,
  1563. .config_aneg = &m88e1111_config_aneg,
  1564. .read_status = &marvell_read_status,
  1565. .ack_interrupt = &marvell_ack_interrupt,
  1566. .config_intr = &marvell_config_intr,
  1567. .resume = &genphy_resume,
  1568. .suspend = &genphy_suspend,
  1569. .get_sset_count = marvell_get_sset_count,
  1570. .get_strings = marvell_get_strings,
  1571. .get_stats = marvell_get_stats,
  1572. },
  1573. {
  1574. .phy_id = MARVELL_PHY_ID_88E1118,
  1575. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1576. .name = "Marvell 88E1118",
  1577. .features = PHY_GBIT_FEATURES,
  1578. .flags = PHY_HAS_INTERRUPT,
  1579. .probe = marvell_probe,
  1580. .config_init = &m88e1118_config_init,
  1581. .config_aneg = &m88e1118_config_aneg,
  1582. .read_status = &genphy_read_status,
  1583. .ack_interrupt = &marvell_ack_interrupt,
  1584. .config_intr = &marvell_config_intr,
  1585. .resume = &genphy_resume,
  1586. .suspend = &genphy_suspend,
  1587. .get_sset_count = marvell_get_sset_count,
  1588. .get_strings = marvell_get_strings,
  1589. .get_stats = marvell_get_stats,
  1590. },
  1591. {
  1592. .phy_id = MARVELL_PHY_ID_88E1121R,
  1593. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1594. .name = "Marvell 88E1121R",
  1595. .features = PHY_GBIT_FEATURES,
  1596. .flags = PHY_HAS_INTERRUPT,
  1597. .probe = &m88e1121_probe,
  1598. .config_init = &m88e1121_config_init,
  1599. .config_aneg = &m88e1121_config_aneg,
  1600. .read_status = &marvell_read_status,
  1601. .ack_interrupt = &marvell_ack_interrupt,
  1602. .config_intr = &marvell_config_intr,
  1603. .did_interrupt = &m88e1121_did_interrupt,
  1604. .resume = &genphy_resume,
  1605. .suspend = &genphy_suspend,
  1606. .get_sset_count = marvell_get_sset_count,
  1607. .get_strings = marvell_get_strings,
  1608. .get_stats = marvell_get_stats,
  1609. },
  1610. {
  1611. .phy_id = MARVELL_PHY_ID_88E1318S,
  1612. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1613. .name = "Marvell 88E1318S",
  1614. .features = PHY_GBIT_FEATURES,
  1615. .flags = PHY_HAS_INTERRUPT,
  1616. .probe = marvell_probe,
  1617. .config_init = &m88e1121_config_init,
  1618. .config_aneg = &m88e1318_config_aneg,
  1619. .read_status = &marvell_read_status,
  1620. .ack_interrupt = &marvell_ack_interrupt,
  1621. .config_intr = &marvell_config_intr,
  1622. .did_interrupt = &m88e1121_did_interrupt,
  1623. .get_wol = &m88e1318_get_wol,
  1624. .set_wol = &m88e1318_set_wol,
  1625. .resume = &genphy_resume,
  1626. .suspend = &genphy_suspend,
  1627. .get_sset_count = marvell_get_sset_count,
  1628. .get_strings = marvell_get_strings,
  1629. .get_stats = marvell_get_stats,
  1630. },
  1631. {
  1632. .phy_id = MARVELL_PHY_ID_88E1145,
  1633. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1634. .name = "Marvell 88E1145",
  1635. .features = PHY_GBIT_FEATURES,
  1636. .flags = PHY_HAS_INTERRUPT,
  1637. .probe = marvell_probe,
  1638. .config_init = &m88e1145_config_init,
  1639. .config_aneg = &marvell_config_aneg,
  1640. .read_status = &genphy_read_status,
  1641. .ack_interrupt = &marvell_ack_interrupt,
  1642. .config_intr = &marvell_config_intr,
  1643. .resume = &genphy_resume,
  1644. .suspend = &genphy_suspend,
  1645. .get_sset_count = marvell_get_sset_count,
  1646. .get_strings = marvell_get_strings,
  1647. .get_stats = marvell_get_stats,
  1648. },
  1649. {
  1650. .phy_id = MARVELL_PHY_ID_88E1149R,
  1651. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1652. .name = "Marvell 88E1149R",
  1653. .features = PHY_GBIT_FEATURES,
  1654. .flags = PHY_HAS_INTERRUPT,
  1655. .probe = marvell_probe,
  1656. .config_init = &m88e1149_config_init,
  1657. .config_aneg = &m88e1118_config_aneg,
  1658. .read_status = &genphy_read_status,
  1659. .ack_interrupt = &marvell_ack_interrupt,
  1660. .config_intr = &marvell_config_intr,
  1661. .resume = &genphy_resume,
  1662. .suspend = &genphy_suspend,
  1663. .get_sset_count = marvell_get_sset_count,
  1664. .get_strings = marvell_get_strings,
  1665. .get_stats = marvell_get_stats,
  1666. },
  1667. {
  1668. .phy_id = MARVELL_PHY_ID_88E1240,
  1669. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1670. .name = "Marvell 88E1240",
  1671. .features = PHY_GBIT_FEATURES,
  1672. .flags = PHY_HAS_INTERRUPT,
  1673. .probe = marvell_probe,
  1674. .config_init = &m88e1111_config_init,
  1675. .config_aneg = &marvell_config_aneg,
  1676. .read_status = &genphy_read_status,
  1677. .ack_interrupt = &marvell_ack_interrupt,
  1678. .config_intr = &marvell_config_intr,
  1679. .resume = &genphy_resume,
  1680. .suspend = &genphy_suspend,
  1681. .get_sset_count = marvell_get_sset_count,
  1682. .get_strings = marvell_get_strings,
  1683. .get_stats = marvell_get_stats,
  1684. },
  1685. {
  1686. .phy_id = MARVELL_PHY_ID_88E1116R,
  1687. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1688. .name = "Marvell 88E1116R",
  1689. .features = PHY_GBIT_FEATURES,
  1690. .flags = PHY_HAS_INTERRUPT,
  1691. .probe = marvell_probe,
  1692. .config_init = &m88e1116r_config_init,
  1693. .config_aneg = &genphy_config_aneg,
  1694. .read_status = &genphy_read_status,
  1695. .ack_interrupt = &marvell_ack_interrupt,
  1696. .config_intr = &marvell_config_intr,
  1697. .resume = &genphy_resume,
  1698. .suspend = &genphy_suspend,
  1699. .get_sset_count = marvell_get_sset_count,
  1700. .get_strings = marvell_get_strings,
  1701. .get_stats = marvell_get_stats,
  1702. },
  1703. {
  1704. .phy_id = MARVELL_PHY_ID_88E1510,
  1705. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1706. .name = "Marvell 88E1510",
  1707. .features = PHY_GBIT_FEATURES | SUPPORTED_FIBRE,
  1708. .flags = PHY_HAS_INTERRUPT,
  1709. .probe = &m88e1510_probe,
  1710. .config_init = &m88e1510_config_init,
  1711. .config_aneg = &m88e1510_config_aneg,
  1712. .read_status = &marvell_read_status,
  1713. .ack_interrupt = &marvell_ack_interrupt,
  1714. .config_intr = &marvell_config_intr,
  1715. .did_interrupt = &m88e1121_did_interrupt,
  1716. .get_wol = &m88e1318_get_wol,
  1717. .set_wol = &m88e1318_set_wol,
  1718. .resume = &marvell_resume,
  1719. .suspend = &marvell_suspend,
  1720. .get_sset_count = marvell_get_sset_count,
  1721. .get_strings = marvell_get_strings,
  1722. .get_stats = marvell_get_stats,
  1723. },
  1724. {
  1725. .phy_id = MARVELL_PHY_ID_88E1540,
  1726. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1727. .name = "Marvell 88E1540",
  1728. .features = PHY_GBIT_FEATURES,
  1729. .flags = PHY_HAS_INTERRUPT,
  1730. .probe = m88e1510_probe,
  1731. .config_init = &marvell_config_init,
  1732. .config_aneg = &m88e1510_config_aneg,
  1733. .read_status = &marvell_read_status,
  1734. .ack_interrupt = &marvell_ack_interrupt,
  1735. .config_intr = &marvell_config_intr,
  1736. .did_interrupt = &m88e1121_did_interrupt,
  1737. .resume = &genphy_resume,
  1738. .suspend = &genphy_suspend,
  1739. .get_sset_count = marvell_get_sset_count,
  1740. .get_strings = marvell_get_strings,
  1741. .get_stats = marvell_get_stats,
  1742. },
  1743. {
  1744. .phy_id = MARVELL_PHY_ID_88E1545,
  1745. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1746. .name = "Marvell 88E1545",
  1747. .probe = m88e1510_probe,
  1748. .features = PHY_GBIT_FEATURES,
  1749. .flags = PHY_HAS_INTERRUPT,
  1750. .config_init = &marvell_config_init,
  1751. .config_aneg = &m88e1510_config_aneg,
  1752. .read_status = &marvell_read_status,
  1753. .ack_interrupt = &marvell_ack_interrupt,
  1754. .config_intr = &marvell_config_intr,
  1755. .did_interrupt = &m88e1121_did_interrupt,
  1756. .resume = &genphy_resume,
  1757. .suspend = &genphy_suspend,
  1758. .get_sset_count = marvell_get_sset_count,
  1759. .get_strings = marvell_get_strings,
  1760. .get_stats = marvell_get_stats,
  1761. },
  1762. {
  1763. .phy_id = MARVELL_PHY_ID_88E3016,
  1764. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1765. .name = "Marvell 88E3016",
  1766. .features = PHY_BASIC_FEATURES,
  1767. .flags = PHY_HAS_INTERRUPT,
  1768. .probe = marvell_probe,
  1769. .config_aneg = &genphy_config_aneg,
  1770. .config_init = &m88e3016_config_init,
  1771. .aneg_done = &marvell_aneg_done,
  1772. .read_status = &marvell_read_status,
  1773. .ack_interrupt = &marvell_ack_interrupt,
  1774. .config_intr = &marvell_config_intr,
  1775. .did_interrupt = &m88e1121_did_interrupt,
  1776. .resume = &genphy_resume,
  1777. .suspend = &genphy_suspend,
  1778. .get_sset_count = marvell_get_sset_count,
  1779. .get_strings = marvell_get_strings,
  1780. .get_stats = marvell_get_stats,
  1781. },
  1782. {
  1783. .phy_id = MARVELL_PHY_ID_88E6390,
  1784. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1785. .name = "Marvell 88E6390",
  1786. .features = PHY_GBIT_FEATURES,
  1787. .flags = PHY_HAS_INTERRUPT,
  1788. .probe = m88e1510_probe,
  1789. .config_init = &marvell_config_init,
  1790. .config_aneg = &m88e1510_config_aneg,
  1791. .read_status = &marvell_read_status,
  1792. .ack_interrupt = &marvell_ack_interrupt,
  1793. .config_intr = &marvell_config_intr,
  1794. .did_interrupt = &m88e1121_did_interrupt,
  1795. .resume = &genphy_resume,
  1796. .suspend = &genphy_suspend,
  1797. .get_sset_count = marvell_get_sset_count,
  1798. .get_strings = marvell_get_strings,
  1799. .get_stats = marvell_get_stats,
  1800. },
  1801. };
  1802. module_phy_driver(marvell_drivers);
  1803. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  1804. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  1805. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  1806. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  1807. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  1808. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  1809. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  1810. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  1811. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  1812. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  1813. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  1814. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  1815. { MARVELL_PHY_ID_88E1540, MARVELL_PHY_ID_MASK },
  1816. { MARVELL_PHY_ID_88E1545, MARVELL_PHY_ID_MASK },
  1817. { MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
  1818. { MARVELL_PHY_ID_88E6390, MARVELL_PHY_ID_MASK },
  1819. { }
  1820. };
  1821. MODULE_DEVICE_TABLE(mdio, marvell_tbl);