broadcom.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include "bcm-phy-lib.h"
  17. #include <linux/module.h>
  18. #include <linux/phy.h>
  19. #include <linux/brcmphy.h>
  20. #include <linux/of.h>
  21. #define BRCM_PHY_MODEL(phydev) \
  22. ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)
  23. #define BRCM_PHY_REV(phydev) \
  24. ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))
  25. MODULE_DESCRIPTION("Broadcom PHY driver");
  26. MODULE_AUTHOR("Maciej W. Rozycki");
  27. MODULE_LICENSE("GPL");
  28. static int bcm54210e_config_init(struct phy_device *phydev)
  29. {
  30. int val;
  31. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  32. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  33. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  34. bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC, val);
  35. val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
  36. val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
  37. bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);
  38. return 0;
  39. }
  40. static int bcm54612e_config_init(struct phy_device *phydev)
  41. {
  42. /* Clear TX internal delay unless requested. */
  43. if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
  44. (phydev->interface != PHY_INTERFACE_MODE_RGMII_TXID)) {
  45. /* Disable TXD to GTXCLK clock delay (default set) */
  46. /* Bit 9 is the only field in shadow register 00011 */
  47. bcm_phy_write_shadow(phydev, 0x03, 0);
  48. }
  49. /* Clear RX internal delay unless requested. */
  50. if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
  51. (phydev->interface != PHY_INTERFACE_MODE_RGMII_RXID)) {
  52. u16 reg;
  53. reg = bcm54xx_auxctl_read(phydev,
  54. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  55. /* Disable RXD to RXC delay (default set) */
  56. reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  57. /* Clear shadow selector field */
  58. reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MASK;
  59. bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  60. MII_BCM54XX_AUXCTL_MISC_WREN | reg);
  61. }
  62. return 0;
  63. }
  64. static int bcm54810_config(struct phy_device *phydev)
  65. {
  66. int rc, val;
  67. val = bcm_phy_read_exp(phydev, BCM54810_EXP_BROADREACH_LRE_MISC_CTL);
  68. val &= ~BCM54810_EXP_BROADREACH_LRE_MISC_CTL_EN;
  69. rc = bcm_phy_write_exp(phydev, BCM54810_EXP_BROADREACH_LRE_MISC_CTL,
  70. val);
  71. if (rc < 0)
  72. return rc;
  73. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  74. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  75. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  76. rc = bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  77. val);
  78. if (rc < 0)
  79. return rc;
  80. val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
  81. val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
  82. rc = bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);
  83. if (rc < 0)
  84. return rc;
  85. return 0;
  86. }
  87. /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
  88. static int bcm50610_a0_workaround(struct phy_device *phydev)
  89. {
  90. int err;
  91. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  92. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  93. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  94. if (err < 0)
  95. return err;
  96. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  97. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  98. if (err < 0)
  99. return err;
  100. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75,
  101. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  102. if (err < 0)
  103. return err;
  104. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP96,
  105. MII_BCM54XX_EXP_EXP96_MYST);
  106. if (err < 0)
  107. return err;
  108. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP97,
  109. MII_BCM54XX_EXP_EXP97_MYST);
  110. return err;
  111. }
  112. static int bcm54xx_phydsp_config(struct phy_device *phydev)
  113. {
  114. int err, err2;
  115. /* Enable the SMDSP clock */
  116. err = bcm54xx_auxctl_write(phydev,
  117. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  118. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  119. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  120. if (err < 0)
  121. return err;
  122. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  123. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
  124. /* Clear bit 9 to fix a phy interop issue. */
  125. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP08,
  126. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
  127. if (err < 0)
  128. goto error;
  129. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  130. err = bcm50610_a0_workaround(phydev);
  131. if (err < 0)
  132. goto error;
  133. }
  134. }
  135. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
  136. int val;
  137. val = bcm_phy_read_exp(phydev, MII_BCM54XX_EXP_EXP75);
  138. if (val < 0)
  139. goto error;
  140. val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
  141. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75, val);
  142. }
  143. error:
  144. /* Disable the SMDSP clock */
  145. err2 = bcm54xx_auxctl_write(phydev,
  146. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  147. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  148. /* Return the first error reported. */
  149. return err ? err : err2;
  150. }
  151. static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
  152. {
  153. u32 orig;
  154. int val;
  155. bool clk125en = true;
  156. /* Abort if we are using an untested phy. */
  157. if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 &&
  158. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 &&
  159. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
  160. return;
  161. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  162. if (val < 0)
  163. return;
  164. orig = val;
  165. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  166. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  167. BRCM_PHY_REV(phydev) >= 0x3) {
  168. /*
  169. * Here, bit 0 _disables_ CLK125 when set.
  170. * This bit is set by default.
  171. */
  172. clk125en = false;
  173. } else {
  174. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
  175. /* Here, bit 0 _enables_ CLK125 when set */
  176. val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
  177. clk125en = false;
  178. }
  179. }
  180. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  181. val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
  182. else
  183. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  184. if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
  185. val |= BCM54XX_SHD_SCR3_TRDDAPD;
  186. if (orig != val)
  187. bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  188. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
  189. if (val < 0)
  190. return;
  191. orig = val;
  192. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  193. val |= BCM54XX_SHD_APD_EN;
  194. else
  195. val &= ~BCM54XX_SHD_APD_EN;
  196. if (orig != val)
  197. bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
  198. }
  199. static int bcm54xx_config_init(struct phy_device *phydev)
  200. {
  201. int reg, err;
  202. reg = phy_read(phydev, MII_BCM54XX_ECR);
  203. if (reg < 0)
  204. return reg;
  205. /* Mask interrupts globally. */
  206. reg |= MII_BCM54XX_ECR_IM;
  207. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  208. if (err < 0)
  209. return err;
  210. /* Unmask events we are interested in. */
  211. reg = ~(MII_BCM54XX_INT_DUPLEX |
  212. MII_BCM54XX_INT_SPEED |
  213. MII_BCM54XX_INT_LINK);
  214. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  215. if (err < 0)
  216. return err;
  217. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  218. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  219. (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
  220. bcm_phy_write_shadow(phydev, BCM54XX_SHD_RGMII_MODE, 0);
  221. if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
  222. (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
  223. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  224. bcm54xx_adjust_rxrefclk(phydev);
  225. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54210E) {
  226. err = bcm54210e_config_init(phydev);
  227. if (err)
  228. return err;
  229. } else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54612E) {
  230. err = bcm54612e_config_init(phydev);
  231. if (err)
  232. return err;
  233. } else if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54810) {
  234. err = bcm54810_config(phydev);
  235. if (err)
  236. return err;
  237. }
  238. bcm54xx_phydsp_config(phydev);
  239. return 0;
  240. }
  241. static int bcm5482_config_init(struct phy_device *phydev)
  242. {
  243. int err, reg;
  244. err = bcm54xx_config_init(phydev);
  245. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  246. /*
  247. * Enable secondary SerDes and its use as an LED source
  248. */
  249. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_SSD);
  250. bcm_phy_write_shadow(phydev, BCM5482_SHD_SSD,
  251. reg |
  252. BCM5482_SHD_SSD_LEDM |
  253. BCM5482_SHD_SSD_EN);
  254. /*
  255. * Enable SGMII slave mode and auto-detection
  256. */
  257. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  258. err = bcm_phy_read_exp(phydev, reg);
  259. if (err < 0)
  260. return err;
  261. err = bcm_phy_write_exp(phydev, reg, err |
  262. BCM5482_SSD_SGMII_SLAVE_EN |
  263. BCM5482_SSD_SGMII_SLAVE_AD);
  264. if (err < 0)
  265. return err;
  266. /*
  267. * Disable secondary SerDes powerdown
  268. */
  269. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  270. err = bcm_phy_read_exp(phydev, reg);
  271. if (err < 0)
  272. return err;
  273. err = bcm_phy_write_exp(phydev, reg,
  274. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  275. if (err < 0)
  276. return err;
  277. /*
  278. * Select 1000BASE-X register set (primary SerDes)
  279. */
  280. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_MODE);
  281. bcm_phy_write_shadow(phydev, BCM5482_SHD_MODE,
  282. reg | BCM5482_SHD_MODE_1000BX);
  283. /*
  284. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  285. * (Use LED1 as secondary SerDes ACTIVITY LED)
  286. */
  287. bcm_phy_write_shadow(phydev, BCM5482_SHD_LEDS1,
  288. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  289. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  290. /*
  291. * Auto-negotiation doesn't seem to work quite right
  292. * in this mode, so we disable it and force it to the
  293. * right speed/duplex setting. Only 'link status'
  294. * is important.
  295. */
  296. phydev->autoneg = AUTONEG_DISABLE;
  297. phydev->speed = SPEED_1000;
  298. phydev->duplex = DUPLEX_FULL;
  299. }
  300. return err;
  301. }
  302. static int bcm5482_read_status(struct phy_device *phydev)
  303. {
  304. int err;
  305. err = genphy_read_status(phydev);
  306. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  307. /*
  308. * Only link status matters for 1000Base-X mode, so force
  309. * 1000 Mbit/s full-duplex status
  310. */
  311. if (phydev->link) {
  312. phydev->speed = SPEED_1000;
  313. phydev->duplex = DUPLEX_FULL;
  314. }
  315. }
  316. return err;
  317. }
  318. static int bcm5481_config_aneg(struct phy_device *phydev)
  319. {
  320. struct device_node *np = phydev->mdio.dev.of_node;
  321. int ret;
  322. /* Aneg firsly. */
  323. ret = genphy_config_aneg(phydev);
  324. /* Then we can set up the delay. */
  325. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  326. u16 reg;
  327. /*
  328. * There is no BCM5481 specification available, so down
  329. * here is everything we know about "register 0x18". This
  330. * at least helps BCM5481 to successfully receive packets
  331. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  332. * says: "This sets delay between the RXD and RXC signals
  333. * instead of using trace lengths to achieve timing".
  334. */
  335. /* Set RDX clk delay. */
  336. reg = 0x7 | (0x7 << 12);
  337. phy_write(phydev, 0x18, reg);
  338. reg = phy_read(phydev, 0x18);
  339. /* Set RDX-RXC skew. */
  340. reg |= (1 << 8);
  341. /* Write bits 14:0. */
  342. reg |= (1 << 15);
  343. phy_write(phydev, 0x18, reg);
  344. }
  345. if (of_property_read_bool(np, "enet-phy-lane-swap")) {
  346. /* Lane Swap - Undocumented register...magic! */
  347. ret = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_SEL_ER + 0x9,
  348. 0x11B);
  349. if (ret < 0)
  350. return ret;
  351. }
  352. return ret;
  353. }
  354. static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
  355. {
  356. int val;
  357. val = phy_read(phydev, reg);
  358. if (val < 0)
  359. return val;
  360. return phy_write(phydev, reg, val | set);
  361. }
  362. static int brcm_fet_config_init(struct phy_device *phydev)
  363. {
  364. int reg, err, err2, brcmtest;
  365. /* Reset the PHY to bring it to a known state. */
  366. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  367. if (err < 0)
  368. return err;
  369. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  370. if (reg < 0)
  371. return reg;
  372. /* Unmask events we are interested in and mask interrupts globally. */
  373. reg = MII_BRCM_FET_IR_DUPLEX_EN |
  374. MII_BRCM_FET_IR_SPEED_EN |
  375. MII_BRCM_FET_IR_LINK_EN |
  376. MII_BRCM_FET_IR_ENABLE |
  377. MII_BRCM_FET_IR_MASK;
  378. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  379. if (err < 0)
  380. return err;
  381. /* Enable shadow register access */
  382. brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
  383. if (brcmtest < 0)
  384. return brcmtest;
  385. reg = brcmtest | MII_BRCM_FET_BT_SRE;
  386. err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
  387. if (err < 0)
  388. return err;
  389. /* Set the LED mode */
  390. reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
  391. if (reg < 0) {
  392. err = reg;
  393. goto done;
  394. }
  395. reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
  396. reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;
  397. err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
  398. if (err < 0)
  399. goto done;
  400. /* Enable auto MDIX */
  401. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
  402. MII_BRCM_FET_SHDW_MC_FAME);
  403. if (err < 0)
  404. goto done;
  405. if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
  406. /* Enable auto power down */
  407. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  408. MII_BRCM_FET_SHDW_AS2_APDE);
  409. }
  410. done:
  411. /* Disable shadow register access */
  412. err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
  413. if (!err)
  414. err = err2;
  415. return err;
  416. }
  417. static int brcm_fet_ack_interrupt(struct phy_device *phydev)
  418. {
  419. int reg;
  420. /* Clear pending interrupts. */
  421. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  422. if (reg < 0)
  423. return reg;
  424. return 0;
  425. }
  426. static int brcm_fet_config_intr(struct phy_device *phydev)
  427. {
  428. int reg, err;
  429. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  430. if (reg < 0)
  431. return reg;
  432. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  433. reg &= ~MII_BRCM_FET_IR_MASK;
  434. else
  435. reg |= MII_BRCM_FET_IR_MASK;
  436. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  437. return err;
  438. }
  439. static struct phy_driver broadcom_drivers[] = {
  440. {
  441. .phy_id = PHY_ID_BCM5411,
  442. .phy_id_mask = 0xfffffff0,
  443. .name = "Broadcom BCM5411",
  444. .features = PHY_GBIT_FEATURES,
  445. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  446. .config_init = bcm54xx_config_init,
  447. .config_aneg = genphy_config_aneg,
  448. .read_status = genphy_read_status,
  449. .ack_interrupt = bcm_phy_ack_intr,
  450. .config_intr = bcm_phy_config_intr,
  451. }, {
  452. .phy_id = PHY_ID_BCM5421,
  453. .phy_id_mask = 0xfffffff0,
  454. .name = "Broadcom BCM5421",
  455. .features = PHY_GBIT_FEATURES,
  456. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  457. .config_init = bcm54xx_config_init,
  458. .config_aneg = genphy_config_aneg,
  459. .read_status = genphy_read_status,
  460. .ack_interrupt = bcm_phy_ack_intr,
  461. .config_intr = bcm_phy_config_intr,
  462. }, {
  463. .phy_id = PHY_ID_BCM54210E,
  464. .phy_id_mask = 0xfffffff0,
  465. .name = "Broadcom BCM54210E",
  466. .features = PHY_GBIT_FEATURES,
  467. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  468. .config_init = bcm54xx_config_init,
  469. .config_aneg = genphy_config_aneg,
  470. .read_status = genphy_read_status,
  471. .ack_interrupt = bcm_phy_ack_intr,
  472. .config_intr = bcm_phy_config_intr,
  473. }, {
  474. .phy_id = PHY_ID_BCM5461,
  475. .phy_id_mask = 0xfffffff0,
  476. .name = "Broadcom BCM5461",
  477. .features = PHY_GBIT_FEATURES,
  478. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  479. .config_init = bcm54xx_config_init,
  480. .config_aneg = genphy_config_aneg,
  481. .read_status = genphy_read_status,
  482. .ack_interrupt = bcm_phy_ack_intr,
  483. .config_intr = bcm_phy_config_intr,
  484. }, {
  485. .phy_id = PHY_ID_BCM54612E,
  486. .phy_id_mask = 0xfffffff0,
  487. .name = "Broadcom BCM54612E",
  488. .features = PHY_GBIT_FEATURES,
  489. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  490. .config_init = bcm54xx_config_init,
  491. .config_aneg = genphy_config_aneg,
  492. .read_status = genphy_read_status,
  493. .ack_interrupt = bcm_phy_ack_intr,
  494. .config_intr = bcm_phy_config_intr,
  495. }, {
  496. .phy_id = PHY_ID_BCM54616S,
  497. .phy_id_mask = 0xfffffff0,
  498. .name = "Broadcom BCM54616S",
  499. .features = PHY_GBIT_FEATURES,
  500. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  501. .config_init = bcm54xx_config_init,
  502. .config_aneg = genphy_config_aneg,
  503. .read_status = genphy_read_status,
  504. .ack_interrupt = bcm_phy_ack_intr,
  505. .config_intr = bcm_phy_config_intr,
  506. }, {
  507. .phy_id = PHY_ID_BCM5464,
  508. .phy_id_mask = 0xfffffff0,
  509. .name = "Broadcom BCM5464",
  510. .features = PHY_GBIT_FEATURES,
  511. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  512. .config_init = bcm54xx_config_init,
  513. .config_aneg = genphy_config_aneg,
  514. .read_status = genphy_read_status,
  515. .ack_interrupt = bcm_phy_ack_intr,
  516. .config_intr = bcm_phy_config_intr,
  517. }, {
  518. .phy_id = PHY_ID_BCM5481,
  519. .phy_id_mask = 0xfffffff0,
  520. .name = "Broadcom BCM5481",
  521. .features = PHY_GBIT_FEATURES,
  522. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  523. .config_init = bcm54xx_config_init,
  524. .config_aneg = bcm5481_config_aneg,
  525. .read_status = genphy_read_status,
  526. .ack_interrupt = bcm_phy_ack_intr,
  527. .config_intr = bcm_phy_config_intr,
  528. }, {
  529. .phy_id = PHY_ID_BCM54810,
  530. .phy_id_mask = 0xfffffff0,
  531. .name = "Broadcom BCM54810",
  532. .features = PHY_GBIT_FEATURES,
  533. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  534. .config_init = bcm54xx_config_init,
  535. .config_aneg = bcm5481_config_aneg,
  536. .read_status = genphy_read_status,
  537. .ack_interrupt = bcm_phy_ack_intr,
  538. .config_intr = bcm_phy_config_intr,
  539. }, {
  540. .phy_id = PHY_ID_BCM5482,
  541. .phy_id_mask = 0xfffffff0,
  542. .name = "Broadcom BCM5482",
  543. .features = PHY_GBIT_FEATURES,
  544. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  545. .config_init = bcm5482_config_init,
  546. .config_aneg = genphy_config_aneg,
  547. .read_status = bcm5482_read_status,
  548. .ack_interrupt = bcm_phy_ack_intr,
  549. .config_intr = bcm_phy_config_intr,
  550. }, {
  551. .phy_id = PHY_ID_BCM50610,
  552. .phy_id_mask = 0xfffffff0,
  553. .name = "Broadcom BCM50610",
  554. .features = PHY_GBIT_FEATURES,
  555. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  556. .config_init = bcm54xx_config_init,
  557. .config_aneg = genphy_config_aneg,
  558. .read_status = genphy_read_status,
  559. .ack_interrupt = bcm_phy_ack_intr,
  560. .config_intr = bcm_phy_config_intr,
  561. }, {
  562. .phy_id = PHY_ID_BCM50610M,
  563. .phy_id_mask = 0xfffffff0,
  564. .name = "Broadcom BCM50610M",
  565. .features = PHY_GBIT_FEATURES,
  566. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  567. .config_init = bcm54xx_config_init,
  568. .config_aneg = genphy_config_aneg,
  569. .read_status = genphy_read_status,
  570. .ack_interrupt = bcm_phy_ack_intr,
  571. .config_intr = bcm_phy_config_intr,
  572. }, {
  573. .phy_id = PHY_ID_BCM57780,
  574. .phy_id_mask = 0xfffffff0,
  575. .name = "Broadcom BCM57780",
  576. .features = PHY_GBIT_FEATURES,
  577. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  578. .config_init = bcm54xx_config_init,
  579. .config_aneg = genphy_config_aneg,
  580. .read_status = genphy_read_status,
  581. .ack_interrupt = bcm_phy_ack_intr,
  582. .config_intr = bcm_phy_config_intr,
  583. }, {
  584. .phy_id = PHY_ID_BCMAC131,
  585. .phy_id_mask = 0xfffffff0,
  586. .name = "Broadcom BCMAC131",
  587. .features = PHY_BASIC_FEATURES,
  588. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  589. .config_init = brcm_fet_config_init,
  590. .config_aneg = genphy_config_aneg,
  591. .read_status = genphy_read_status,
  592. .ack_interrupt = brcm_fet_ack_interrupt,
  593. .config_intr = brcm_fet_config_intr,
  594. }, {
  595. .phy_id = PHY_ID_BCM5241,
  596. .phy_id_mask = 0xfffffff0,
  597. .name = "Broadcom BCM5241",
  598. .features = PHY_BASIC_FEATURES,
  599. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  600. .config_init = brcm_fet_config_init,
  601. .config_aneg = genphy_config_aneg,
  602. .read_status = genphy_read_status,
  603. .ack_interrupt = brcm_fet_ack_interrupt,
  604. .config_intr = brcm_fet_config_intr,
  605. } };
  606. module_phy_driver(broadcom_drivers);
  607. static struct mdio_device_id __maybe_unused broadcom_tbl[] = {
  608. { PHY_ID_BCM5411, 0xfffffff0 },
  609. { PHY_ID_BCM5421, 0xfffffff0 },
  610. { PHY_ID_BCM54210E, 0xfffffff0 },
  611. { PHY_ID_BCM5461, 0xfffffff0 },
  612. { PHY_ID_BCM54612E, 0xfffffff0 },
  613. { PHY_ID_BCM54616S, 0xfffffff0 },
  614. { PHY_ID_BCM5464, 0xfffffff0 },
  615. { PHY_ID_BCM5481, 0xfffffff0 },
  616. { PHY_ID_BCM54810, 0xfffffff0 },
  617. { PHY_ID_BCM5482, 0xfffffff0 },
  618. { PHY_ID_BCM50610, 0xfffffff0 },
  619. { PHY_ID_BCM50610M, 0xfffffff0 },
  620. { PHY_ID_BCM57780, 0xfffffff0 },
  621. { PHY_ID_BCMAC131, 0xfffffff0 },
  622. { PHY_ID_BCM5241, 0xfffffff0 },
  623. { }
  624. };
  625. MODULE_DEVICE_TABLE(mdio, broadcom_tbl);