dwmac4.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * DWMAC4 Header file.
  3. *
  4. * Copyright (C) 2015 STMicroelectronics Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * Author: Alexandre Torgue <alexandre.torgue@st.com>
  11. */
  12. #ifndef __DWMAC4_H__
  13. #define __DWMAC4_H__
  14. #include "common.h"
  15. /* MAC registers */
  16. #define GMAC_CONFIG 0x00000000
  17. #define GMAC_PACKET_FILTER 0x00000008
  18. #define GMAC_HASH_TAB_0_31 0x00000010
  19. #define GMAC_HASH_TAB_32_63 0x00000014
  20. #define GMAC_RX_FLOW_CTRL 0x00000090
  21. #define GMAC_QX_TX_FLOW_CTRL(x) (0x70 + x * 4)
  22. #define GMAC_RXQ_CTRL0 0x000000a0
  23. #define GMAC_INT_STATUS 0x000000b0
  24. #define GMAC_INT_EN 0x000000b4
  25. #define GMAC_PCS_BASE 0x000000e0
  26. #define GMAC_PHYIF_CONTROL_STATUS 0x000000f8
  27. #define GMAC_PMT 0x000000c0
  28. #define GMAC_VERSION 0x00000110
  29. #define GMAC_DEBUG 0x00000114
  30. #define GMAC_HW_FEATURE0 0x0000011c
  31. #define GMAC_HW_FEATURE1 0x00000120
  32. #define GMAC_HW_FEATURE2 0x00000124
  33. #define GMAC_MDIO_ADDR 0x00000200
  34. #define GMAC_MDIO_DATA 0x00000204
  35. #define GMAC_ADDR_HIGH(reg) (0x300 + reg * 8)
  36. #define GMAC_ADDR_LOW(reg) (0x304 + reg * 8)
  37. /* MAC Packet Filtering */
  38. #define GMAC_PACKET_FILTER_PR BIT(0)
  39. #define GMAC_PACKET_FILTER_HMC BIT(2)
  40. #define GMAC_PACKET_FILTER_PM BIT(4)
  41. #define GMAC_MAX_PERFECT_ADDRESSES 128
  42. /* MAC RX Queue Enable */
  43. #define GMAC_RX_QUEUE_CLEAR(queue) ~(GENMASK(1, 0) << ((queue) * 2))
  44. #define GMAC_RX_AV_QUEUE_ENABLE(queue) BIT((queue) * 2)
  45. #define GMAC_RX_DCB_QUEUE_ENABLE(queue) BIT(((queue) * 2) + 1)
  46. /* MAC Flow Control RX */
  47. #define GMAC_RX_FLOW_CTRL_RFE BIT(0)
  48. /* MAC Flow Control TX */
  49. #define GMAC_TX_FLOW_CTRL_TFE BIT(1)
  50. #define GMAC_TX_FLOW_CTRL_PT_SHIFT 16
  51. /* MAC Interrupt bitmap*/
  52. #define GMAC_INT_RGSMIIS BIT(0)
  53. #define GMAC_INT_PCS_LINK BIT(1)
  54. #define GMAC_INT_PCS_ANE BIT(2)
  55. #define GMAC_INT_PCS_PHYIS BIT(3)
  56. #define GMAC_INT_PMT_EN BIT(4)
  57. #define GMAC_INT_LPI_EN BIT(5)
  58. #define GMAC_PCS_IRQ_DEFAULT (GMAC_INT_RGSMIIS | GMAC_INT_PCS_LINK | \
  59. GMAC_INT_PCS_ANE)
  60. #define GMAC_INT_DEFAULT_MASK GMAC_INT_PMT_EN
  61. enum dwmac4_irq_status {
  62. time_stamp_irq = 0x00001000,
  63. mmc_rx_csum_offload_irq = 0x00000800,
  64. mmc_tx_irq = 0x00000400,
  65. mmc_rx_irq = 0x00000200,
  66. mmc_irq = 0x00000100,
  67. pmt_irq = 0x00000010,
  68. };
  69. /* MAC PMT bitmap */
  70. enum power_event {
  71. pointer_reset = 0x80000000,
  72. global_unicast = 0x00000200,
  73. wake_up_rx_frame = 0x00000040,
  74. magic_frame = 0x00000020,
  75. wake_up_frame_en = 0x00000004,
  76. magic_pkt_en = 0x00000002,
  77. power_down = 0x00000001,
  78. };
  79. /* Energy Efficient Ethernet (EEE) for GMAC4
  80. *
  81. * LPI status, timer and control register offset
  82. */
  83. #define GMAC4_LPI_CTRL_STATUS 0xd0
  84. #define GMAC4_LPI_TIMER_CTRL 0xd4
  85. /* LPI control and status defines */
  86. #define GMAC4_LPI_CTRL_STATUS_LPITCSE BIT(21) /* LPI Tx Clock Stop Enable */
  87. #define GMAC4_LPI_CTRL_STATUS_LPITXA BIT(19) /* Enable LPI TX Automate */
  88. #define GMAC4_LPI_CTRL_STATUS_PLS BIT(17) /* PHY Link Status */
  89. #define GMAC4_LPI_CTRL_STATUS_LPIEN BIT(16) /* LPI Enable */
  90. /* MAC Debug bitmap */
  91. #define GMAC_DEBUG_TFCSTS_MASK GENMASK(18, 17)
  92. #define GMAC_DEBUG_TFCSTS_SHIFT 17
  93. #define GMAC_DEBUG_TFCSTS_IDLE 0
  94. #define GMAC_DEBUG_TFCSTS_WAIT 1
  95. #define GMAC_DEBUG_TFCSTS_GEN_PAUSE 2
  96. #define GMAC_DEBUG_TFCSTS_XFER 3
  97. #define GMAC_DEBUG_TPESTS BIT(16)
  98. #define GMAC_DEBUG_RFCFCSTS_MASK GENMASK(2, 1)
  99. #define GMAC_DEBUG_RFCFCSTS_SHIFT 1
  100. #define GMAC_DEBUG_RPESTS BIT(0)
  101. /* MAC config */
  102. #define GMAC_CONFIG_IPC BIT(27)
  103. #define GMAC_CONFIG_2K BIT(22)
  104. #define GMAC_CONFIG_ACS BIT(20)
  105. #define GMAC_CONFIG_BE BIT(18)
  106. #define GMAC_CONFIG_JD BIT(17)
  107. #define GMAC_CONFIG_JE BIT(16)
  108. #define GMAC_CONFIG_PS BIT(15)
  109. #define GMAC_CONFIG_FES BIT(14)
  110. #define GMAC_CONFIG_DM BIT(13)
  111. #define GMAC_CONFIG_DCRS BIT(9)
  112. #define GMAC_CONFIG_TE BIT(1)
  113. #define GMAC_CONFIG_RE BIT(0)
  114. /* MAC HW features0 bitmap */
  115. #define GMAC_HW_FEAT_ADDMAC BIT(18)
  116. #define GMAC_HW_FEAT_RXCOESEL BIT(16)
  117. #define GMAC_HW_FEAT_TXCOSEL BIT(14)
  118. #define GMAC_HW_FEAT_EEESEL BIT(13)
  119. #define GMAC_HW_FEAT_TSSEL BIT(12)
  120. #define GMAC_HW_FEAT_MMCSEL BIT(8)
  121. #define GMAC_HW_FEAT_MGKSEL BIT(7)
  122. #define GMAC_HW_FEAT_RWKSEL BIT(6)
  123. #define GMAC_HW_FEAT_SMASEL BIT(5)
  124. #define GMAC_HW_FEAT_VLHASH BIT(4)
  125. #define GMAC_HW_FEAT_PCSSEL BIT(3)
  126. #define GMAC_HW_FEAT_HDSEL BIT(2)
  127. #define GMAC_HW_FEAT_GMIISEL BIT(1)
  128. #define GMAC_HW_FEAT_MIISEL BIT(0)
  129. /* MAC HW features1 bitmap */
  130. #define GMAC_HW_FEAT_AVSEL BIT(20)
  131. #define GMAC_HW_TSOEN BIT(18)
  132. /* MAC HW features2 bitmap */
  133. #define GMAC_HW_FEAT_TXCHCNT GENMASK(21, 18)
  134. #define GMAC_HW_FEAT_RXCHCNT GENMASK(15, 12)
  135. #define GMAC_HW_FEAT_TXQCNT GENMASK(9, 6)
  136. #define GMAC_HW_FEAT_RXQCNT GENMASK(3, 0)
  137. /* MAC HW ADDR regs */
  138. #define GMAC_HI_DCS GENMASK(18, 16)
  139. #define GMAC_HI_DCS_SHIFT 16
  140. #define GMAC_HI_REG_AE BIT(31)
  141. /* MTL registers */
  142. #define MTL_INT_STATUS 0x00000c20
  143. #define MTL_INT_Q0 BIT(0)
  144. #define MTL_CHAN_BASE_ADDR 0x00000d00
  145. #define MTL_CHAN_BASE_OFFSET 0x40
  146. #define MTL_CHANX_BASE_ADDR(x) (MTL_CHAN_BASE_ADDR + \
  147. (x * MTL_CHAN_BASE_OFFSET))
  148. #define MTL_CHAN_TX_OP_MODE(x) MTL_CHANX_BASE_ADDR(x)
  149. #define MTL_CHAN_TX_DEBUG(x) (MTL_CHANX_BASE_ADDR(x) + 0x8)
  150. #define MTL_CHAN_INT_CTRL(x) (MTL_CHANX_BASE_ADDR(x) + 0x2c)
  151. #define MTL_CHAN_RX_OP_MODE(x) (MTL_CHANX_BASE_ADDR(x) + 0x30)
  152. #define MTL_CHAN_RX_DEBUG(x) (MTL_CHANX_BASE_ADDR(x) + 0x38)
  153. #define MTL_OP_MODE_RSF BIT(5)
  154. #define MTL_OP_MODE_TXQEN BIT(3)
  155. #define MTL_OP_MODE_TSF BIT(1)
  156. #define MTL_OP_MODE_TQS_MASK GENMASK(24, 16)
  157. #define MTL_OP_MODE_TTC_MASK 0x70
  158. #define MTL_OP_MODE_TTC_SHIFT 4
  159. #define MTL_OP_MODE_TTC_32 0
  160. #define MTL_OP_MODE_TTC_64 (1 << MTL_OP_MODE_TTC_SHIFT)
  161. #define MTL_OP_MODE_TTC_96 (2 << MTL_OP_MODE_TTC_SHIFT)
  162. #define MTL_OP_MODE_TTC_128 (3 << MTL_OP_MODE_TTC_SHIFT)
  163. #define MTL_OP_MODE_TTC_192 (4 << MTL_OP_MODE_TTC_SHIFT)
  164. #define MTL_OP_MODE_TTC_256 (5 << MTL_OP_MODE_TTC_SHIFT)
  165. #define MTL_OP_MODE_TTC_384 (6 << MTL_OP_MODE_TTC_SHIFT)
  166. #define MTL_OP_MODE_TTC_512 (7 << MTL_OP_MODE_TTC_SHIFT)
  167. #define MTL_OP_MODE_RTC_MASK 0x18
  168. #define MTL_OP_MODE_RTC_SHIFT 3
  169. #define MTL_OP_MODE_RTC_32 (1 << MTL_OP_MODE_RTC_SHIFT)
  170. #define MTL_OP_MODE_RTC_64 0
  171. #define MTL_OP_MODE_RTC_96 (2 << MTL_OP_MODE_RTC_SHIFT)
  172. #define MTL_OP_MODE_RTC_128 (3 << MTL_OP_MODE_RTC_SHIFT)
  173. /* MTL debug */
  174. #define MTL_DEBUG_TXSTSFSTS BIT(5)
  175. #define MTL_DEBUG_TXFSTS BIT(4)
  176. #define MTL_DEBUG_TWCSTS BIT(3)
  177. /* MTL debug: Tx FIFO Read Controller Status */
  178. #define MTL_DEBUG_TRCSTS_MASK GENMASK(2, 1)
  179. #define MTL_DEBUG_TRCSTS_SHIFT 1
  180. #define MTL_DEBUG_TRCSTS_IDLE 0
  181. #define MTL_DEBUG_TRCSTS_READ 1
  182. #define MTL_DEBUG_TRCSTS_TXW 2
  183. #define MTL_DEBUG_TRCSTS_WRITE 3
  184. #define MTL_DEBUG_TXPAUSED BIT(0)
  185. /* MAC debug: GMII or MII Transmit Protocol Engine Status */
  186. #define MTL_DEBUG_RXFSTS_MASK GENMASK(5, 4)
  187. #define MTL_DEBUG_RXFSTS_SHIFT 4
  188. #define MTL_DEBUG_RXFSTS_EMPTY 0
  189. #define MTL_DEBUG_RXFSTS_BT 1
  190. #define MTL_DEBUG_RXFSTS_AT 2
  191. #define MTL_DEBUG_RXFSTS_FULL 3
  192. #define MTL_DEBUG_RRCSTS_MASK GENMASK(2, 1)
  193. #define MTL_DEBUG_RRCSTS_SHIFT 1
  194. #define MTL_DEBUG_RRCSTS_IDLE 0
  195. #define MTL_DEBUG_RRCSTS_RDATA 1
  196. #define MTL_DEBUG_RRCSTS_RSTAT 2
  197. #define MTL_DEBUG_RRCSTS_FLUSH 3
  198. #define MTL_DEBUG_RWCSTS BIT(0)
  199. /* MTL interrupt */
  200. #define MTL_RX_OVERFLOW_INT_EN BIT(24)
  201. #define MTL_RX_OVERFLOW_INT BIT(16)
  202. /* Default operating mode of the MAC */
  203. #define GMAC_CORE_INIT (GMAC_CONFIG_JD | GMAC_CONFIG_PS | GMAC_CONFIG_ACS | \
  204. GMAC_CONFIG_BE | GMAC_CONFIG_DCRS)
  205. /* To dump the core regs excluding the Address Registers */
  206. #define GMAC_REG_NUM 132
  207. /* MTL debug */
  208. #define MTL_DEBUG_TXSTSFSTS BIT(5)
  209. #define MTL_DEBUG_TXFSTS BIT(4)
  210. #define MTL_DEBUG_TWCSTS BIT(3)
  211. /* MTL debug: Tx FIFO Read Controller Status */
  212. #define MTL_DEBUG_TRCSTS_MASK GENMASK(2, 1)
  213. #define MTL_DEBUG_TRCSTS_SHIFT 1
  214. #define MTL_DEBUG_TRCSTS_IDLE 0
  215. #define MTL_DEBUG_TRCSTS_READ 1
  216. #define MTL_DEBUG_TRCSTS_TXW 2
  217. #define MTL_DEBUG_TRCSTS_WRITE 3
  218. #define MTL_DEBUG_TXPAUSED BIT(0)
  219. /* MAC debug: GMII or MII Transmit Protocol Engine Status */
  220. #define MTL_DEBUG_RXFSTS_MASK GENMASK(5, 4)
  221. #define MTL_DEBUG_RXFSTS_SHIFT 4
  222. #define MTL_DEBUG_RXFSTS_EMPTY 0
  223. #define MTL_DEBUG_RXFSTS_BT 1
  224. #define MTL_DEBUG_RXFSTS_AT 2
  225. #define MTL_DEBUG_RXFSTS_FULL 3
  226. #define MTL_DEBUG_RRCSTS_MASK GENMASK(2, 1)
  227. #define MTL_DEBUG_RRCSTS_SHIFT 1
  228. #define MTL_DEBUG_RRCSTS_IDLE 0
  229. #define MTL_DEBUG_RRCSTS_RDATA 1
  230. #define MTL_DEBUG_RRCSTS_RSTAT 2
  231. #define MTL_DEBUG_RRCSTS_FLUSH 3
  232. #define MTL_DEBUG_RWCSTS BIT(0)
  233. /* SGMII/RGMII status register */
  234. #define GMAC_PHYIF_CTRLSTATUS_TC BIT(0)
  235. #define GMAC_PHYIF_CTRLSTATUS_LUD BIT(1)
  236. #define GMAC_PHYIF_CTRLSTATUS_SMIDRXS BIT(4)
  237. #define GMAC_PHYIF_CTRLSTATUS_LNKMOD BIT(16)
  238. #define GMAC_PHYIF_CTRLSTATUS_SPEED GENMASK(18, 17)
  239. #define GMAC_PHYIF_CTRLSTATUS_SPEED_SHIFT 17
  240. #define GMAC_PHYIF_CTRLSTATUS_LNKSTS BIT(19)
  241. #define GMAC_PHYIF_CTRLSTATUS_JABTO BIT(20)
  242. #define GMAC_PHYIF_CTRLSTATUS_FALSECARDET BIT(21)
  243. /* LNKMOD */
  244. #define GMAC_PHYIF_CTRLSTATUS_LNKMOD_MASK 0x1
  245. /* LNKSPEED */
  246. #define GMAC_PHYIF_CTRLSTATUS_SPEED_125 0x2
  247. #define GMAC_PHYIF_CTRLSTATUS_SPEED_25 0x1
  248. #define GMAC_PHYIF_CTRLSTATUS_SPEED_2_5 0x0
  249. extern const struct stmmac_dma_ops dwmac4_dma_ops;
  250. extern const struct stmmac_dma_ops dwmac410_dma_ops;
  251. #endif /* __DWMAC4_H__ */