sh_eth.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2017 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  52. #define SH_ETH_OFFSET_DEFAULTS \
  53. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  54. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  55. SH_ETH_OFFSET_DEFAULTS,
  56. [EDSR] = 0x0000,
  57. [EDMR] = 0x0400,
  58. [EDTRR] = 0x0408,
  59. [EDRRR] = 0x0410,
  60. [EESR] = 0x0428,
  61. [EESIPR] = 0x0430,
  62. [TDLAR] = 0x0010,
  63. [TDFAR] = 0x0014,
  64. [TDFXR] = 0x0018,
  65. [TDFFR] = 0x001c,
  66. [RDLAR] = 0x0030,
  67. [RDFAR] = 0x0034,
  68. [RDFXR] = 0x0038,
  69. [RDFFR] = 0x003c,
  70. [TRSCER] = 0x0438,
  71. [RMFCR] = 0x0440,
  72. [TFTR] = 0x0448,
  73. [FDR] = 0x0450,
  74. [RMCR] = 0x0458,
  75. [RPADIR] = 0x0460,
  76. [FCFTR] = 0x0468,
  77. [CSMR] = 0x04E4,
  78. [ECMR] = 0x0500,
  79. [ECSR] = 0x0510,
  80. [ECSIPR] = 0x0518,
  81. [PIR] = 0x0520,
  82. [PSR] = 0x0528,
  83. [PIPR] = 0x052c,
  84. [RFLR] = 0x0508,
  85. [APR] = 0x0554,
  86. [MPR] = 0x0558,
  87. [PFTCR] = 0x055c,
  88. [PFRCR] = 0x0560,
  89. [TPAUSER] = 0x0564,
  90. [GECMR] = 0x05b0,
  91. [BCULR] = 0x05b4,
  92. [MAHR] = 0x05c0,
  93. [MALR] = 0x05c8,
  94. [TROCR] = 0x0700,
  95. [CDCR] = 0x0708,
  96. [LCCR] = 0x0710,
  97. [CEFCR] = 0x0740,
  98. [FRECR] = 0x0748,
  99. [TSFRCR] = 0x0750,
  100. [TLFRCR] = 0x0758,
  101. [RFCR] = 0x0760,
  102. [CERCR] = 0x0768,
  103. [CEECR] = 0x0770,
  104. [MAFCR] = 0x0778,
  105. [RMII_MII] = 0x0790,
  106. [ARSTR] = 0x0000,
  107. [TSU_CTRST] = 0x0004,
  108. [TSU_FWEN0] = 0x0010,
  109. [TSU_FWEN1] = 0x0014,
  110. [TSU_FCM] = 0x0018,
  111. [TSU_BSYSL0] = 0x0020,
  112. [TSU_BSYSL1] = 0x0024,
  113. [TSU_PRISL0] = 0x0028,
  114. [TSU_PRISL1] = 0x002c,
  115. [TSU_FWSL0] = 0x0030,
  116. [TSU_FWSL1] = 0x0034,
  117. [TSU_FWSLC] = 0x0038,
  118. [TSU_QTAG0] = 0x0040,
  119. [TSU_QTAG1] = 0x0044,
  120. [TSU_FWSR] = 0x0050,
  121. [TSU_FWINMK] = 0x0054,
  122. [TSU_ADQT0] = 0x0048,
  123. [TSU_ADQT1] = 0x004c,
  124. [TSU_VTAG0] = 0x0058,
  125. [TSU_VTAG1] = 0x005c,
  126. [TSU_ADSBSY] = 0x0060,
  127. [TSU_TEN] = 0x0064,
  128. [TSU_POST1] = 0x0070,
  129. [TSU_POST2] = 0x0074,
  130. [TSU_POST3] = 0x0078,
  131. [TSU_POST4] = 0x007c,
  132. [TSU_ADRH0] = 0x0100,
  133. [TXNLCR0] = 0x0080,
  134. [TXALCR0] = 0x0084,
  135. [RXNLCR0] = 0x0088,
  136. [RXALCR0] = 0x008c,
  137. [FWNLCR0] = 0x0090,
  138. [FWALCR0] = 0x0094,
  139. [TXNLCR1] = 0x00a0,
  140. [TXALCR1] = 0x00a0,
  141. [RXNLCR1] = 0x00a8,
  142. [RXALCR1] = 0x00ac,
  143. [FWNLCR1] = 0x00b0,
  144. [FWALCR1] = 0x00b4,
  145. };
  146. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  147. SH_ETH_OFFSET_DEFAULTS,
  148. [EDSR] = 0x0000,
  149. [EDMR] = 0x0400,
  150. [EDTRR] = 0x0408,
  151. [EDRRR] = 0x0410,
  152. [EESR] = 0x0428,
  153. [EESIPR] = 0x0430,
  154. [TDLAR] = 0x0010,
  155. [TDFAR] = 0x0014,
  156. [TDFXR] = 0x0018,
  157. [TDFFR] = 0x001c,
  158. [RDLAR] = 0x0030,
  159. [RDFAR] = 0x0034,
  160. [RDFXR] = 0x0038,
  161. [RDFFR] = 0x003c,
  162. [TRSCER] = 0x0438,
  163. [RMFCR] = 0x0440,
  164. [TFTR] = 0x0448,
  165. [FDR] = 0x0450,
  166. [RMCR] = 0x0458,
  167. [RPADIR] = 0x0460,
  168. [FCFTR] = 0x0468,
  169. [CSMR] = 0x04E4,
  170. [ECMR] = 0x0500,
  171. [RFLR] = 0x0508,
  172. [ECSR] = 0x0510,
  173. [ECSIPR] = 0x0518,
  174. [PIR] = 0x0520,
  175. [APR] = 0x0554,
  176. [MPR] = 0x0558,
  177. [PFTCR] = 0x055c,
  178. [PFRCR] = 0x0560,
  179. [TPAUSER] = 0x0564,
  180. [MAHR] = 0x05c0,
  181. [MALR] = 0x05c8,
  182. [CEFCR] = 0x0740,
  183. [FRECR] = 0x0748,
  184. [TSFRCR] = 0x0750,
  185. [TLFRCR] = 0x0758,
  186. [RFCR] = 0x0760,
  187. [MAFCR] = 0x0778,
  188. [ARSTR] = 0x0000,
  189. [TSU_CTRST] = 0x0004,
  190. [TSU_FWSLC] = 0x0038,
  191. [TSU_VTAG0] = 0x0058,
  192. [TSU_ADSBSY] = 0x0060,
  193. [TSU_TEN] = 0x0064,
  194. [TSU_POST1] = 0x0070,
  195. [TSU_POST2] = 0x0074,
  196. [TSU_POST3] = 0x0078,
  197. [TSU_POST4] = 0x007c,
  198. [TSU_ADRH0] = 0x0100,
  199. [TXNLCR0] = 0x0080,
  200. [TXALCR0] = 0x0084,
  201. [RXNLCR0] = 0x0088,
  202. [RXALCR0] = 0x008C,
  203. };
  204. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  205. SH_ETH_OFFSET_DEFAULTS,
  206. [ECMR] = 0x0300,
  207. [RFLR] = 0x0308,
  208. [ECSR] = 0x0310,
  209. [ECSIPR] = 0x0318,
  210. [PIR] = 0x0320,
  211. [PSR] = 0x0328,
  212. [RDMLR] = 0x0340,
  213. [IPGR] = 0x0350,
  214. [APR] = 0x0354,
  215. [MPR] = 0x0358,
  216. [RFCF] = 0x0360,
  217. [TPAUSER] = 0x0364,
  218. [TPAUSECR] = 0x0368,
  219. [MAHR] = 0x03c0,
  220. [MALR] = 0x03c8,
  221. [TROCR] = 0x03d0,
  222. [CDCR] = 0x03d4,
  223. [LCCR] = 0x03d8,
  224. [CNDCR] = 0x03dc,
  225. [CEFCR] = 0x03e4,
  226. [FRECR] = 0x03e8,
  227. [TSFRCR] = 0x03ec,
  228. [TLFRCR] = 0x03f0,
  229. [RFCR] = 0x03f4,
  230. [MAFCR] = 0x03f8,
  231. [EDMR] = 0x0200,
  232. [EDTRR] = 0x0208,
  233. [EDRRR] = 0x0210,
  234. [TDLAR] = 0x0218,
  235. [RDLAR] = 0x0220,
  236. [EESR] = 0x0228,
  237. [EESIPR] = 0x0230,
  238. [TRSCER] = 0x0238,
  239. [RMFCR] = 0x0240,
  240. [TFTR] = 0x0248,
  241. [FDR] = 0x0250,
  242. [RMCR] = 0x0258,
  243. [TFUCR] = 0x0264,
  244. [RFOCR] = 0x0268,
  245. [RMIIMODE] = 0x026c,
  246. [FCFTR] = 0x0270,
  247. [TRIMD] = 0x027c,
  248. };
  249. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  250. SH_ETH_OFFSET_DEFAULTS,
  251. [ECMR] = 0x0100,
  252. [RFLR] = 0x0108,
  253. [ECSR] = 0x0110,
  254. [ECSIPR] = 0x0118,
  255. [PIR] = 0x0120,
  256. [PSR] = 0x0128,
  257. [RDMLR] = 0x0140,
  258. [IPGR] = 0x0150,
  259. [APR] = 0x0154,
  260. [MPR] = 0x0158,
  261. [TPAUSER] = 0x0164,
  262. [RFCF] = 0x0160,
  263. [TPAUSECR] = 0x0168,
  264. [BCFRR] = 0x016c,
  265. [MAHR] = 0x01c0,
  266. [MALR] = 0x01c8,
  267. [TROCR] = 0x01d0,
  268. [CDCR] = 0x01d4,
  269. [LCCR] = 0x01d8,
  270. [CNDCR] = 0x01dc,
  271. [CEFCR] = 0x01e4,
  272. [FRECR] = 0x01e8,
  273. [TSFRCR] = 0x01ec,
  274. [TLFRCR] = 0x01f0,
  275. [RFCR] = 0x01f4,
  276. [MAFCR] = 0x01f8,
  277. [RTRATE] = 0x01fc,
  278. [EDMR] = 0x0000,
  279. [EDTRR] = 0x0008,
  280. [EDRRR] = 0x0010,
  281. [TDLAR] = 0x0018,
  282. [RDLAR] = 0x0020,
  283. [EESR] = 0x0028,
  284. [EESIPR] = 0x0030,
  285. [TRSCER] = 0x0038,
  286. [RMFCR] = 0x0040,
  287. [TFTR] = 0x0048,
  288. [FDR] = 0x0050,
  289. [RMCR] = 0x0058,
  290. [TFUCR] = 0x0064,
  291. [RFOCR] = 0x0068,
  292. [FCFTR] = 0x0070,
  293. [RPADIR] = 0x0078,
  294. [TRIMD] = 0x007c,
  295. [RBWAR] = 0x00c8,
  296. [RDFAR] = 0x00cc,
  297. [TBRAR] = 0x00d4,
  298. [TDFAR] = 0x00d8,
  299. };
  300. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  301. SH_ETH_OFFSET_DEFAULTS,
  302. [EDMR] = 0x0000,
  303. [EDTRR] = 0x0004,
  304. [EDRRR] = 0x0008,
  305. [TDLAR] = 0x000c,
  306. [RDLAR] = 0x0010,
  307. [EESR] = 0x0014,
  308. [EESIPR] = 0x0018,
  309. [TRSCER] = 0x001c,
  310. [RMFCR] = 0x0020,
  311. [TFTR] = 0x0024,
  312. [FDR] = 0x0028,
  313. [RMCR] = 0x002c,
  314. [EDOCR] = 0x0030,
  315. [FCFTR] = 0x0034,
  316. [RPADIR] = 0x0038,
  317. [TRIMD] = 0x003c,
  318. [RBWAR] = 0x0040,
  319. [RDFAR] = 0x0044,
  320. [TBRAR] = 0x004c,
  321. [TDFAR] = 0x0050,
  322. [ECMR] = 0x0160,
  323. [ECSR] = 0x0164,
  324. [ECSIPR] = 0x0168,
  325. [PIR] = 0x016c,
  326. [MAHR] = 0x0170,
  327. [MALR] = 0x0174,
  328. [RFLR] = 0x0178,
  329. [PSR] = 0x017c,
  330. [TROCR] = 0x0180,
  331. [CDCR] = 0x0184,
  332. [LCCR] = 0x0188,
  333. [CNDCR] = 0x018c,
  334. [CEFCR] = 0x0194,
  335. [FRECR] = 0x0198,
  336. [TSFRCR] = 0x019c,
  337. [TLFRCR] = 0x01a0,
  338. [RFCR] = 0x01a4,
  339. [MAFCR] = 0x01a8,
  340. [IPGR] = 0x01b4,
  341. [APR] = 0x01b8,
  342. [MPR] = 0x01bc,
  343. [TPAUSER] = 0x01c4,
  344. [BCFR] = 0x01cc,
  345. [ARSTR] = 0x0000,
  346. [TSU_CTRST] = 0x0004,
  347. [TSU_FWEN0] = 0x0010,
  348. [TSU_FWEN1] = 0x0014,
  349. [TSU_FCM] = 0x0018,
  350. [TSU_BSYSL0] = 0x0020,
  351. [TSU_BSYSL1] = 0x0024,
  352. [TSU_PRISL0] = 0x0028,
  353. [TSU_PRISL1] = 0x002c,
  354. [TSU_FWSL0] = 0x0030,
  355. [TSU_FWSL1] = 0x0034,
  356. [TSU_FWSLC] = 0x0038,
  357. [TSU_QTAGM0] = 0x0040,
  358. [TSU_QTAGM1] = 0x0044,
  359. [TSU_ADQT0] = 0x0048,
  360. [TSU_ADQT1] = 0x004c,
  361. [TSU_FWSR] = 0x0050,
  362. [TSU_FWINMK] = 0x0054,
  363. [TSU_ADSBSY] = 0x0060,
  364. [TSU_TEN] = 0x0064,
  365. [TSU_POST1] = 0x0070,
  366. [TSU_POST2] = 0x0074,
  367. [TSU_POST3] = 0x0078,
  368. [TSU_POST4] = 0x007c,
  369. [TXNLCR0] = 0x0080,
  370. [TXALCR0] = 0x0084,
  371. [RXNLCR0] = 0x0088,
  372. [RXALCR0] = 0x008c,
  373. [FWNLCR0] = 0x0090,
  374. [FWALCR0] = 0x0094,
  375. [TXNLCR1] = 0x00a0,
  376. [TXALCR1] = 0x00a0,
  377. [RXNLCR1] = 0x00a8,
  378. [RXALCR1] = 0x00ac,
  379. [FWNLCR1] = 0x00b0,
  380. [FWALCR1] = 0x00b4,
  381. [TSU_ADRH0] = 0x0100,
  382. };
  383. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  384. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  385. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  386. {
  387. struct sh_eth_private *mdp = netdev_priv(ndev);
  388. u16 offset = mdp->reg_offset[enum_index];
  389. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  390. return;
  391. iowrite32(data, mdp->addr + offset);
  392. }
  393. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  394. {
  395. struct sh_eth_private *mdp = netdev_priv(ndev);
  396. u16 offset = mdp->reg_offset[enum_index];
  397. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  398. return ~0U;
  399. return ioread32(mdp->addr + offset);
  400. }
  401. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  402. u32 set)
  403. {
  404. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  405. enum_index);
  406. }
  407. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  408. {
  409. return mdp->reg_offset == sh_eth_offset_gigabit;
  410. }
  411. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  412. {
  413. return mdp->reg_offset == sh_eth_offset_fast_rz;
  414. }
  415. static void sh_eth_select_mii(struct net_device *ndev)
  416. {
  417. struct sh_eth_private *mdp = netdev_priv(ndev);
  418. u32 value;
  419. switch (mdp->phy_interface) {
  420. case PHY_INTERFACE_MODE_GMII:
  421. value = 0x2;
  422. break;
  423. case PHY_INTERFACE_MODE_MII:
  424. value = 0x1;
  425. break;
  426. case PHY_INTERFACE_MODE_RMII:
  427. value = 0x0;
  428. break;
  429. default:
  430. netdev_warn(ndev,
  431. "PHY interface mode was not setup. Set to MII.\n");
  432. value = 0x1;
  433. break;
  434. }
  435. sh_eth_write(ndev, value, RMII_MII);
  436. }
  437. static void sh_eth_set_duplex(struct net_device *ndev)
  438. {
  439. struct sh_eth_private *mdp = netdev_priv(ndev);
  440. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  441. }
  442. static void sh_eth_chip_reset(struct net_device *ndev)
  443. {
  444. struct sh_eth_private *mdp = netdev_priv(ndev);
  445. /* reset device */
  446. sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
  447. mdelay(1);
  448. }
  449. static void sh_eth_set_rate_gether(struct net_device *ndev)
  450. {
  451. struct sh_eth_private *mdp = netdev_priv(ndev);
  452. switch (mdp->speed) {
  453. case 10: /* 10BASE */
  454. sh_eth_write(ndev, GECMR_10, GECMR);
  455. break;
  456. case 100:/* 100BASE */
  457. sh_eth_write(ndev, GECMR_100, GECMR);
  458. break;
  459. case 1000: /* 1000BASE */
  460. sh_eth_write(ndev, GECMR_1000, GECMR);
  461. break;
  462. }
  463. }
  464. #ifdef CONFIG_OF
  465. /* R7S72100 */
  466. static struct sh_eth_cpu_data r7s72100_data = {
  467. .chip_reset = sh_eth_chip_reset,
  468. .set_duplex = sh_eth_set_duplex,
  469. .register_type = SH_ETH_REG_FAST_RZ,
  470. .ecsr_value = ECSR_ICD,
  471. .ecsipr_value = ECSIPR_ICDIP,
  472. .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
  473. EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
  474. EESIPR_ECIIP |
  475. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  476. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  477. EESIPR_RMAFIP | EESIPR_RRFIP |
  478. EESIPR_RTLFIP | EESIPR_RTSFIP |
  479. EESIPR_PREIP | EESIPR_CERFIP,
  480. .tx_check = EESR_TC1 | EESR_FTC,
  481. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  482. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  483. EESR_TDE,
  484. .fdr_value = 0x0000070f,
  485. .no_psr = 1,
  486. .apr = 1,
  487. .mpr = 1,
  488. .tpauser = 1,
  489. .hw_swap = 1,
  490. .rpadir = 1,
  491. .rpadir_value = 2 << 16,
  492. .no_trimd = 1,
  493. .no_ade = 1,
  494. .hw_checksum = 1,
  495. .tsu = 1,
  496. };
  497. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  498. {
  499. sh_eth_chip_reset(ndev);
  500. sh_eth_select_mii(ndev);
  501. }
  502. /* R8A7740 */
  503. static struct sh_eth_cpu_data r8a7740_data = {
  504. .chip_reset = sh_eth_chip_reset_r8a7740,
  505. .set_duplex = sh_eth_set_duplex,
  506. .set_rate = sh_eth_set_rate_gether,
  507. .register_type = SH_ETH_REG_GIGABIT,
  508. .ecsr_value = ECSR_ICD | ECSR_MPD,
  509. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  510. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  511. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  512. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  513. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  514. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  515. EESIPR_CEEFIP | EESIPR_CELFIP |
  516. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  517. EESIPR_PREIP | EESIPR_CERFIP,
  518. .tx_check = EESR_TC1 | EESR_FTC,
  519. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  520. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  521. EESR_TDE,
  522. .fdr_value = 0x0000070f,
  523. .apr = 1,
  524. .mpr = 1,
  525. .tpauser = 1,
  526. .bculr = 1,
  527. .hw_swap = 1,
  528. .rpadir = 1,
  529. .rpadir_value = 2 << 16,
  530. .no_trimd = 1,
  531. .no_ade = 1,
  532. .hw_checksum = 1,
  533. .tsu = 1,
  534. .select_mii = 1,
  535. .magic = 1,
  536. };
  537. /* There is CPU dependent code */
  538. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  539. {
  540. struct sh_eth_private *mdp = netdev_priv(ndev);
  541. switch (mdp->speed) {
  542. case 10: /* 10BASE */
  543. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  544. break;
  545. case 100:/* 100BASE */
  546. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  547. break;
  548. }
  549. }
  550. /* R8A7778/9 */
  551. static struct sh_eth_cpu_data r8a777x_data = {
  552. .set_duplex = sh_eth_set_duplex,
  553. .set_rate = sh_eth_set_rate_r8a777x,
  554. .register_type = SH_ETH_REG_FAST_RCAR,
  555. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  556. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  557. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  558. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  559. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  560. EESIPR_RMAFIP | EESIPR_RRFIP |
  561. EESIPR_RTLFIP | EESIPR_RTSFIP |
  562. EESIPR_PREIP | EESIPR_CERFIP,
  563. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  564. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  565. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  566. .fdr_value = 0x00000f0f,
  567. .apr = 1,
  568. .mpr = 1,
  569. .tpauser = 1,
  570. .hw_swap = 1,
  571. };
  572. /* R8A7790/1 */
  573. static struct sh_eth_cpu_data r8a779x_data = {
  574. .set_duplex = sh_eth_set_duplex,
  575. .set_rate = sh_eth_set_rate_r8a777x,
  576. .register_type = SH_ETH_REG_FAST_RCAR,
  577. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  578. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  579. ECSIPR_MPDIP,
  580. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  581. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  582. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  583. EESIPR_RMAFIP | EESIPR_RRFIP |
  584. EESIPR_RTLFIP | EESIPR_RTSFIP |
  585. EESIPR_PREIP | EESIPR_CERFIP,
  586. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  587. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  588. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  589. .fdr_value = 0x00000f0f,
  590. .trscer_err_mask = DESC_I_RINT8,
  591. .apr = 1,
  592. .mpr = 1,
  593. .tpauser = 1,
  594. .hw_swap = 1,
  595. .rmiimode = 1,
  596. .magic = 1,
  597. };
  598. #endif /* CONFIG_OF */
  599. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  600. {
  601. struct sh_eth_private *mdp = netdev_priv(ndev);
  602. switch (mdp->speed) {
  603. case 10: /* 10BASE */
  604. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  605. break;
  606. case 100:/* 100BASE */
  607. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  608. break;
  609. }
  610. }
  611. /* SH7724 */
  612. static struct sh_eth_cpu_data sh7724_data = {
  613. .set_duplex = sh_eth_set_duplex,
  614. .set_rate = sh_eth_set_rate_sh7724,
  615. .register_type = SH_ETH_REG_FAST_SH4,
  616. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  617. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  618. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  619. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  620. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  621. EESIPR_RMAFIP | EESIPR_RRFIP |
  622. EESIPR_RTLFIP | EESIPR_RTSFIP |
  623. EESIPR_PREIP | EESIPR_CERFIP,
  624. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  625. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  626. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  627. .apr = 1,
  628. .mpr = 1,
  629. .tpauser = 1,
  630. .hw_swap = 1,
  631. .rpadir = 1,
  632. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  633. };
  634. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  635. {
  636. struct sh_eth_private *mdp = netdev_priv(ndev);
  637. switch (mdp->speed) {
  638. case 10: /* 10BASE */
  639. sh_eth_write(ndev, 0, RTRATE);
  640. break;
  641. case 100:/* 100BASE */
  642. sh_eth_write(ndev, 1, RTRATE);
  643. break;
  644. }
  645. }
  646. /* SH7757 */
  647. static struct sh_eth_cpu_data sh7757_data = {
  648. .set_duplex = sh_eth_set_duplex,
  649. .set_rate = sh_eth_set_rate_sh7757,
  650. .register_type = SH_ETH_REG_FAST_SH4,
  651. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  652. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  653. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  654. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  655. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  656. EESIPR_CEEFIP | EESIPR_CELFIP |
  657. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  658. EESIPR_PREIP | EESIPR_CERFIP,
  659. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  660. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  661. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  662. .irq_flags = IRQF_SHARED,
  663. .apr = 1,
  664. .mpr = 1,
  665. .tpauser = 1,
  666. .hw_swap = 1,
  667. .no_ade = 1,
  668. .rpadir = 1,
  669. .rpadir_value = 2 << 16,
  670. .rtrate = 1,
  671. };
  672. #define SH_GIGA_ETH_BASE 0xfee00000UL
  673. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  674. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  675. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  676. {
  677. u32 mahr[2], malr[2];
  678. int i;
  679. /* save MAHR and MALR */
  680. for (i = 0; i < 2; i++) {
  681. malr[i] = ioread32((void *)GIGA_MALR(i));
  682. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  683. }
  684. sh_eth_chip_reset(ndev);
  685. /* restore MAHR and MALR */
  686. for (i = 0; i < 2; i++) {
  687. iowrite32(malr[i], (void *)GIGA_MALR(i));
  688. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  689. }
  690. }
  691. static void sh_eth_set_rate_giga(struct net_device *ndev)
  692. {
  693. struct sh_eth_private *mdp = netdev_priv(ndev);
  694. switch (mdp->speed) {
  695. case 10: /* 10BASE */
  696. sh_eth_write(ndev, 0x00000000, GECMR);
  697. break;
  698. case 100:/* 100BASE */
  699. sh_eth_write(ndev, 0x00000010, GECMR);
  700. break;
  701. case 1000: /* 1000BASE */
  702. sh_eth_write(ndev, 0x00000020, GECMR);
  703. break;
  704. }
  705. }
  706. /* SH7757(GETHERC) */
  707. static struct sh_eth_cpu_data sh7757_data_giga = {
  708. .chip_reset = sh_eth_chip_reset_giga,
  709. .set_duplex = sh_eth_set_duplex,
  710. .set_rate = sh_eth_set_rate_giga,
  711. .register_type = SH_ETH_REG_GIGABIT,
  712. .ecsr_value = ECSR_ICD | ECSR_MPD,
  713. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  714. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  715. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  716. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  717. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  718. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  719. EESIPR_CEEFIP | EESIPR_CELFIP |
  720. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  721. EESIPR_PREIP | EESIPR_CERFIP,
  722. .tx_check = EESR_TC1 | EESR_FTC,
  723. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  724. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  725. EESR_TDE,
  726. .fdr_value = 0x0000072f,
  727. .irq_flags = IRQF_SHARED,
  728. .apr = 1,
  729. .mpr = 1,
  730. .tpauser = 1,
  731. .bculr = 1,
  732. .hw_swap = 1,
  733. .rpadir = 1,
  734. .rpadir_value = 2 << 16,
  735. .no_trimd = 1,
  736. .no_ade = 1,
  737. .tsu = 1,
  738. };
  739. /* SH7734 */
  740. static struct sh_eth_cpu_data sh7734_data = {
  741. .chip_reset = sh_eth_chip_reset,
  742. .set_duplex = sh_eth_set_duplex,
  743. .set_rate = sh_eth_set_rate_gether,
  744. .register_type = SH_ETH_REG_GIGABIT,
  745. .ecsr_value = ECSR_ICD | ECSR_MPD,
  746. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  747. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  748. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  749. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  750. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  751. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  752. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  753. EESIPR_PREIP | EESIPR_CERFIP,
  754. .tx_check = EESR_TC1 | EESR_FTC,
  755. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  756. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  757. EESR_TDE,
  758. .apr = 1,
  759. .mpr = 1,
  760. .tpauser = 1,
  761. .bculr = 1,
  762. .hw_swap = 1,
  763. .no_trimd = 1,
  764. .no_ade = 1,
  765. .tsu = 1,
  766. .hw_checksum = 1,
  767. .select_mii = 1,
  768. .magic = 1,
  769. };
  770. /* SH7763 */
  771. static struct sh_eth_cpu_data sh7763_data = {
  772. .chip_reset = sh_eth_chip_reset,
  773. .set_duplex = sh_eth_set_duplex,
  774. .set_rate = sh_eth_set_rate_gether,
  775. .register_type = SH_ETH_REG_GIGABIT,
  776. .ecsr_value = ECSR_ICD | ECSR_MPD,
  777. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  778. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  779. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  780. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  781. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  782. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  783. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  784. EESIPR_PREIP | EESIPR_CERFIP,
  785. .tx_check = EESR_TC1 | EESR_FTC,
  786. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  787. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  788. .apr = 1,
  789. .mpr = 1,
  790. .tpauser = 1,
  791. .bculr = 1,
  792. .hw_swap = 1,
  793. .no_trimd = 1,
  794. .no_ade = 1,
  795. .tsu = 1,
  796. .irq_flags = IRQF_SHARED,
  797. .magic = 1,
  798. };
  799. static struct sh_eth_cpu_data sh7619_data = {
  800. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  801. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  802. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  803. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  804. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  805. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  806. EESIPR_CEEFIP | EESIPR_CELFIP |
  807. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  808. EESIPR_PREIP | EESIPR_CERFIP,
  809. .apr = 1,
  810. .mpr = 1,
  811. .tpauser = 1,
  812. .hw_swap = 1,
  813. };
  814. static struct sh_eth_cpu_data sh771x_data = {
  815. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  816. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  817. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  818. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  819. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  820. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  821. EESIPR_CEEFIP | EESIPR_CELFIP |
  822. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  823. EESIPR_PREIP | EESIPR_CERFIP,
  824. .tsu = 1,
  825. };
  826. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  827. {
  828. if (!cd->ecsr_value)
  829. cd->ecsr_value = DEFAULT_ECSR_INIT;
  830. if (!cd->ecsipr_value)
  831. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  832. if (!cd->fcftr_value)
  833. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  834. DEFAULT_FIFO_F_D_RFD;
  835. if (!cd->fdr_value)
  836. cd->fdr_value = DEFAULT_FDR_INIT;
  837. if (!cd->tx_check)
  838. cd->tx_check = DEFAULT_TX_CHECK;
  839. if (!cd->eesr_err_check)
  840. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  841. if (!cd->trscer_err_mask)
  842. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  843. }
  844. static int sh_eth_check_reset(struct net_device *ndev)
  845. {
  846. int ret = 0;
  847. int cnt = 100;
  848. while (cnt > 0) {
  849. if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
  850. break;
  851. mdelay(1);
  852. cnt--;
  853. }
  854. if (cnt <= 0) {
  855. netdev_err(ndev, "Device reset failed\n");
  856. ret = -ETIMEDOUT;
  857. }
  858. return ret;
  859. }
  860. static int sh_eth_reset(struct net_device *ndev)
  861. {
  862. struct sh_eth_private *mdp = netdev_priv(ndev);
  863. int ret = 0;
  864. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  865. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  866. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  867. ret = sh_eth_check_reset(ndev);
  868. if (ret)
  869. return ret;
  870. /* Table Init */
  871. sh_eth_write(ndev, 0x0, TDLAR);
  872. sh_eth_write(ndev, 0x0, TDFAR);
  873. sh_eth_write(ndev, 0x0, TDFXR);
  874. sh_eth_write(ndev, 0x0, TDFFR);
  875. sh_eth_write(ndev, 0x0, RDLAR);
  876. sh_eth_write(ndev, 0x0, RDFAR);
  877. sh_eth_write(ndev, 0x0, RDFXR);
  878. sh_eth_write(ndev, 0x0, RDFFR);
  879. /* Reset HW CRC register */
  880. if (mdp->cd->hw_checksum)
  881. sh_eth_write(ndev, 0x0, CSMR);
  882. /* Select MII mode */
  883. if (mdp->cd->select_mii)
  884. sh_eth_select_mii(ndev);
  885. } else {
  886. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  887. mdelay(3);
  888. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  889. }
  890. return ret;
  891. }
  892. static void sh_eth_set_receive_align(struct sk_buff *skb)
  893. {
  894. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  895. if (reserve)
  896. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  897. }
  898. /* Program the hardware MAC address from dev->dev_addr. */
  899. static void update_mac_address(struct net_device *ndev)
  900. {
  901. sh_eth_write(ndev,
  902. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  903. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  904. sh_eth_write(ndev,
  905. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  906. }
  907. /* Get MAC address from SuperH MAC address register
  908. *
  909. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  910. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  911. * When you want use this device, you must set MAC address in bootloader.
  912. *
  913. */
  914. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  915. {
  916. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  917. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  918. } else {
  919. u32 mahr = sh_eth_read(ndev, MAHR);
  920. u32 malr = sh_eth_read(ndev, MALR);
  921. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  922. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  923. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  924. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  925. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  926. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  927. }
  928. }
  929. static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  930. {
  931. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  932. return EDTRR_TRNS_GETHER;
  933. else
  934. return EDTRR_TRNS_ETHER;
  935. }
  936. struct bb_info {
  937. void (*set_gate)(void *addr);
  938. struct mdiobb_ctrl ctrl;
  939. void *addr;
  940. };
  941. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  942. {
  943. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  944. u32 pir;
  945. if (bitbang->set_gate)
  946. bitbang->set_gate(bitbang->addr);
  947. pir = ioread32(bitbang->addr);
  948. if (set)
  949. pir |= mask;
  950. else
  951. pir &= ~mask;
  952. iowrite32(pir, bitbang->addr);
  953. }
  954. /* Data I/O pin control */
  955. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  956. {
  957. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  958. }
  959. /* Set bit data*/
  960. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  961. {
  962. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  963. }
  964. /* Get bit data*/
  965. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  966. {
  967. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  968. if (bitbang->set_gate)
  969. bitbang->set_gate(bitbang->addr);
  970. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  971. }
  972. /* MDC pin control */
  973. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  974. {
  975. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  976. }
  977. /* mdio bus control struct */
  978. static struct mdiobb_ops bb_ops = {
  979. .owner = THIS_MODULE,
  980. .set_mdc = sh_mdc_ctrl,
  981. .set_mdio_dir = sh_mmd_ctrl,
  982. .set_mdio_data = sh_set_mdio,
  983. .get_mdio_data = sh_get_mdio,
  984. };
  985. /* free skb and descriptor buffer */
  986. static void sh_eth_ring_free(struct net_device *ndev)
  987. {
  988. struct sh_eth_private *mdp = netdev_priv(ndev);
  989. int ringsize, i;
  990. /* Free Rx skb ringbuffer */
  991. if (mdp->rx_skbuff) {
  992. for (i = 0; i < mdp->num_rx_ring; i++)
  993. dev_kfree_skb(mdp->rx_skbuff[i]);
  994. }
  995. kfree(mdp->rx_skbuff);
  996. mdp->rx_skbuff = NULL;
  997. /* Free Tx skb ringbuffer */
  998. if (mdp->tx_skbuff) {
  999. for (i = 0; i < mdp->num_tx_ring; i++)
  1000. dev_kfree_skb(mdp->tx_skbuff[i]);
  1001. }
  1002. kfree(mdp->tx_skbuff);
  1003. mdp->tx_skbuff = NULL;
  1004. if (mdp->rx_ring) {
  1005. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1006. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1007. mdp->rx_desc_dma);
  1008. mdp->rx_ring = NULL;
  1009. }
  1010. if (mdp->tx_ring) {
  1011. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1012. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1013. mdp->tx_desc_dma);
  1014. mdp->tx_ring = NULL;
  1015. }
  1016. }
  1017. /* format skb and descriptor buffer */
  1018. static void sh_eth_ring_format(struct net_device *ndev)
  1019. {
  1020. struct sh_eth_private *mdp = netdev_priv(ndev);
  1021. int i;
  1022. struct sk_buff *skb;
  1023. struct sh_eth_rxdesc *rxdesc = NULL;
  1024. struct sh_eth_txdesc *txdesc = NULL;
  1025. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  1026. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  1027. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1028. dma_addr_t dma_addr;
  1029. u32 buf_len;
  1030. mdp->cur_rx = 0;
  1031. mdp->cur_tx = 0;
  1032. mdp->dirty_rx = 0;
  1033. mdp->dirty_tx = 0;
  1034. memset(mdp->rx_ring, 0, rx_ringsize);
  1035. /* build Rx ring buffer */
  1036. for (i = 0; i < mdp->num_rx_ring; i++) {
  1037. /* skb */
  1038. mdp->rx_skbuff[i] = NULL;
  1039. skb = netdev_alloc_skb(ndev, skbuff_size);
  1040. if (skb == NULL)
  1041. break;
  1042. sh_eth_set_receive_align(skb);
  1043. /* The size of the buffer is a multiple of 32 bytes. */
  1044. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1045. dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
  1046. DMA_FROM_DEVICE);
  1047. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1048. kfree_skb(skb);
  1049. break;
  1050. }
  1051. mdp->rx_skbuff[i] = skb;
  1052. /* RX descriptor */
  1053. rxdesc = &mdp->rx_ring[i];
  1054. rxdesc->len = cpu_to_le32(buf_len << 16);
  1055. rxdesc->addr = cpu_to_le32(dma_addr);
  1056. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  1057. /* Rx descriptor address set */
  1058. if (i == 0) {
  1059. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1060. if (sh_eth_is_gether(mdp) ||
  1061. sh_eth_is_rz_fast_ether(mdp))
  1062. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1063. }
  1064. }
  1065. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1066. /* Mark the last entry as wrapping the ring. */
  1067. if (rxdesc)
  1068. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1069. memset(mdp->tx_ring, 0, tx_ringsize);
  1070. /* build Tx ring buffer */
  1071. for (i = 0; i < mdp->num_tx_ring; i++) {
  1072. mdp->tx_skbuff[i] = NULL;
  1073. txdesc = &mdp->tx_ring[i];
  1074. txdesc->status = cpu_to_le32(TD_TFP);
  1075. txdesc->len = cpu_to_le32(0);
  1076. if (i == 0) {
  1077. /* Tx descriptor address set */
  1078. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1079. if (sh_eth_is_gether(mdp) ||
  1080. sh_eth_is_rz_fast_ether(mdp))
  1081. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1082. }
  1083. }
  1084. txdesc->status |= cpu_to_le32(TD_TDLE);
  1085. }
  1086. /* Get skb and descriptor buffer */
  1087. static int sh_eth_ring_init(struct net_device *ndev)
  1088. {
  1089. struct sh_eth_private *mdp = netdev_priv(ndev);
  1090. int rx_ringsize, tx_ringsize;
  1091. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1092. * card needs room to do 8 byte alignment, +2 so we can reserve
  1093. * the first 2 bytes, and +16 gets room for the status word from the
  1094. * card.
  1095. */
  1096. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1097. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1098. if (mdp->cd->rpadir)
  1099. mdp->rx_buf_sz += NET_IP_ALIGN;
  1100. /* Allocate RX and TX skb rings */
  1101. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1102. GFP_KERNEL);
  1103. if (!mdp->rx_skbuff)
  1104. return -ENOMEM;
  1105. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1106. GFP_KERNEL);
  1107. if (!mdp->tx_skbuff)
  1108. goto ring_free;
  1109. /* Allocate all Rx descriptors. */
  1110. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1111. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1112. GFP_KERNEL);
  1113. if (!mdp->rx_ring)
  1114. goto ring_free;
  1115. mdp->dirty_rx = 0;
  1116. /* Allocate all Tx descriptors. */
  1117. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1118. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1119. GFP_KERNEL);
  1120. if (!mdp->tx_ring)
  1121. goto ring_free;
  1122. return 0;
  1123. ring_free:
  1124. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1125. sh_eth_ring_free(ndev);
  1126. return -ENOMEM;
  1127. }
  1128. static int sh_eth_dev_init(struct net_device *ndev)
  1129. {
  1130. struct sh_eth_private *mdp = netdev_priv(ndev);
  1131. int ret;
  1132. /* Soft Reset */
  1133. ret = sh_eth_reset(ndev);
  1134. if (ret)
  1135. return ret;
  1136. if (mdp->cd->rmiimode)
  1137. sh_eth_write(ndev, 0x1, RMIIMODE);
  1138. /* Descriptor format */
  1139. sh_eth_ring_format(ndev);
  1140. if (mdp->cd->rpadir)
  1141. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1142. /* all sh_eth int mask */
  1143. sh_eth_write(ndev, 0, EESIPR);
  1144. #if defined(__LITTLE_ENDIAN)
  1145. if (mdp->cd->hw_swap)
  1146. sh_eth_write(ndev, EDMR_EL, EDMR);
  1147. else
  1148. #endif
  1149. sh_eth_write(ndev, 0, EDMR);
  1150. /* FIFO size set */
  1151. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1152. sh_eth_write(ndev, 0, TFTR);
  1153. /* Frame recv control (enable multiple-packets per rx irq) */
  1154. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1155. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1156. if (mdp->cd->bculr)
  1157. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1158. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1159. if (!mdp->cd->no_trimd)
  1160. sh_eth_write(ndev, 0, TRIMD);
  1161. /* Recv frame limit set register */
  1162. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1163. RFLR);
  1164. sh_eth_modify(ndev, EESR, 0, 0);
  1165. mdp->irq_enabled = true;
  1166. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1167. /* PAUSE Prohibition */
  1168. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1169. ECMR_TE | ECMR_RE, ECMR);
  1170. if (mdp->cd->set_rate)
  1171. mdp->cd->set_rate(ndev);
  1172. /* E-MAC Status Register clear */
  1173. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1174. /* E-MAC Interrupt Enable register */
  1175. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1176. /* Set MAC address */
  1177. update_mac_address(ndev);
  1178. /* mask reset */
  1179. if (mdp->cd->apr)
  1180. sh_eth_write(ndev, APR_AP, APR);
  1181. if (mdp->cd->mpr)
  1182. sh_eth_write(ndev, MPR_MP, MPR);
  1183. if (mdp->cd->tpauser)
  1184. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1185. /* Setting the Rx mode will start the Rx process. */
  1186. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1187. return ret;
  1188. }
  1189. static void sh_eth_dev_exit(struct net_device *ndev)
  1190. {
  1191. struct sh_eth_private *mdp = netdev_priv(ndev);
  1192. int i;
  1193. /* Deactivate all TX descriptors, so DMA should stop at next
  1194. * packet boundary if it's currently running
  1195. */
  1196. for (i = 0; i < mdp->num_tx_ring; i++)
  1197. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1198. /* Disable TX FIFO egress to MAC */
  1199. sh_eth_rcv_snd_disable(ndev);
  1200. /* Stop RX DMA at next packet boundary */
  1201. sh_eth_write(ndev, 0, EDRRR);
  1202. /* Aside from TX DMA, we can't tell when the hardware is
  1203. * really stopped, so we need to reset to make sure.
  1204. * Before doing that, wait for long enough to *probably*
  1205. * finish transmitting the last packet and poll stats.
  1206. */
  1207. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1208. sh_eth_get_stats(ndev);
  1209. sh_eth_reset(ndev);
  1210. /* Set MAC address again */
  1211. update_mac_address(ndev);
  1212. }
  1213. /* free Tx skb function */
  1214. static int sh_eth_txfree(struct net_device *ndev)
  1215. {
  1216. struct sh_eth_private *mdp = netdev_priv(ndev);
  1217. struct sh_eth_txdesc *txdesc;
  1218. int free_num = 0;
  1219. int entry;
  1220. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1221. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1222. txdesc = &mdp->tx_ring[entry];
  1223. if (txdesc->status & cpu_to_le32(TD_TACT))
  1224. break;
  1225. /* TACT bit must be checked before all the following reads */
  1226. dma_rmb();
  1227. netif_info(mdp, tx_done, ndev,
  1228. "tx entry %d status 0x%08x\n",
  1229. entry, le32_to_cpu(txdesc->status));
  1230. /* Free the original skb. */
  1231. if (mdp->tx_skbuff[entry]) {
  1232. dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
  1233. le32_to_cpu(txdesc->len) >> 16,
  1234. DMA_TO_DEVICE);
  1235. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1236. mdp->tx_skbuff[entry] = NULL;
  1237. free_num++;
  1238. }
  1239. txdesc->status = cpu_to_le32(TD_TFP);
  1240. if (entry >= mdp->num_tx_ring - 1)
  1241. txdesc->status |= cpu_to_le32(TD_TDLE);
  1242. ndev->stats.tx_packets++;
  1243. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1244. }
  1245. return free_num;
  1246. }
  1247. /* Packet receive function */
  1248. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1249. {
  1250. struct sh_eth_private *mdp = netdev_priv(ndev);
  1251. struct sh_eth_rxdesc *rxdesc;
  1252. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1253. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1254. int limit;
  1255. struct sk_buff *skb;
  1256. u32 desc_status;
  1257. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1258. dma_addr_t dma_addr;
  1259. u16 pkt_len;
  1260. u32 buf_len;
  1261. boguscnt = min(boguscnt, *quota);
  1262. limit = boguscnt;
  1263. rxdesc = &mdp->rx_ring[entry];
  1264. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1265. /* RACT bit must be checked before all the following reads */
  1266. dma_rmb();
  1267. desc_status = le32_to_cpu(rxdesc->status);
  1268. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1269. if (--boguscnt < 0)
  1270. break;
  1271. netif_info(mdp, rx_status, ndev,
  1272. "rx entry %d status 0x%08x len %d\n",
  1273. entry, desc_status, pkt_len);
  1274. if (!(desc_status & RDFEND))
  1275. ndev->stats.rx_length_errors++;
  1276. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1277. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1278. * bit 0. However, in case of the R8A7740 and R7S72100
  1279. * the RFS bits are from bit 25 to bit 16. So, the
  1280. * driver needs right shifting by 16.
  1281. */
  1282. if (mdp->cd->hw_checksum)
  1283. desc_status >>= 16;
  1284. skb = mdp->rx_skbuff[entry];
  1285. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1286. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1287. ndev->stats.rx_errors++;
  1288. if (desc_status & RD_RFS1)
  1289. ndev->stats.rx_crc_errors++;
  1290. if (desc_status & RD_RFS2)
  1291. ndev->stats.rx_frame_errors++;
  1292. if (desc_status & RD_RFS3)
  1293. ndev->stats.rx_length_errors++;
  1294. if (desc_status & RD_RFS4)
  1295. ndev->stats.rx_length_errors++;
  1296. if (desc_status & RD_RFS6)
  1297. ndev->stats.rx_missed_errors++;
  1298. if (desc_status & RD_RFS10)
  1299. ndev->stats.rx_over_errors++;
  1300. } else if (skb) {
  1301. dma_addr = le32_to_cpu(rxdesc->addr);
  1302. if (!mdp->cd->hw_swap)
  1303. sh_eth_soft_swap(
  1304. phys_to_virt(ALIGN(dma_addr, 4)),
  1305. pkt_len + 2);
  1306. mdp->rx_skbuff[entry] = NULL;
  1307. if (mdp->cd->rpadir)
  1308. skb_reserve(skb, NET_IP_ALIGN);
  1309. dma_unmap_single(&ndev->dev, dma_addr,
  1310. ALIGN(mdp->rx_buf_sz, 32),
  1311. DMA_FROM_DEVICE);
  1312. skb_put(skb, pkt_len);
  1313. skb->protocol = eth_type_trans(skb, ndev);
  1314. netif_receive_skb(skb);
  1315. ndev->stats.rx_packets++;
  1316. ndev->stats.rx_bytes += pkt_len;
  1317. if (desc_status & RD_RFS8)
  1318. ndev->stats.multicast++;
  1319. }
  1320. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1321. rxdesc = &mdp->rx_ring[entry];
  1322. }
  1323. /* Refill the Rx ring buffers. */
  1324. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1325. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1326. rxdesc = &mdp->rx_ring[entry];
  1327. /* The size of the buffer is 32 byte boundary. */
  1328. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1329. rxdesc->len = cpu_to_le32(buf_len << 16);
  1330. if (mdp->rx_skbuff[entry] == NULL) {
  1331. skb = netdev_alloc_skb(ndev, skbuff_size);
  1332. if (skb == NULL)
  1333. break; /* Better luck next round. */
  1334. sh_eth_set_receive_align(skb);
  1335. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1336. buf_len, DMA_FROM_DEVICE);
  1337. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1338. kfree_skb(skb);
  1339. break;
  1340. }
  1341. mdp->rx_skbuff[entry] = skb;
  1342. skb_checksum_none_assert(skb);
  1343. rxdesc->addr = cpu_to_le32(dma_addr);
  1344. }
  1345. dma_wmb(); /* RACT bit must be set after all the above writes */
  1346. if (entry >= mdp->num_rx_ring - 1)
  1347. rxdesc->status |=
  1348. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1349. else
  1350. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1351. }
  1352. /* Restart Rx engine if stopped. */
  1353. /* If we don't need to check status, don't. -KDU */
  1354. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1355. /* fix the values for the next receiving if RDE is set */
  1356. if (intr_status & EESR_RDE &&
  1357. mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
  1358. u32 count = (sh_eth_read(ndev, RDFAR) -
  1359. sh_eth_read(ndev, RDLAR)) >> 4;
  1360. mdp->cur_rx = count;
  1361. mdp->dirty_rx = count;
  1362. }
  1363. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1364. }
  1365. *quota -= limit - boguscnt - 1;
  1366. return *quota <= 0;
  1367. }
  1368. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1369. {
  1370. /* disable tx and rx */
  1371. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1372. }
  1373. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1374. {
  1375. /* enable tx and rx */
  1376. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1377. }
  1378. /* E-MAC interrupt handler */
  1379. static void sh_eth_emac_interrupt(struct net_device *ndev)
  1380. {
  1381. struct sh_eth_private *mdp = netdev_priv(ndev);
  1382. u32 felic_stat;
  1383. u32 link_stat;
  1384. felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
  1385. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1386. if (felic_stat & ECSR_ICD)
  1387. ndev->stats.tx_carrier_errors++;
  1388. if (felic_stat & ECSR_MPD)
  1389. pm_wakeup_event(&mdp->pdev->dev, 0);
  1390. if (felic_stat & ECSR_LCHNG) {
  1391. /* Link Changed */
  1392. if (mdp->cd->no_psr || mdp->no_ether_link)
  1393. return;
  1394. link_stat = sh_eth_read(ndev, PSR);
  1395. if (mdp->ether_link_active_low)
  1396. link_stat = ~link_stat;
  1397. if (!(link_stat & PHY_ST_LINK)) {
  1398. sh_eth_rcv_snd_disable(ndev);
  1399. } else {
  1400. /* Link Up */
  1401. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
  1402. /* clear int */
  1403. sh_eth_modify(ndev, ECSR, 0, 0);
  1404. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
  1405. /* enable tx and rx */
  1406. sh_eth_rcv_snd_enable(ndev);
  1407. }
  1408. }
  1409. }
  1410. /* error control function */
  1411. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1412. {
  1413. struct sh_eth_private *mdp = netdev_priv(ndev);
  1414. u32 mask;
  1415. if (intr_status & EESR_TWB) {
  1416. /* Unused write back interrupt */
  1417. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1418. ndev->stats.tx_aborted_errors++;
  1419. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1420. }
  1421. }
  1422. if (intr_status & EESR_RABT) {
  1423. /* Receive Abort int */
  1424. if (intr_status & EESR_RFRMER) {
  1425. /* Receive Frame Overflow int */
  1426. ndev->stats.rx_frame_errors++;
  1427. }
  1428. }
  1429. if (intr_status & EESR_TDE) {
  1430. /* Transmit Descriptor Empty int */
  1431. ndev->stats.tx_fifo_errors++;
  1432. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1433. }
  1434. if (intr_status & EESR_TFE) {
  1435. /* FIFO under flow */
  1436. ndev->stats.tx_fifo_errors++;
  1437. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1438. }
  1439. if (intr_status & EESR_RDE) {
  1440. /* Receive Descriptor Empty int */
  1441. ndev->stats.rx_over_errors++;
  1442. }
  1443. if (intr_status & EESR_RFE) {
  1444. /* Receive FIFO Overflow int */
  1445. ndev->stats.rx_fifo_errors++;
  1446. }
  1447. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1448. /* Address Error */
  1449. ndev->stats.tx_fifo_errors++;
  1450. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1451. }
  1452. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1453. if (mdp->cd->no_ade)
  1454. mask &= ~EESR_ADE;
  1455. if (intr_status & mask) {
  1456. /* Tx error */
  1457. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1458. /* dmesg */
  1459. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1460. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1461. (u32)ndev->state, edtrr);
  1462. /* dirty buffer free */
  1463. sh_eth_txfree(ndev);
  1464. /* SH7712 BUG */
  1465. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1466. /* tx dma start */
  1467. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1468. }
  1469. /* wakeup */
  1470. netif_wake_queue(ndev);
  1471. }
  1472. }
  1473. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1474. {
  1475. struct net_device *ndev = netdev;
  1476. struct sh_eth_private *mdp = netdev_priv(ndev);
  1477. struct sh_eth_cpu_data *cd = mdp->cd;
  1478. irqreturn_t ret = IRQ_NONE;
  1479. u32 intr_status, intr_enable;
  1480. spin_lock(&mdp->lock);
  1481. /* Get interrupt status */
  1482. intr_status = sh_eth_read(ndev, EESR);
  1483. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1484. * enabled since it's the one that comes thru regardless of the mask,
  1485. * and we need to fully handle it in sh_eth_emac_interrupt() in order
  1486. * to quench it as it doesn't get cleared by just writing 1 to the ECI
  1487. * bit...
  1488. */
  1489. intr_enable = sh_eth_read(ndev, EESIPR);
  1490. intr_status &= intr_enable | EESIPR_ECIIP;
  1491. if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
  1492. cd->eesr_err_check))
  1493. ret = IRQ_HANDLED;
  1494. else
  1495. goto out;
  1496. if (unlikely(!mdp->irq_enabled)) {
  1497. sh_eth_write(ndev, 0, EESIPR);
  1498. goto out;
  1499. }
  1500. if (intr_status & EESR_RX_CHECK) {
  1501. if (napi_schedule_prep(&mdp->napi)) {
  1502. /* Mask Rx interrupts */
  1503. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1504. EESIPR);
  1505. __napi_schedule(&mdp->napi);
  1506. } else {
  1507. netdev_warn(ndev,
  1508. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1509. intr_status, intr_enable);
  1510. }
  1511. }
  1512. /* Tx Check */
  1513. if (intr_status & cd->tx_check) {
  1514. /* Clear Tx interrupts */
  1515. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1516. sh_eth_txfree(ndev);
  1517. netif_wake_queue(ndev);
  1518. }
  1519. /* E-MAC interrupt */
  1520. if (intr_status & EESR_ECI)
  1521. sh_eth_emac_interrupt(ndev);
  1522. if (intr_status & cd->eesr_err_check) {
  1523. /* Clear error interrupts */
  1524. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1525. sh_eth_error(ndev, intr_status);
  1526. }
  1527. out:
  1528. spin_unlock(&mdp->lock);
  1529. return ret;
  1530. }
  1531. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1532. {
  1533. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1534. napi);
  1535. struct net_device *ndev = napi->dev;
  1536. int quota = budget;
  1537. u32 intr_status;
  1538. for (;;) {
  1539. intr_status = sh_eth_read(ndev, EESR);
  1540. if (!(intr_status & EESR_RX_CHECK))
  1541. break;
  1542. /* Clear Rx interrupts */
  1543. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1544. if (sh_eth_rx(ndev, intr_status, &quota))
  1545. goto out;
  1546. }
  1547. napi_complete(napi);
  1548. /* Reenable Rx interrupts */
  1549. if (mdp->irq_enabled)
  1550. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1551. out:
  1552. return budget - quota;
  1553. }
  1554. /* PHY state control function */
  1555. static void sh_eth_adjust_link(struct net_device *ndev)
  1556. {
  1557. struct sh_eth_private *mdp = netdev_priv(ndev);
  1558. struct phy_device *phydev = ndev->phydev;
  1559. int new_state = 0;
  1560. if (phydev->link) {
  1561. if (phydev->duplex != mdp->duplex) {
  1562. new_state = 1;
  1563. mdp->duplex = phydev->duplex;
  1564. if (mdp->cd->set_duplex)
  1565. mdp->cd->set_duplex(ndev);
  1566. }
  1567. if (phydev->speed != mdp->speed) {
  1568. new_state = 1;
  1569. mdp->speed = phydev->speed;
  1570. if (mdp->cd->set_rate)
  1571. mdp->cd->set_rate(ndev);
  1572. }
  1573. if (!mdp->link) {
  1574. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1575. new_state = 1;
  1576. mdp->link = phydev->link;
  1577. if (mdp->cd->no_psr || mdp->no_ether_link)
  1578. sh_eth_rcv_snd_enable(ndev);
  1579. }
  1580. } else if (mdp->link) {
  1581. new_state = 1;
  1582. mdp->link = 0;
  1583. mdp->speed = 0;
  1584. mdp->duplex = -1;
  1585. if (mdp->cd->no_psr || mdp->no_ether_link)
  1586. sh_eth_rcv_snd_disable(ndev);
  1587. }
  1588. if (new_state && netif_msg_link(mdp))
  1589. phy_print_status(phydev);
  1590. }
  1591. /* PHY init function */
  1592. static int sh_eth_phy_init(struct net_device *ndev)
  1593. {
  1594. struct device_node *np = ndev->dev.parent->of_node;
  1595. struct sh_eth_private *mdp = netdev_priv(ndev);
  1596. struct phy_device *phydev;
  1597. mdp->link = 0;
  1598. mdp->speed = 0;
  1599. mdp->duplex = -1;
  1600. /* Try connect to PHY */
  1601. if (np) {
  1602. struct device_node *pn;
  1603. pn = of_parse_phandle(np, "phy-handle", 0);
  1604. phydev = of_phy_connect(ndev, pn,
  1605. sh_eth_adjust_link, 0,
  1606. mdp->phy_interface);
  1607. of_node_put(pn);
  1608. if (!phydev)
  1609. phydev = ERR_PTR(-ENOENT);
  1610. } else {
  1611. char phy_id[MII_BUS_ID_SIZE + 3];
  1612. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1613. mdp->mii_bus->id, mdp->phy_id);
  1614. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1615. mdp->phy_interface);
  1616. }
  1617. if (IS_ERR(phydev)) {
  1618. netdev_err(ndev, "failed to connect PHY\n");
  1619. return PTR_ERR(phydev);
  1620. }
  1621. phy_attached_info(phydev);
  1622. return 0;
  1623. }
  1624. /* PHY control start function */
  1625. static int sh_eth_phy_start(struct net_device *ndev)
  1626. {
  1627. int ret;
  1628. ret = sh_eth_phy_init(ndev);
  1629. if (ret)
  1630. return ret;
  1631. phy_start(ndev->phydev);
  1632. return 0;
  1633. }
  1634. static int sh_eth_get_link_ksettings(struct net_device *ndev,
  1635. struct ethtool_link_ksettings *cmd)
  1636. {
  1637. struct sh_eth_private *mdp = netdev_priv(ndev);
  1638. unsigned long flags;
  1639. int ret;
  1640. if (!ndev->phydev)
  1641. return -ENODEV;
  1642. spin_lock_irqsave(&mdp->lock, flags);
  1643. ret = phy_ethtool_ksettings_get(ndev->phydev, cmd);
  1644. spin_unlock_irqrestore(&mdp->lock, flags);
  1645. return ret;
  1646. }
  1647. static int sh_eth_set_link_ksettings(struct net_device *ndev,
  1648. const struct ethtool_link_ksettings *cmd)
  1649. {
  1650. struct sh_eth_private *mdp = netdev_priv(ndev);
  1651. unsigned long flags;
  1652. int ret;
  1653. if (!ndev->phydev)
  1654. return -ENODEV;
  1655. spin_lock_irqsave(&mdp->lock, flags);
  1656. /* disable tx and rx */
  1657. sh_eth_rcv_snd_disable(ndev);
  1658. ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
  1659. if (ret)
  1660. goto error_exit;
  1661. if (cmd->base.duplex == DUPLEX_FULL)
  1662. mdp->duplex = 1;
  1663. else
  1664. mdp->duplex = 0;
  1665. if (mdp->cd->set_duplex)
  1666. mdp->cd->set_duplex(ndev);
  1667. error_exit:
  1668. mdelay(1);
  1669. /* enable tx and rx */
  1670. sh_eth_rcv_snd_enable(ndev);
  1671. spin_unlock_irqrestore(&mdp->lock, flags);
  1672. return ret;
  1673. }
  1674. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1675. * version must be bumped as well. Just adding registers up to that
  1676. * limit is fine, as long as the existing register indices don't
  1677. * change.
  1678. */
  1679. #define SH_ETH_REG_DUMP_VERSION 1
  1680. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1681. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1682. {
  1683. struct sh_eth_private *mdp = netdev_priv(ndev);
  1684. struct sh_eth_cpu_data *cd = mdp->cd;
  1685. u32 *valid_map;
  1686. size_t len;
  1687. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1688. /* Dump starts with a bitmap that tells ethtool which
  1689. * registers are defined for this chip.
  1690. */
  1691. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1692. if (buf) {
  1693. valid_map = buf;
  1694. buf += len;
  1695. } else {
  1696. valid_map = NULL;
  1697. }
  1698. /* Add a register to the dump, if it has a defined offset.
  1699. * This automatically skips most undefined registers, but for
  1700. * some it is also necessary to check a capability flag in
  1701. * struct sh_eth_cpu_data.
  1702. */
  1703. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1704. #define add_reg_from(reg, read_expr) do { \
  1705. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1706. if (buf) { \
  1707. mark_reg_valid(reg); \
  1708. *buf++ = read_expr; \
  1709. } \
  1710. ++len; \
  1711. } \
  1712. } while (0)
  1713. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1714. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1715. add_reg(EDSR);
  1716. add_reg(EDMR);
  1717. add_reg(EDTRR);
  1718. add_reg(EDRRR);
  1719. add_reg(EESR);
  1720. add_reg(EESIPR);
  1721. add_reg(TDLAR);
  1722. add_reg(TDFAR);
  1723. add_reg(TDFXR);
  1724. add_reg(TDFFR);
  1725. add_reg(RDLAR);
  1726. add_reg(RDFAR);
  1727. add_reg(RDFXR);
  1728. add_reg(RDFFR);
  1729. add_reg(TRSCER);
  1730. add_reg(RMFCR);
  1731. add_reg(TFTR);
  1732. add_reg(FDR);
  1733. add_reg(RMCR);
  1734. add_reg(TFUCR);
  1735. add_reg(RFOCR);
  1736. if (cd->rmiimode)
  1737. add_reg(RMIIMODE);
  1738. add_reg(FCFTR);
  1739. if (cd->rpadir)
  1740. add_reg(RPADIR);
  1741. if (!cd->no_trimd)
  1742. add_reg(TRIMD);
  1743. add_reg(ECMR);
  1744. add_reg(ECSR);
  1745. add_reg(ECSIPR);
  1746. add_reg(PIR);
  1747. if (!cd->no_psr)
  1748. add_reg(PSR);
  1749. add_reg(RDMLR);
  1750. add_reg(RFLR);
  1751. add_reg(IPGR);
  1752. if (cd->apr)
  1753. add_reg(APR);
  1754. if (cd->mpr)
  1755. add_reg(MPR);
  1756. add_reg(RFCR);
  1757. add_reg(RFCF);
  1758. if (cd->tpauser)
  1759. add_reg(TPAUSER);
  1760. add_reg(TPAUSECR);
  1761. add_reg(GECMR);
  1762. if (cd->bculr)
  1763. add_reg(BCULR);
  1764. add_reg(MAHR);
  1765. add_reg(MALR);
  1766. add_reg(TROCR);
  1767. add_reg(CDCR);
  1768. add_reg(LCCR);
  1769. add_reg(CNDCR);
  1770. add_reg(CEFCR);
  1771. add_reg(FRECR);
  1772. add_reg(TSFRCR);
  1773. add_reg(TLFRCR);
  1774. add_reg(CERCR);
  1775. add_reg(CEECR);
  1776. add_reg(MAFCR);
  1777. if (cd->rtrate)
  1778. add_reg(RTRATE);
  1779. if (cd->hw_checksum)
  1780. add_reg(CSMR);
  1781. if (cd->select_mii)
  1782. add_reg(RMII_MII);
  1783. add_reg(ARSTR);
  1784. if (cd->tsu) {
  1785. add_tsu_reg(TSU_CTRST);
  1786. add_tsu_reg(TSU_FWEN0);
  1787. add_tsu_reg(TSU_FWEN1);
  1788. add_tsu_reg(TSU_FCM);
  1789. add_tsu_reg(TSU_BSYSL0);
  1790. add_tsu_reg(TSU_BSYSL1);
  1791. add_tsu_reg(TSU_PRISL0);
  1792. add_tsu_reg(TSU_PRISL1);
  1793. add_tsu_reg(TSU_FWSL0);
  1794. add_tsu_reg(TSU_FWSL1);
  1795. add_tsu_reg(TSU_FWSLC);
  1796. add_tsu_reg(TSU_QTAG0);
  1797. add_tsu_reg(TSU_QTAG1);
  1798. add_tsu_reg(TSU_QTAGM0);
  1799. add_tsu_reg(TSU_QTAGM1);
  1800. add_tsu_reg(TSU_FWSR);
  1801. add_tsu_reg(TSU_FWINMK);
  1802. add_tsu_reg(TSU_ADQT0);
  1803. add_tsu_reg(TSU_ADQT1);
  1804. add_tsu_reg(TSU_VTAG0);
  1805. add_tsu_reg(TSU_VTAG1);
  1806. add_tsu_reg(TSU_ADSBSY);
  1807. add_tsu_reg(TSU_TEN);
  1808. add_tsu_reg(TSU_POST1);
  1809. add_tsu_reg(TSU_POST2);
  1810. add_tsu_reg(TSU_POST3);
  1811. add_tsu_reg(TSU_POST4);
  1812. if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
  1813. /* This is the start of a table, not just a single
  1814. * register.
  1815. */
  1816. if (buf) {
  1817. unsigned int i;
  1818. mark_reg_valid(TSU_ADRH0);
  1819. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1820. *buf++ = ioread32(
  1821. mdp->tsu_addr +
  1822. mdp->reg_offset[TSU_ADRH0] +
  1823. i * 4);
  1824. }
  1825. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1826. }
  1827. }
  1828. #undef mark_reg_valid
  1829. #undef add_reg_from
  1830. #undef add_reg
  1831. #undef add_tsu_reg
  1832. return len * 4;
  1833. }
  1834. static int sh_eth_get_regs_len(struct net_device *ndev)
  1835. {
  1836. return __sh_eth_get_regs(ndev, NULL);
  1837. }
  1838. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1839. void *buf)
  1840. {
  1841. struct sh_eth_private *mdp = netdev_priv(ndev);
  1842. regs->version = SH_ETH_REG_DUMP_VERSION;
  1843. pm_runtime_get_sync(&mdp->pdev->dev);
  1844. __sh_eth_get_regs(ndev, buf);
  1845. pm_runtime_put_sync(&mdp->pdev->dev);
  1846. }
  1847. static int sh_eth_nway_reset(struct net_device *ndev)
  1848. {
  1849. struct sh_eth_private *mdp = netdev_priv(ndev);
  1850. unsigned long flags;
  1851. int ret;
  1852. if (!ndev->phydev)
  1853. return -ENODEV;
  1854. spin_lock_irqsave(&mdp->lock, flags);
  1855. ret = phy_start_aneg(ndev->phydev);
  1856. spin_unlock_irqrestore(&mdp->lock, flags);
  1857. return ret;
  1858. }
  1859. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1860. {
  1861. struct sh_eth_private *mdp = netdev_priv(ndev);
  1862. return mdp->msg_enable;
  1863. }
  1864. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1865. {
  1866. struct sh_eth_private *mdp = netdev_priv(ndev);
  1867. mdp->msg_enable = value;
  1868. }
  1869. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1870. "rx_current", "tx_current",
  1871. "rx_dirty", "tx_dirty",
  1872. };
  1873. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1874. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1875. {
  1876. switch (sset) {
  1877. case ETH_SS_STATS:
  1878. return SH_ETH_STATS_LEN;
  1879. default:
  1880. return -EOPNOTSUPP;
  1881. }
  1882. }
  1883. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1884. struct ethtool_stats *stats, u64 *data)
  1885. {
  1886. struct sh_eth_private *mdp = netdev_priv(ndev);
  1887. int i = 0;
  1888. /* device-specific stats */
  1889. data[i++] = mdp->cur_rx;
  1890. data[i++] = mdp->cur_tx;
  1891. data[i++] = mdp->dirty_rx;
  1892. data[i++] = mdp->dirty_tx;
  1893. }
  1894. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1895. {
  1896. switch (stringset) {
  1897. case ETH_SS_STATS:
  1898. memcpy(data, *sh_eth_gstrings_stats,
  1899. sizeof(sh_eth_gstrings_stats));
  1900. break;
  1901. }
  1902. }
  1903. static void sh_eth_get_ringparam(struct net_device *ndev,
  1904. struct ethtool_ringparam *ring)
  1905. {
  1906. struct sh_eth_private *mdp = netdev_priv(ndev);
  1907. ring->rx_max_pending = RX_RING_MAX;
  1908. ring->tx_max_pending = TX_RING_MAX;
  1909. ring->rx_pending = mdp->num_rx_ring;
  1910. ring->tx_pending = mdp->num_tx_ring;
  1911. }
  1912. static int sh_eth_set_ringparam(struct net_device *ndev,
  1913. struct ethtool_ringparam *ring)
  1914. {
  1915. struct sh_eth_private *mdp = netdev_priv(ndev);
  1916. int ret;
  1917. if (ring->tx_pending > TX_RING_MAX ||
  1918. ring->rx_pending > RX_RING_MAX ||
  1919. ring->tx_pending < TX_RING_MIN ||
  1920. ring->rx_pending < RX_RING_MIN)
  1921. return -EINVAL;
  1922. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1923. return -EINVAL;
  1924. if (netif_running(ndev)) {
  1925. netif_device_detach(ndev);
  1926. netif_tx_disable(ndev);
  1927. /* Serialise with the interrupt handler and NAPI, then
  1928. * disable interrupts. We have to clear the
  1929. * irq_enabled flag first to ensure that interrupts
  1930. * won't be re-enabled.
  1931. */
  1932. mdp->irq_enabled = false;
  1933. synchronize_irq(ndev->irq);
  1934. napi_synchronize(&mdp->napi);
  1935. sh_eth_write(ndev, 0x0000, EESIPR);
  1936. sh_eth_dev_exit(ndev);
  1937. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1938. sh_eth_ring_free(ndev);
  1939. }
  1940. /* Set new parameters */
  1941. mdp->num_rx_ring = ring->rx_pending;
  1942. mdp->num_tx_ring = ring->tx_pending;
  1943. if (netif_running(ndev)) {
  1944. ret = sh_eth_ring_init(ndev);
  1945. if (ret < 0) {
  1946. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1947. __func__);
  1948. return ret;
  1949. }
  1950. ret = sh_eth_dev_init(ndev);
  1951. if (ret < 0) {
  1952. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1953. __func__);
  1954. return ret;
  1955. }
  1956. netif_device_attach(ndev);
  1957. }
  1958. return 0;
  1959. }
  1960. static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1961. {
  1962. struct sh_eth_private *mdp = netdev_priv(ndev);
  1963. wol->supported = 0;
  1964. wol->wolopts = 0;
  1965. if (mdp->cd->magic && mdp->clk) {
  1966. wol->supported = WAKE_MAGIC;
  1967. wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
  1968. }
  1969. }
  1970. static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1971. {
  1972. struct sh_eth_private *mdp = netdev_priv(ndev);
  1973. if (!mdp->cd->magic || !mdp->clk || wol->wolopts & ~WAKE_MAGIC)
  1974. return -EOPNOTSUPP;
  1975. mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
  1976. device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
  1977. return 0;
  1978. }
  1979. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1980. .get_regs_len = sh_eth_get_regs_len,
  1981. .get_regs = sh_eth_get_regs,
  1982. .nway_reset = sh_eth_nway_reset,
  1983. .get_msglevel = sh_eth_get_msglevel,
  1984. .set_msglevel = sh_eth_set_msglevel,
  1985. .get_link = ethtool_op_get_link,
  1986. .get_strings = sh_eth_get_strings,
  1987. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1988. .get_sset_count = sh_eth_get_sset_count,
  1989. .get_ringparam = sh_eth_get_ringparam,
  1990. .set_ringparam = sh_eth_set_ringparam,
  1991. .get_link_ksettings = sh_eth_get_link_ksettings,
  1992. .set_link_ksettings = sh_eth_set_link_ksettings,
  1993. .get_wol = sh_eth_get_wol,
  1994. .set_wol = sh_eth_set_wol,
  1995. };
  1996. /* network device open function */
  1997. static int sh_eth_open(struct net_device *ndev)
  1998. {
  1999. struct sh_eth_private *mdp = netdev_priv(ndev);
  2000. int ret;
  2001. pm_runtime_get_sync(&mdp->pdev->dev);
  2002. napi_enable(&mdp->napi);
  2003. ret = request_irq(ndev->irq, sh_eth_interrupt,
  2004. mdp->cd->irq_flags, ndev->name, ndev);
  2005. if (ret) {
  2006. netdev_err(ndev, "Can not assign IRQ number\n");
  2007. goto out_napi_off;
  2008. }
  2009. /* Descriptor set */
  2010. ret = sh_eth_ring_init(ndev);
  2011. if (ret)
  2012. goto out_free_irq;
  2013. /* device init */
  2014. ret = sh_eth_dev_init(ndev);
  2015. if (ret)
  2016. goto out_free_irq;
  2017. /* PHY control start*/
  2018. ret = sh_eth_phy_start(ndev);
  2019. if (ret)
  2020. goto out_free_irq;
  2021. netif_start_queue(ndev);
  2022. mdp->is_opened = 1;
  2023. return ret;
  2024. out_free_irq:
  2025. free_irq(ndev->irq, ndev);
  2026. out_napi_off:
  2027. napi_disable(&mdp->napi);
  2028. pm_runtime_put_sync(&mdp->pdev->dev);
  2029. return ret;
  2030. }
  2031. /* Timeout function */
  2032. static void sh_eth_tx_timeout(struct net_device *ndev)
  2033. {
  2034. struct sh_eth_private *mdp = netdev_priv(ndev);
  2035. struct sh_eth_rxdesc *rxdesc;
  2036. int i;
  2037. netif_stop_queue(ndev);
  2038. netif_err(mdp, timer, ndev,
  2039. "transmit timed out, status %8.8x, resetting...\n",
  2040. sh_eth_read(ndev, EESR));
  2041. /* tx_errors count up */
  2042. ndev->stats.tx_errors++;
  2043. /* Free all the skbuffs in the Rx queue. */
  2044. for (i = 0; i < mdp->num_rx_ring; i++) {
  2045. rxdesc = &mdp->rx_ring[i];
  2046. rxdesc->status = cpu_to_le32(0);
  2047. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  2048. dev_kfree_skb(mdp->rx_skbuff[i]);
  2049. mdp->rx_skbuff[i] = NULL;
  2050. }
  2051. for (i = 0; i < mdp->num_tx_ring; i++) {
  2052. dev_kfree_skb(mdp->tx_skbuff[i]);
  2053. mdp->tx_skbuff[i] = NULL;
  2054. }
  2055. /* device init */
  2056. sh_eth_dev_init(ndev);
  2057. netif_start_queue(ndev);
  2058. }
  2059. /* Packet transmit function */
  2060. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  2061. {
  2062. struct sh_eth_private *mdp = netdev_priv(ndev);
  2063. struct sh_eth_txdesc *txdesc;
  2064. dma_addr_t dma_addr;
  2065. u32 entry;
  2066. unsigned long flags;
  2067. spin_lock_irqsave(&mdp->lock, flags);
  2068. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2069. if (!sh_eth_txfree(ndev)) {
  2070. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2071. netif_stop_queue(ndev);
  2072. spin_unlock_irqrestore(&mdp->lock, flags);
  2073. return NETDEV_TX_BUSY;
  2074. }
  2075. }
  2076. spin_unlock_irqrestore(&mdp->lock, flags);
  2077. if (skb_put_padto(skb, ETH_ZLEN))
  2078. return NETDEV_TX_OK;
  2079. entry = mdp->cur_tx % mdp->num_tx_ring;
  2080. mdp->tx_skbuff[entry] = skb;
  2081. txdesc = &mdp->tx_ring[entry];
  2082. /* soft swap. */
  2083. if (!mdp->cd->hw_swap)
  2084. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2085. dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  2086. DMA_TO_DEVICE);
  2087. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  2088. kfree_skb(skb);
  2089. return NETDEV_TX_OK;
  2090. }
  2091. txdesc->addr = cpu_to_le32(dma_addr);
  2092. txdesc->len = cpu_to_le32(skb->len << 16);
  2093. dma_wmb(); /* TACT bit must be set after all the above writes */
  2094. if (entry >= mdp->num_tx_ring - 1)
  2095. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2096. else
  2097. txdesc->status |= cpu_to_le32(TD_TACT);
  2098. mdp->cur_tx++;
  2099. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  2100. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  2101. return NETDEV_TX_OK;
  2102. }
  2103. /* The statistics registers have write-clear behaviour, which means we
  2104. * will lose any increment between the read and write. We mitigate
  2105. * this by only clearing when we read a non-zero value, so we will
  2106. * never falsely report a total of zero.
  2107. */
  2108. static void
  2109. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2110. {
  2111. u32 delta = sh_eth_read(ndev, reg);
  2112. if (delta) {
  2113. *stat += delta;
  2114. sh_eth_write(ndev, 0, reg);
  2115. }
  2116. }
  2117. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2118. {
  2119. struct sh_eth_private *mdp = netdev_priv(ndev);
  2120. if (sh_eth_is_rz_fast_ether(mdp))
  2121. return &ndev->stats;
  2122. if (!mdp->is_opened)
  2123. return &ndev->stats;
  2124. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2125. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2126. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2127. if (sh_eth_is_gether(mdp)) {
  2128. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2129. CERCR);
  2130. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2131. CEECR);
  2132. } else {
  2133. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2134. CNDCR);
  2135. }
  2136. return &ndev->stats;
  2137. }
  2138. /* device close function */
  2139. static int sh_eth_close(struct net_device *ndev)
  2140. {
  2141. struct sh_eth_private *mdp = netdev_priv(ndev);
  2142. netif_stop_queue(ndev);
  2143. /* Serialise with the interrupt handler and NAPI, then disable
  2144. * interrupts. We have to clear the irq_enabled flag first to
  2145. * ensure that interrupts won't be re-enabled.
  2146. */
  2147. mdp->irq_enabled = false;
  2148. synchronize_irq(ndev->irq);
  2149. napi_disable(&mdp->napi);
  2150. sh_eth_write(ndev, 0x0000, EESIPR);
  2151. sh_eth_dev_exit(ndev);
  2152. /* PHY Disconnect */
  2153. if (ndev->phydev) {
  2154. phy_stop(ndev->phydev);
  2155. phy_disconnect(ndev->phydev);
  2156. }
  2157. free_irq(ndev->irq, ndev);
  2158. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2159. sh_eth_ring_free(ndev);
  2160. pm_runtime_put_sync(&mdp->pdev->dev);
  2161. mdp->is_opened = 0;
  2162. return 0;
  2163. }
  2164. /* ioctl to device function */
  2165. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2166. {
  2167. struct phy_device *phydev = ndev->phydev;
  2168. if (!netif_running(ndev))
  2169. return -EINVAL;
  2170. if (!phydev)
  2171. return -ENODEV;
  2172. return phy_mii_ioctl(phydev, rq, cmd);
  2173. }
  2174. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2175. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2176. int entry)
  2177. {
  2178. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2179. }
  2180. static u32 sh_eth_tsu_get_post_mask(int entry)
  2181. {
  2182. return 0x0f << (28 - ((entry % 8) * 4));
  2183. }
  2184. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2185. {
  2186. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2187. }
  2188. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2189. int entry)
  2190. {
  2191. struct sh_eth_private *mdp = netdev_priv(ndev);
  2192. u32 tmp;
  2193. void *reg_offset;
  2194. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2195. tmp = ioread32(reg_offset);
  2196. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2197. }
  2198. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2199. int entry)
  2200. {
  2201. struct sh_eth_private *mdp = netdev_priv(ndev);
  2202. u32 post_mask, ref_mask, tmp;
  2203. void *reg_offset;
  2204. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2205. post_mask = sh_eth_tsu_get_post_mask(entry);
  2206. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2207. tmp = ioread32(reg_offset);
  2208. iowrite32(tmp & ~post_mask, reg_offset);
  2209. /* If other port enables, the function returns "true" */
  2210. return tmp & ref_mask;
  2211. }
  2212. static int sh_eth_tsu_busy(struct net_device *ndev)
  2213. {
  2214. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2215. struct sh_eth_private *mdp = netdev_priv(ndev);
  2216. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2217. udelay(10);
  2218. timeout--;
  2219. if (timeout <= 0) {
  2220. netdev_err(ndev, "%s: timeout\n", __func__);
  2221. return -ETIMEDOUT;
  2222. }
  2223. }
  2224. return 0;
  2225. }
  2226. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2227. const u8 *addr)
  2228. {
  2229. u32 val;
  2230. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2231. iowrite32(val, reg);
  2232. if (sh_eth_tsu_busy(ndev) < 0)
  2233. return -EBUSY;
  2234. val = addr[4] << 8 | addr[5];
  2235. iowrite32(val, reg + 4);
  2236. if (sh_eth_tsu_busy(ndev) < 0)
  2237. return -EBUSY;
  2238. return 0;
  2239. }
  2240. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2241. {
  2242. u32 val;
  2243. val = ioread32(reg);
  2244. addr[0] = (val >> 24) & 0xff;
  2245. addr[1] = (val >> 16) & 0xff;
  2246. addr[2] = (val >> 8) & 0xff;
  2247. addr[3] = val & 0xff;
  2248. val = ioread32(reg + 4);
  2249. addr[4] = (val >> 8) & 0xff;
  2250. addr[5] = val & 0xff;
  2251. }
  2252. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2253. {
  2254. struct sh_eth_private *mdp = netdev_priv(ndev);
  2255. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2256. int i;
  2257. u8 c_addr[ETH_ALEN];
  2258. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2259. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2260. if (ether_addr_equal(addr, c_addr))
  2261. return i;
  2262. }
  2263. return -ENOENT;
  2264. }
  2265. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2266. {
  2267. u8 blank[ETH_ALEN];
  2268. int entry;
  2269. memset(blank, 0, sizeof(blank));
  2270. entry = sh_eth_tsu_find_entry(ndev, blank);
  2271. return (entry < 0) ? -ENOMEM : entry;
  2272. }
  2273. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2274. int entry)
  2275. {
  2276. struct sh_eth_private *mdp = netdev_priv(ndev);
  2277. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2278. int ret;
  2279. u8 blank[ETH_ALEN];
  2280. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2281. ~(1 << (31 - entry)), TSU_TEN);
  2282. memset(blank, 0, sizeof(blank));
  2283. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2284. if (ret < 0)
  2285. return ret;
  2286. return 0;
  2287. }
  2288. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2289. {
  2290. struct sh_eth_private *mdp = netdev_priv(ndev);
  2291. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2292. int i, ret;
  2293. if (!mdp->cd->tsu)
  2294. return 0;
  2295. i = sh_eth_tsu_find_entry(ndev, addr);
  2296. if (i < 0) {
  2297. /* No entry found, create one */
  2298. i = sh_eth_tsu_find_empty(ndev);
  2299. if (i < 0)
  2300. return -ENOMEM;
  2301. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2302. if (ret < 0)
  2303. return ret;
  2304. /* Enable the entry */
  2305. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2306. (1 << (31 - i)), TSU_TEN);
  2307. }
  2308. /* Entry found or created, enable POST */
  2309. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2310. return 0;
  2311. }
  2312. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2313. {
  2314. struct sh_eth_private *mdp = netdev_priv(ndev);
  2315. int i, ret;
  2316. if (!mdp->cd->tsu)
  2317. return 0;
  2318. i = sh_eth_tsu_find_entry(ndev, addr);
  2319. if (i) {
  2320. /* Entry found */
  2321. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2322. goto done;
  2323. /* Disable the entry if both ports was disabled */
  2324. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2325. if (ret < 0)
  2326. return ret;
  2327. }
  2328. done:
  2329. return 0;
  2330. }
  2331. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2332. {
  2333. struct sh_eth_private *mdp = netdev_priv(ndev);
  2334. int i, ret;
  2335. if (!mdp->cd->tsu)
  2336. return 0;
  2337. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2338. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2339. continue;
  2340. /* Disable the entry if both ports was disabled */
  2341. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2342. if (ret < 0)
  2343. return ret;
  2344. }
  2345. return 0;
  2346. }
  2347. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2348. {
  2349. struct sh_eth_private *mdp = netdev_priv(ndev);
  2350. u8 addr[ETH_ALEN];
  2351. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2352. int i;
  2353. if (!mdp->cd->tsu)
  2354. return;
  2355. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2356. sh_eth_tsu_read_entry(reg_offset, addr);
  2357. if (is_multicast_ether_addr(addr))
  2358. sh_eth_tsu_del_entry(ndev, addr);
  2359. }
  2360. }
  2361. /* Update promiscuous flag and multicast filter */
  2362. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2363. {
  2364. struct sh_eth_private *mdp = netdev_priv(ndev);
  2365. u32 ecmr_bits;
  2366. int mcast_all = 0;
  2367. unsigned long flags;
  2368. spin_lock_irqsave(&mdp->lock, flags);
  2369. /* Initial condition is MCT = 1, PRM = 0.
  2370. * Depending on ndev->flags, set PRM or clear MCT
  2371. */
  2372. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2373. if (mdp->cd->tsu)
  2374. ecmr_bits |= ECMR_MCT;
  2375. if (!(ndev->flags & IFF_MULTICAST)) {
  2376. sh_eth_tsu_purge_mcast(ndev);
  2377. mcast_all = 1;
  2378. }
  2379. if (ndev->flags & IFF_ALLMULTI) {
  2380. sh_eth_tsu_purge_mcast(ndev);
  2381. ecmr_bits &= ~ECMR_MCT;
  2382. mcast_all = 1;
  2383. }
  2384. if (ndev->flags & IFF_PROMISC) {
  2385. sh_eth_tsu_purge_all(ndev);
  2386. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2387. } else if (mdp->cd->tsu) {
  2388. struct netdev_hw_addr *ha;
  2389. netdev_for_each_mc_addr(ha, ndev) {
  2390. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2391. continue;
  2392. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2393. if (!mcast_all) {
  2394. sh_eth_tsu_purge_mcast(ndev);
  2395. ecmr_bits &= ~ECMR_MCT;
  2396. mcast_all = 1;
  2397. }
  2398. }
  2399. }
  2400. }
  2401. /* update the ethernet mode */
  2402. sh_eth_write(ndev, ecmr_bits, ECMR);
  2403. spin_unlock_irqrestore(&mdp->lock, flags);
  2404. }
  2405. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2406. {
  2407. if (!mdp->port)
  2408. return TSU_VTAG0;
  2409. else
  2410. return TSU_VTAG1;
  2411. }
  2412. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2413. __be16 proto, u16 vid)
  2414. {
  2415. struct sh_eth_private *mdp = netdev_priv(ndev);
  2416. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2417. if (unlikely(!mdp->cd->tsu))
  2418. return -EPERM;
  2419. /* No filtering if vid = 0 */
  2420. if (!vid)
  2421. return 0;
  2422. mdp->vlan_num_ids++;
  2423. /* The controller has one VLAN tag HW filter. So, if the filter is
  2424. * already enabled, the driver disables it and the filte
  2425. */
  2426. if (mdp->vlan_num_ids > 1) {
  2427. /* disable VLAN filter */
  2428. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2429. return 0;
  2430. }
  2431. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2432. vtag_reg_index);
  2433. return 0;
  2434. }
  2435. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2436. __be16 proto, u16 vid)
  2437. {
  2438. struct sh_eth_private *mdp = netdev_priv(ndev);
  2439. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2440. if (unlikely(!mdp->cd->tsu))
  2441. return -EPERM;
  2442. /* No filtering if vid = 0 */
  2443. if (!vid)
  2444. return 0;
  2445. mdp->vlan_num_ids--;
  2446. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2447. return 0;
  2448. }
  2449. /* SuperH's TSU register init function */
  2450. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2451. {
  2452. if (sh_eth_is_rz_fast_ether(mdp)) {
  2453. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2454. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
  2455. TSU_FWSLC); /* Enable POST registers */
  2456. return;
  2457. }
  2458. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2459. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2460. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2461. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2462. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2463. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2464. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2465. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2466. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2467. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2468. if (sh_eth_is_gether(mdp)) {
  2469. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2470. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2471. } else {
  2472. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2473. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2474. }
  2475. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2476. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2477. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2478. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2479. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2480. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2481. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2482. }
  2483. /* MDIO bus release function */
  2484. static int sh_mdio_release(struct sh_eth_private *mdp)
  2485. {
  2486. /* unregister mdio bus */
  2487. mdiobus_unregister(mdp->mii_bus);
  2488. /* free bitbang info */
  2489. free_mdio_bitbang(mdp->mii_bus);
  2490. return 0;
  2491. }
  2492. /* MDIO bus init function */
  2493. static int sh_mdio_init(struct sh_eth_private *mdp,
  2494. struct sh_eth_plat_data *pd)
  2495. {
  2496. int ret;
  2497. struct bb_info *bitbang;
  2498. struct platform_device *pdev = mdp->pdev;
  2499. struct device *dev = &mdp->pdev->dev;
  2500. /* create bit control struct for PHY */
  2501. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2502. if (!bitbang)
  2503. return -ENOMEM;
  2504. /* bitbang init */
  2505. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2506. bitbang->set_gate = pd->set_mdio_gate;
  2507. bitbang->ctrl.ops = &bb_ops;
  2508. /* MII controller setting */
  2509. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2510. if (!mdp->mii_bus)
  2511. return -ENOMEM;
  2512. /* Hook up MII support for ethtool */
  2513. mdp->mii_bus->name = "sh_mii";
  2514. mdp->mii_bus->parent = dev;
  2515. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2516. pdev->name, pdev->id);
  2517. /* register MDIO bus */
  2518. if (dev->of_node) {
  2519. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2520. } else {
  2521. if (pd->phy_irq > 0)
  2522. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2523. ret = mdiobus_register(mdp->mii_bus);
  2524. }
  2525. if (ret)
  2526. goto out_free_bus;
  2527. return 0;
  2528. out_free_bus:
  2529. free_mdio_bitbang(mdp->mii_bus);
  2530. return ret;
  2531. }
  2532. static const u16 *sh_eth_get_register_offset(int register_type)
  2533. {
  2534. const u16 *reg_offset = NULL;
  2535. switch (register_type) {
  2536. case SH_ETH_REG_GIGABIT:
  2537. reg_offset = sh_eth_offset_gigabit;
  2538. break;
  2539. case SH_ETH_REG_FAST_RZ:
  2540. reg_offset = sh_eth_offset_fast_rz;
  2541. break;
  2542. case SH_ETH_REG_FAST_RCAR:
  2543. reg_offset = sh_eth_offset_fast_rcar;
  2544. break;
  2545. case SH_ETH_REG_FAST_SH4:
  2546. reg_offset = sh_eth_offset_fast_sh4;
  2547. break;
  2548. case SH_ETH_REG_FAST_SH3_SH2:
  2549. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2550. break;
  2551. }
  2552. return reg_offset;
  2553. }
  2554. static const struct net_device_ops sh_eth_netdev_ops = {
  2555. .ndo_open = sh_eth_open,
  2556. .ndo_stop = sh_eth_close,
  2557. .ndo_start_xmit = sh_eth_start_xmit,
  2558. .ndo_get_stats = sh_eth_get_stats,
  2559. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2560. .ndo_tx_timeout = sh_eth_tx_timeout,
  2561. .ndo_do_ioctl = sh_eth_do_ioctl,
  2562. .ndo_validate_addr = eth_validate_addr,
  2563. .ndo_set_mac_address = eth_mac_addr,
  2564. };
  2565. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2566. .ndo_open = sh_eth_open,
  2567. .ndo_stop = sh_eth_close,
  2568. .ndo_start_xmit = sh_eth_start_xmit,
  2569. .ndo_get_stats = sh_eth_get_stats,
  2570. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2571. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2572. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2573. .ndo_tx_timeout = sh_eth_tx_timeout,
  2574. .ndo_do_ioctl = sh_eth_do_ioctl,
  2575. .ndo_validate_addr = eth_validate_addr,
  2576. .ndo_set_mac_address = eth_mac_addr,
  2577. };
  2578. #ifdef CONFIG_OF
  2579. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2580. {
  2581. struct device_node *np = dev->of_node;
  2582. struct sh_eth_plat_data *pdata;
  2583. const char *mac_addr;
  2584. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2585. if (!pdata)
  2586. return NULL;
  2587. pdata->phy_interface = of_get_phy_mode(np);
  2588. mac_addr = of_get_mac_address(np);
  2589. if (mac_addr)
  2590. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2591. pdata->no_ether_link =
  2592. of_property_read_bool(np, "renesas,no-ether-link");
  2593. pdata->ether_link_active_low =
  2594. of_property_read_bool(np, "renesas,ether-link-active-low");
  2595. return pdata;
  2596. }
  2597. static const struct of_device_id sh_eth_match_table[] = {
  2598. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2599. { .compatible = "renesas,ether-r8a7743", .data = &r8a779x_data },
  2600. { .compatible = "renesas,ether-r8a7745", .data = &r8a779x_data },
  2601. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2602. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2603. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2604. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2605. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2606. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2607. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2608. { }
  2609. };
  2610. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2611. #else
  2612. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2613. {
  2614. return NULL;
  2615. }
  2616. #endif
  2617. static int sh_eth_drv_probe(struct platform_device *pdev)
  2618. {
  2619. struct resource *res;
  2620. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2621. const struct platform_device_id *id = platform_get_device_id(pdev);
  2622. struct sh_eth_private *mdp;
  2623. struct net_device *ndev;
  2624. int ret, devno;
  2625. /* get base addr */
  2626. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2627. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2628. if (!ndev)
  2629. return -ENOMEM;
  2630. pm_runtime_enable(&pdev->dev);
  2631. pm_runtime_get_sync(&pdev->dev);
  2632. devno = pdev->id;
  2633. if (devno < 0)
  2634. devno = 0;
  2635. ret = platform_get_irq(pdev, 0);
  2636. if (ret < 0)
  2637. goto out_release;
  2638. ndev->irq = ret;
  2639. SET_NETDEV_DEV(ndev, &pdev->dev);
  2640. mdp = netdev_priv(ndev);
  2641. mdp->num_tx_ring = TX_RING_SIZE;
  2642. mdp->num_rx_ring = RX_RING_SIZE;
  2643. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2644. if (IS_ERR(mdp->addr)) {
  2645. ret = PTR_ERR(mdp->addr);
  2646. goto out_release;
  2647. }
  2648. /* Get clock, if not found that's OK but Wake-On-Lan is unavailable */
  2649. mdp->clk = devm_clk_get(&pdev->dev, NULL);
  2650. if (IS_ERR(mdp->clk))
  2651. mdp->clk = NULL;
  2652. ndev->base_addr = res->start;
  2653. spin_lock_init(&mdp->lock);
  2654. mdp->pdev = pdev;
  2655. if (pdev->dev.of_node)
  2656. pd = sh_eth_parse_dt(&pdev->dev);
  2657. if (!pd) {
  2658. dev_err(&pdev->dev, "no platform data\n");
  2659. ret = -EINVAL;
  2660. goto out_release;
  2661. }
  2662. /* get PHY ID */
  2663. mdp->phy_id = pd->phy;
  2664. mdp->phy_interface = pd->phy_interface;
  2665. mdp->no_ether_link = pd->no_ether_link;
  2666. mdp->ether_link_active_low = pd->ether_link_active_low;
  2667. /* set cpu data */
  2668. if (id)
  2669. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2670. else
  2671. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2672. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2673. if (!mdp->reg_offset) {
  2674. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2675. mdp->cd->register_type);
  2676. ret = -EINVAL;
  2677. goto out_release;
  2678. }
  2679. sh_eth_set_default_cpu_data(mdp->cd);
  2680. /* set function */
  2681. if (mdp->cd->tsu)
  2682. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2683. else
  2684. ndev->netdev_ops = &sh_eth_netdev_ops;
  2685. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2686. ndev->watchdog_timeo = TX_TIMEOUT;
  2687. /* debug message level */
  2688. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2689. /* read and set MAC address */
  2690. read_mac_address(ndev, pd->mac_addr);
  2691. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2692. dev_warn(&pdev->dev,
  2693. "no valid MAC address supplied, using a random one.\n");
  2694. eth_hw_addr_random(ndev);
  2695. }
  2696. /* ioremap the TSU registers */
  2697. if (mdp->cd->tsu) {
  2698. struct resource *rtsu;
  2699. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2700. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2701. if (IS_ERR(mdp->tsu_addr)) {
  2702. ret = PTR_ERR(mdp->tsu_addr);
  2703. goto out_release;
  2704. }
  2705. mdp->port = devno % 2;
  2706. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2707. }
  2708. /* initialize first or needed device */
  2709. if (!devno || pd->needs_init) {
  2710. if (mdp->cd->chip_reset)
  2711. mdp->cd->chip_reset(ndev);
  2712. if (mdp->cd->tsu) {
  2713. /* TSU init (Init only)*/
  2714. sh_eth_tsu_init(mdp);
  2715. }
  2716. }
  2717. if (mdp->cd->rmiimode)
  2718. sh_eth_write(ndev, 0x1, RMIIMODE);
  2719. /* MDIO bus init */
  2720. ret = sh_mdio_init(mdp, pd);
  2721. if (ret) {
  2722. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2723. goto out_release;
  2724. }
  2725. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2726. /* network device register */
  2727. ret = register_netdev(ndev);
  2728. if (ret)
  2729. goto out_napi_del;
  2730. if (mdp->cd->magic && mdp->clk)
  2731. device_set_wakeup_capable(&pdev->dev, 1);
  2732. /* print device information */
  2733. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2734. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2735. pm_runtime_put(&pdev->dev);
  2736. platform_set_drvdata(pdev, ndev);
  2737. return ret;
  2738. out_napi_del:
  2739. netif_napi_del(&mdp->napi);
  2740. sh_mdio_release(mdp);
  2741. out_release:
  2742. /* net_dev free */
  2743. if (ndev)
  2744. free_netdev(ndev);
  2745. pm_runtime_put(&pdev->dev);
  2746. pm_runtime_disable(&pdev->dev);
  2747. return ret;
  2748. }
  2749. static int sh_eth_drv_remove(struct platform_device *pdev)
  2750. {
  2751. struct net_device *ndev = platform_get_drvdata(pdev);
  2752. struct sh_eth_private *mdp = netdev_priv(ndev);
  2753. unregister_netdev(ndev);
  2754. netif_napi_del(&mdp->napi);
  2755. sh_mdio_release(mdp);
  2756. pm_runtime_disable(&pdev->dev);
  2757. free_netdev(ndev);
  2758. return 0;
  2759. }
  2760. #ifdef CONFIG_PM
  2761. #ifdef CONFIG_PM_SLEEP
  2762. static int sh_eth_wol_setup(struct net_device *ndev)
  2763. {
  2764. struct sh_eth_private *mdp = netdev_priv(ndev);
  2765. /* Only allow ECI interrupts */
  2766. synchronize_irq(ndev->irq);
  2767. napi_disable(&mdp->napi);
  2768. sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
  2769. /* Enable MagicPacket */
  2770. sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
  2771. /* Increased clock usage so device won't be suspended */
  2772. clk_enable(mdp->clk);
  2773. return enable_irq_wake(ndev->irq);
  2774. }
  2775. static int sh_eth_wol_restore(struct net_device *ndev)
  2776. {
  2777. struct sh_eth_private *mdp = netdev_priv(ndev);
  2778. int ret;
  2779. napi_enable(&mdp->napi);
  2780. /* Disable MagicPacket */
  2781. sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
  2782. /* The device needs to be reset to restore MagicPacket logic
  2783. * for next wakeup. If we close and open the device it will
  2784. * both be reset and all registers restored. This is what
  2785. * happens during suspend and resume without WoL enabled.
  2786. */
  2787. ret = sh_eth_close(ndev);
  2788. if (ret < 0)
  2789. return ret;
  2790. ret = sh_eth_open(ndev);
  2791. if (ret < 0)
  2792. return ret;
  2793. /* Restore clock usage count */
  2794. clk_disable(mdp->clk);
  2795. return disable_irq_wake(ndev->irq);
  2796. }
  2797. static int sh_eth_suspend(struct device *dev)
  2798. {
  2799. struct net_device *ndev = dev_get_drvdata(dev);
  2800. struct sh_eth_private *mdp = netdev_priv(ndev);
  2801. int ret = 0;
  2802. if (!netif_running(ndev))
  2803. return 0;
  2804. netif_device_detach(ndev);
  2805. if (mdp->wol_enabled)
  2806. ret = sh_eth_wol_setup(ndev);
  2807. else
  2808. ret = sh_eth_close(ndev);
  2809. return ret;
  2810. }
  2811. static int sh_eth_resume(struct device *dev)
  2812. {
  2813. struct net_device *ndev = dev_get_drvdata(dev);
  2814. struct sh_eth_private *mdp = netdev_priv(ndev);
  2815. int ret = 0;
  2816. if (!netif_running(ndev))
  2817. return 0;
  2818. if (mdp->wol_enabled)
  2819. ret = sh_eth_wol_restore(ndev);
  2820. else
  2821. ret = sh_eth_open(ndev);
  2822. if (ret < 0)
  2823. return ret;
  2824. netif_device_attach(ndev);
  2825. return ret;
  2826. }
  2827. #endif
  2828. static int sh_eth_runtime_nop(struct device *dev)
  2829. {
  2830. /* Runtime PM callback shared between ->runtime_suspend()
  2831. * and ->runtime_resume(). Simply returns success.
  2832. *
  2833. * This driver re-initializes all registers after
  2834. * pm_runtime_get_sync() anyway so there is no need
  2835. * to save and restore registers here.
  2836. */
  2837. return 0;
  2838. }
  2839. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2840. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2841. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2842. };
  2843. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2844. #else
  2845. #define SH_ETH_PM_OPS NULL
  2846. #endif
  2847. static struct platform_device_id sh_eth_id_table[] = {
  2848. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2849. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2850. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2851. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2852. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2853. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2854. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2855. { }
  2856. };
  2857. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2858. static struct platform_driver sh_eth_driver = {
  2859. .probe = sh_eth_drv_probe,
  2860. .remove = sh_eth_drv_remove,
  2861. .id_table = sh_eth_id_table,
  2862. .driver = {
  2863. .name = CARDNAME,
  2864. .pm = SH_ETH_PM_OPS,
  2865. .of_match_table = of_match_ptr(sh_eth_match_table),
  2866. },
  2867. };
  2868. module_platform_driver(sh_eth_driver);
  2869. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2870. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2871. MODULE_LICENSE("GPL v2");