qlcnic_hw.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/slab.h>
  8. #include <net/ip.h>
  9. #include <linux/bitops.h>
  10. #include "qlcnic.h"
  11. #include "qlcnic_hdr.h"
  12. #define MASK(n) ((1ULL<<(n))-1)
  13. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  14. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  15. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  16. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  17. #define CRB_WINDOW_2M (0x130060)
  18. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  19. #define CRB_INDIRECT_2M (0x1e0000UL)
  20. struct qlcnic_ms_reg_ctrl {
  21. u32 ocm_window;
  22. u32 control;
  23. u32 hi;
  24. u32 low;
  25. u32 rd[4];
  26. u32 wd[4];
  27. u64 off;
  28. };
  29. #ifndef readq
  30. static inline u64 readq(void __iomem *addr)
  31. {
  32. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  33. }
  34. #endif
  35. #ifndef writeq
  36. static inline void writeq(u64 val, void __iomem *addr)
  37. {
  38. writel(((u32) (val)), (addr));
  39. writel(((u32) (val >> 32)), (addr + 4));
  40. }
  41. #endif
  42. static struct crb_128M_2M_block_map
  43. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  44. {{{0, 0, 0, 0} } }, /* 0: PCI */
  45. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  46. {1, 0x0110000, 0x0120000, 0x130000},
  47. {1, 0x0120000, 0x0122000, 0x124000},
  48. {1, 0x0130000, 0x0132000, 0x126000},
  49. {1, 0x0140000, 0x0142000, 0x128000},
  50. {1, 0x0150000, 0x0152000, 0x12a000},
  51. {1, 0x0160000, 0x0170000, 0x110000},
  52. {1, 0x0170000, 0x0172000, 0x12e000},
  53. {0, 0x0000000, 0x0000000, 0x000000},
  54. {0, 0x0000000, 0x0000000, 0x000000},
  55. {0, 0x0000000, 0x0000000, 0x000000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {1, 0x01e0000, 0x01e0800, 0x122000},
  60. {0, 0x0000000, 0x0000000, 0x000000} } },
  61. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  62. {{{0, 0, 0, 0} } }, /* 3: */
  63. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  64. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  65. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  66. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  67. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  68. {0, 0x0000000, 0x0000000, 0x000000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  83. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  99. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  115. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  131. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  132. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  133. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  134. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  135. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  136. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  137. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  138. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  139. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  140. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  141. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  142. {{{0, 0, 0, 0} } }, /* 23: */
  143. {{{0, 0, 0, 0} } }, /* 24: */
  144. {{{0, 0, 0, 0} } }, /* 25: */
  145. {{{0, 0, 0, 0} } }, /* 26: */
  146. {{{0, 0, 0, 0} } }, /* 27: */
  147. {{{0, 0, 0, 0} } }, /* 28: */
  148. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  149. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  150. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  151. {{{0} } }, /* 32: PCI */
  152. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  153. {1, 0x2110000, 0x2120000, 0x130000},
  154. {1, 0x2120000, 0x2122000, 0x124000},
  155. {1, 0x2130000, 0x2132000, 0x126000},
  156. {1, 0x2140000, 0x2142000, 0x128000},
  157. {1, 0x2150000, 0x2152000, 0x12a000},
  158. {1, 0x2160000, 0x2170000, 0x110000},
  159. {1, 0x2170000, 0x2172000, 0x12e000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000} } },
  168. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  169. {{{0} } }, /* 35: */
  170. {{{0} } }, /* 36: */
  171. {{{0} } }, /* 37: */
  172. {{{0} } }, /* 38: */
  173. {{{0} } }, /* 39: */
  174. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  175. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  176. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  177. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  178. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  179. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  180. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  181. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  182. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  183. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  184. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  185. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  186. {{{0} } }, /* 52: */
  187. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  188. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  189. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  190. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  191. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  192. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  193. {{{0} } }, /* 59: I2C0 */
  194. {{{0} } }, /* 60: I2C1 */
  195. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  196. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  197. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  198. };
  199. /*
  200. * top 12 bits of crb internal address (hub, agent)
  201. */
  202. static const unsigned crb_hub_agt[64] = {
  203. 0,
  204. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  205. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  206. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  207. 0,
  208. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  209. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  213. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  223. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  230. 0,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  233. 0,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  235. 0,
  236. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  238. 0,
  239. 0,
  240. 0,
  241. 0,
  242. 0,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  244. 0,
  245. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  246. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  247. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  248. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  250. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  254. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  255. 0,
  256. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  257. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  258. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  260. 0,
  261. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  264. 0,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  266. 0,
  267. };
  268. static const u32 msi_tgt_status[8] = {
  269. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  270. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  271. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  272. ISR_INT_TARGET_STATUS_F6, ISR_INT_TARGET_STATUS_F7
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  276. static void qlcnic_read_window_reg(u32 addr, void __iomem *bar0, u32 *data)
  277. {
  278. u32 dest;
  279. void __iomem *val;
  280. dest = addr & 0xFFFF0000;
  281. val = bar0 + QLCNIC_FW_DUMP_REG1;
  282. writel(dest, val);
  283. readl(val);
  284. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  285. *data = readl(val);
  286. }
  287. static void qlcnic_write_window_reg(u32 addr, void __iomem *bar0, u32 data)
  288. {
  289. u32 dest;
  290. void __iomem *val;
  291. dest = addr & 0xFFFF0000;
  292. val = bar0 + QLCNIC_FW_DUMP_REG1;
  293. writel(dest, val);
  294. readl(val);
  295. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  296. writel(data, val);
  297. readl(val);
  298. }
  299. int
  300. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  301. {
  302. int timeout = 0, err = 0, done = 0;
  303. while (!done) {
  304. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)),
  305. &err);
  306. if (done == 1)
  307. break;
  308. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  309. if (id_reg) {
  310. done = QLCRD32(adapter, id_reg, &err);
  311. if (done != -1)
  312. dev_err(&adapter->pdev->dev,
  313. "Failed to acquire sem=%d lock held by=%d\n",
  314. sem, done);
  315. else
  316. dev_err(&adapter->pdev->dev,
  317. "Failed to acquire sem=%d lock",
  318. sem);
  319. } else {
  320. dev_err(&adapter->pdev->dev,
  321. "Failed to acquire sem=%d lock", sem);
  322. }
  323. return -EIO;
  324. }
  325. usleep_range(1000, 1500);
  326. }
  327. if (id_reg)
  328. QLCWR32(adapter, id_reg, adapter->portnum);
  329. return 0;
  330. }
  331. void
  332. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  333. {
  334. int err = 0;
  335. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)), &err);
  336. }
  337. int qlcnic_ind_rd(struct qlcnic_adapter *adapter, u32 addr)
  338. {
  339. int err = 0;
  340. u32 data;
  341. if (qlcnic_82xx_check(adapter))
  342. qlcnic_read_window_reg(addr, adapter->ahw->pci_base0, &data);
  343. else {
  344. data = QLCRD32(adapter, addr, &err);
  345. if (err == -EIO)
  346. return err;
  347. }
  348. return data;
  349. }
  350. int qlcnic_ind_wr(struct qlcnic_adapter *adapter, u32 addr, u32 data)
  351. {
  352. int ret = 0;
  353. if (qlcnic_82xx_check(adapter))
  354. qlcnic_write_window_reg(addr, adapter->ahw->pci_base0, data);
  355. else
  356. ret = qlcnic_83xx_wrt_reg_indirect(adapter, addr, data);
  357. return ret;
  358. }
  359. static int
  360. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  361. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  362. {
  363. u32 i, producer;
  364. struct qlcnic_cmd_buffer *pbuf;
  365. struct cmd_desc_type0 *cmd_desc;
  366. struct qlcnic_host_tx_ring *tx_ring;
  367. i = 0;
  368. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  369. return -EIO;
  370. tx_ring = &adapter->tx_ring[0];
  371. __netif_tx_lock_bh(tx_ring->txq);
  372. producer = tx_ring->producer;
  373. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  374. netif_tx_stop_queue(tx_ring->txq);
  375. smp_mb();
  376. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  377. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  378. netif_tx_wake_queue(tx_ring->txq);
  379. } else {
  380. adapter->stats.xmit_off++;
  381. __netif_tx_unlock_bh(tx_ring->txq);
  382. return -EBUSY;
  383. }
  384. }
  385. do {
  386. cmd_desc = &cmd_desc_arr[i];
  387. pbuf = &tx_ring->cmd_buf_arr[producer];
  388. pbuf->skb = NULL;
  389. pbuf->frag_count = 0;
  390. memcpy(&tx_ring->desc_head[producer],
  391. cmd_desc, sizeof(struct cmd_desc_type0));
  392. producer = get_next_index(producer, tx_ring->num_desc);
  393. i++;
  394. } while (i != nr_desc);
  395. tx_ring->producer = producer;
  396. qlcnic_update_cmd_producer(tx_ring);
  397. __netif_tx_unlock_bh(tx_ring->txq);
  398. return 0;
  399. }
  400. int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  401. u16 vlan_id, u8 op)
  402. {
  403. struct qlcnic_nic_req req;
  404. struct qlcnic_mac_req *mac_req;
  405. struct qlcnic_vlan_req *vlan_req;
  406. u64 word;
  407. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  408. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  409. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  410. req.req_hdr = cpu_to_le64(word);
  411. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  412. mac_req->op = op;
  413. memcpy(mac_req->mac_addr, addr, ETH_ALEN);
  414. vlan_req = (struct qlcnic_vlan_req *)&req.words[1];
  415. vlan_req->vlan_id = cpu_to_le16(vlan_id);
  416. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  417. }
  418. int qlcnic_nic_del_mac(struct qlcnic_adapter *adapter, const u8 *addr)
  419. {
  420. struct qlcnic_mac_vlan_list *cur;
  421. struct list_head *head;
  422. int err = -EINVAL;
  423. /* Delete MAC from the existing list */
  424. list_for_each(head, &adapter->mac_list) {
  425. cur = list_entry(head, struct qlcnic_mac_vlan_list, list);
  426. if (ether_addr_equal(addr, cur->mac_addr)) {
  427. err = qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  428. 0, QLCNIC_MAC_DEL);
  429. if (err)
  430. return err;
  431. list_del(&cur->list);
  432. kfree(cur);
  433. return err;
  434. }
  435. }
  436. return err;
  437. }
  438. int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, const u8 *addr, u16 vlan,
  439. enum qlcnic_mac_type mac_type)
  440. {
  441. struct qlcnic_mac_vlan_list *cur;
  442. struct list_head *head;
  443. /* look up if already exists */
  444. list_for_each(head, &adapter->mac_list) {
  445. cur = list_entry(head, struct qlcnic_mac_vlan_list, list);
  446. if (ether_addr_equal(addr, cur->mac_addr) &&
  447. cur->vlan_id == vlan)
  448. return 0;
  449. }
  450. cur = kzalloc(sizeof(*cur), GFP_ATOMIC);
  451. if (cur == NULL)
  452. return -ENOMEM;
  453. memcpy(cur->mac_addr, addr, ETH_ALEN);
  454. if (qlcnic_sre_macaddr_change(adapter,
  455. cur->mac_addr, vlan, QLCNIC_MAC_ADD)) {
  456. kfree(cur);
  457. return -EIO;
  458. }
  459. cur->vlan_id = vlan;
  460. cur->mac_type = mac_type;
  461. list_add_tail(&cur->list, &adapter->mac_list);
  462. return 0;
  463. }
  464. void qlcnic_flush_mcast_mac(struct qlcnic_adapter *adapter)
  465. {
  466. struct qlcnic_mac_vlan_list *cur;
  467. struct list_head *head, *tmp;
  468. list_for_each_safe(head, tmp, &adapter->mac_list) {
  469. cur = list_entry(head, struct qlcnic_mac_vlan_list, list);
  470. if (cur->mac_type != QLCNIC_MULTICAST_MAC)
  471. continue;
  472. qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  473. cur->vlan_id, QLCNIC_MAC_DEL);
  474. list_del(&cur->list);
  475. kfree(cur);
  476. }
  477. }
  478. static void __qlcnic_set_multi(struct net_device *netdev, u16 vlan)
  479. {
  480. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  481. struct qlcnic_hardware_context *ahw = adapter->ahw;
  482. struct netdev_hw_addr *ha;
  483. static const u8 bcast_addr[ETH_ALEN] = {
  484. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  485. };
  486. u32 mode = VPORT_MISS_MODE_DROP;
  487. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  488. return;
  489. qlcnic_nic_add_mac(adapter, adapter->mac_addr, vlan,
  490. QLCNIC_UNICAST_MAC);
  491. qlcnic_nic_add_mac(adapter, bcast_addr, vlan, QLCNIC_BROADCAST_MAC);
  492. if (netdev->flags & IFF_PROMISC) {
  493. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  494. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  495. } else if ((netdev->flags & IFF_ALLMULTI) ||
  496. (netdev_mc_count(netdev) > ahw->max_mc_count)) {
  497. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  498. } else if (!netdev_mc_empty(netdev)) {
  499. qlcnic_flush_mcast_mac(adapter);
  500. netdev_for_each_mc_addr(ha, netdev)
  501. qlcnic_nic_add_mac(adapter, ha->addr, vlan,
  502. QLCNIC_MULTICAST_MAC);
  503. }
  504. /* configure unicast MAC address, if there is not sufficient space
  505. * to store all the unicast addresses then enable promiscuous mode
  506. */
  507. if (netdev_uc_count(netdev) > ahw->max_uc_count) {
  508. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  509. } else if (!netdev_uc_empty(netdev)) {
  510. netdev_for_each_uc_addr(ha, netdev)
  511. qlcnic_nic_add_mac(adapter, ha->addr, vlan,
  512. QLCNIC_UNICAST_MAC);
  513. }
  514. if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
  515. !adapter->fdb_mac_learn) {
  516. qlcnic_alloc_lb_filters_mem(adapter);
  517. adapter->drv_mac_learn = 1;
  518. if (adapter->flags & QLCNIC_ESWITCH_ENABLED)
  519. adapter->rx_mac_learn = true;
  520. } else {
  521. adapter->drv_mac_learn = 0;
  522. adapter->rx_mac_learn = false;
  523. }
  524. qlcnic_nic_set_promisc(adapter, mode);
  525. }
  526. void qlcnic_set_multi(struct net_device *netdev)
  527. {
  528. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  529. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  530. return;
  531. if (qlcnic_sriov_vf_check(adapter))
  532. qlcnic_sriov_vf_set_multi(netdev);
  533. else
  534. __qlcnic_set_multi(netdev, 0);
  535. }
  536. int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  537. {
  538. struct qlcnic_nic_req req;
  539. u64 word;
  540. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  541. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  542. word = QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE |
  543. ((u64)adapter->portnum << 16);
  544. req.req_hdr = cpu_to_le64(word);
  545. req.words[0] = cpu_to_le64(mode);
  546. return qlcnic_send_cmd_descs(adapter,
  547. (struct cmd_desc_type0 *)&req, 1);
  548. }
  549. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter)
  550. {
  551. struct list_head *head = &adapter->mac_list;
  552. struct qlcnic_mac_vlan_list *cur;
  553. while (!list_empty(head)) {
  554. cur = list_entry(head->next, struct qlcnic_mac_vlan_list, list);
  555. qlcnic_sre_macaddr_change(adapter,
  556. cur->mac_addr, 0, QLCNIC_MAC_DEL);
  557. list_del(&cur->list);
  558. kfree(cur);
  559. }
  560. }
  561. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
  562. {
  563. struct qlcnic_filter *tmp_fil;
  564. struct hlist_node *n;
  565. struct hlist_head *head;
  566. int i;
  567. unsigned long expires;
  568. u8 cmd;
  569. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  570. head = &(adapter->fhash.fhead[i]);
  571. hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
  572. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  573. QLCNIC_MAC_DEL;
  574. expires = tmp_fil->ftime + QLCNIC_FILTER_AGE * HZ;
  575. if (time_before(expires, jiffies)) {
  576. qlcnic_sre_macaddr_change(adapter,
  577. tmp_fil->faddr,
  578. tmp_fil->vlan_id,
  579. cmd);
  580. spin_lock_bh(&adapter->mac_learn_lock);
  581. adapter->fhash.fnum--;
  582. hlist_del(&tmp_fil->fnode);
  583. spin_unlock_bh(&adapter->mac_learn_lock);
  584. kfree(tmp_fil);
  585. }
  586. }
  587. }
  588. for (i = 0; i < adapter->rx_fhash.fbucket_size; i++) {
  589. head = &(adapter->rx_fhash.fhead[i]);
  590. hlist_for_each_entry_safe(tmp_fil, n, head, fnode)
  591. {
  592. expires = tmp_fil->ftime + QLCNIC_FILTER_AGE * HZ;
  593. if (time_before(expires, jiffies)) {
  594. spin_lock_bh(&adapter->rx_mac_learn_lock);
  595. adapter->rx_fhash.fnum--;
  596. hlist_del(&tmp_fil->fnode);
  597. spin_unlock_bh(&adapter->rx_mac_learn_lock);
  598. kfree(tmp_fil);
  599. }
  600. }
  601. }
  602. }
  603. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
  604. {
  605. struct qlcnic_filter *tmp_fil;
  606. struct hlist_node *n;
  607. struct hlist_head *head;
  608. int i;
  609. u8 cmd;
  610. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  611. head = &(adapter->fhash.fhead[i]);
  612. hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
  613. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  614. QLCNIC_MAC_DEL;
  615. qlcnic_sre_macaddr_change(adapter,
  616. tmp_fil->faddr,
  617. tmp_fil->vlan_id,
  618. cmd);
  619. spin_lock_bh(&adapter->mac_learn_lock);
  620. adapter->fhash.fnum--;
  621. hlist_del(&tmp_fil->fnode);
  622. spin_unlock_bh(&adapter->mac_learn_lock);
  623. kfree(tmp_fil);
  624. }
  625. }
  626. }
  627. static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u8 flag)
  628. {
  629. struct qlcnic_nic_req req;
  630. int rv;
  631. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  632. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  633. req.req_hdr = cpu_to_le64(QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  634. ((u64) adapter->portnum << 16) | ((u64) 0x1 << 32));
  635. req.words[0] = cpu_to_le64(flag);
  636. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  637. if (rv != 0)
  638. dev_err(&adapter->pdev->dev, "%sting loopback mode failed\n",
  639. flag ? "Set" : "Reset");
  640. return rv;
  641. }
  642. int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  643. {
  644. if (qlcnic_set_fw_loopback(adapter, mode))
  645. return -EIO;
  646. if (qlcnic_nic_set_promisc(adapter,
  647. VPORT_MISS_MODE_ACCEPT_ALL)) {
  648. qlcnic_set_fw_loopback(adapter, 0);
  649. return -EIO;
  650. }
  651. msleep(1000);
  652. return 0;
  653. }
  654. int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  655. {
  656. struct net_device *netdev = adapter->netdev;
  657. mode = VPORT_MISS_MODE_DROP;
  658. qlcnic_set_fw_loopback(adapter, 0);
  659. if (netdev->flags & IFF_PROMISC)
  660. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  661. else if (netdev->flags & IFF_ALLMULTI)
  662. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  663. qlcnic_nic_set_promisc(adapter, mode);
  664. msleep(1000);
  665. return 0;
  666. }
  667. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *adapter)
  668. {
  669. u8 mac[ETH_ALEN];
  670. int ret;
  671. ret = qlcnic_get_mac_address(adapter, mac,
  672. adapter->ahw->physical_port);
  673. if (ret)
  674. return ret;
  675. memcpy(adapter->ahw->phys_port_id, mac, ETH_ALEN);
  676. adapter->flags |= QLCNIC_HAS_PHYS_PORT_ID;
  677. return 0;
  678. }
  679. int qlcnic_82xx_set_rx_coalesce(struct qlcnic_adapter *adapter)
  680. {
  681. struct qlcnic_nic_req req;
  682. int rv;
  683. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  684. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  685. req.req_hdr = cpu_to_le64(QLCNIC_CONFIG_INTR_COALESCE |
  686. ((u64) adapter->portnum << 16));
  687. req.words[0] = cpu_to_le64(((u64) adapter->ahw->coal.flag) << 32);
  688. req.words[2] = cpu_to_le64(adapter->ahw->coal.rx_packets |
  689. ((u64) adapter->ahw->coal.rx_time_us) << 16);
  690. req.words[5] = cpu_to_le64(adapter->ahw->coal.timer_out |
  691. ((u64) adapter->ahw->coal.type) << 32 |
  692. ((u64) adapter->ahw->coal.sts_ring_mask) << 40);
  693. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  694. if (rv != 0)
  695. dev_err(&adapter->netdev->dev,
  696. "Could not send interrupt coalescing parameters\n");
  697. return rv;
  698. }
  699. /* Send the interrupt coalescing parameter set by ethtool to the card. */
  700. int qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *adapter,
  701. struct ethtool_coalesce *ethcoal)
  702. {
  703. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  704. int rv;
  705. coal->flag = QLCNIC_INTR_DEFAULT;
  706. coal->rx_time_us = ethcoal->rx_coalesce_usecs;
  707. coal->rx_packets = ethcoal->rx_max_coalesced_frames;
  708. rv = qlcnic_82xx_set_rx_coalesce(adapter);
  709. if (rv)
  710. netdev_err(adapter->netdev,
  711. "Failed to set Rx coalescing parameters\n");
  712. return rv;
  713. }
  714. #define QLCNIC_ENABLE_IPV4_LRO BIT_0
  715. #define QLCNIC_ENABLE_IPV6_LRO (BIT_1 | BIT_9)
  716. int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  717. {
  718. struct qlcnic_nic_req req;
  719. u64 word;
  720. int rv;
  721. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  722. return 0;
  723. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  724. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  725. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  726. req.req_hdr = cpu_to_le64(word);
  727. word = 0;
  728. if (enable) {
  729. word = QLCNIC_ENABLE_IPV4_LRO;
  730. if (adapter->ahw->extra_capability[0] &
  731. QLCNIC_FW_CAP2_HW_LRO_IPV6)
  732. word |= QLCNIC_ENABLE_IPV6_LRO;
  733. }
  734. req.words[0] = cpu_to_le64(word);
  735. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  736. if (rv != 0)
  737. dev_err(&adapter->netdev->dev,
  738. "Could not send configure hw lro request\n");
  739. return rv;
  740. }
  741. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  742. {
  743. struct qlcnic_nic_req req;
  744. u64 word;
  745. int rv;
  746. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  747. return 0;
  748. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  749. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  750. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  751. ((u64)adapter->portnum << 16);
  752. req.req_hdr = cpu_to_le64(word);
  753. req.words[0] = cpu_to_le64(enable);
  754. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  755. if (rv != 0)
  756. dev_err(&adapter->netdev->dev,
  757. "Could not send configure bridge mode request\n");
  758. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  759. return rv;
  760. }
  761. #define QLCNIC_RSS_HASHTYPE_IP_TCP 0x3
  762. #define QLCNIC_ENABLE_TYPE_C_RSS BIT_10
  763. #define QLCNIC_RSS_FEATURE_FLAG (1ULL << 63)
  764. #define QLCNIC_RSS_IND_TABLE_MASK 0x7ULL
  765. int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  766. {
  767. struct qlcnic_nic_req req;
  768. u64 word;
  769. int i, rv;
  770. static const u64 key[] = {
  771. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  772. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  773. 0x255b0ec26d5a56daULL
  774. };
  775. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  776. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  777. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  778. req.req_hdr = cpu_to_le64(word);
  779. /*
  780. * RSS request:
  781. * bits 3-0: hash_method
  782. * 5-4: hash_type_ipv4
  783. * 7-6: hash_type_ipv6
  784. * 8: enable
  785. * 9: use indirection table
  786. * 10: type-c rss
  787. * 11: udp rss
  788. * 47-12: reserved
  789. * 62-48: indirection table mask
  790. * 63: feature flag
  791. */
  792. word = ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  793. ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  794. ((u64)(enable & 0x1) << 8) |
  795. ((u64)QLCNIC_RSS_IND_TABLE_MASK << 48) |
  796. (u64)QLCNIC_ENABLE_TYPE_C_RSS |
  797. (u64)QLCNIC_RSS_FEATURE_FLAG;
  798. req.words[0] = cpu_to_le64(word);
  799. for (i = 0; i < 5; i++)
  800. req.words[i+1] = cpu_to_le64(key[i]);
  801. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  802. if (rv != 0)
  803. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  804. return rv;
  805. }
  806. void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter,
  807. __be32 ip, int cmd)
  808. {
  809. struct qlcnic_nic_req req;
  810. struct qlcnic_ipaddr *ipa;
  811. u64 word;
  812. int rv;
  813. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  814. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  815. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  816. req.req_hdr = cpu_to_le64(word);
  817. req.words[0] = cpu_to_le64(cmd);
  818. ipa = (struct qlcnic_ipaddr *)&req.words[1];
  819. ipa->ipv4 = ip;
  820. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  821. if (rv != 0)
  822. dev_err(&adapter->netdev->dev,
  823. "could not notify %s IP 0x%x request\n",
  824. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  825. }
  826. int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  827. {
  828. struct qlcnic_nic_req req;
  829. u64 word;
  830. int rv;
  831. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  832. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  833. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  834. req.req_hdr = cpu_to_le64(word);
  835. req.words[0] = cpu_to_le64(enable | (enable << 8));
  836. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  837. if (rv != 0)
  838. dev_err(&adapter->netdev->dev,
  839. "could not configure link notification\n");
  840. return rv;
  841. }
  842. static int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  843. {
  844. struct qlcnic_nic_req req;
  845. u64 word;
  846. int rv;
  847. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  848. return 0;
  849. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  850. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  851. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  852. ((u64)adapter->portnum << 16) |
  853. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  854. req.req_hdr = cpu_to_le64(word);
  855. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  856. if (rv != 0)
  857. dev_err(&adapter->netdev->dev,
  858. "could not cleanup lro flows\n");
  859. return rv;
  860. }
  861. /*
  862. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  863. * @returns 0 on success, negative on failure
  864. */
  865. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  866. {
  867. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  868. int rc = 0;
  869. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  870. if (!rc)
  871. netdev->mtu = mtu;
  872. return rc;
  873. }
  874. static netdev_features_t qlcnic_process_flags(struct qlcnic_adapter *adapter,
  875. netdev_features_t features)
  876. {
  877. u32 offload_flags = adapter->offload_flags;
  878. if (offload_flags & BIT_0) {
  879. features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM |
  880. NETIF_F_IPV6_CSUM;
  881. adapter->rx_csum = 1;
  882. if (QLCNIC_IS_TSO_CAPABLE(adapter)) {
  883. if (!(offload_flags & BIT_1))
  884. features &= ~NETIF_F_TSO;
  885. else
  886. features |= NETIF_F_TSO;
  887. if (!(offload_flags & BIT_2))
  888. features &= ~NETIF_F_TSO6;
  889. else
  890. features |= NETIF_F_TSO6;
  891. }
  892. } else {
  893. features &= ~(NETIF_F_RXCSUM |
  894. NETIF_F_IP_CSUM |
  895. NETIF_F_IPV6_CSUM);
  896. if (QLCNIC_IS_TSO_CAPABLE(adapter))
  897. features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  898. adapter->rx_csum = 0;
  899. }
  900. return features;
  901. }
  902. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  903. netdev_features_t features)
  904. {
  905. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  906. netdev_features_t changed;
  907. if (qlcnic_82xx_check(adapter) &&
  908. (adapter->flags & QLCNIC_ESWITCH_ENABLED)) {
  909. if (adapter->flags & QLCNIC_APP_CHANGED_FLAGS) {
  910. features = qlcnic_process_flags(adapter, features);
  911. } else {
  912. changed = features ^ netdev->features;
  913. features ^= changed & (NETIF_F_RXCSUM |
  914. NETIF_F_IP_CSUM |
  915. NETIF_F_IPV6_CSUM |
  916. NETIF_F_TSO |
  917. NETIF_F_TSO6);
  918. }
  919. }
  920. if (!(features & NETIF_F_RXCSUM))
  921. features &= ~NETIF_F_LRO;
  922. return features;
  923. }
  924. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features)
  925. {
  926. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  927. netdev_features_t changed = netdev->features ^ features;
  928. int hw_lro = (features & NETIF_F_LRO) ? QLCNIC_LRO_ENABLED : 0;
  929. if (!(changed & NETIF_F_LRO))
  930. return 0;
  931. netdev->features ^= NETIF_F_LRO;
  932. if (qlcnic_config_hw_lro(adapter, hw_lro))
  933. return -EIO;
  934. if (!hw_lro && qlcnic_82xx_check(adapter)) {
  935. if (qlcnic_send_lro_cleanup(adapter))
  936. return -EIO;
  937. }
  938. return 0;
  939. }
  940. /*
  941. * Changes the CRB window to the specified window.
  942. */
  943. /* Returns < 0 if off is not valid,
  944. * 1 if window access is needed. 'off' is set to offset from
  945. * CRB space in 128M pci map
  946. * 0 if no window access is needed. 'off' is set to 2M addr
  947. * In: 'off' is offset from base in 128M pci map
  948. */
  949. static int qlcnic_pci_get_crb_addr_2M(struct qlcnic_hardware_context *ahw,
  950. ulong off, void __iomem **addr)
  951. {
  952. const struct crb_128M_2M_sub_block_map *m;
  953. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  954. return -EINVAL;
  955. off -= QLCNIC_PCI_CRBSPACE;
  956. /*
  957. * Try direct map
  958. */
  959. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  960. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  961. *addr = ahw->pci_base0 + m->start_2M +
  962. (off - m->start_128M);
  963. return 0;
  964. }
  965. /*
  966. * Not in direct map, use crb window
  967. */
  968. *addr = ahw->pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  969. return 1;
  970. }
  971. /*
  972. * In: 'off' is offset from CRB space in 128M pci map
  973. * Out: 'off' is 2M pci map addr
  974. * side effect: lock crb window
  975. */
  976. static int
  977. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  978. {
  979. u32 window;
  980. void __iomem *addr = adapter->ahw->pci_base0 + CRB_WINDOW_2M;
  981. off -= QLCNIC_PCI_CRBSPACE;
  982. window = CRB_HI(off);
  983. if (window == 0) {
  984. dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
  985. return -EIO;
  986. }
  987. writel(window, addr);
  988. if (readl(addr) != window) {
  989. if (printk_ratelimit())
  990. dev_warn(&adapter->pdev->dev,
  991. "failed to set CRB window to %d off 0x%lx\n",
  992. window, off);
  993. return -EIO;
  994. }
  995. return 0;
  996. }
  997. int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off,
  998. u32 data)
  999. {
  1000. unsigned long flags;
  1001. int rv;
  1002. void __iomem *addr = NULL;
  1003. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  1004. if (rv == 0) {
  1005. writel(data, addr);
  1006. return 0;
  1007. }
  1008. if (rv > 0) {
  1009. /* indirect access */
  1010. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  1011. crb_win_lock(adapter);
  1012. rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
  1013. if (!rv)
  1014. writel(data, addr);
  1015. crb_win_unlock(adapter);
  1016. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  1017. return rv;
  1018. }
  1019. dev_err(&adapter->pdev->dev,
  1020. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1021. dump_stack();
  1022. return -EIO;
  1023. }
  1024. int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off,
  1025. int *err)
  1026. {
  1027. unsigned long flags;
  1028. int rv;
  1029. u32 data = -1;
  1030. void __iomem *addr = NULL;
  1031. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  1032. if (rv == 0)
  1033. return readl(addr);
  1034. if (rv > 0) {
  1035. /* indirect access */
  1036. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  1037. crb_win_lock(adapter);
  1038. if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
  1039. data = readl(addr);
  1040. crb_win_unlock(adapter);
  1041. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  1042. return data;
  1043. }
  1044. dev_err(&adapter->pdev->dev,
  1045. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1046. dump_stack();
  1047. return -1;
  1048. }
  1049. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *ahw,
  1050. u32 offset)
  1051. {
  1052. void __iomem *addr = NULL;
  1053. WARN_ON(qlcnic_pci_get_crb_addr_2M(ahw, offset, &addr));
  1054. return addr;
  1055. }
  1056. static int qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter,
  1057. u32 window, u64 off, u64 *data, int op)
  1058. {
  1059. void __iomem *addr;
  1060. u32 start;
  1061. mutex_lock(&adapter->ahw->mem_lock);
  1062. writel(window, adapter->ahw->ocm_win_crb);
  1063. /* read back to flush */
  1064. readl(adapter->ahw->ocm_win_crb);
  1065. start = QLCNIC_PCI_OCM0_2M + off;
  1066. addr = adapter->ahw->pci_base0 + start;
  1067. if (op == 0) /* read */
  1068. *data = readq(addr);
  1069. else /* write */
  1070. writeq(*data, addr);
  1071. /* Set window to 0 */
  1072. writel(0, adapter->ahw->ocm_win_crb);
  1073. readl(adapter->ahw->ocm_win_crb);
  1074. mutex_unlock(&adapter->ahw->mem_lock);
  1075. return 0;
  1076. }
  1077. static void
  1078. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1079. {
  1080. void __iomem *addr = adapter->ahw->pci_base0 +
  1081. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  1082. mutex_lock(&adapter->ahw->mem_lock);
  1083. *data = readq(addr);
  1084. mutex_unlock(&adapter->ahw->mem_lock);
  1085. }
  1086. static void
  1087. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  1088. {
  1089. void __iomem *addr = adapter->ahw->pci_base0 +
  1090. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  1091. mutex_lock(&adapter->ahw->mem_lock);
  1092. writeq(data, addr);
  1093. mutex_unlock(&adapter->ahw->mem_lock);
  1094. }
  1095. /* Set MS memory control data for different adapters */
  1096. static void qlcnic_set_ms_controls(struct qlcnic_adapter *adapter, u64 off,
  1097. struct qlcnic_ms_reg_ctrl *ms)
  1098. {
  1099. ms->control = QLCNIC_MS_CTRL;
  1100. ms->low = QLCNIC_MS_ADDR_LO;
  1101. ms->hi = QLCNIC_MS_ADDR_HI;
  1102. if (off & 0xf) {
  1103. ms->wd[0] = QLCNIC_MS_WRTDATA_LO;
  1104. ms->rd[0] = QLCNIC_MS_RDDATA_LO;
  1105. ms->wd[1] = QLCNIC_MS_WRTDATA_HI;
  1106. ms->rd[1] = QLCNIC_MS_RDDATA_HI;
  1107. ms->wd[2] = QLCNIC_MS_WRTDATA_ULO;
  1108. ms->wd[3] = QLCNIC_MS_WRTDATA_UHI;
  1109. ms->rd[2] = QLCNIC_MS_RDDATA_ULO;
  1110. ms->rd[3] = QLCNIC_MS_RDDATA_UHI;
  1111. } else {
  1112. ms->wd[0] = QLCNIC_MS_WRTDATA_ULO;
  1113. ms->rd[0] = QLCNIC_MS_RDDATA_ULO;
  1114. ms->wd[1] = QLCNIC_MS_WRTDATA_UHI;
  1115. ms->rd[1] = QLCNIC_MS_RDDATA_UHI;
  1116. ms->wd[2] = QLCNIC_MS_WRTDATA_LO;
  1117. ms->wd[3] = QLCNIC_MS_WRTDATA_HI;
  1118. ms->rd[2] = QLCNIC_MS_RDDATA_LO;
  1119. ms->rd[3] = QLCNIC_MS_RDDATA_HI;
  1120. }
  1121. ms->ocm_window = OCM_WIN_P3P(off);
  1122. ms->off = GET_MEM_OFFS_2M(off);
  1123. }
  1124. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  1125. {
  1126. int j, ret = 0;
  1127. u32 temp, off8;
  1128. struct qlcnic_ms_reg_ctrl ms;
  1129. /* Only 64-bit aligned access */
  1130. if (off & 7)
  1131. return -EIO;
  1132. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1133. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1134. QLCNIC_ADDR_QDR_NET_MAX) ||
  1135. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1136. QLCNIC_ADDR_DDR_NET_MAX)))
  1137. return -EIO;
  1138. qlcnic_set_ms_controls(adapter, off, &ms);
  1139. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1140. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1141. ms.off, &data, 1);
  1142. off8 = off & ~0xf;
  1143. mutex_lock(&adapter->ahw->mem_lock);
  1144. qlcnic_ind_wr(adapter, ms.low, off8);
  1145. qlcnic_ind_wr(adapter, ms.hi, 0);
  1146. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1147. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1148. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1149. temp = qlcnic_ind_rd(adapter, ms.control);
  1150. if ((temp & TA_CTL_BUSY) == 0)
  1151. break;
  1152. }
  1153. if (j >= MAX_CTL_CHECK) {
  1154. ret = -EIO;
  1155. goto done;
  1156. }
  1157. /* This is the modify part of read-modify-write */
  1158. qlcnic_ind_wr(adapter, ms.wd[0], qlcnic_ind_rd(adapter, ms.rd[0]));
  1159. qlcnic_ind_wr(adapter, ms.wd[1], qlcnic_ind_rd(adapter, ms.rd[1]));
  1160. /* This is the write part of read-modify-write */
  1161. qlcnic_ind_wr(adapter, ms.wd[2], data & 0xffffffff);
  1162. qlcnic_ind_wr(adapter, ms.wd[3], (data >> 32) & 0xffffffff);
  1163. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_ENABLE);
  1164. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_START);
  1165. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1166. temp = qlcnic_ind_rd(adapter, ms.control);
  1167. if ((temp & TA_CTL_BUSY) == 0)
  1168. break;
  1169. }
  1170. if (j >= MAX_CTL_CHECK) {
  1171. if (printk_ratelimit())
  1172. dev_err(&adapter->pdev->dev,
  1173. "failed to write through agent\n");
  1174. ret = -EIO;
  1175. } else
  1176. ret = 0;
  1177. done:
  1178. mutex_unlock(&adapter->ahw->mem_lock);
  1179. return ret;
  1180. }
  1181. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1182. {
  1183. int j, ret;
  1184. u32 temp, off8;
  1185. u64 val;
  1186. struct qlcnic_ms_reg_ctrl ms;
  1187. /* Only 64-bit aligned access */
  1188. if (off & 7)
  1189. return -EIO;
  1190. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1191. QLCNIC_ADDR_QDR_NET_MAX) ||
  1192. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1193. QLCNIC_ADDR_DDR_NET_MAX)))
  1194. return -EIO;
  1195. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1196. qlcnic_set_ms_controls(adapter, off, &ms);
  1197. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1198. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1199. ms.off, data, 0);
  1200. mutex_lock(&adapter->ahw->mem_lock);
  1201. off8 = off & ~0xf;
  1202. qlcnic_ind_wr(adapter, ms.low, off8);
  1203. qlcnic_ind_wr(adapter, ms.hi, 0);
  1204. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1205. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1206. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1207. temp = qlcnic_ind_rd(adapter, ms.control);
  1208. if ((temp & TA_CTL_BUSY) == 0)
  1209. break;
  1210. }
  1211. if (j >= MAX_CTL_CHECK) {
  1212. if (printk_ratelimit())
  1213. dev_err(&adapter->pdev->dev,
  1214. "failed to read through agent\n");
  1215. ret = -EIO;
  1216. } else {
  1217. temp = qlcnic_ind_rd(adapter, ms.rd[3]);
  1218. val = (u64)temp << 32;
  1219. val |= qlcnic_ind_rd(adapter, ms.rd[2]);
  1220. *data = val;
  1221. ret = 0;
  1222. }
  1223. mutex_unlock(&adapter->ahw->mem_lock);
  1224. return ret;
  1225. }
  1226. int qlcnic_82xx_get_board_info(struct qlcnic_adapter *adapter)
  1227. {
  1228. int offset, board_type, magic, err = 0;
  1229. struct pci_dev *pdev = adapter->pdev;
  1230. offset = QLCNIC_FW_MAGIC_OFFSET;
  1231. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  1232. return -EIO;
  1233. if (magic != QLCNIC_BDINFO_MAGIC) {
  1234. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1235. magic);
  1236. return -EIO;
  1237. }
  1238. offset = QLCNIC_BRDTYPE_OFFSET;
  1239. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  1240. return -EIO;
  1241. adapter->ahw->board_type = board_type;
  1242. if (board_type == QLCNIC_BRDTYPE_P3P_4_GB_MM) {
  1243. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I, &err);
  1244. if (err == -EIO)
  1245. return err;
  1246. if ((gpio & 0x8000) == 0)
  1247. board_type = QLCNIC_BRDTYPE_P3P_10G_TP;
  1248. }
  1249. switch (board_type) {
  1250. case QLCNIC_BRDTYPE_P3P_HMEZ:
  1251. case QLCNIC_BRDTYPE_P3P_XG_LOM:
  1252. case QLCNIC_BRDTYPE_P3P_10G_CX4:
  1253. case QLCNIC_BRDTYPE_P3P_10G_CX4_LP:
  1254. case QLCNIC_BRDTYPE_P3P_IMEZ:
  1255. case QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS:
  1256. case QLCNIC_BRDTYPE_P3P_10G_SFP_CT:
  1257. case QLCNIC_BRDTYPE_P3P_10G_SFP_QT:
  1258. case QLCNIC_BRDTYPE_P3P_10G_XFP:
  1259. case QLCNIC_BRDTYPE_P3P_10000_BASE_T:
  1260. adapter->ahw->port_type = QLCNIC_XGBE;
  1261. break;
  1262. case QLCNIC_BRDTYPE_P3P_REF_QG:
  1263. case QLCNIC_BRDTYPE_P3P_4_GB:
  1264. case QLCNIC_BRDTYPE_P3P_4_GB_MM:
  1265. adapter->ahw->port_type = QLCNIC_GBE;
  1266. break;
  1267. case QLCNIC_BRDTYPE_P3P_10G_TP:
  1268. adapter->ahw->port_type = (adapter->portnum < 2) ?
  1269. QLCNIC_XGBE : QLCNIC_GBE;
  1270. break;
  1271. default:
  1272. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1273. adapter->ahw->port_type = QLCNIC_XGBE;
  1274. break;
  1275. }
  1276. return 0;
  1277. }
  1278. static int
  1279. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  1280. {
  1281. u32 wol_cfg;
  1282. int err = 0;
  1283. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV, &err);
  1284. if (wol_cfg & (1UL << adapter->portnum)) {
  1285. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG, &err);
  1286. if (err == -EIO)
  1287. return err;
  1288. if (wol_cfg & (1 << adapter->portnum))
  1289. return 1;
  1290. }
  1291. return 0;
  1292. }
  1293. int qlcnic_82xx_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  1294. {
  1295. struct qlcnic_nic_req req;
  1296. int rv;
  1297. u64 word;
  1298. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1299. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1300. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  1301. req.req_hdr = cpu_to_le64(word);
  1302. req.words[0] = cpu_to_le64(((u64)rate << 32) | adapter->portnum);
  1303. req.words[1] = cpu_to_le64(state);
  1304. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1305. if (rv)
  1306. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1307. return rv;
  1308. }
  1309. void qlcnic_82xx_get_beacon_state(struct qlcnic_adapter *adapter)
  1310. {
  1311. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1312. struct qlcnic_cmd_args cmd;
  1313. u8 beacon_state;
  1314. int err = 0;
  1315. if (ahw->extra_capability[0] & QLCNIC_FW_CAPABILITY_2_BEACON) {
  1316. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1317. QLCNIC_CMD_GET_LED_STATUS);
  1318. if (!err) {
  1319. err = qlcnic_issue_cmd(adapter, &cmd);
  1320. if (err) {
  1321. netdev_err(adapter->netdev,
  1322. "Failed to get current beacon state, err=%d\n",
  1323. err);
  1324. } else {
  1325. beacon_state = cmd.rsp.arg[1];
  1326. if (beacon_state == QLCNIC_BEACON_DISABLE)
  1327. ahw->beacon_state = QLCNIC_BEACON_OFF;
  1328. else if (beacon_state == QLCNIC_BEACON_EANBLE)
  1329. ahw->beacon_state = QLCNIC_BEACON_ON;
  1330. }
  1331. }
  1332. qlcnic_free_mbx_args(&cmd);
  1333. }
  1334. return;
  1335. }
  1336. void qlcnic_82xx_get_func_no(struct qlcnic_adapter *adapter)
  1337. {
  1338. void __iomem *msix_base_addr;
  1339. u32 func;
  1340. u32 msix_base;
  1341. pci_read_config_dword(adapter->pdev, QLCNIC_MSIX_TABLE_OFFSET, &func);
  1342. msix_base_addr = adapter->ahw->pci_base0 + QLCNIC_MSIX_BASE;
  1343. msix_base = readl(msix_base_addr);
  1344. func = (func - msix_base) / QLCNIC_MSIX_TBL_PGSIZE;
  1345. adapter->ahw->pci_func = func;
  1346. }
  1347. void qlcnic_82xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1348. loff_t offset, size_t size)
  1349. {
  1350. int err = 0;
  1351. u32 data;
  1352. u64 qmdata;
  1353. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1354. qlcnic_pci_camqm_read_2M(adapter, offset, &qmdata);
  1355. memcpy(buf, &qmdata, size);
  1356. } else {
  1357. data = QLCRD32(adapter, offset, &err);
  1358. memcpy(buf, &data, size);
  1359. }
  1360. }
  1361. void qlcnic_82xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1362. loff_t offset, size_t size)
  1363. {
  1364. u32 data;
  1365. u64 qmdata;
  1366. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1367. memcpy(&qmdata, buf, size);
  1368. qlcnic_pci_camqm_write_2M(adapter, offset, qmdata);
  1369. } else {
  1370. memcpy(&data, buf, size);
  1371. QLCWR32(adapter, offset, data);
  1372. }
  1373. }
  1374. int qlcnic_82xx_api_lock(struct qlcnic_adapter *adapter)
  1375. {
  1376. return qlcnic_pcie_sem_lock(adapter, 5, 0);
  1377. }
  1378. void qlcnic_82xx_api_unlock(struct qlcnic_adapter *adapter)
  1379. {
  1380. qlcnic_pcie_sem_unlock(adapter, 5);
  1381. }
  1382. int qlcnic_82xx_shutdown(struct pci_dev *pdev)
  1383. {
  1384. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1385. struct net_device *netdev = adapter->netdev;
  1386. int retval;
  1387. netif_device_detach(netdev);
  1388. qlcnic_cancel_idc_work(adapter);
  1389. if (netif_running(netdev))
  1390. qlcnic_down(adapter, netdev);
  1391. qlcnic_clr_all_drv_state(adapter, 0);
  1392. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1393. retval = pci_save_state(pdev);
  1394. if (retval)
  1395. return retval;
  1396. if (qlcnic_wol_supported(adapter)) {
  1397. pci_enable_wake(pdev, PCI_D3cold, 1);
  1398. pci_enable_wake(pdev, PCI_D3hot, 1);
  1399. }
  1400. return 0;
  1401. }
  1402. int qlcnic_82xx_resume(struct qlcnic_adapter *adapter)
  1403. {
  1404. struct net_device *netdev = adapter->netdev;
  1405. int err;
  1406. err = qlcnic_start_firmware(adapter);
  1407. if (err) {
  1408. dev_err(&adapter->pdev->dev, "failed to start firmware\n");
  1409. return err;
  1410. }
  1411. if (netif_running(netdev)) {
  1412. err = qlcnic_up(adapter, netdev);
  1413. if (!err)
  1414. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1415. }
  1416. netif_device_attach(netdev);
  1417. qlcnic_schedule_work(adapter, qlcnic_fw_poll_work, FW_POLL_DELAY);
  1418. return err;
  1419. }