qed_mcp.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/delay.h>
  35. #include <linux/errno.h>
  36. #include <linux/kernel.h>
  37. #include <linux/slab.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/string.h>
  40. #include <linux/etherdevice.h>
  41. #include "qed.h"
  42. #include "qed_dcbx.h"
  43. #include "qed_hsi.h"
  44. #include "qed_hw.h"
  45. #include "qed_mcp.h"
  46. #include "qed_reg_addr.h"
  47. #include "qed_sriov.h"
  48. #define CHIP_MCP_RESP_ITER_US 10
  49. #define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
  50. #define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
  51. #define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
  52. qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
  53. _val)
  54. #define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
  55. qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
  56. #define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
  57. DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
  58. offsetof(struct public_drv_mb, _field), _val)
  59. #define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
  60. DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
  61. offsetof(struct public_drv_mb, _field))
  62. #define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
  63. DRV_ID_PDA_COMP_VER_SHIFT)
  64. #define MCP_BYTES_PER_MBIT_SHIFT 17
  65. bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
  66. {
  67. if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
  68. return false;
  69. return true;
  70. }
  71. void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  72. {
  73. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  74. PUBLIC_PORT);
  75. u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
  76. p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
  77. MFW_PORT(p_hwfn));
  78. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  79. "port_addr = 0x%x, port_id 0x%02x\n",
  80. p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
  81. }
  82. void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  83. {
  84. u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
  85. u32 tmp, i;
  86. if (!p_hwfn->mcp_info->public_base)
  87. return;
  88. for (i = 0; i < length; i++) {
  89. tmp = qed_rd(p_hwfn, p_ptt,
  90. p_hwfn->mcp_info->mfw_mb_addr +
  91. (i << 2) + sizeof(u32));
  92. /* The MB data is actually BE; Need to force it to cpu */
  93. ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
  94. be32_to_cpu((__force __be32)tmp);
  95. }
  96. }
  97. int qed_mcp_free(struct qed_hwfn *p_hwfn)
  98. {
  99. if (p_hwfn->mcp_info) {
  100. kfree(p_hwfn->mcp_info->mfw_mb_cur);
  101. kfree(p_hwfn->mcp_info->mfw_mb_shadow);
  102. }
  103. kfree(p_hwfn->mcp_info);
  104. return 0;
  105. }
  106. static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  107. {
  108. struct qed_mcp_info *p_info = p_hwfn->mcp_info;
  109. u32 drv_mb_offsize, mfw_mb_offsize;
  110. u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
  111. p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
  112. if (!p_info->public_base)
  113. return 0;
  114. p_info->public_base |= GRCBASE_MCP;
  115. /* Calculate the driver and MFW mailbox address */
  116. drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
  117. SECTION_OFFSIZE_ADDR(p_info->public_base,
  118. PUBLIC_DRV_MB));
  119. p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
  120. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  121. "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
  122. drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
  123. /* Set the MFW MB address */
  124. mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
  125. SECTION_OFFSIZE_ADDR(p_info->public_base,
  126. PUBLIC_MFW_MB));
  127. p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
  128. p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
  129. /* Get the current driver mailbox sequence before sending
  130. * the first command
  131. */
  132. p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
  133. DRV_MSG_SEQ_NUMBER_MASK;
  134. /* Get current FW pulse sequence */
  135. p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
  136. DRV_PULSE_SEQ_MASK;
  137. p_info->mcp_hist = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  138. return 0;
  139. }
  140. int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  141. {
  142. struct qed_mcp_info *p_info;
  143. u32 size;
  144. /* Allocate mcp_info structure */
  145. p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
  146. if (!p_hwfn->mcp_info)
  147. goto err;
  148. p_info = p_hwfn->mcp_info;
  149. if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
  150. DP_NOTICE(p_hwfn, "MCP is not initialized\n");
  151. /* Do not free mcp_info here, since public_base indicate that
  152. * the MCP is not initialized
  153. */
  154. return 0;
  155. }
  156. size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
  157. p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
  158. p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
  159. if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
  160. goto err;
  161. /* Initialize the MFW spinlock */
  162. spin_lock_init(&p_info->lock);
  163. spin_lock_init(&p_info->link_lock);
  164. return 0;
  165. err:
  166. qed_mcp_free(p_hwfn);
  167. return -ENOMEM;
  168. }
  169. /* Locks the MFW mailbox of a PF to ensure a single access.
  170. * The lock is achieved in most cases by holding a spinlock, causing other
  171. * threads to wait till a previous access is done.
  172. * In some cases (currently when a [UN]LOAD_REQ commands are sent), the single
  173. * access is achieved by setting a blocking flag, which will fail other
  174. * competing contexts to send their mailboxes.
  175. */
  176. static int qed_mcp_mb_lock(struct qed_hwfn *p_hwfn, u32 cmd)
  177. {
  178. spin_lock_bh(&p_hwfn->mcp_info->lock);
  179. /* The spinlock shouldn't be acquired when the mailbox command is
  180. * [UN]LOAD_REQ, since the engine is locked by the MFW, and a parallel
  181. * pending [UN]LOAD_REQ command of another PF together with a spinlock
  182. * (i.e. interrupts are disabled) - can lead to a deadlock.
  183. * It is assumed that for a single PF, no other mailbox commands can be
  184. * sent from another context while sending LOAD_REQ, and that any
  185. * parallel commands to UNLOAD_REQ can be cancelled.
  186. */
  187. if (cmd == DRV_MSG_CODE_LOAD_DONE || cmd == DRV_MSG_CODE_UNLOAD_DONE)
  188. p_hwfn->mcp_info->block_mb_sending = false;
  189. if (p_hwfn->mcp_info->block_mb_sending) {
  190. DP_NOTICE(p_hwfn,
  191. "Trying to send a MFW mailbox command [0x%x] in parallel to [UN]LOAD_REQ. Aborting.\n",
  192. cmd);
  193. spin_unlock_bh(&p_hwfn->mcp_info->lock);
  194. return -EBUSY;
  195. }
  196. if (cmd == DRV_MSG_CODE_LOAD_REQ || cmd == DRV_MSG_CODE_UNLOAD_REQ) {
  197. p_hwfn->mcp_info->block_mb_sending = true;
  198. spin_unlock_bh(&p_hwfn->mcp_info->lock);
  199. }
  200. return 0;
  201. }
  202. static void qed_mcp_mb_unlock(struct qed_hwfn *p_hwfn, u32 cmd)
  203. {
  204. if (cmd != DRV_MSG_CODE_LOAD_REQ && cmd != DRV_MSG_CODE_UNLOAD_REQ)
  205. spin_unlock_bh(&p_hwfn->mcp_info->lock);
  206. }
  207. int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  208. {
  209. u32 seq = ++p_hwfn->mcp_info->drv_mb_seq;
  210. u8 delay = CHIP_MCP_RESP_ITER_US;
  211. u32 org_mcp_reset_seq, cnt = 0;
  212. int rc = 0;
  213. /* Ensure that only a single thread is accessing the mailbox at a
  214. * certain time.
  215. */
  216. rc = qed_mcp_mb_lock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
  217. if (rc != 0)
  218. return rc;
  219. /* Set drv command along with the updated sequence */
  220. org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  221. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header,
  222. (DRV_MSG_CODE_MCP_RESET | seq));
  223. do {
  224. /* Wait for MFW response */
  225. udelay(delay);
  226. /* Give the FW up to 500 second (50*1000*10usec) */
  227. } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
  228. MISCS_REG_GENERIC_POR_0)) &&
  229. (cnt++ < QED_MCP_RESET_RETRIES));
  230. if (org_mcp_reset_seq !=
  231. qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
  232. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  233. "MCP was reset after %d usec\n", cnt * delay);
  234. } else {
  235. DP_ERR(p_hwfn, "Failed to reset MCP\n");
  236. rc = -EAGAIN;
  237. }
  238. qed_mcp_mb_unlock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
  239. return rc;
  240. }
  241. static int qed_do_mcp_cmd(struct qed_hwfn *p_hwfn,
  242. struct qed_ptt *p_ptt,
  243. u32 cmd,
  244. u32 param,
  245. u32 *o_mcp_resp,
  246. u32 *o_mcp_param)
  247. {
  248. u8 delay = CHIP_MCP_RESP_ITER_US;
  249. u32 seq, cnt = 1, actual_mb_seq;
  250. int rc = 0;
  251. /* Get actual driver mailbox sequence */
  252. actual_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
  253. DRV_MSG_SEQ_NUMBER_MASK;
  254. /* Use MCP history register to check if MCP reset occurred between
  255. * init time and now.
  256. */
  257. if (p_hwfn->mcp_info->mcp_hist !=
  258. qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
  259. DP_VERBOSE(p_hwfn, QED_MSG_SP, "Rereading MCP offsets\n");
  260. qed_load_mcp_offsets(p_hwfn, p_ptt);
  261. qed_mcp_cmd_port_init(p_hwfn, p_ptt);
  262. }
  263. seq = ++p_hwfn->mcp_info->drv_mb_seq;
  264. /* Set drv param */
  265. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, param);
  266. /* Set drv command along with the updated sequence */
  267. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (cmd | seq));
  268. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  269. "wrote command (%x) to MFW MB param 0x%08x\n",
  270. (cmd | seq), param);
  271. do {
  272. /* Wait for MFW response */
  273. udelay(delay);
  274. *o_mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
  275. /* Give the FW up to 5 second (500*10ms) */
  276. } while ((seq != (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) &&
  277. (cnt++ < QED_DRV_MB_MAX_RETRIES));
  278. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  279. "[after %d ms] read (%x) seq is (%x) from FW MB\n",
  280. cnt * delay, *o_mcp_resp, seq);
  281. /* Is this a reply to our command? */
  282. if (seq == (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) {
  283. *o_mcp_resp &= FW_MSG_CODE_MASK;
  284. /* Get the MCP param */
  285. *o_mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
  286. } else {
  287. /* FW BUG! */
  288. DP_ERR(p_hwfn, "MFW failed to respond [cmd 0x%x param 0x%x]\n",
  289. cmd, param);
  290. *o_mcp_resp = 0;
  291. rc = -EAGAIN;
  292. }
  293. return rc;
  294. }
  295. static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  296. struct qed_ptt *p_ptt,
  297. struct qed_mcp_mb_params *p_mb_params)
  298. {
  299. u32 union_data_addr;
  300. int rc;
  301. /* MCP not initialized */
  302. if (!qed_mcp_is_init(p_hwfn)) {
  303. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  304. return -EBUSY;
  305. }
  306. union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  307. offsetof(struct public_drv_mb, union_data);
  308. /* Ensure that only a single thread is accessing the mailbox at a
  309. * certain time.
  310. */
  311. rc = qed_mcp_mb_lock(p_hwfn, p_mb_params->cmd);
  312. if (rc)
  313. return rc;
  314. if (p_mb_params->p_data_src != NULL)
  315. qed_memcpy_to(p_hwfn, p_ptt, union_data_addr,
  316. p_mb_params->p_data_src,
  317. sizeof(*p_mb_params->p_data_src));
  318. rc = qed_do_mcp_cmd(p_hwfn, p_ptt, p_mb_params->cmd,
  319. p_mb_params->param, &p_mb_params->mcp_resp,
  320. &p_mb_params->mcp_param);
  321. if (p_mb_params->p_data_dst != NULL)
  322. qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
  323. union_data_addr,
  324. sizeof(*p_mb_params->p_data_dst));
  325. qed_mcp_mb_unlock(p_hwfn, p_mb_params->cmd);
  326. return rc;
  327. }
  328. int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
  329. struct qed_ptt *p_ptt,
  330. u32 cmd,
  331. u32 param,
  332. u32 *o_mcp_resp,
  333. u32 *o_mcp_param)
  334. {
  335. struct qed_mcp_mb_params mb_params;
  336. union drv_union_data data_src;
  337. int rc;
  338. memset(&mb_params, 0, sizeof(mb_params));
  339. memset(&data_src, 0, sizeof(data_src));
  340. mb_params.cmd = cmd;
  341. mb_params.param = param;
  342. /* In case of UNLOAD_DONE, set the primary MAC */
  343. if ((cmd == DRV_MSG_CODE_UNLOAD_DONE) &&
  344. (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED)) {
  345. u8 *p_mac = p_hwfn->cdev->wol_mac;
  346. data_src.wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
  347. data_src.wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
  348. p_mac[4] << 8 | p_mac[5];
  349. DP_VERBOSE(p_hwfn,
  350. (QED_MSG_SP | NETIF_MSG_IFDOWN),
  351. "Setting WoL MAC: %pM --> [%08x,%08x]\n",
  352. p_mac, data_src.wol_mac.mac_upper,
  353. data_src.wol_mac.mac_lower);
  354. mb_params.p_data_src = &data_src;
  355. }
  356. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  357. if (rc)
  358. return rc;
  359. *o_mcp_resp = mb_params.mcp_resp;
  360. *o_mcp_param = mb_params.mcp_param;
  361. return 0;
  362. }
  363. int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
  364. struct qed_ptt *p_ptt,
  365. u32 cmd,
  366. u32 param,
  367. u32 *o_mcp_resp,
  368. u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
  369. {
  370. struct qed_mcp_mb_params mb_params;
  371. union drv_union_data union_data;
  372. int rc;
  373. memset(&mb_params, 0, sizeof(mb_params));
  374. mb_params.cmd = cmd;
  375. mb_params.param = param;
  376. mb_params.p_data_dst = &union_data;
  377. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  378. if (rc)
  379. return rc;
  380. *o_mcp_resp = mb_params.mcp_resp;
  381. *o_mcp_param = mb_params.mcp_param;
  382. *o_txn_size = *o_mcp_param;
  383. memcpy(o_buf, &union_data.raw_data, *o_txn_size);
  384. return 0;
  385. }
  386. int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  387. struct qed_ptt *p_ptt, u32 *p_load_code)
  388. {
  389. struct qed_dev *cdev = p_hwfn->cdev;
  390. struct qed_mcp_mb_params mb_params;
  391. union drv_union_data union_data;
  392. int rc;
  393. memset(&mb_params, 0, sizeof(mb_params));
  394. /* Load Request */
  395. mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
  396. mb_params.param = PDA_COMP | DRV_ID_MCP_HSI_VER_CURRENT |
  397. cdev->drv_type;
  398. memcpy(&union_data.ver_str, cdev->ver_str, MCP_DRV_VER_STR_SIZE);
  399. mb_params.p_data_src = &union_data;
  400. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  401. /* if mcp fails to respond we must abort */
  402. if (rc) {
  403. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  404. return rc;
  405. }
  406. *p_load_code = mb_params.mcp_resp;
  407. /* If MFW refused (e.g. other port is in diagnostic mode) we
  408. * must abort. This can happen in the following cases:
  409. * - Other port is in diagnostic mode
  410. * - Previously loaded function on the engine is not compliant with
  411. * the requester.
  412. * - MFW cannot cope with the requester's DRV_MFW_HSI_VERSION.
  413. * -
  414. */
  415. if (!(*p_load_code) ||
  416. ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI) ||
  417. ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_PDA) ||
  418. ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG)) {
  419. DP_ERR(p_hwfn, "MCP refused load request, aborting\n");
  420. return -EBUSY;
  421. }
  422. return 0;
  423. }
  424. static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
  425. struct qed_ptt *p_ptt)
  426. {
  427. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  428. PUBLIC_PATH);
  429. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  430. u32 path_addr = SECTION_ADDR(mfw_path_offsize,
  431. QED_PATH_ID(p_hwfn));
  432. u32 disabled_vfs[VF_MAX_STATIC / 32];
  433. int i;
  434. DP_VERBOSE(p_hwfn,
  435. QED_MSG_SP,
  436. "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
  437. mfw_path_offsize, path_addr);
  438. for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
  439. disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
  440. path_addr +
  441. offsetof(struct public_path,
  442. mcp_vf_disabled) +
  443. sizeof(u32) * i);
  444. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  445. "FLR-ed VFs [%08x,...,%08x] - %08x\n",
  446. i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
  447. }
  448. if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
  449. qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
  450. }
  451. int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
  452. struct qed_ptt *p_ptt, u32 *vfs_to_ack)
  453. {
  454. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  455. PUBLIC_FUNC);
  456. u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
  457. u32 func_addr = SECTION_ADDR(mfw_func_offsize,
  458. MCP_PF_ID(p_hwfn));
  459. struct qed_mcp_mb_params mb_params;
  460. union drv_union_data union_data;
  461. int rc;
  462. int i;
  463. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  464. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  465. "Acking VFs [%08x,...,%08x] - %08x\n",
  466. i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
  467. memset(&mb_params, 0, sizeof(mb_params));
  468. mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
  469. memcpy(&union_data.ack_vf_disabled, vfs_to_ack, VF_MAX_STATIC / 8);
  470. mb_params.p_data_src = &union_data;
  471. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  472. if (rc) {
  473. DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
  474. return -EBUSY;
  475. }
  476. /* Clear the ACK bits */
  477. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  478. qed_wr(p_hwfn, p_ptt,
  479. func_addr +
  480. offsetof(struct public_func, drv_ack_vf_disabled) +
  481. i * sizeof(u32), 0);
  482. return rc;
  483. }
  484. static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
  485. struct qed_ptt *p_ptt)
  486. {
  487. u32 transceiver_state;
  488. transceiver_state = qed_rd(p_hwfn, p_ptt,
  489. p_hwfn->mcp_info->port_addr +
  490. offsetof(struct public_port,
  491. transceiver_data));
  492. DP_VERBOSE(p_hwfn,
  493. (NETIF_MSG_HW | QED_MSG_SP),
  494. "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
  495. transceiver_state,
  496. (u32)(p_hwfn->mcp_info->port_addr +
  497. offsetof(struct public_port, transceiver_data)));
  498. transceiver_state = GET_FIELD(transceiver_state,
  499. ETH_TRANSCEIVER_STATE);
  500. if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
  501. DP_NOTICE(p_hwfn, "Transceiver is present.\n");
  502. else
  503. DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
  504. }
  505. static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
  506. struct qed_ptt *p_ptt, bool b_reset)
  507. {
  508. struct qed_mcp_link_state *p_link;
  509. u8 max_bw, min_bw;
  510. u32 status = 0;
  511. /* Prevent SW/attentions from doing this at the same time */
  512. spin_lock_bh(&p_hwfn->mcp_info->link_lock);
  513. p_link = &p_hwfn->mcp_info->link_output;
  514. memset(p_link, 0, sizeof(*p_link));
  515. if (!b_reset) {
  516. status = qed_rd(p_hwfn, p_ptt,
  517. p_hwfn->mcp_info->port_addr +
  518. offsetof(struct public_port, link_status));
  519. DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
  520. "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
  521. status,
  522. (u32)(p_hwfn->mcp_info->port_addr +
  523. offsetof(struct public_port, link_status)));
  524. } else {
  525. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  526. "Resetting link indications\n");
  527. goto out;
  528. }
  529. if (p_hwfn->b_drv_link_init)
  530. p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
  531. else
  532. p_link->link_up = false;
  533. p_link->full_duplex = true;
  534. switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
  535. case LINK_STATUS_SPEED_AND_DUPLEX_100G:
  536. p_link->speed = 100000;
  537. break;
  538. case LINK_STATUS_SPEED_AND_DUPLEX_50G:
  539. p_link->speed = 50000;
  540. break;
  541. case LINK_STATUS_SPEED_AND_DUPLEX_40G:
  542. p_link->speed = 40000;
  543. break;
  544. case LINK_STATUS_SPEED_AND_DUPLEX_25G:
  545. p_link->speed = 25000;
  546. break;
  547. case LINK_STATUS_SPEED_AND_DUPLEX_20G:
  548. p_link->speed = 20000;
  549. break;
  550. case LINK_STATUS_SPEED_AND_DUPLEX_10G:
  551. p_link->speed = 10000;
  552. break;
  553. case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
  554. p_link->full_duplex = false;
  555. /* Fall-through */
  556. case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
  557. p_link->speed = 1000;
  558. break;
  559. default:
  560. p_link->speed = 0;
  561. }
  562. if (p_link->link_up && p_link->speed)
  563. p_link->line_speed = p_link->speed;
  564. else
  565. p_link->line_speed = 0;
  566. max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
  567. min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
  568. /* Max bandwidth configuration */
  569. __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
  570. /* Min bandwidth configuration */
  571. __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
  572. qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
  573. p_link->min_pf_rate);
  574. p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
  575. p_link->an_complete = !!(status &
  576. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
  577. p_link->parallel_detection = !!(status &
  578. LINK_STATUS_PARALLEL_DETECTION_USED);
  579. p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
  580. p_link->partner_adv_speed |=
  581. (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
  582. QED_LINK_PARTNER_SPEED_1G_FD : 0;
  583. p_link->partner_adv_speed |=
  584. (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
  585. QED_LINK_PARTNER_SPEED_1G_HD : 0;
  586. p_link->partner_adv_speed |=
  587. (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
  588. QED_LINK_PARTNER_SPEED_10G : 0;
  589. p_link->partner_adv_speed |=
  590. (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
  591. QED_LINK_PARTNER_SPEED_20G : 0;
  592. p_link->partner_adv_speed |=
  593. (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
  594. QED_LINK_PARTNER_SPEED_25G : 0;
  595. p_link->partner_adv_speed |=
  596. (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
  597. QED_LINK_PARTNER_SPEED_40G : 0;
  598. p_link->partner_adv_speed |=
  599. (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
  600. QED_LINK_PARTNER_SPEED_50G : 0;
  601. p_link->partner_adv_speed |=
  602. (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
  603. QED_LINK_PARTNER_SPEED_100G : 0;
  604. p_link->partner_tx_flow_ctrl_en =
  605. !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
  606. p_link->partner_rx_flow_ctrl_en =
  607. !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
  608. switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
  609. case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
  610. p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
  611. break;
  612. case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
  613. p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
  614. break;
  615. case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
  616. p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
  617. break;
  618. default:
  619. p_link->partner_adv_pause = 0;
  620. }
  621. p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
  622. qed_link_update(p_hwfn);
  623. out:
  624. spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
  625. }
  626. int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
  627. {
  628. struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
  629. struct qed_mcp_mb_params mb_params;
  630. union drv_union_data union_data;
  631. struct eth_phy_cfg *phy_cfg;
  632. int rc = 0;
  633. u32 cmd;
  634. /* Set the shmem configuration according to params */
  635. phy_cfg = &union_data.drv_phy_cfg;
  636. memset(phy_cfg, 0, sizeof(*phy_cfg));
  637. cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
  638. if (!params->speed.autoneg)
  639. phy_cfg->speed = params->speed.forced_speed;
  640. phy_cfg->pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
  641. phy_cfg->pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
  642. phy_cfg->pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
  643. phy_cfg->adv_speed = params->speed.advertised_speeds;
  644. phy_cfg->loopback_mode = params->loopback_mode;
  645. p_hwfn->b_drv_link_init = b_up;
  646. if (b_up) {
  647. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  648. "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
  649. phy_cfg->speed,
  650. phy_cfg->pause,
  651. phy_cfg->adv_speed,
  652. phy_cfg->loopback_mode,
  653. phy_cfg->feature_config_flags);
  654. } else {
  655. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  656. "Resetting link\n");
  657. }
  658. memset(&mb_params, 0, sizeof(mb_params));
  659. mb_params.cmd = cmd;
  660. mb_params.p_data_src = &union_data;
  661. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  662. /* if mcp fails to respond we must abort */
  663. if (rc) {
  664. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  665. return rc;
  666. }
  667. /* Mimic link-change attention, done for several reasons:
  668. * - On reset, there's no guarantee MFW would trigger
  669. * an attention.
  670. * - On initialization, older MFWs might not indicate link change
  671. * during LFA, so we'll never get an UP indication.
  672. */
  673. qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
  674. return 0;
  675. }
  676. static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
  677. struct qed_ptt *p_ptt,
  678. enum MFW_DRV_MSG_TYPE type)
  679. {
  680. enum qed_mcp_protocol_type stats_type;
  681. union qed_mcp_protocol_stats stats;
  682. struct qed_mcp_mb_params mb_params;
  683. union drv_union_data union_data;
  684. u32 hsi_param;
  685. switch (type) {
  686. case MFW_DRV_MSG_GET_LAN_STATS:
  687. stats_type = QED_MCP_LAN_STATS;
  688. hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
  689. break;
  690. case MFW_DRV_MSG_GET_FCOE_STATS:
  691. stats_type = QED_MCP_FCOE_STATS;
  692. hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
  693. break;
  694. case MFW_DRV_MSG_GET_ISCSI_STATS:
  695. stats_type = QED_MCP_ISCSI_STATS;
  696. hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
  697. break;
  698. case MFW_DRV_MSG_GET_RDMA_STATS:
  699. stats_type = QED_MCP_RDMA_STATS;
  700. hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
  701. break;
  702. default:
  703. DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
  704. return;
  705. }
  706. qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
  707. memset(&mb_params, 0, sizeof(mb_params));
  708. mb_params.cmd = DRV_MSG_CODE_GET_STATS;
  709. mb_params.param = hsi_param;
  710. memcpy(&union_data, &stats, sizeof(stats));
  711. mb_params.p_data_src = &union_data;
  712. qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  713. }
  714. static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
  715. struct public_func *p_shmem_info)
  716. {
  717. struct qed_mcp_function_info *p_info;
  718. p_info = &p_hwfn->mcp_info->func_info;
  719. p_info->bandwidth_min = (p_shmem_info->config &
  720. FUNC_MF_CFG_MIN_BW_MASK) >>
  721. FUNC_MF_CFG_MIN_BW_SHIFT;
  722. if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
  723. DP_INFO(p_hwfn,
  724. "bandwidth minimum out of bounds [%02x]. Set to 1\n",
  725. p_info->bandwidth_min);
  726. p_info->bandwidth_min = 1;
  727. }
  728. p_info->bandwidth_max = (p_shmem_info->config &
  729. FUNC_MF_CFG_MAX_BW_MASK) >>
  730. FUNC_MF_CFG_MAX_BW_SHIFT;
  731. if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
  732. DP_INFO(p_hwfn,
  733. "bandwidth maximum out of bounds [%02x]. Set to 100\n",
  734. p_info->bandwidth_max);
  735. p_info->bandwidth_max = 100;
  736. }
  737. }
  738. static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
  739. struct qed_ptt *p_ptt,
  740. struct public_func *p_data, int pfid)
  741. {
  742. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  743. PUBLIC_FUNC);
  744. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  745. u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
  746. u32 i, size;
  747. memset(p_data, 0, sizeof(*p_data));
  748. size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
  749. for (i = 0; i < size / sizeof(u32); i++)
  750. ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
  751. func_addr + (i << 2));
  752. return size;
  753. }
  754. static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  755. {
  756. struct qed_mcp_function_info *p_info;
  757. struct public_func shmem_info;
  758. u32 resp = 0, param = 0;
  759. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  760. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  761. p_info = &p_hwfn->mcp_info->func_info;
  762. qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
  763. qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
  764. /* Acknowledge the MFW */
  765. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
  766. &param);
  767. }
  768. int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
  769. struct qed_ptt *p_ptt)
  770. {
  771. struct qed_mcp_info *info = p_hwfn->mcp_info;
  772. int rc = 0;
  773. bool found = false;
  774. u16 i;
  775. DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
  776. /* Read Messages from MFW */
  777. qed_mcp_read_mb(p_hwfn, p_ptt);
  778. /* Compare current messages to old ones */
  779. for (i = 0; i < info->mfw_mb_length; i++) {
  780. if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
  781. continue;
  782. found = true;
  783. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  784. "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
  785. i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
  786. switch (i) {
  787. case MFW_DRV_MSG_LINK_CHANGE:
  788. qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
  789. break;
  790. case MFW_DRV_MSG_VF_DISABLED:
  791. qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
  792. break;
  793. case MFW_DRV_MSG_LLDP_DATA_UPDATED:
  794. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  795. QED_DCBX_REMOTE_LLDP_MIB);
  796. break;
  797. case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
  798. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  799. QED_DCBX_REMOTE_MIB);
  800. break;
  801. case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
  802. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  803. QED_DCBX_OPERATIONAL_MIB);
  804. break;
  805. case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
  806. qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
  807. break;
  808. case MFW_DRV_MSG_GET_LAN_STATS:
  809. case MFW_DRV_MSG_GET_FCOE_STATS:
  810. case MFW_DRV_MSG_GET_ISCSI_STATS:
  811. case MFW_DRV_MSG_GET_RDMA_STATS:
  812. qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
  813. break;
  814. case MFW_DRV_MSG_BW_UPDATE:
  815. qed_mcp_update_bw(p_hwfn, p_ptt);
  816. break;
  817. default:
  818. DP_NOTICE(p_hwfn, "Unimplemented MFW message %d\n", i);
  819. rc = -EINVAL;
  820. }
  821. }
  822. /* ACK everything */
  823. for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
  824. __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
  825. /* MFW expect answer in BE, so we force write in that format */
  826. qed_wr(p_hwfn, p_ptt,
  827. info->mfw_mb_addr + sizeof(u32) +
  828. MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
  829. sizeof(u32) + i * sizeof(u32),
  830. (__force u32)val);
  831. }
  832. if (!found) {
  833. DP_NOTICE(p_hwfn,
  834. "Received an MFW message indication but no new message!\n");
  835. rc = -EINVAL;
  836. }
  837. /* Copy the new mfw messages into the shadow */
  838. memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
  839. return rc;
  840. }
  841. int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
  842. struct qed_ptt *p_ptt,
  843. u32 *p_mfw_ver, u32 *p_running_bundle_id)
  844. {
  845. u32 global_offsize;
  846. if (IS_VF(p_hwfn->cdev)) {
  847. if (p_hwfn->vf_iov_info) {
  848. struct pfvf_acquire_resp_tlv *p_resp;
  849. p_resp = &p_hwfn->vf_iov_info->acquire_resp;
  850. *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
  851. return 0;
  852. } else {
  853. DP_VERBOSE(p_hwfn,
  854. QED_MSG_IOV,
  855. "VF requested MFW version prior to ACQUIRE\n");
  856. return -EINVAL;
  857. }
  858. }
  859. global_offsize = qed_rd(p_hwfn, p_ptt,
  860. SECTION_OFFSIZE_ADDR(p_hwfn->
  861. mcp_info->public_base,
  862. PUBLIC_GLOBAL));
  863. *p_mfw_ver =
  864. qed_rd(p_hwfn, p_ptt,
  865. SECTION_ADDR(global_offsize,
  866. 0) + offsetof(struct public_global, mfw_ver));
  867. if (p_running_bundle_id != NULL) {
  868. *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
  869. SECTION_ADDR(global_offsize, 0) +
  870. offsetof(struct public_global,
  871. running_bundle_id));
  872. }
  873. return 0;
  874. }
  875. int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
  876. {
  877. struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
  878. struct qed_ptt *p_ptt;
  879. if (IS_VF(cdev))
  880. return -EINVAL;
  881. if (!qed_mcp_is_init(p_hwfn)) {
  882. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  883. return -EBUSY;
  884. }
  885. *p_media_type = MEDIA_UNSPECIFIED;
  886. p_ptt = qed_ptt_acquire(p_hwfn);
  887. if (!p_ptt)
  888. return -EBUSY;
  889. *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  890. offsetof(struct public_port, media_type));
  891. qed_ptt_release(p_hwfn, p_ptt);
  892. return 0;
  893. }
  894. /* Old MFW has a global configuration for all PFs regarding RDMA support */
  895. static void
  896. qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
  897. enum qed_pci_personality *p_proto)
  898. {
  899. /* There wasn't ever a legacy MFW that published iwarp.
  900. * So at this point, this is either plain l2 or RoCE.
  901. */
  902. if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
  903. *p_proto = QED_PCI_ETH_ROCE;
  904. else
  905. *p_proto = QED_PCI_ETH;
  906. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  907. "According to Legacy capabilities, L2 personality is %08x\n",
  908. (u32) *p_proto);
  909. }
  910. static int
  911. qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
  912. struct qed_ptt *p_ptt,
  913. enum qed_pci_personality *p_proto)
  914. {
  915. u32 resp = 0, param = 0;
  916. int rc;
  917. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  918. DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
  919. if (rc)
  920. return rc;
  921. if (resp != FW_MSG_CODE_OK) {
  922. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  923. "MFW lacks support for command; Returns %08x\n",
  924. resp);
  925. return -EINVAL;
  926. }
  927. switch (param) {
  928. case FW_MB_PARAM_GET_PF_RDMA_NONE:
  929. *p_proto = QED_PCI_ETH;
  930. break;
  931. case FW_MB_PARAM_GET_PF_RDMA_ROCE:
  932. *p_proto = QED_PCI_ETH_ROCE;
  933. break;
  934. case FW_MB_PARAM_GET_PF_RDMA_BOTH:
  935. DP_NOTICE(p_hwfn,
  936. "Current day drivers don't support RoCE & iWARP. Default to RoCE-only\n");
  937. *p_proto = QED_PCI_ETH_ROCE;
  938. break;
  939. case FW_MB_PARAM_GET_PF_RDMA_IWARP:
  940. default:
  941. DP_NOTICE(p_hwfn,
  942. "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
  943. param);
  944. return -EINVAL;
  945. }
  946. DP_VERBOSE(p_hwfn,
  947. NETIF_MSG_IFUP,
  948. "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
  949. (u32) *p_proto, resp, param);
  950. return 0;
  951. }
  952. static int
  953. qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
  954. struct public_func *p_info,
  955. struct qed_ptt *p_ptt,
  956. enum qed_pci_personality *p_proto)
  957. {
  958. int rc = 0;
  959. switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
  960. case FUNC_MF_CFG_PROTOCOL_ETHERNET:
  961. if (!IS_ENABLED(CONFIG_QED_RDMA))
  962. *p_proto = QED_PCI_ETH;
  963. else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
  964. qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
  965. break;
  966. case FUNC_MF_CFG_PROTOCOL_ISCSI:
  967. *p_proto = QED_PCI_ISCSI;
  968. break;
  969. case FUNC_MF_CFG_PROTOCOL_FCOE:
  970. *p_proto = QED_PCI_FCOE;
  971. break;
  972. case FUNC_MF_CFG_PROTOCOL_ROCE:
  973. DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
  974. /* Fallthrough */
  975. default:
  976. rc = -EINVAL;
  977. }
  978. return rc;
  979. }
  980. int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
  981. struct qed_ptt *p_ptt)
  982. {
  983. struct qed_mcp_function_info *info;
  984. struct public_func shmem_info;
  985. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  986. info = &p_hwfn->mcp_info->func_info;
  987. info->pause_on_host = (shmem_info.config &
  988. FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
  989. if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
  990. &info->protocol)) {
  991. DP_ERR(p_hwfn, "Unknown personality %08x\n",
  992. (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
  993. return -EINVAL;
  994. }
  995. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  996. if (shmem_info.mac_upper || shmem_info.mac_lower) {
  997. info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
  998. info->mac[1] = (u8)(shmem_info.mac_upper);
  999. info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
  1000. info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
  1001. info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
  1002. info->mac[5] = (u8)(shmem_info.mac_lower);
  1003. /* Store primary MAC for later possible WoL */
  1004. memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
  1005. } else {
  1006. DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
  1007. }
  1008. info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
  1009. (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
  1010. info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
  1011. (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
  1012. info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
  1013. info->mtu = (u16)shmem_info.mtu_size;
  1014. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
  1015. p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
  1016. if (qed_mcp_is_init(p_hwfn)) {
  1017. u32 resp = 0, param = 0;
  1018. int rc;
  1019. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1020. DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
  1021. if (rc)
  1022. return rc;
  1023. if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
  1024. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
  1025. }
  1026. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
  1027. "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
  1028. info->pause_on_host, info->protocol,
  1029. info->bandwidth_min, info->bandwidth_max,
  1030. info->mac[0], info->mac[1], info->mac[2],
  1031. info->mac[3], info->mac[4], info->mac[5],
  1032. info->wwn_port, info->wwn_node,
  1033. info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
  1034. return 0;
  1035. }
  1036. struct qed_mcp_link_params
  1037. *qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
  1038. {
  1039. if (!p_hwfn || !p_hwfn->mcp_info)
  1040. return NULL;
  1041. return &p_hwfn->mcp_info->link_input;
  1042. }
  1043. struct qed_mcp_link_state
  1044. *qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
  1045. {
  1046. if (!p_hwfn || !p_hwfn->mcp_info)
  1047. return NULL;
  1048. return &p_hwfn->mcp_info->link_output;
  1049. }
  1050. struct qed_mcp_link_capabilities
  1051. *qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
  1052. {
  1053. if (!p_hwfn || !p_hwfn->mcp_info)
  1054. return NULL;
  1055. return &p_hwfn->mcp_info->link_capabilities;
  1056. }
  1057. int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1058. {
  1059. u32 resp = 0, param = 0;
  1060. int rc;
  1061. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1062. DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
  1063. /* Wait for the drain to complete before returning */
  1064. msleep(1020);
  1065. return rc;
  1066. }
  1067. int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
  1068. struct qed_ptt *p_ptt, u32 *p_flash_size)
  1069. {
  1070. u32 flash_size;
  1071. if (IS_VF(p_hwfn->cdev))
  1072. return -EINVAL;
  1073. flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
  1074. flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
  1075. MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
  1076. flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
  1077. *p_flash_size = flash_size;
  1078. return 0;
  1079. }
  1080. int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
  1081. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1082. {
  1083. u32 resp = 0, param = 0, rc_param = 0;
  1084. int rc;
  1085. /* Only Leader can configure MSIX, and need to take CMT into account */
  1086. if (!IS_LEAD_HWFN(p_hwfn))
  1087. return 0;
  1088. num *= p_hwfn->cdev->num_hwfns;
  1089. param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
  1090. DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
  1091. param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
  1092. DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
  1093. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
  1094. &resp, &rc_param);
  1095. if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
  1096. DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
  1097. rc = -EINVAL;
  1098. } else {
  1099. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1100. "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
  1101. num, vf_id);
  1102. }
  1103. return rc;
  1104. }
  1105. int
  1106. qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
  1107. struct qed_ptt *p_ptt,
  1108. struct qed_mcp_drv_version *p_ver)
  1109. {
  1110. struct drv_version_stc *p_drv_version;
  1111. struct qed_mcp_mb_params mb_params;
  1112. union drv_union_data union_data;
  1113. __be32 val;
  1114. u32 i;
  1115. int rc;
  1116. p_drv_version = &union_data.drv_version;
  1117. p_drv_version->version = p_ver->version;
  1118. for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
  1119. val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
  1120. *(__be32 *)&p_drv_version->name[i * sizeof(u32)] = val;
  1121. }
  1122. memset(&mb_params, 0, sizeof(mb_params));
  1123. mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
  1124. mb_params.p_data_src = &union_data;
  1125. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1126. if (rc)
  1127. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1128. return rc;
  1129. }
  1130. int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1131. {
  1132. u32 resp = 0, param = 0;
  1133. int rc;
  1134. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
  1135. &param);
  1136. if (rc)
  1137. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1138. return rc;
  1139. }
  1140. int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1141. {
  1142. u32 value, cpu_mode;
  1143. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
  1144. value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1145. value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
  1146. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
  1147. cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1148. return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
  1149. }
  1150. int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
  1151. struct qed_ptt *p_ptt,
  1152. enum qed_ov_client client)
  1153. {
  1154. u32 resp = 0, param = 0;
  1155. u32 drv_mb_param;
  1156. int rc;
  1157. switch (client) {
  1158. case QED_OV_CLIENT_DRV:
  1159. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
  1160. break;
  1161. case QED_OV_CLIENT_USER:
  1162. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
  1163. break;
  1164. case QED_OV_CLIENT_VENDOR_SPEC:
  1165. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
  1166. break;
  1167. default:
  1168. DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
  1169. return -EINVAL;
  1170. }
  1171. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
  1172. drv_mb_param, &resp, &param);
  1173. if (rc)
  1174. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1175. return rc;
  1176. }
  1177. int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
  1178. struct qed_ptt *p_ptt,
  1179. enum qed_ov_driver_state drv_state)
  1180. {
  1181. u32 resp = 0, param = 0;
  1182. u32 drv_mb_param;
  1183. int rc;
  1184. switch (drv_state) {
  1185. case QED_OV_DRIVER_STATE_NOT_LOADED:
  1186. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
  1187. break;
  1188. case QED_OV_DRIVER_STATE_DISABLED:
  1189. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
  1190. break;
  1191. case QED_OV_DRIVER_STATE_ACTIVE:
  1192. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
  1193. break;
  1194. default:
  1195. DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
  1196. return -EINVAL;
  1197. }
  1198. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
  1199. drv_mb_param, &resp, &param);
  1200. if (rc)
  1201. DP_ERR(p_hwfn, "Failed to send driver state\n");
  1202. return rc;
  1203. }
  1204. int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
  1205. struct qed_ptt *p_ptt, u16 mtu)
  1206. {
  1207. u32 resp = 0, param = 0;
  1208. u32 drv_mb_param;
  1209. int rc;
  1210. drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
  1211. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
  1212. drv_mb_param, &resp, &param);
  1213. if (rc)
  1214. DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
  1215. return rc;
  1216. }
  1217. int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
  1218. struct qed_ptt *p_ptt, u8 *mac)
  1219. {
  1220. struct qed_mcp_mb_params mb_params;
  1221. union drv_union_data union_data;
  1222. int rc;
  1223. memset(&mb_params, 0, sizeof(mb_params));
  1224. mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
  1225. mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
  1226. DRV_MSG_CODE_VMAC_TYPE_SHIFT;
  1227. mb_params.param |= MCP_PF_ID(p_hwfn);
  1228. ether_addr_copy(&union_data.raw_data[0], mac);
  1229. mb_params.p_data_src = &union_data;
  1230. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1231. if (rc)
  1232. DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
  1233. /* Store primary MAC for later possible WoL */
  1234. memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
  1235. return rc;
  1236. }
  1237. int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
  1238. struct qed_ptt *p_ptt, enum qed_ov_wol wol)
  1239. {
  1240. u32 resp = 0, param = 0;
  1241. u32 drv_mb_param;
  1242. int rc;
  1243. if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
  1244. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  1245. "Can't change WoL configuration when WoL isn't supported\n");
  1246. return -EINVAL;
  1247. }
  1248. switch (wol) {
  1249. case QED_OV_WOL_DEFAULT:
  1250. drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
  1251. break;
  1252. case QED_OV_WOL_DISABLED:
  1253. drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
  1254. break;
  1255. case QED_OV_WOL_ENABLED:
  1256. drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
  1257. break;
  1258. default:
  1259. DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
  1260. return -EINVAL;
  1261. }
  1262. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
  1263. drv_mb_param, &resp, &param);
  1264. if (rc)
  1265. DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
  1266. /* Store the WoL update for a future unload */
  1267. p_hwfn->cdev->wol_config = (u8)wol;
  1268. return rc;
  1269. }
  1270. int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
  1271. struct qed_ptt *p_ptt,
  1272. enum qed_ov_eswitch eswitch)
  1273. {
  1274. u32 resp = 0, param = 0;
  1275. u32 drv_mb_param;
  1276. int rc;
  1277. switch (eswitch) {
  1278. case QED_OV_ESWITCH_NONE:
  1279. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
  1280. break;
  1281. case QED_OV_ESWITCH_VEB:
  1282. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
  1283. break;
  1284. case QED_OV_ESWITCH_VEPA:
  1285. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
  1286. break;
  1287. default:
  1288. DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
  1289. return -EINVAL;
  1290. }
  1291. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
  1292. drv_mb_param, &resp, &param);
  1293. if (rc)
  1294. DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
  1295. return rc;
  1296. }
  1297. int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
  1298. struct qed_ptt *p_ptt, enum qed_led_mode mode)
  1299. {
  1300. u32 resp = 0, param = 0, drv_mb_param;
  1301. int rc;
  1302. switch (mode) {
  1303. case QED_LED_MODE_ON:
  1304. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
  1305. break;
  1306. case QED_LED_MODE_OFF:
  1307. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
  1308. break;
  1309. case QED_LED_MODE_RESTORE:
  1310. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
  1311. break;
  1312. default:
  1313. DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
  1314. return -EINVAL;
  1315. }
  1316. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
  1317. drv_mb_param, &resp, &param);
  1318. return rc;
  1319. }
  1320. int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
  1321. struct qed_ptt *p_ptt, u32 mask_parities)
  1322. {
  1323. u32 resp = 0, param = 0;
  1324. int rc;
  1325. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
  1326. mask_parities, &resp, &param);
  1327. if (rc) {
  1328. DP_ERR(p_hwfn,
  1329. "MCP response failure for mask parities, aborting\n");
  1330. } else if (resp != FW_MSG_CODE_OK) {
  1331. DP_ERR(p_hwfn,
  1332. "MCP did not acknowledge mask parity request. Old MFW?\n");
  1333. rc = -EINVAL;
  1334. }
  1335. return rc;
  1336. }
  1337. int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
  1338. {
  1339. u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
  1340. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  1341. u32 resp = 0, resp_param = 0;
  1342. struct qed_ptt *p_ptt;
  1343. int rc = 0;
  1344. p_ptt = qed_ptt_acquire(p_hwfn);
  1345. if (!p_ptt)
  1346. return -EBUSY;
  1347. while (bytes_left > 0) {
  1348. bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
  1349. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  1350. DRV_MSG_CODE_NVM_READ_NVRAM,
  1351. addr + offset +
  1352. (bytes_to_copy <<
  1353. DRV_MB_PARAM_NVM_LEN_SHIFT),
  1354. &resp, &resp_param,
  1355. &read_len,
  1356. (u32 *)(p_buf + offset));
  1357. if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
  1358. DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
  1359. break;
  1360. }
  1361. /* This can be a lengthy process, and it's possible scheduler
  1362. * isn't preemptable. Sleep a bit to prevent CPU hogging.
  1363. */
  1364. if (bytes_left % 0x1000 <
  1365. (bytes_left - read_len) % 0x1000)
  1366. usleep_range(1000, 2000);
  1367. offset += read_len;
  1368. bytes_left -= read_len;
  1369. }
  1370. cdev->mcp_nvm_resp = resp;
  1371. qed_ptt_release(p_hwfn, p_ptt);
  1372. return rc;
  1373. }
  1374. int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1375. {
  1376. u32 drv_mb_param = 0, rsp, param;
  1377. int rc = 0;
  1378. drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
  1379. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  1380. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  1381. drv_mb_param, &rsp, &param);
  1382. if (rc)
  1383. return rc;
  1384. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  1385. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  1386. rc = -EAGAIN;
  1387. return rc;
  1388. }
  1389. int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1390. {
  1391. u32 drv_mb_param, rsp, param;
  1392. int rc = 0;
  1393. drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
  1394. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  1395. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  1396. drv_mb_param, &rsp, &param);
  1397. if (rc)
  1398. return rc;
  1399. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  1400. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  1401. rc = -EAGAIN;
  1402. return rc;
  1403. }
  1404. int qed_mcp_bist_nvm_test_get_num_images(struct qed_hwfn *p_hwfn,
  1405. struct qed_ptt *p_ptt,
  1406. u32 *num_images)
  1407. {
  1408. u32 drv_mb_param = 0, rsp;
  1409. int rc = 0;
  1410. drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
  1411. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  1412. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  1413. drv_mb_param, &rsp, num_images);
  1414. if (rc)
  1415. return rc;
  1416. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
  1417. rc = -EINVAL;
  1418. return rc;
  1419. }
  1420. int qed_mcp_bist_nvm_test_get_image_att(struct qed_hwfn *p_hwfn,
  1421. struct qed_ptt *p_ptt,
  1422. struct bist_nvm_image_att *p_image_att,
  1423. u32 image_index)
  1424. {
  1425. u32 buf_size = 0, param, resp = 0, resp_param = 0;
  1426. int rc;
  1427. param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
  1428. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
  1429. param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
  1430. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  1431. DRV_MSG_CODE_BIST_TEST, param,
  1432. &resp, &resp_param,
  1433. &buf_size,
  1434. (u32 *)p_image_att);
  1435. if (rc)
  1436. return rc;
  1437. if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  1438. (p_image_att->return_code != 1))
  1439. rc = -EINVAL;
  1440. return rc;
  1441. }
  1442. #define QED_RESC_ALLOC_VERSION_MAJOR 1
  1443. #define QED_RESC_ALLOC_VERSION_MINOR 0
  1444. #define QED_RESC_ALLOC_VERSION \
  1445. ((QED_RESC_ALLOC_VERSION_MAJOR << \
  1446. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
  1447. (QED_RESC_ALLOC_VERSION_MINOR << \
  1448. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
  1449. int qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
  1450. struct qed_ptt *p_ptt,
  1451. struct resource_info *p_resc_info,
  1452. u32 *p_mcp_resp, u32 *p_mcp_param)
  1453. {
  1454. struct qed_mcp_mb_params mb_params;
  1455. union drv_union_data union_data;
  1456. int rc;
  1457. memset(&mb_params, 0, sizeof(mb_params));
  1458. memset(&union_data, 0, sizeof(union_data));
  1459. mb_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
  1460. mb_params.param = QED_RESC_ALLOC_VERSION;
  1461. /* Need to have a sufficient large struct, as the cmd_and_union
  1462. * is going to do memcpy from and to it.
  1463. */
  1464. memcpy(&union_data.resource, p_resc_info, sizeof(*p_resc_info));
  1465. mb_params.p_data_src = &union_data;
  1466. mb_params.p_data_dst = &union_data;
  1467. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1468. if (rc)
  1469. return rc;
  1470. /* Copy the data back */
  1471. memcpy(p_resc_info, &union_data.resource, sizeof(*p_resc_info));
  1472. *p_mcp_resp = mb_params.mcp_resp;
  1473. *p_mcp_param = mb_params.mcp_param;
  1474. DP_VERBOSE(p_hwfn,
  1475. QED_MSG_SP,
  1476. "MFW resource_info: version 0x%x, res_id 0x%x, size 0x%x, offset 0x%x, vf_size 0x%x, vf_offset 0x%x, flags 0x%x\n",
  1477. *p_mcp_param,
  1478. p_resc_info->res_id,
  1479. p_resc_info->size,
  1480. p_resc_info->offset,
  1481. p_resc_info->vf_size,
  1482. p_resc_info->vf_offset, p_resc_info->flags);
  1483. return 0;
  1484. }