qed_hsi.h 356 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _QED_HSI_H
  33. #define _QED_HSI_H
  34. #include <linux/types.h>
  35. #include <linux/io.h>
  36. #include <linux/bitops.h>
  37. #include <linux/delay.h>
  38. #include <linux/kernel.h>
  39. #include <linux/list.h>
  40. #include <linux/slab.h>
  41. #include <linux/qed/common_hsi.h>
  42. #include <linux/qed/storage_common.h>
  43. #include <linux/qed/tcp_common.h>
  44. #include <linux/qed/fcoe_common.h>
  45. #include <linux/qed/eth_common.h>
  46. #include <linux/qed/iscsi_common.h>
  47. #include <linux/qed/rdma_common.h>
  48. #include <linux/qed/roce_common.h>
  49. #include <linux/qed/qed_fcoe_if.h>
  50. struct qed_hwfn;
  51. struct qed_ptt;
  52. /* opcodes for the event ring */
  53. enum common_event_opcode {
  54. COMMON_EVENT_PF_START,
  55. COMMON_EVENT_PF_STOP,
  56. COMMON_EVENT_VF_START,
  57. COMMON_EVENT_VF_STOP,
  58. COMMON_EVENT_VF_PF_CHANNEL,
  59. COMMON_EVENT_VF_FLR,
  60. COMMON_EVENT_PF_UPDATE,
  61. COMMON_EVENT_MALICIOUS_VF,
  62. COMMON_EVENT_RL_UPDATE,
  63. COMMON_EVENT_EMPTY,
  64. MAX_COMMON_EVENT_OPCODE
  65. };
  66. /* Common Ramrod Command IDs */
  67. enum common_ramrod_cmd_id {
  68. COMMON_RAMROD_UNUSED,
  69. COMMON_RAMROD_PF_START,
  70. COMMON_RAMROD_PF_STOP,
  71. COMMON_RAMROD_VF_START,
  72. COMMON_RAMROD_VF_STOP,
  73. COMMON_RAMROD_PF_UPDATE,
  74. COMMON_RAMROD_RL_UPDATE,
  75. COMMON_RAMROD_EMPTY,
  76. MAX_COMMON_RAMROD_CMD_ID
  77. };
  78. /* The core storm context for the Ystorm */
  79. struct ystorm_core_conn_st_ctx {
  80. __le32 reserved[4];
  81. };
  82. /* The core storm context for the Pstorm */
  83. struct pstorm_core_conn_st_ctx {
  84. __le32 reserved[4];
  85. };
  86. /* Core Slowpath Connection storm context of Xstorm */
  87. struct xstorm_core_conn_st_ctx {
  88. __le32 spq_base_lo;
  89. __le32 spq_base_hi;
  90. struct regpair consolid_base_addr;
  91. __le16 spq_cons;
  92. __le16 consolid_cons;
  93. __le32 reserved0[55];
  94. };
  95. struct xstorm_core_conn_ag_ctx {
  96. u8 reserved0;
  97. u8 core_state;
  98. u8 flags0;
  99. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  100. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  101. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
  102. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
  103. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
  104. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
  105. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  106. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  107. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
  108. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
  109. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
  110. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
  111. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
  112. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
  113. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
  114. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
  115. u8 flags1;
  116. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
  117. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
  118. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
  119. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
  120. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
  121. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
  122. #define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
  123. #define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
  124. #define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
  125. #define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
  126. #define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
  127. #define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
  128. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  129. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  130. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  131. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  132. u8 flags2;
  133. #define XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  134. #define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
  135. #define XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  136. #define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
  137. #define XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  138. #define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
  139. #define XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  140. #define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
  141. u8 flags3;
  142. #define XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  143. #define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
  144. #define XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  145. #define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
  146. #define XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  147. #define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
  148. #define XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  149. #define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
  150. u8 flags4;
  151. #define XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  152. #define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
  153. #define XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  154. #define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
  155. #define XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  156. #define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
  157. #define XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
  158. #define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
  159. u8 flags5;
  160. #define XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
  161. #define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
  162. #define XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
  163. #define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
  164. #define XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
  165. #define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
  166. #define XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
  167. #define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
  168. u8 flags6;
  169. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
  170. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
  171. #define XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
  172. #define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
  173. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
  174. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
  175. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  176. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  177. u8 flags7;
  178. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  179. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  180. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
  181. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
  182. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  183. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  184. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  185. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
  186. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  187. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
  188. u8 flags8;
  189. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  190. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
  191. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  192. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
  193. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  194. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
  195. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  196. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
  197. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  198. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
  199. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  200. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
  201. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  202. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
  203. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  204. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
  205. u8 flags9;
  206. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  207. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
  208. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
  209. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
  210. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
  211. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
  212. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
  213. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
  214. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
  215. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
  216. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
  217. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
  218. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
  219. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
  220. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
  221. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
  222. u8 flags10;
  223. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  224. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  225. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  226. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  227. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  228. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  229. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
  230. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
  231. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  232. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  233. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
  234. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
  235. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
  236. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
  237. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
  238. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
  239. u8 flags11;
  240. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
  241. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
  242. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
  243. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
  244. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  245. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  246. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  247. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
  248. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  249. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
  250. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  251. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
  252. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  253. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  254. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
  255. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
  256. u8 flags12;
  257. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
  258. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
  259. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
  260. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
  261. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  262. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  263. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  264. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  265. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
  266. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
  267. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
  268. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
  269. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
  270. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
  271. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
  272. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
  273. u8 flags13;
  274. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
  275. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
  276. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
  277. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
  278. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  279. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  280. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  281. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  282. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  283. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  284. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  285. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  286. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  287. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  288. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  289. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  290. u8 flags14;
  291. #define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
  292. #define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
  293. #define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
  294. #define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
  295. #define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
  296. #define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
  297. #define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
  298. #define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
  299. #define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
  300. #define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
  301. #define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
  302. #define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
  303. #define XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
  304. #define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
  305. u8 byte2;
  306. __le16 physical_q0;
  307. __le16 consolid_prod;
  308. __le16 reserved16;
  309. __le16 tx_bd_cons;
  310. __le16 tx_bd_or_spq_prod;
  311. __le16 word5;
  312. __le16 conn_dpi;
  313. u8 byte3;
  314. u8 byte4;
  315. u8 byte5;
  316. u8 byte6;
  317. __le32 reg0;
  318. __le32 reg1;
  319. __le32 reg2;
  320. __le32 reg3;
  321. __le32 reg4;
  322. __le32 reg5;
  323. __le32 reg6;
  324. __le16 word7;
  325. __le16 word8;
  326. __le16 word9;
  327. __le16 word10;
  328. __le32 reg7;
  329. __le32 reg8;
  330. __le32 reg9;
  331. u8 byte7;
  332. u8 byte8;
  333. u8 byte9;
  334. u8 byte10;
  335. u8 byte11;
  336. u8 byte12;
  337. u8 byte13;
  338. u8 byte14;
  339. u8 byte15;
  340. u8 byte16;
  341. __le16 word11;
  342. __le32 reg10;
  343. __le32 reg11;
  344. __le32 reg12;
  345. __le32 reg13;
  346. __le32 reg14;
  347. __le32 reg15;
  348. __le32 reg16;
  349. __le32 reg17;
  350. __le32 reg18;
  351. __le32 reg19;
  352. __le16 word12;
  353. __le16 word13;
  354. __le16 word14;
  355. __le16 word15;
  356. };
  357. struct tstorm_core_conn_ag_ctx {
  358. u8 byte0;
  359. u8 byte1;
  360. u8 flags0;
  361. #define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  362. #define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  363. #define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  364. #define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  365. #define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1
  366. #define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
  367. #define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1
  368. #define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
  369. #define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1
  370. #define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
  371. #define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1
  372. #define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
  373. #define TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  374. #define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
  375. u8 flags1;
  376. #define TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  377. #define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
  378. #define TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  379. #define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
  380. #define TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  381. #define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
  382. #define TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  383. #define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
  384. u8 flags2;
  385. #define TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  386. #define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
  387. #define TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  388. #define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
  389. #define TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  390. #define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
  391. #define TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  392. #define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
  393. u8 flags3;
  394. #define TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  395. #define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
  396. #define TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  397. #define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
  398. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  399. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
  400. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  401. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
  402. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  403. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
  404. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  405. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
  406. u8 flags4;
  407. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  408. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
  409. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  410. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
  411. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  412. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
  413. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  414. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
  415. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  416. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
  417. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  418. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
  419. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  420. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
  421. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  422. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  423. u8 flags5;
  424. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  425. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  426. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  427. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  428. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  429. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  430. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  431. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  432. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  433. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  434. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  435. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  436. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  437. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  438. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  439. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  440. __le32 reg0;
  441. __le32 reg1;
  442. __le32 reg2;
  443. __le32 reg3;
  444. __le32 reg4;
  445. __le32 reg5;
  446. __le32 reg6;
  447. __le32 reg7;
  448. __le32 reg8;
  449. u8 byte2;
  450. u8 byte3;
  451. __le16 word0;
  452. u8 byte4;
  453. u8 byte5;
  454. __le16 word1;
  455. __le16 word2;
  456. __le16 word3;
  457. __le32 reg9;
  458. __le32 reg10;
  459. };
  460. struct ustorm_core_conn_ag_ctx {
  461. u8 reserved;
  462. u8 byte1;
  463. u8 flags0;
  464. #define USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  465. #define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  466. #define USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  467. #define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  468. #define USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  469. #define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  470. #define USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  471. #define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  472. #define USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  473. #define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  474. u8 flags1;
  475. #define USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  476. #define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
  477. #define USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  478. #define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
  479. #define USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  480. #define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
  481. #define USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  482. #define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
  483. u8 flags2;
  484. #define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  485. #define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  486. #define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  487. #define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  488. #define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  489. #define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  490. #define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  491. #define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
  492. #define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  493. #define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
  494. #define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  495. #define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
  496. #define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  497. #define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
  498. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  499. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  500. u8 flags3;
  501. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  502. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  503. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  504. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  505. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  506. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  507. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  508. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  509. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  510. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  511. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  512. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  513. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  514. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  515. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  516. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  517. u8 byte2;
  518. u8 byte3;
  519. __le16 word0;
  520. __le16 word1;
  521. __le32 rx_producers;
  522. __le32 reg1;
  523. __le32 reg2;
  524. __le32 reg3;
  525. __le16 word2;
  526. __le16 word3;
  527. };
  528. /* The core storm context for the Mstorm */
  529. struct mstorm_core_conn_st_ctx {
  530. __le32 reserved[24];
  531. };
  532. /* The core storm context for the Ustorm */
  533. struct ustorm_core_conn_st_ctx {
  534. __le32 reserved[4];
  535. };
  536. /* core connection context */
  537. struct core_conn_context {
  538. struct ystorm_core_conn_st_ctx ystorm_st_context;
  539. struct regpair ystorm_st_padding[2];
  540. struct pstorm_core_conn_st_ctx pstorm_st_context;
  541. struct regpair pstorm_st_padding[2];
  542. struct xstorm_core_conn_st_ctx xstorm_st_context;
  543. struct xstorm_core_conn_ag_ctx xstorm_ag_context;
  544. struct tstorm_core_conn_ag_ctx tstorm_ag_context;
  545. struct ustorm_core_conn_ag_ctx ustorm_ag_context;
  546. struct mstorm_core_conn_st_ctx mstorm_st_context;
  547. struct ustorm_core_conn_st_ctx ustorm_st_context;
  548. struct regpair ustorm_st_padding[2];
  549. };
  550. enum core_error_handle {
  551. LL2_DROP_PACKET,
  552. LL2_DO_NOTHING,
  553. LL2_ASSERT,
  554. MAX_CORE_ERROR_HANDLE
  555. };
  556. enum core_event_opcode {
  557. CORE_EVENT_TX_QUEUE_START,
  558. CORE_EVENT_TX_QUEUE_STOP,
  559. CORE_EVENT_RX_QUEUE_START,
  560. CORE_EVENT_RX_QUEUE_STOP,
  561. MAX_CORE_EVENT_OPCODE
  562. };
  563. enum core_l4_pseudo_checksum_mode {
  564. CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
  565. CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
  566. MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
  567. };
  568. struct core_ll2_port_stats {
  569. struct regpair gsi_invalid_hdr;
  570. struct regpair gsi_invalid_pkt_length;
  571. struct regpair gsi_unsupported_pkt_typ;
  572. struct regpair gsi_crcchksm_error;
  573. };
  574. struct core_ll2_pstorm_per_queue_stat {
  575. struct regpair sent_ucast_bytes;
  576. struct regpair sent_mcast_bytes;
  577. struct regpair sent_bcast_bytes;
  578. struct regpair sent_ucast_pkts;
  579. struct regpair sent_mcast_pkts;
  580. struct regpair sent_bcast_pkts;
  581. };
  582. struct core_ll2_rx_prod {
  583. __le16 bd_prod;
  584. __le16 cqe_prod;
  585. __le32 reserved;
  586. };
  587. struct core_ll2_tstorm_per_queue_stat {
  588. struct regpair packet_too_big_discard;
  589. struct regpair no_buff_discard;
  590. };
  591. struct core_ll2_ustorm_per_queue_stat {
  592. struct regpair rcv_ucast_bytes;
  593. struct regpair rcv_mcast_bytes;
  594. struct regpair rcv_bcast_bytes;
  595. struct regpair rcv_ucast_pkts;
  596. struct regpair rcv_mcast_pkts;
  597. struct regpair rcv_bcast_pkts;
  598. };
  599. enum core_ramrod_cmd_id {
  600. CORE_RAMROD_UNUSED,
  601. CORE_RAMROD_RX_QUEUE_START,
  602. CORE_RAMROD_TX_QUEUE_START,
  603. CORE_RAMROD_RX_QUEUE_STOP,
  604. CORE_RAMROD_TX_QUEUE_STOP,
  605. MAX_CORE_RAMROD_CMD_ID
  606. };
  607. enum core_roce_flavor_type {
  608. CORE_ROCE,
  609. CORE_RROCE,
  610. MAX_CORE_ROCE_FLAVOR_TYPE
  611. };
  612. struct core_rx_action_on_error {
  613. u8 error_type;
  614. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
  615. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
  616. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
  617. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
  618. #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
  619. #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
  620. };
  621. struct core_rx_bd {
  622. struct regpair addr;
  623. __le16 reserved[4];
  624. };
  625. struct core_rx_bd_with_buff_len {
  626. struct regpair addr;
  627. __le16 buff_length;
  628. __le16 reserved[3];
  629. };
  630. union core_rx_bd_union {
  631. struct core_rx_bd rx_bd;
  632. struct core_rx_bd_with_buff_len rx_bd_with_len;
  633. };
  634. struct core_rx_cqe_opaque_data {
  635. __le32 data[2];
  636. };
  637. enum core_rx_cqe_type {
  638. CORE_RX_CQE_ILLIGAL_TYPE,
  639. CORE_RX_CQE_TYPE_REGULAR,
  640. CORE_RX_CQE_TYPE_GSI_OFFLOAD,
  641. CORE_RX_CQE_TYPE_SLOW_PATH,
  642. MAX_CORE_RX_CQE_TYPE
  643. };
  644. struct core_rx_fast_path_cqe {
  645. u8 type;
  646. u8 placement_offset;
  647. struct parsing_and_err_flags parse_flags;
  648. __le16 packet_length;
  649. __le16 vlan;
  650. struct core_rx_cqe_opaque_data opaque_data;
  651. __le32 reserved[4];
  652. };
  653. struct core_rx_gsi_offload_cqe {
  654. u8 type;
  655. u8 data_length_error;
  656. struct parsing_and_err_flags parse_flags;
  657. __le16 data_length;
  658. __le16 vlan;
  659. __le32 src_mac_addrhi;
  660. __le16 src_mac_addrlo;
  661. u8 reserved1[2];
  662. __le32 gid_dst[4];
  663. };
  664. struct core_rx_slow_path_cqe {
  665. u8 type;
  666. u8 ramrod_cmd_id;
  667. __le16 echo;
  668. __le32 reserved1[7];
  669. };
  670. union core_rx_cqe_union {
  671. struct core_rx_fast_path_cqe rx_cqe_fp;
  672. struct core_rx_gsi_offload_cqe rx_cqe_gsi;
  673. struct core_rx_slow_path_cqe rx_cqe_sp;
  674. };
  675. struct core_rx_start_ramrod_data {
  676. struct regpair bd_base;
  677. struct regpair cqe_pbl_addr;
  678. __le16 mtu;
  679. __le16 sb_id;
  680. u8 sb_index;
  681. u8 complete_cqe_flg;
  682. u8 complete_event_flg;
  683. u8 drop_ttl0_flg;
  684. __le16 num_of_pbl_pages;
  685. u8 inner_vlan_removal_en;
  686. u8 queue_id;
  687. u8 main_func_queue;
  688. u8 mf_si_bcast_accept_all;
  689. u8 mf_si_mcast_accept_all;
  690. struct core_rx_action_on_error action_on_error;
  691. u8 gsi_offload_flag;
  692. u8 reserved[7];
  693. };
  694. struct core_rx_stop_ramrod_data {
  695. u8 complete_cqe_flg;
  696. u8 complete_event_flg;
  697. u8 queue_id;
  698. u8 reserved1;
  699. __le16 reserved2[2];
  700. };
  701. struct core_tx_bd_flags {
  702. u8 as_bitfield;
  703. #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_MASK 0x1
  704. #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_SHIFT 0
  705. #define CORE_TX_BD_FLAGS_VLAN_INSERTION_MASK 0x1
  706. #define CORE_TX_BD_FLAGS_VLAN_INSERTION_SHIFT 1
  707. #define CORE_TX_BD_FLAGS_START_BD_MASK 0x1
  708. #define CORE_TX_BD_FLAGS_START_BD_SHIFT 2
  709. #define CORE_TX_BD_FLAGS_IP_CSUM_MASK 0x1
  710. #define CORE_TX_BD_FLAGS_IP_CSUM_SHIFT 3
  711. #define CORE_TX_BD_FLAGS_L4_CSUM_MASK 0x1
  712. #define CORE_TX_BD_FLAGS_L4_CSUM_SHIFT 4
  713. #define CORE_TX_BD_FLAGS_IPV6_EXT_MASK 0x1
  714. #define CORE_TX_BD_FLAGS_IPV6_EXT_SHIFT 5
  715. #define CORE_TX_BD_FLAGS_L4_PROTOCOL_MASK 0x1
  716. #define CORE_TX_BD_FLAGS_L4_PROTOCOL_SHIFT 6
  717. #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_MASK 0x1
  718. #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_SHIFT 7
  719. };
  720. struct core_tx_bd {
  721. struct regpair addr;
  722. __le16 nbytes;
  723. __le16 nw_vlan_or_lb_echo;
  724. u8 bitfield0;
  725. #define CORE_TX_BD_NBDS_MASK 0xF
  726. #define CORE_TX_BD_NBDS_SHIFT 0
  727. #define CORE_TX_BD_ROCE_FLAV_MASK 0x1
  728. #define CORE_TX_BD_ROCE_FLAV_SHIFT 4
  729. #define CORE_TX_BD_RESERVED0_MASK 0x7
  730. #define CORE_TX_BD_RESERVED0_SHIFT 5
  731. struct core_tx_bd_flags bd_flags;
  732. __le16 bitfield1;
  733. #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
  734. #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
  735. #define CORE_TX_BD_TX_DST_MASK 0x1
  736. #define CORE_TX_BD_TX_DST_SHIFT 14
  737. #define CORE_TX_BD_RESERVED1_MASK 0x1
  738. #define CORE_TX_BD_RESERVED1_SHIFT 15
  739. };
  740. enum core_tx_dest {
  741. CORE_TX_DEST_NW,
  742. CORE_TX_DEST_LB,
  743. MAX_CORE_TX_DEST
  744. };
  745. struct core_tx_start_ramrod_data {
  746. struct regpair pbl_base_addr;
  747. __le16 mtu;
  748. __le16 sb_id;
  749. u8 sb_index;
  750. u8 stats_en;
  751. u8 stats_id;
  752. u8 conn_type;
  753. __le16 pbl_size;
  754. __le16 qm_pq_id;
  755. u8 gsi_offload_flag;
  756. u8 resrved[3];
  757. };
  758. struct core_tx_stop_ramrod_data {
  759. __le32 reserved0[2];
  760. };
  761. struct eth_mstorm_per_pf_stat {
  762. struct regpair gre_discard_pkts;
  763. struct regpair vxlan_discard_pkts;
  764. struct regpair geneve_discard_pkts;
  765. struct regpair lb_discard_pkts;
  766. };
  767. struct eth_mstorm_per_queue_stat {
  768. struct regpair ttl0_discard;
  769. struct regpair packet_too_big_discard;
  770. struct regpair no_buff_discard;
  771. struct regpair not_active_discard;
  772. struct regpair tpa_coalesced_pkts;
  773. struct regpair tpa_coalesced_events;
  774. struct regpair tpa_aborts_num;
  775. struct regpair tpa_coalesced_bytes;
  776. };
  777. /* Ethernet TX Per PF */
  778. struct eth_pstorm_per_pf_stat {
  779. struct regpair sent_lb_ucast_bytes;
  780. struct regpair sent_lb_mcast_bytes;
  781. struct regpair sent_lb_bcast_bytes;
  782. struct regpair sent_lb_ucast_pkts;
  783. struct regpair sent_lb_mcast_pkts;
  784. struct regpair sent_lb_bcast_pkts;
  785. struct regpair sent_gre_bytes;
  786. struct regpair sent_vxlan_bytes;
  787. struct regpair sent_geneve_bytes;
  788. struct regpair sent_gre_pkts;
  789. struct regpair sent_vxlan_pkts;
  790. struct regpair sent_geneve_pkts;
  791. struct regpair gre_drop_pkts;
  792. struct regpair vxlan_drop_pkts;
  793. struct regpair geneve_drop_pkts;
  794. };
  795. /* Ethernet TX Per Queue Stats */
  796. struct eth_pstorm_per_queue_stat {
  797. struct regpair sent_ucast_bytes;
  798. struct regpair sent_mcast_bytes;
  799. struct regpair sent_bcast_bytes;
  800. struct regpair sent_ucast_pkts;
  801. struct regpair sent_mcast_pkts;
  802. struct regpair sent_bcast_pkts;
  803. struct regpair error_drop_pkts;
  804. };
  805. /* ETH Rx producers data */
  806. struct eth_rx_rate_limit {
  807. __le16 mult;
  808. __le16 cnst;
  809. u8 add_sub_cnst;
  810. u8 reserved0;
  811. __le16 reserved1;
  812. };
  813. struct eth_ustorm_per_pf_stat {
  814. struct regpair rcv_lb_ucast_bytes;
  815. struct regpair rcv_lb_mcast_bytes;
  816. struct regpair rcv_lb_bcast_bytes;
  817. struct regpair rcv_lb_ucast_pkts;
  818. struct regpair rcv_lb_mcast_pkts;
  819. struct regpair rcv_lb_bcast_pkts;
  820. struct regpair rcv_gre_bytes;
  821. struct regpair rcv_vxlan_bytes;
  822. struct regpair rcv_geneve_bytes;
  823. struct regpair rcv_gre_pkts;
  824. struct regpair rcv_vxlan_pkts;
  825. struct regpair rcv_geneve_pkts;
  826. };
  827. struct eth_ustorm_per_queue_stat {
  828. struct regpair rcv_ucast_bytes;
  829. struct regpair rcv_mcast_bytes;
  830. struct regpair rcv_bcast_bytes;
  831. struct regpair rcv_ucast_pkts;
  832. struct regpair rcv_mcast_pkts;
  833. struct regpair rcv_bcast_pkts;
  834. };
  835. /* Event Ring Next Page Address */
  836. struct event_ring_next_addr {
  837. struct regpair addr;
  838. __le32 reserved[2];
  839. };
  840. /* Event Ring Element */
  841. union event_ring_element {
  842. struct event_ring_entry entry;
  843. struct event_ring_next_addr next_addr;
  844. };
  845. /* Major and Minor hsi Versions */
  846. struct hsi_fp_ver_struct {
  847. u8 minor_ver_arr[2];
  848. u8 major_ver_arr[2];
  849. };
  850. /* Mstorm non-triggering VF zone */
  851. enum malicious_vf_error_id {
  852. MALICIOUS_VF_NO_ERROR,
  853. VF_PF_CHANNEL_NOT_READY,
  854. VF_ZONE_MSG_NOT_VALID,
  855. VF_ZONE_FUNC_NOT_ENABLED,
  856. ETH_PACKET_TOO_SMALL,
  857. ETH_ILLEGAL_VLAN_MODE,
  858. ETH_MTU_VIOLATION,
  859. ETH_ILLEGAL_INBAND_TAGS,
  860. ETH_VLAN_INSERT_AND_INBAND_VLAN,
  861. ETH_ILLEGAL_NBDS,
  862. ETH_FIRST_BD_WO_SOP,
  863. ETH_INSUFFICIENT_BDS,
  864. ETH_ILLEGAL_LSO_HDR_NBDS,
  865. ETH_ILLEGAL_LSO_MSS,
  866. ETH_ZERO_SIZE_BD,
  867. ETH_ILLEGAL_LSO_HDR_LEN,
  868. ETH_INSUFFICIENT_PAYLOAD,
  869. ETH_EDPM_OUT_OF_SYNC,
  870. ETH_TUNN_IPV6_EXT_NBD_ERR,
  871. ETH_CONTROL_PACKET_VIOLATION,
  872. MAX_MALICIOUS_VF_ERROR_ID
  873. };
  874. struct mstorm_non_trigger_vf_zone {
  875. struct eth_mstorm_per_queue_stat eth_queue_stat;
  876. struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
  877. };
  878. /* Mstorm VF zone */
  879. struct mstorm_vf_zone {
  880. struct mstorm_non_trigger_vf_zone non_trigger;
  881. };
  882. /* personality per PF */
  883. enum personality_type {
  884. BAD_PERSONALITY_TYP,
  885. PERSONALITY_ISCSI,
  886. PERSONALITY_FCOE,
  887. PERSONALITY_RDMA_AND_ETH,
  888. PERSONALITY_RESERVED3,
  889. PERSONALITY_CORE,
  890. PERSONALITY_ETH,
  891. PERSONALITY_RESERVED4,
  892. MAX_PERSONALITY_TYPE
  893. };
  894. /* tunnel configuration */
  895. struct pf_start_tunnel_config {
  896. u8 set_vxlan_udp_port_flg;
  897. u8 set_geneve_udp_port_flg;
  898. u8 tx_enable_vxlan;
  899. u8 tx_enable_l2geneve;
  900. u8 tx_enable_ipgeneve;
  901. u8 tx_enable_l2gre;
  902. u8 tx_enable_ipgre;
  903. u8 tunnel_clss_vxlan;
  904. u8 tunnel_clss_l2geneve;
  905. u8 tunnel_clss_ipgeneve;
  906. u8 tunnel_clss_l2gre;
  907. u8 tunnel_clss_ipgre;
  908. __le16 vxlan_udp_port;
  909. __le16 geneve_udp_port;
  910. };
  911. /* Ramrod data for PF start ramrod */
  912. struct pf_start_ramrod_data {
  913. struct regpair event_ring_pbl_addr;
  914. struct regpair consolid_q_pbl_addr;
  915. struct pf_start_tunnel_config tunnel_config;
  916. __le16 event_ring_sb_id;
  917. u8 base_vf_id;
  918. u8 num_vfs;
  919. u8 event_ring_num_pages;
  920. u8 event_ring_sb_index;
  921. u8 path_id;
  922. u8 warning_as_error;
  923. u8 dont_log_ramrods;
  924. u8 personality;
  925. __le16 log_type_mask;
  926. u8 mf_mode;
  927. u8 integ_phase;
  928. u8 allow_npar_tx_switching;
  929. u8 inner_to_outer_pri_map[8];
  930. u8 pri_map_valid;
  931. __le32 outer_tag;
  932. struct hsi_fp_ver_struct hsi_fp_ver;
  933. };
  934. struct protocol_dcb_data {
  935. u8 dcb_enable_flag;
  936. u8 reserved_a;
  937. u8 dcb_priority;
  938. u8 dcb_tc;
  939. u8 reserved_b;
  940. u8 reserved0;
  941. };
  942. struct pf_update_tunnel_config {
  943. u8 update_rx_pf_clss;
  944. u8 update_rx_def_ucast_clss;
  945. u8 update_rx_def_non_ucast_clss;
  946. u8 update_tx_pf_clss;
  947. u8 set_vxlan_udp_port_flg;
  948. u8 set_geneve_udp_port_flg;
  949. u8 tx_enable_vxlan;
  950. u8 tx_enable_l2geneve;
  951. u8 tx_enable_ipgeneve;
  952. u8 tx_enable_l2gre;
  953. u8 tx_enable_ipgre;
  954. u8 tunnel_clss_vxlan;
  955. u8 tunnel_clss_l2geneve;
  956. u8 tunnel_clss_ipgeneve;
  957. u8 tunnel_clss_l2gre;
  958. u8 tunnel_clss_ipgre;
  959. __le16 vxlan_udp_port;
  960. __le16 geneve_udp_port;
  961. __le16 reserved[2];
  962. };
  963. struct pf_update_ramrod_data {
  964. u8 pf_id;
  965. u8 update_eth_dcb_data_flag;
  966. u8 update_fcoe_dcb_data_flag;
  967. u8 update_iscsi_dcb_data_flag;
  968. u8 update_roce_dcb_data_flag;
  969. u8 update_rroce_dcb_data_flag;
  970. u8 update_iwarp_dcb_data_flag;
  971. u8 update_mf_vlan_flag;
  972. struct protocol_dcb_data eth_dcb_data;
  973. struct protocol_dcb_data fcoe_dcb_data;
  974. struct protocol_dcb_data iscsi_dcb_data;
  975. struct protocol_dcb_data roce_dcb_data;
  976. struct protocol_dcb_data rroce_dcb_data;
  977. struct protocol_dcb_data iwarp_dcb_data;
  978. __le16 mf_vlan;
  979. __le16 reserved;
  980. struct pf_update_tunnel_config tunnel_config;
  981. };
  982. /* Ports mode */
  983. enum ports_mode {
  984. ENGX2_PORTX1,
  985. ENGX2_PORTX2,
  986. ENGX1_PORTX1,
  987. ENGX1_PORTX2,
  988. ENGX1_PORTX4,
  989. MAX_PORTS_MODE
  990. };
  991. /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
  992. enum protocol_version_array_key {
  993. ETH_VER_KEY = 0,
  994. ROCE_VER_KEY,
  995. MAX_PROTOCOL_VERSION_ARRAY_KEY
  996. };
  997. struct rdma_sent_stats {
  998. struct regpair sent_bytes;
  999. struct regpair sent_pkts;
  1000. };
  1001. struct pstorm_non_trigger_vf_zone {
  1002. struct eth_pstorm_per_queue_stat eth_queue_stat;
  1003. struct rdma_sent_stats rdma_stats;
  1004. };
  1005. /* Pstorm VF zone */
  1006. struct pstorm_vf_zone {
  1007. struct pstorm_non_trigger_vf_zone non_trigger;
  1008. struct regpair reserved[7];
  1009. };
  1010. /* Ramrod Header of SPQE */
  1011. struct ramrod_header {
  1012. __le32 cid;
  1013. u8 cmd_id;
  1014. u8 protocol_id;
  1015. __le16 echo;
  1016. };
  1017. struct rdma_rcv_stats {
  1018. struct regpair rcv_bytes;
  1019. struct regpair rcv_pkts;
  1020. };
  1021. struct slow_path_element {
  1022. struct ramrod_header hdr;
  1023. struct regpair data_ptr;
  1024. };
  1025. /* Tstorm non-triggering VF zone */
  1026. struct tstorm_non_trigger_vf_zone {
  1027. struct rdma_rcv_stats rdma_stats;
  1028. };
  1029. struct tstorm_per_port_stat {
  1030. struct regpair trunc_error_discard;
  1031. struct regpair mac_error_discard;
  1032. struct regpair mftag_filter_discard;
  1033. struct regpair eth_mac_filter_discard;
  1034. struct regpair ll2_mac_filter_discard;
  1035. struct regpair ll2_conn_disabled_discard;
  1036. struct regpair iscsi_irregular_pkt;
  1037. struct regpair reserved;
  1038. struct regpair roce_irregular_pkt;
  1039. struct regpair eth_irregular_pkt;
  1040. struct regpair reserved1;
  1041. struct regpair preroce_irregular_pkt;
  1042. struct regpair eth_gre_tunn_filter_discard;
  1043. struct regpair eth_vxlan_tunn_filter_discard;
  1044. struct regpair eth_geneve_tunn_filter_discard;
  1045. };
  1046. /* Tstorm VF zone */
  1047. struct tstorm_vf_zone {
  1048. struct tstorm_non_trigger_vf_zone non_trigger;
  1049. };
  1050. /* Tunnel classification scheme */
  1051. enum tunnel_clss {
  1052. TUNNEL_CLSS_MAC_VLAN = 0,
  1053. TUNNEL_CLSS_MAC_VNI,
  1054. TUNNEL_CLSS_INNER_MAC_VLAN,
  1055. TUNNEL_CLSS_INNER_MAC_VNI,
  1056. TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
  1057. MAX_TUNNEL_CLSS
  1058. };
  1059. /* Ustorm non-triggering VF zone */
  1060. struct ustorm_non_trigger_vf_zone {
  1061. struct eth_ustorm_per_queue_stat eth_queue_stat;
  1062. struct regpair vf_pf_msg_addr;
  1063. };
  1064. /* Ustorm triggering VF zone */
  1065. struct ustorm_trigger_vf_zone {
  1066. u8 vf_pf_msg_valid;
  1067. u8 reserved[7];
  1068. };
  1069. /* Ustorm VF zone */
  1070. struct ustorm_vf_zone {
  1071. struct ustorm_non_trigger_vf_zone non_trigger;
  1072. struct ustorm_trigger_vf_zone trigger;
  1073. };
  1074. /* VF-PF channel data */
  1075. struct vf_pf_channel_data {
  1076. __le32 ready;
  1077. u8 valid;
  1078. u8 reserved0;
  1079. __le16 reserved1;
  1080. };
  1081. /* Ramrod data for VF start ramrod */
  1082. struct vf_start_ramrod_data {
  1083. u8 vf_id;
  1084. u8 enable_flr_ack;
  1085. __le16 opaque_fid;
  1086. u8 personality;
  1087. u8 reserved[7];
  1088. struct hsi_fp_ver_struct hsi_fp_ver;
  1089. };
  1090. /* Ramrod data for VF start ramrod */
  1091. struct vf_stop_ramrod_data {
  1092. u8 vf_id;
  1093. u8 reserved0;
  1094. __le16 reserved1;
  1095. __le32 reserved2;
  1096. };
  1097. enum vf_zone_size_mode {
  1098. VF_ZONE_SIZE_MODE_DEFAULT,
  1099. VF_ZONE_SIZE_MODE_DOUBLE,
  1100. VF_ZONE_SIZE_MODE_QUAD,
  1101. MAX_VF_ZONE_SIZE_MODE
  1102. };
  1103. struct atten_status_block {
  1104. __le32 atten_bits;
  1105. __le32 atten_ack;
  1106. __le16 reserved0;
  1107. __le16 sb_index;
  1108. __le32 reserved1;
  1109. };
  1110. enum command_type_bit {
  1111. IGU_COMMAND_TYPE_NOP = 0,
  1112. IGU_COMMAND_TYPE_SET = 1,
  1113. MAX_COMMAND_TYPE_BIT
  1114. };
  1115. /* DMAE command */
  1116. struct dmae_cmd {
  1117. __le32 opcode;
  1118. #define DMAE_CMD_SRC_MASK 0x1
  1119. #define DMAE_CMD_SRC_SHIFT 0
  1120. #define DMAE_CMD_DST_MASK 0x3
  1121. #define DMAE_CMD_DST_SHIFT 1
  1122. #define DMAE_CMD_C_DST_MASK 0x1
  1123. #define DMAE_CMD_C_DST_SHIFT 3
  1124. #define DMAE_CMD_CRC_RESET_MASK 0x1
  1125. #define DMAE_CMD_CRC_RESET_SHIFT 4
  1126. #define DMAE_CMD_SRC_ADDR_RESET_MASK 0x1
  1127. #define DMAE_CMD_SRC_ADDR_RESET_SHIFT 5
  1128. #define DMAE_CMD_DST_ADDR_RESET_MASK 0x1
  1129. #define DMAE_CMD_DST_ADDR_RESET_SHIFT 6
  1130. #define DMAE_CMD_COMP_FUNC_MASK 0x1
  1131. #define DMAE_CMD_COMP_FUNC_SHIFT 7
  1132. #define DMAE_CMD_COMP_WORD_EN_MASK 0x1
  1133. #define DMAE_CMD_COMP_WORD_EN_SHIFT 8
  1134. #define DMAE_CMD_COMP_CRC_EN_MASK 0x1
  1135. #define DMAE_CMD_COMP_CRC_EN_SHIFT 9
  1136. #define DMAE_CMD_COMP_CRC_OFFSET_MASK 0x7
  1137. #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
  1138. #define DMAE_CMD_RESERVED1_MASK 0x1
  1139. #define DMAE_CMD_RESERVED1_SHIFT 13
  1140. #define DMAE_CMD_ENDIANITY_MODE_MASK 0x3
  1141. #define DMAE_CMD_ENDIANITY_MODE_SHIFT 14
  1142. #define DMAE_CMD_ERR_HANDLING_MASK 0x3
  1143. #define DMAE_CMD_ERR_HANDLING_SHIFT 16
  1144. #define DMAE_CMD_PORT_ID_MASK 0x3
  1145. #define DMAE_CMD_PORT_ID_SHIFT 18
  1146. #define DMAE_CMD_SRC_PF_ID_MASK 0xF
  1147. #define DMAE_CMD_SRC_PF_ID_SHIFT 20
  1148. #define DMAE_CMD_DST_PF_ID_MASK 0xF
  1149. #define DMAE_CMD_DST_PF_ID_SHIFT 24
  1150. #define DMAE_CMD_SRC_VF_ID_VALID_MASK 0x1
  1151. #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
  1152. #define DMAE_CMD_DST_VF_ID_VALID_MASK 0x1
  1153. #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
  1154. #define DMAE_CMD_RESERVED2_MASK 0x3
  1155. #define DMAE_CMD_RESERVED2_SHIFT 30
  1156. __le32 src_addr_lo;
  1157. __le32 src_addr_hi;
  1158. __le32 dst_addr_lo;
  1159. __le32 dst_addr_hi;
  1160. __le16 length_dw;
  1161. __le16 opcode_b;
  1162. #define DMAE_CMD_SRC_VF_ID_MASK 0xFF
  1163. #define DMAE_CMD_SRC_VF_ID_SHIFT 0
  1164. #define DMAE_CMD_DST_VF_ID_MASK 0xFF
  1165. #define DMAE_CMD_DST_VF_ID_SHIFT 8
  1166. __le32 comp_addr_lo;
  1167. __le32 comp_addr_hi;
  1168. __le32 comp_val;
  1169. __le32 crc32;
  1170. __le32 crc_32_c;
  1171. __le16 crc16;
  1172. __le16 crc16_c;
  1173. __le16 crc10;
  1174. __le16 reserved;
  1175. __le16 xsum16;
  1176. __le16 xsum8;
  1177. };
  1178. enum dmae_cmd_comp_crc_en_enum {
  1179. dmae_cmd_comp_crc_disabled,
  1180. dmae_cmd_comp_crc_enabled,
  1181. MAX_DMAE_CMD_COMP_CRC_EN_ENUM
  1182. };
  1183. enum dmae_cmd_comp_func_enum {
  1184. dmae_cmd_comp_func_to_src,
  1185. dmae_cmd_comp_func_to_dst,
  1186. MAX_DMAE_CMD_COMP_FUNC_ENUM
  1187. };
  1188. enum dmae_cmd_comp_word_en_enum {
  1189. dmae_cmd_comp_word_disabled,
  1190. dmae_cmd_comp_word_enabled,
  1191. MAX_DMAE_CMD_COMP_WORD_EN_ENUM
  1192. };
  1193. enum dmae_cmd_c_dst_enum {
  1194. dmae_cmd_c_dst_pcie,
  1195. dmae_cmd_c_dst_grc,
  1196. MAX_DMAE_CMD_C_DST_ENUM
  1197. };
  1198. enum dmae_cmd_dst_enum {
  1199. dmae_cmd_dst_none_0,
  1200. dmae_cmd_dst_pcie,
  1201. dmae_cmd_dst_grc,
  1202. dmae_cmd_dst_none_3,
  1203. MAX_DMAE_CMD_DST_ENUM
  1204. };
  1205. enum dmae_cmd_error_handling_enum {
  1206. dmae_cmd_error_handling_send_regular_comp,
  1207. dmae_cmd_error_handling_send_comp_with_err,
  1208. dmae_cmd_error_handling_dont_send_comp,
  1209. MAX_DMAE_CMD_ERROR_HANDLING_ENUM
  1210. };
  1211. enum dmae_cmd_src_enum {
  1212. dmae_cmd_src_pcie,
  1213. dmae_cmd_src_grc,
  1214. MAX_DMAE_CMD_SRC_ENUM
  1215. };
  1216. /* IGU cleanup command */
  1217. struct igu_cleanup {
  1218. __le32 sb_id_and_flags;
  1219. #define IGU_CLEANUP_RESERVED0_MASK 0x7FFFFFF
  1220. #define IGU_CLEANUP_RESERVED0_SHIFT 0
  1221. #define IGU_CLEANUP_CLEANUP_SET_MASK 0x1
  1222. #define IGU_CLEANUP_CLEANUP_SET_SHIFT 27
  1223. #define IGU_CLEANUP_CLEANUP_TYPE_MASK 0x7
  1224. #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT 28
  1225. #define IGU_CLEANUP_COMMAND_TYPE_MASK 0x1
  1226. #define IGU_CLEANUP_COMMAND_TYPE_SHIFT 31
  1227. __le32 reserved1;
  1228. };
  1229. /* IGU firmware driver command */
  1230. union igu_command {
  1231. struct igu_prod_cons_update prod_cons_update;
  1232. struct igu_cleanup cleanup;
  1233. };
  1234. /* IGU firmware driver command */
  1235. struct igu_command_reg_ctrl {
  1236. __le16 opaque_fid;
  1237. __le16 igu_command_reg_ctrl_fields;
  1238. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK 0xFFF
  1239. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT 0
  1240. #define IGU_COMMAND_REG_CTRL_RESERVED_MASK 0x7
  1241. #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT 12
  1242. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK 0x1
  1243. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT 15
  1244. };
  1245. /* IGU mapping line structure */
  1246. struct igu_mapping_line {
  1247. __le32 igu_mapping_line_fields;
  1248. #define IGU_MAPPING_LINE_VALID_MASK 0x1
  1249. #define IGU_MAPPING_LINE_VALID_SHIFT 0
  1250. #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK 0xFF
  1251. #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT 1
  1252. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK 0xFF
  1253. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT 9
  1254. #define IGU_MAPPING_LINE_PF_VALID_MASK 0x1
  1255. #define IGU_MAPPING_LINE_PF_VALID_SHIFT 17
  1256. #define IGU_MAPPING_LINE_IPS_GROUP_MASK 0x3F
  1257. #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT 18
  1258. #define IGU_MAPPING_LINE_RESERVED_MASK 0xFF
  1259. #define IGU_MAPPING_LINE_RESERVED_SHIFT 24
  1260. };
  1261. /* IGU MSIX line structure */
  1262. struct igu_msix_vector {
  1263. struct regpair address;
  1264. __le32 data;
  1265. __le32 msix_vector_fields;
  1266. #define IGU_MSIX_VECTOR_MASK_BIT_MASK 0x1
  1267. #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT 0
  1268. #define IGU_MSIX_VECTOR_RESERVED0_MASK 0x7FFF
  1269. #define IGU_MSIX_VECTOR_RESERVED0_SHIFT 1
  1270. #define IGU_MSIX_VECTOR_STEERING_TAG_MASK 0xFF
  1271. #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT 16
  1272. #define IGU_MSIX_VECTOR_RESERVED1_MASK 0xFF
  1273. #define IGU_MSIX_VECTOR_RESERVED1_SHIFT 24
  1274. };
  1275. struct mstorm_core_conn_ag_ctx {
  1276. u8 byte0;
  1277. u8 byte1;
  1278. u8 flags0;
  1279. #define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1280. #define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1281. #define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1282. #define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1283. #define MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1284. #define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1285. #define MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1286. #define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1287. #define MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1288. #define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1289. u8 flags1;
  1290. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1291. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1292. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1293. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1294. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1295. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1296. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1297. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1298. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1299. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1300. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1301. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1302. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1303. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1304. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1305. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1306. __le16 word0;
  1307. __le16 word1;
  1308. __le32 reg0;
  1309. __le32 reg1;
  1310. };
  1311. /* per encapsulation type enabling flags */
  1312. struct prs_reg_encapsulation_type_en {
  1313. u8 flags;
  1314. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK 0x1
  1315. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT 0
  1316. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK 0x1
  1317. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT 1
  1318. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK 0x1
  1319. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT 2
  1320. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK 0x1
  1321. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT 3
  1322. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK 0x1
  1323. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT 4
  1324. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK 0x1
  1325. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT 5
  1326. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK 0x3
  1327. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT 6
  1328. };
  1329. enum pxp_tph_st_hint {
  1330. TPH_ST_HINT_BIDIR,
  1331. TPH_ST_HINT_REQUESTER,
  1332. TPH_ST_HINT_TARGET,
  1333. TPH_ST_HINT_TARGET_PRIO,
  1334. MAX_PXP_TPH_ST_HINT
  1335. };
  1336. /* QM hardware structure of enable bypass credit mask */
  1337. struct qm_rf_bypass_mask {
  1338. u8 flags;
  1339. #define QM_RF_BYPASS_MASK_LINEVOQ_MASK 0x1
  1340. #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT 0
  1341. #define QM_RF_BYPASS_MASK_RESERVED0_MASK 0x1
  1342. #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT 1
  1343. #define QM_RF_BYPASS_MASK_PFWFQ_MASK 0x1
  1344. #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT 2
  1345. #define QM_RF_BYPASS_MASK_VPWFQ_MASK 0x1
  1346. #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT 3
  1347. #define QM_RF_BYPASS_MASK_PFRL_MASK 0x1
  1348. #define QM_RF_BYPASS_MASK_PFRL_SHIFT 4
  1349. #define QM_RF_BYPASS_MASK_VPQCNRL_MASK 0x1
  1350. #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT 5
  1351. #define QM_RF_BYPASS_MASK_FWPAUSE_MASK 0x1
  1352. #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT 6
  1353. #define QM_RF_BYPASS_MASK_RESERVED1_MASK 0x1
  1354. #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT 7
  1355. };
  1356. /* QM hardware structure of opportunistic credit mask */
  1357. struct qm_rf_opportunistic_mask {
  1358. __le16 flags;
  1359. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK 0x1
  1360. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT 0
  1361. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK 0x1
  1362. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT 1
  1363. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK 0x1
  1364. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT 2
  1365. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK 0x1
  1366. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT 3
  1367. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK 0x1
  1368. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT 4
  1369. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK 0x1
  1370. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT 5
  1371. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK 0x1
  1372. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT 6
  1373. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK 0x1
  1374. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT 7
  1375. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK 0x1
  1376. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT 8
  1377. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK 0x7F
  1378. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT 9
  1379. };
  1380. /* QM hardware structure of QM map memory */
  1381. struct qm_rf_pq_map {
  1382. __le32 reg;
  1383. #define QM_RF_PQ_MAP_PQ_VALID_MASK 0x1
  1384. #define QM_RF_PQ_MAP_PQ_VALID_SHIFT 0
  1385. #define QM_RF_PQ_MAP_RL_ID_MASK 0xFF
  1386. #define QM_RF_PQ_MAP_RL_ID_SHIFT 1
  1387. #define QM_RF_PQ_MAP_VP_PQ_ID_MASK 0x1FF
  1388. #define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT 9
  1389. #define QM_RF_PQ_MAP_VOQ_MASK 0x1F
  1390. #define QM_RF_PQ_MAP_VOQ_SHIFT 18
  1391. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK 0x3
  1392. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT 23
  1393. #define QM_RF_PQ_MAP_RL_VALID_MASK 0x1
  1394. #define QM_RF_PQ_MAP_RL_VALID_SHIFT 25
  1395. #define QM_RF_PQ_MAP_RESERVED_MASK 0x3F
  1396. #define QM_RF_PQ_MAP_RESERVED_SHIFT 26
  1397. };
  1398. /* Completion params for aggregated interrupt completion */
  1399. struct sdm_agg_int_comp_params {
  1400. __le16 params;
  1401. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK 0x3F
  1402. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT 0
  1403. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK 0x1
  1404. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT 6
  1405. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK 0x1FF
  1406. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT 7
  1407. };
  1408. /* SDM operation gen command (generate aggregative interrupt) */
  1409. struct sdm_op_gen {
  1410. __le32 command;
  1411. #define SDM_OP_GEN_COMP_PARAM_MASK 0xFFFF
  1412. #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
  1413. #define SDM_OP_GEN_COMP_TYPE_MASK 0xF
  1414. #define SDM_OP_GEN_COMP_TYPE_SHIFT 16
  1415. #define SDM_OP_GEN_RESERVED_MASK 0xFFF
  1416. #define SDM_OP_GEN_RESERVED_SHIFT 20
  1417. };
  1418. struct ystorm_core_conn_ag_ctx {
  1419. u8 byte0;
  1420. u8 byte1;
  1421. u8 flags0;
  1422. #define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1423. #define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1424. #define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1425. #define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1426. #define YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1427. #define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1428. #define YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1429. #define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1430. #define YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1431. #define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1432. u8 flags1;
  1433. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1434. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1435. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1436. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1437. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1438. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1439. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1440. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1441. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1442. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1443. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1444. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1445. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1446. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1447. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1448. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1449. u8 byte2;
  1450. u8 byte3;
  1451. __le16 word0;
  1452. __le32 reg0;
  1453. __le32 reg1;
  1454. __le16 word1;
  1455. __le16 word2;
  1456. __le16 word3;
  1457. __le16 word4;
  1458. __le32 reg2;
  1459. __le32 reg3;
  1460. };
  1461. /****************************************/
  1462. /* Debug Tools HSI constants and macros */
  1463. /****************************************/
  1464. enum block_addr {
  1465. GRCBASE_GRC = 0x50000,
  1466. GRCBASE_MISCS = 0x9000,
  1467. GRCBASE_MISC = 0x8000,
  1468. GRCBASE_DBU = 0xa000,
  1469. GRCBASE_PGLUE_B = 0x2a8000,
  1470. GRCBASE_CNIG = 0x218000,
  1471. GRCBASE_CPMU = 0x30000,
  1472. GRCBASE_NCSI = 0x40000,
  1473. GRCBASE_OPTE = 0x53000,
  1474. GRCBASE_BMB = 0x540000,
  1475. GRCBASE_PCIE = 0x54000,
  1476. GRCBASE_MCP = 0xe00000,
  1477. GRCBASE_MCP2 = 0x52000,
  1478. GRCBASE_PSWHST = 0x2a0000,
  1479. GRCBASE_PSWHST2 = 0x29e000,
  1480. GRCBASE_PSWRD = 0x29c000,
  1481. GRCBASE_PSWRD2 = 0x29d000,
  1482. GRCBASE_PSWWR = 0x29a000,
  1483. GRCBASE_PSWWR2 = 0x29b000,
  1484. GRCBASE_PSWRQ = 0x280000,
  1485. GRCBASE_PSWRQ2 = 0x240000,
  1486. GRCBASE_PGLCS = 0x0,
  1487. GRCBASE_DMAE = 0xc000,
  1488. GRCBASE_PTU = 0x560000,
  1489. GRCBASE_TCM = 0x1180000,
  1490. GRCBASE_MCM = 0x1200000,
  1491. GRCBASE_UCM = 0x1280000,
  1492. GRCBASE_XCM = 0x1000000,
  1493. GRCBASE_YCM = 0x1080000,
  1494. GRCBASE_PCM = 0x1100000,
  1495. GRCBASE_QM = 0x2f0000,
  1496. GRCBASE_TM = 0x2c0000,
  1497. GRCBASE_DORQ = 0x100000,
  1498. GRCBASE_BRB = 0x340000,
  1499. GRCBASE_SRC = 0x238000,
  1500. GRCBASE_PRS = 0x1f0000,
  1501. GRCBASE_TSDM = 0xfb0000,
  1502. GRCBASE_MSDM = 0xfc0000,
  1503. GRCBASE_USDM = 0xfd0000,
  1504. GRCBASE_XSDM = 0xf80000,
  1505. GRCBASE_YSDM = 0xf90000,
  1506. GRCBASE_PSDM = 0xfa0000,
  1507. GRCBASE_TSEM = 0x1700000,
  1508. GRCBASE_MSEM = 0x1800000,
  1509. GRCBASE_USEM = 0x1900000,
  1510. GRCBASE_XSEM = 0x1400000,
  1511. GRCBASE_YSEM = 0x1500000,
  1512. GRCBASE_PSEM = 0x1600000,
  1513. GRCBASE_RSS = 0x238800,
  1514. GRCBASE_TMLD = 0x4d0000,
  1515. GRCBASE_MULD = 0x4e0000,
  1516. GRCBASE_YULD = 0x4c8000,
  1517. GRCBASE_XYLD = 0x4c0000,
  1518. GRCBASE_PRM = 0x230000,
  1519. GRCBASE_PBF_PB1 = 0xda0000,
  1520. GRCBASE_PBF_PB2 = 0xda4000,
  1521. GRCBASE_RPB = 0x23c000,
  1522. GRCBASE_BTB = 0xdb0000,
  1523. GRCBASE_PBF = 0xd80000,
  1524. GRCBASE_RDIF = 0x300000,
  1525. GRCBASE_TDIF = 0x310000,
  1526. GRCBASE_CDU = 0x580000,
  1527. GRCBASE_CCFC = 0x2e0000,
  1528. GRCBASE_TCFC = 0x2d0000,
  1529. GRCBASE_IGU = 0x180000,
  1530. GRCBASE_CAU = 0x1c0000,
  1531. GRCBASE_UMAC = 0x51000,
  1532. GRCBASE_XMAC = 0x210000,
  1533. GRCBASE_DBG = 0x10000,
  1534. GRCBASE_NIG = 0x500000,
  1535. GRCBASE_WOL = 0x600000,
  1536. GRCBASE_BMBN = 0x610000,
  1537. GRCBASE_IPC = 0x20000,
  1538. GRCBASE_NWM = 0x800000,
  1539. GRCBASE_NWS = 0x700000,
  1540. GRCBASE_MS = 0x6a0000,
  1541. GRCBASE_PHY_PCIE = 0x620000,
  1542. GRCBASE_LED = 0x6b8000,
  1543. GRCBASE_MISC_AEU = 0x8000,
  1544. GRCBASE_BAR0_MAP = 0x1c00000,
  1545. MAX_BLOCK_ADDR
  1546. };
  1547. enum block_id {
  1548. BLOCK_GRC,
  1549. BLOCK_MISCS,
  1550. BLOCK_MISC,
  1551. BLOCK_DBU,
  1552. BLOCK_PGLUE_B,
  1553. BLOCK_CNIG,
  1554. BLOCK_CPMU,
  1555. BLOCK_NCSI,
  1556. BLOCK_OPTE,
  1557. BLOCK_BMB,
  1558. BLOCK_PCIE,
  1559. BLOCK_MCP,
  1560. BLOCK_MCP2,
  1561. BLOCK_PSWHST,
  1562. BLOCK_PSWHST2,
  1563. BLOCK_PSWRD,
  1564. BLOCK_PSWRD2,
  1565. BLOCK_PSWWR,
  1566. BLOCK_PSWWR2,
  1567. BLOCK_PSWRQ,
  1568. BLOCK_PSWRQ2,
  1569. BLOCK_PGLCS,
  1570. BLOCK_DMAE,
  1571. BLOCK_PTU,
  1572. BLOCK_TCM,
  1573. BLOCK_MCM,
  1574. BLOCK_UCM,
  1575. BLOCK_XCM,
  1576. BLOCK_YCM,
  1577. BLOCK_PCM,
  1578. BLOCK_QM,
  1579. BLOCK_TM,
  1580. BLOCK_DORQ,
  1581. BLOCK_BRB,
  1582. BLOCK_SRC,
  1583. BLOCK_PRS,
  1584. BLOCK_TSDM,
  1585. BLOCK_MSDM,
  1586. BLOCK_USDM,
  1587. BLOCK_XSDM,
  1588. BLOCK_YSDM,
  1589. BLOCK_PSDM,
  1590. BLOCK_TSEM,
  1591. BLOCK_MSEM,
  1592. BLOCK_USEM,
  1593. BLOCK_XSEM,
  1594. BLOCK_YSEM,
  1595. BLOCK_PSEM,
  1596. BLOCK_RSS,
  1597. BLOCK_TMLD,
  1598. BLOCK_MULD,
  1599. BLOCK_YULD,
  1600. BLOCK_XYLD,
  1601. BLOCK_PRM,
  1602. BLOCK_PBF_PB1,
  1603. BLOCK_PBF_PB2,
  1604. BLOCK_RPB,
  1605. BLOCK_BTB,
  1606. BLOCK_PBF,
  1607. BLOCK_RDIF,
  1608. BLOCK_TDIF,
  1609. BLOCK_CDU,
  1610. BLOCK_CCFC,
  1611. BLOCK_TCFC,
  1612. BLOCK_IGU,
  1613. BLOCK_CAU,
  1614. BLOCK_UMAC,
  1615. BLOCK_XMAC,
  1616. BLOCK_DBG,
  1617. BLOCK_NIG,
  1618. BLOCK_WOL,
  1619. BLOCK_BMBN,
  1620. BLOCK_IPC,
  1621. BLOCK_NWM,
  1622. BLOCK_NWS,
  1623. BLOCK_MS,
  1624. BLOCK_PHY_PCIE,
  1625. BLOCK_LED,
  1626. BLOCK_MISC_AEU,
  1627. BLOCK_BAR0_MAP,
  1628. MAX_BLOCK_ID
  1629. };
  1630. /* binary debug buffer types */
  1631. enum bin_dbg_buffer_type {
  1632. BIN_BUF_DBG_MODE_TREE,
  1633. BIN_BUF_DBG_DUMP_REG,
  1634. BIN_BUF_DBG_DUMP_MEM,
  1635. BIN_BUF_DBG_IDLE_CHK_REGS,
  1636. BIN_BUF_DBG_IDLE_CHK_IMMS,
  1637. BIN_BUF_DBG_IDLE_CHK_RULES,
  1638. BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
  1639. BIN_BUF_DBG_ATTN_BLOCKS,
  1640. BIN_BUF_DBG_ATTN_REGS,
  1641. BIN_BUF_DBG_ATTN_INDEXES,
  1642. BIN_BUF_DBG_ATTN_NAME_OFFSETS,
  1643. BIN_BUF_DBG_PARSING_STRINGS,
  1644. MAX_BIN_DBG_BUFFER_TYPE
  1645. };
  1646. /* Attention bit mapping */
  1647. struct dbg_attn_bit_mapping {
  1648. __le16 data;
  1649. #define DBG_ATTN_BIT_MAPPING_VAL_MASK 0x7FFF
  1650. #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT 0
  1651. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK 0x1
  1652. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT 15
  1653. };
  1654. /* Attention block per-type data */
  1655. struct dbg_attn_block_type_data {
  1656. __le16 names_offset;
  1657. __le16 reserved1;
  1658. u8 num_regs;
  1659. u8 reserved2;
  1660. __le16 regs_offset;
  1661. };
  1662. /* Block attentions */
  1663. struct dbg_attn_block {
  1664. struct dbg_attn_block_type_data per_type_data[2];
  1665. };
  1666. /* Attention register result */
  1667. struct dbg_attn_reg_result {
  1668. __le32 data;
  1669. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK 0xFFFFFF
  1670. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT 0
  1671. #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_MASK 0xFF
  1672. #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_SHIFT 24
  1673. __le16 attn_idx_offset;
  1674. __le16 reserved;
  1675. __le32 sts_val;
  1676. __le32 mask_val;
  1677. };
  1678. /* Attention block result */
  1679. struct dbg_attn_block_result {
  1680. u8 block_id;
  1681. u8 data;
  1682. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK 0x3
  1683. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT 0
  1684. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK 0x3F
  1685. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT 2
  1686. __le16 names_offset;
  1687. struct dbg_attn_reg_result reg_results[15];
  1688. };
  1689. /* mode header */
  1690. struct dbg_mode_hdr {
  1691. __le16 data;
  1692. #define DBG_MODE_HDR_EVAL_MODE_MASK 0x1
  1693. #define DBG_MODE_HDR_EVAL_MODE_SHIFT 0
  1694. #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK 0x7FFF
  1695. #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT 1
  1696. };
  1697. /* Attention register */
  1698. struct dbg_attn_reg {
  1699. struct dbg_mode_hdr mode;
  1700. __le16 attn_idx_offset;
  1701. __le32 data;
  1702. #define DBG_ATTN_REG_STS_ADDRESS_MASK 0xFFFFFF
  1703. #define DBG_ATTN_REG_STS_ADDRESS_SHIFT 0
  1704. #define DBG_ATTN_REG_NUM_ATTN_IDX_MASK 0xFF
  1705. #define DBG_ATTN_REG_NUM_ATTN_IDX_SHIFT 24
  1706. __le32 sts_clr_address;
  1707. __le32 mask_address;
  1708. };
  1709. /* attention types */
  1710. enum dbg_attn_type {
  1711. ATTN_TYPE_INTERRUPT,
  1712. ATTN_TYPE_PARITY,
  1713. MAX_DBG_ATTN_TYPE
  1714. };
  1715. /* condition header for registers dump */
  1716. struct dbg_dump_cond_hdr {
  1717. struct dbg_mode_hdr mode; /* Mode header */
  1718. u8 block_id; /* block ID */
  1719. u8 data_size; /* size in dwords of the data following this header */
  1720. };
  1721. /* memory data for registers dump */
  1722. struct dbg_dump_mem {
  1723. __le32 dword0;
  1724. #define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
  1725. #define DBG_DUMP_MEM_ADDRESS_SHIFT 0
  1726. #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
  1727. #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
  1728. __le32 dword1;
  1729. #define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
  1730. #define DBG_DUMP_MEM_LENGTH_SHIFT 0
  1731. #define DBG_DUMP_MEM_RESERVED_MASK 0xFF
  1732. #define DBG_DUMP_MEM_RESERVED_SHIFT 24
  1733. };
  1734. /* register data for registers dump */
  1735. struct dbg_dump_reg {
  1736. __le32 data;
  1737. #define DBG_DUMP_REG_ADDRESS_MASK 0xFFFFFF /* register address (in dwords) */
  1738. #define DBG_DUMP_REG_ADDRESS_SHIFT 0
  1739. #define DBG_DUMP_REG_LENGTH_MASK 0xFF /* register size (in dwords) */
  1740. #define DBG_DUMP_REG_LENGTH_SHIFT 24
  1741. };
  1742. /* split header for registers dump */
  1743. struct dbg_dump_split_hdr {
  1744. __le32 hdr;
  1745. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
  1746. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
  1747. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
  1748. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
  1749. };
  1750. /* condition header for idle check */
  1751. struct dbg_idle_chk_cond_hdr {
  1752. struct dbg_mode_hdr mode; /* Mode header */
  1753. __le16 data_size; /* size in dwords of the data following this header */
  1754. };
  1755. /* Idle Check condition register */
  1756. struct dbg_idle_chk_cond_reg {
  1757. __le32 data;
  1758. #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0xFFFFFF
  1759. #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
  1760. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
  1761. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
  1762. __le16 num_entries; /* number of registers entries to check */
  1763. u8 entry_size; /* size of registers entry (in dwords) */
  1764. u8 start_entry; /* index of the first entry to check */
  1765. };
  1766. /* Idle Check info register */
  1767. struct dbg_idle_chk_info_reg {
  1768. __le32 data;
  1769. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0xFFFFFF
  1770. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
  1771. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
  1772. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
  1773. __le16 size; /* register size in dwords */
  1774. struct dbg_mode_hdr mode; /* Mode header */
  1775. };
  1776. /* Idle Check register */
  1777. union dbg_idle_chk_reg {
  1778. struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
  1779. struct dbg_idle_chk_info_reg info_reg; /* info register */
  1780. };
  1781. /* Idle Check result header */
  1782. struct dbg_idle_chk_result_hdr {
  1783. __le16 rule_id; /* Failing rule index */
  1784. __le16 mem_entry_id; /* Failing memory entry index */
  1785. u8 num_dumped_cond_regs; /* number of dumped condition registers */
  1786. u8 num_dumped_info_regs; /* number of dumped condition registers */
  1787. u8 severity; /* from dbg_idle_chk_severity_types enum */
  1788. u8 reserved;
  1789. };
  1790. /* Idle Check result register header */
  1791. struct dbg_idle_chk_result_reg_hdr {
  1792. u8 data;
  1793. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK 0x1
  1794. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
  1795. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK 0x7F
  1796. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
  1797. u8 start_entry; /* index of the first checked entry */
  1798. __le16 size; /* register size in dwords */
  1799. };
  1800. /* Idle Check rule */
  1801. struct dbg_idle_chk_rule {
  1802. __le16 rule_id; /* Idle Check rule ID */
  1803. u8 severity; /* value from dbg_idle_chk_severity_types enum */
  1804. u8 cond_id; /* Condition ID */
  1805. u8 num_cond_regs; /* number of condition registers */
  1806. u8 num_info_regs; /* number of info registers */
  1807. u8 num_imms; /* number of immediates in the condition */
  1808. u8 reserved1;
  1809. __le16 reg_offset; /* offset of this rules registers in the idle check
  1810. * register array (in dbg_idle_chk_reg units).
  1811. */
  1812. __le16 imm_offset; /* offset of this rules immediate values in the
  1813. * immediate values array (in dwords).
  1814. */
  1815. };
  1816. /* Idle Check rule parsing data */
  1817. struct dbg_idle_chk_rule_parsing_data {
  1818. __le32 data;
  1819. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
  1820. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
  1821. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
  1822. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
  1823. };
  1824. /* idle check severity types */
  1825. enum dbg_idle_chk_severity_types {
  1826. /* idle check failure should cause an error */
  1827. IDLE_CHK_SEVERITY_ERROR,
  1828. /* idle check failure should cause an error only if theres no traffic */
  1829. IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
  1830. /* idle check failure should cause a warning */
  1831. IDLE_CHK_SEVERITY_WARNING,
  1832. MAX_DBG_IDLE_CHK_SEVERITY_TYPES
  1833. };
  1834. /* Debug Bus block data */
  1835. struct dbg_bus_block_data {
  1836. u8 enabled; /* Indicates if the block is enabled for recording (0/1) */
  1837. u8 hw_id; /* HW ID associated with the block */
  1838. u8 line_num; /* Debug line number to select */
  1839. u8 right_shift; /* Number of units to right the debug data (0-3) */
  1840. u8 cycle_en; /* 4-bit value: bit i set -> unit i is enabled. */
  1841. u8 force_valid; /* 4-bit value: bit i set -> unit i is forced valid. */
  1842. u8 force_frame; /* 4-bit value: bit i set -> unit i frame bit is forced.
  1843. */
  1844. u8 reserved;
  1845. };
  1846. /* Debug Bus Clients */
  1847. enum dbg_bus_clients {
  1848. DBG_BUS_CLIENT_RBCN,
  1849. DBG_BUS_CLIENT_RBCP,
  1850. DBG_BUS_CLIENT_RBCR,
  1851. DBG_BUS_CLIENT_RBCT,
  1852. DBG_BUS_CLIENT_RBCU,
  1853. DBG_BUS_CLIENT_RBCF,
  1854. DBG_BUS_CLIENT_RBCX,
  1855. DBG_BUS_CLIENT_RBCS,
  1856. DBG_BUS_CLIENT_RBCH,
  1857. DBG_BUS_CLIENT_RBCZ,
  1858. DBG_BUS_CLIENT_OTHER_ENGINE,
  1859. DBG_BUS_CLIENT_TIMESTAMP,
  1860. DBG_BUS_CLIENT_CPU,
  1861. DBG_BUS_CLIENT_RBCY,
  1862. DBG_BUS_CLIENT_RBCQ,
  1863. DBG_BUS_CLIENT_RBCM,
  1864. DBG_BUS_CLIENT_RBCB,
  1865. DBG_BUS_CLIENT_RBCW,
  1866. DBG_BUS_CLIENT_RBCV,
  1867. MAX_DBG_BUS_CLIENTS
  1868. };
  1869. /* Debug Bus memory address */
  1870. struct dbg_bus_mem_addr {
  1871. __le32 lo;
  1872. __le32 hi;
  1873. };
  1874. /* Debug Bus PCI buffer data */
  1875. struct dbg_bus_pci_buf_data {
  1876. struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
  1877. struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
  1878. __le32 size; /* PCI buffer size in bytes */
  1879. };
  1880. /* Debug Bus Storm EID range filter params */
  1881. struct dbg_bus_storm_eid_range_params {
  1882. u8 min; /* Minimal event ID to filter on */
  1883. u8 max; /* Maximal event ID to filter on */
  1884. };
  1885. /* Debug Bus Storm EID mask filter params */
  1886. struct dbg_bus_storm_eid_mask_params {
  1887. u8 val; /* Event ID value */
  1888. u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
  1889. };
  1890. /* Debug Bus Storm EID filter params */
  1891. union dbg_bus_storm_eid_params {
  1892. struct dbg_bus_storm_eid_range_params range;
  1893. struct dbg_bus_storm_eid_mask_params mask;
  1894. };
  1895. /* Debug Bus Storm data */
  1896. struct dbg_bus_storm_data {
  1897. u8 fast_enabled;
  1898. u8 fast_mode;
  1899. u8 slow_enabled;
  1900. u8 slow_mode;
  1901. u8 hw_id;
  1902. u8 eid_filter_en;
  1903. u8 eid_range_not_mask;
  1904. u8 cid_filter_en;
  1905. union dbg_bus_storm_eid_params eid_filter_params;
  1906. __le16 reserved;
  1907. __le32 cid;
  1908. };
  1909. /* Debug Bus data */
  1910. struct dbg_bus_data {
  1911. __le32 app_version; /* The tools version number of the application */
  1912. u8 state; /* The current debug bus state */
  1913. u8 hw_dwords; /* HW dwords per cycle */
  1914. u8 next_hw_id; /* Next HW ID to be associated with an input */
  1915. u8 num_enabled_blocks; /* Number of blocks enabled for recording */
  1916. u8 num_enabled_storms; /* Number of Storms enabled for recording */
  1917. u8 target; /* Output target */
  1918. u8 next_trigger_state; /* ID of next trigger state to be added */
  1919. u8 next_constraint_id; /* ID of next filter/trigger constraint to be
  1920. * added.
  1921. */
  1922. u8 one_shot_en; /* Indicates if one-shot mode is enabled (0/1) */
  1923. u8 grc_input_en; /* Indicates if GRC recording is enabled (0/1) */
  1924. u8 timestamp_input_en; /* Indicates if timestamp recording is enabled
  1925. * (0/1).
  1926. */
  1927. u8 filter_en; /* Indicates if the recording filter is enabled (0/1) */
  1928. u8 trigger_en; /* Indicates if the recording trigger is enabled (0/1) */
  1929. u8 adding_filter; /* If true, the next added constraint belong to the
  1930. * filter. Otherwise, it belongs to the last added
  1931. * trigger state. Valid only if either filter or
  1932. * triggers are enabled.
  1933. */
  1934. u8 filter_pre_trigger; /* Indicates if the recording filter should be
  1935. * applied before the trigger. Valid only if both
  1936. * filter and trigger are enabled (0/1).
  1937. */
  1938. u8 filter_post_trigger; /* Indicates if the recording filter should be
  1939. * applied after the trigger. Valid only if both
  1940. * filter and trigger are enabled (0/1).
  1941. */
  1942. u8 unify_inputs; /* If true, all inputs are associated with HW ID 0.
  1943. * Otherwise, each input is assigned a different HW ID
  1944. * (0/1).
  1945. */
  1946. u8 rcv_from_other_engine; /* Indicates if the other engine sends it NW
  1947. * recording to this engine (0/1).
  1948. */
  1949. struct dbg_bus_pci_buf_data pci_buf; /* Debug Bus PCI buffer data. Valid
  1950. * only when the target is
  1951. * DBG_BUS_TARGET_ID_PCI.
  1952. */
  1953. __le16 reserved;
  1954. struct dbg_bus_block_data blocks[80];/* Debug Bus data for each block */
  1955. struct dbg_bus_storm_data storms[6]; /* Debug Bus data for each block */
  1956. };
  1957. /* Debug bus frame modes */
  1958. enum dbg_bus_frame_modes {
  1959. DBG_BUS_FRAME_MODE_0HW_4ST = 0, /* 0 HW dwords, 4 Storm dwords */
  1960. DBG_BUS_FRAME_MODE_4HW_0ST = 3, /* 4 HW dwords, 0 Storm dwords */
  1961. DBG_BUS_FRAME_MODE_8HW_0ST = 4, /* 8 HW dwords, 0 Storm dwords */
  1962. MAX_DBG_BUS_FRAME_MODES
  1963. };
  1964. /* Debug bus states */
  1965. enum dbg_bus_states {
  1966. DBG_BUS_STATE_IDLE, /* debug bus idle state (not recording) */
  1967. DBG_BUS_STATE_READY, /* debug bus is ready for configuration and
  1968. * recording.
  1969. */
  1970. DBG_BUS_STATE_RECORDING, /* debug bus is currently recording */
  1971. DBG_BUS_STATE_STOPPED, /* debug bus recording has stopped */
  1972. MAX_DBG_BUS_STATES
  1973. };
  1974. /* Debug bus target IDs */
  1975. enum dbg_bus_targets {
  1976. /* records debug bus to DBG block internal buffer */
  1977. DBG_BUS_TARGET_ID_INT_BUF,
  1978. /* records debug bus to the NW */
  1979. DBG_BUS_TARGET_ID_NIG,
  1980. /* records debug bus to a PCI buffer */
  1981. DBG_BUS_TARGET_ID_PCI,
  1982. MAX_DBG_BUS_TARGETS
  1983. };
  1984. /* GRC Dump data */
  1985. struct dbg_grc_data {
  1986. __le32 param_val[40]; /* Value of each GRC parameter. Array size must
  1987. * match the enum dbg_grc_params.
  1988. */
  1989. u8 param_set_by_user[40]; /* Indicates for each GRC parameter if it was
  1990. * set by the user (0/1). Array size must
  1991. * match the enum dbg_grc_params.
  1992. */
  1993. };
  1994. /* Debug GRC params */
  1995. enum dbg_grc_params {
  1996. DBG_GRC_PARAM_DUMP_TSTORM, /* dump Tstorm memories (0/1) */
  1997. DBG_GRC_PARAM_DUMP_MSTORM, /* dump Mstorm memories (0/1) */
  1998. DBG_GRC_PARAM_DUMP_USTORM, /* dump Ustorm memories (0/1) */
  1999. DBG_GRC_PARAM_DUMP_XSTORM, /* dump Xstorm memories (0/1) */
  2000. DBG_GRC_PARAM_DUMP_YSTORM, /* dump Ystorm memories (0/1) */
  2001. DBG_GRC_PARAM_DUMP_PSTORM, /* dump Pstorm memories (0/1) */
  2002. DBG_GRC_PARAM_DUMP_REGS, /* dump non-memory registers (0/1) */
  2003. DBG_GRC_PARAM_DUMP_RAM, /* dump Storm internal RAMs (0/1) */
  2004. DBG_GRC_PARAM_DUMP_PBUF, /* dump Storm passive buffer (0/1) */
  2005. DBG_GRC_PARAM_DUMP_IOR, /* dump Storm IORs (0/1) */
  2006. DBG_GRC_PARAM_DUMP_VFC, /* dump VFC memories (0/1) */
  2007. DBG_GRC_PARAM_DUMP_CM_CTX, /* dump CM contexts (0/1) */
  2008. DBG_GRC_PARAM_DUMP_PXP, /* dump PXP memories (0/1) */
  2009. DBG_GRC_PARAM_DUMP_RSS, /* dump RSS memories (0/1) */
  2010. DBG_GRC_PARAM_DUMP_CAU, /* dump CAU memories (0/1) */
  2011. DBG_GRC_PARAM_DUMP_QM, /* dump QM memories (0/1) */
  2012. DBG_GRC_PARAM_DUMP_MCP, /* dump MCP memories (0/1) */
  2013. DBG_GRC_PARAM_RESERVED, /* reserved */
  2014. DBG_GRC_PARAM_DUMP_CFC, /* dump CFC memories (0/1) */
  2015. DBG_GRC_PARAM_DUMP_IGU, /* dump IGU memories (0/1) */
  2016. DBG_GRC_PARAM_DUMP_BRB, /* dump BRB memories (0/1) */
  2017. DBG_GRC_PARAM_DUMP_BTB, /* dump BTB memories (0/1) */
  2018. DBG_GRC_PARAM_DUMP_BMB, /* dump BMB memories (0/1) */
  2019. DBG_GRC_PARAM_DUMP_NIG, /* dump NIG memories (0/1) */
  2020. DBG_GRC_PARAM_DUMP_MULD, /* dump MULD memories (0/1) */
  2021. DBG_GRC_PARAM_DUMP_PRS, /* dump PRS memories (0/1) */
  2022. DBG_GRC_PARAM_DUMP_DMAE, /* dump PRS memories (0/1) */
  2023. DBG_GRC_PARAM_DUMP_TM, /* dump TM (timers) memories (0/1) */
  2024. DBG_GRC_PARAM_DUMP_SDM, /* dump SDM memories (0/1) */
  2025. DBG_GRC_PARAM_DUMP_DIF, /* dump DIF memories (0/1) */
  2026. DBG_GRC_PARAM_DUMP_STATIC, /* dump static debug data (0/1) */
  2027. DBG_GRC_PARAM_UNSTALL, /* un-stall Storms after dump (0/1) */
  2028. DBG_GRC_PARAM_NUM_LCIDS, /* number of LCIDs (0..320) */
  2029. DBG_GRC_PARAM_NUM_LTIDS, /* number of LTIDs (0..320) */
  2030. /* preset: exclude all memories from dump (1 only) */
  2031. DBG_GRC_PARAM_EXCLUDE_ALL,
  2032. /* preset: include memories for crash dump (1 only) */
  2033. DBG_GRC_PARAM_CRASH,
  2034. /* perform dump only if MFW is responding (0/1) */
  2035. DBG_GRC_PARAM_PARITY_SAFE,
  2036. DBG_GRC_PARAM_DUMP_CM, /* dump CM memories (0/1) */
  2037. DBG_GRC_PARAM_DUMP_PHY, /* dump PHY memories (0/1) */
  2038. MAX_DBG_GRC_PARAMS
  2039. };
  2040. /* Debug reset registers */
  2041. enum dbg_reset_regs {
  2042. DBG_RESET_REG_MISCS_PL_UA,
  2043. DBG_RESET_REG_MISCS_PL_HV,
  2044. DBG_RESET_REG_MISCS_PL_HV_2,
  2045. DBG_RESET_REG_MISC_PL_UA,
  2046. DBG_RESET_REG_MISC_PL_HV,
  2047. DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
  2048. DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
  2049. DBG_RESET_REG_MISC_PL_PDA_VAUX,
  2050. MAX_DBG_RESET_REGS
  2051. };
  2052. /* Debug status codes */
  2053. enum dbg_status {
  2054. DBG_STATUS_OK,
  2055. DBG_STATUS_APP_VERSION_NOT_SET,
  2056. DBG_STATUS_UNSUPPORTED_APP_VERSION,
  2057. DBG_STATUS_DBG_BLOCK_NOT_RESET,
  2058. DBG_STATUS_INVALID_ARGS,
  2059. DBG_STATUS_OUTPUT_ALREADY_SET,
  2060. DBG_STATUS_INVALID_PCI_BUF_SIZE,
  2061. DBG_STATUS_PCI_BUF_ALLOC_FAILED,
  2062. DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
  2063. DBG_STATUS_TOO_MANY_INPUTS,
  2064. DBG_STATUS_INPUT_OVERLAP,
  2065. DBG_STATUS_HW_ONLY_RECORDING,
  2066. DBG_STATUS_STORM_ALREADY_ENABLED,
  2067. DBG_STATUS_STORM_NOT_ENABLED,
  2068. DBG_STATUS_BLOCK_ALREADY_ENABLED,
  2069. DBG_STATUS_BLOCK_NOT_ENABLED,
  2070. DBG_STATUS_NO_INPUT_ENABLED,
  2071. DBG_STATUS_NO_FILTER_TRIGGER_64B,
  2072. DBG_STATUS_FILTER_ALREADY_ENABLED,
  2073. DBG_STATUS_TRIGGER_ALREADY_ENABLED,
  2074. DBG_STATUS_TRIGGER_NOT_ENABLED,
  2075. DBG_STATUS_CANT_ADD_CONSTRAINT,
  2076. DBG_STATUS_TOO_MANY_TRIGGER_STATES,
  2077. DBG_STATUS_TOO_MANY_CONSTRAINTS,
  2078. DBG_STATUS_RECORDING_NOT_STARTED,
  2079. DBG_STATUS_DATA_DIDNT_TRIGGER,
  2080. DBG_STATUS_NO_DATA_RECORDED,
  2081. DBG_STATUS_DUMP_BUF_TOO_SMALL,
  2082. DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
  2083. DBG_STATUS_UNKNOWN_CHIP,
  2084. DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
  2085. DBG_STATUS_BLOCK_IN_RESET,
  2086. DBG_STATUS_INVALID_TRACE_SIGNATURE,
  2087. DBG_STATUS_INVALID_NVRAM_BUNDLE,
  2088. DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
  2089. DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
  2090. DBG_STATUS_NVRAM_READ_FAILED,
  2091. DBG_STATUS_IDLE_CHK_PARSE_FAILED,
  2092. DBG_STATUS_MCP_TRACE_BAD_DATA,
  2093. DBG_STATUS_MCP_TRACE_NO_META,
  2094. DBG_STATUS_MCP_COULD_NOT_HALT,
  2095. DBG_STATUS_MCP_COULD_NOT_RESUME,
  2096. DBG_STATUS_DMAE_FAILED,
  2097. DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
  2098. DBG_STATUS_IGU_FIFO_BAD_DATA,
  2099. DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
  2100. DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
  2101. DBG_STATUS_REG_FIFO_BAD_DATA,
  2102. DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
  2103. DBG_STATUS_DBG_ARRAY_NOT_SET,
  2104. DBG_STATUS_MULTI_BLOCKS_WITH_FILTER,
  2105. MAX_DBG_STATUS
  2106. };
  2107. /* Debug Storms IDs */
  2108. enum dbg_storms {
  2109. DBG_TSTORM_ID,
  2110. DBG_MSTORM_ID,
  2111. DBG_USTORM_ID,
  2112. DBG_XSTORM_ID,
  2113. DBG_YSTORM_ID,
  2114. DBG_PSTORM_ID,
  2115. MAX_DBG_STORMS
  2116. };
  2117. /* Idle Check data */
  2118. struct idle_chk_data {
  2119. __le32 buf_size; /* Idle check buffer size in dwords */
  2120. u8 buf_size_set; /* Indicates if the idle check buffer size was set
  2121. * (0/1).
  2122. */
  2123. u8 reserved1;
  2124. __le16 reserved2;
  2125. };
  2126. /* Debug Tools data (per HW function) */
  2127. struct dbg_tools_data {
  2128. struct dbg_grc_data grc; /* GRC Dump data */
  2129. struct dbg_bus_data bus; /* Debug Bus data */
  2130. struct idle_chk_data idle_chk; /* Idle Check data */
  2131. u8 mode_enable[40]; /* Indicates if a mode is enabled (0/1) */
  2132. u8 block_in_reset[80]; /* Indicates if a block is in reset state (0/1).
  2133. */
  2134. u8 chip_id; /* Chip ID (from enum chip_ids) */
  2135. u8 platform_id; /* Platform ID (from enum platform_ids) */
  2136. u8 initialized; /* Indicates if the data was initialized */
  2137. u8 reserved;
  2138. };
  2139. /********************************/
  2140. /* HSI Init Functions constants */
  2141. /********************************/
  2142. /* Number of VLAN priorities */
  2143. #define NUM_OF_VLAN_PRIORITIES 8
  2144. struct init_brb_ram_req {
  2145. __le32 guranteed_per_tc;
  2146. __le32 headroom_per_tc;
  2147. __le32 min_pkt_size;
  2148. __le32 max_ports_per_engine;
  2149. u8 num_active_tcs[MAX_NUM_PORTS];
  2150. };
  2151. struct init_ets_tc_req {
  2152. u8 use_sp;
  2153. u8 use_wfq;
  2154. __le16 weight;
  2155. };
  2156. struct init_ets_req {
  2157. __le32 mtu;
  2158. struct init_ets_tc_req tc_req[NUM_OF_TCS];
  2159. };
  2160. struct init_nig_lb_rl_req {
  2161. __le16 lb_mac_rate;
  2162. __le16 lb_rate;
  2163. __le32 mtu;
  2164. __le16 tc_rate[NUM_OF_PHYS_TCS];
  2165. };
  2166. struct init_nig_pri_tc_map_entry {
  2167. u8 tc_id;
  2168. u8 valid;
  2169. };
  2170. struct init_nig_pri_tc_map_req {
  2171. struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
  2172. };
  2173. struct init_qm_port_params {
  2174. u8 active;
  2175. u8 active_phys_tcs;
  2176. __le16 num_pbf_cmd_lines;
  2177. __le16 num_btb_blocks;
  2178. __le16 reserved;
  2179. };
  2180. /* QM per-PQ init parameters */
  2181. struct init_qm_pq_params {
  2182. u8 vport_id;
  2183. u8 tc_id;
  2184. u8 wrr_group;
  2185. u8 rl_valid;
  2186. };
  2187. /* QM per-vport init parameters */
  2188. struct init_qm_vport_params {
  2189. __le32 vport_rl;
  2190. __le16 vport_wfq;
  2191. __le16 first_tx_pq_id[NUM_OF_TCS];
  2192. };
  2193. /**************************************/
  2194. /* Init Tool HSI constants and macros */
  2195. /**************************************/
  2196. /* Width of GRC address in bits (addresses are specified in dwords) */
  2197. #define GRC_ADDR_BITS 23
  2198. #define MAX_GRC_ADDR (BIT(GRC_ADDR_BITS) - 1)
  2199. /* indicates an init that should be applied to any phase ID */
  2200. #define ANY_PHASE_ID 0xffff
  2201. /* Max size in dwords of a zipped array */
  2202. #define MAX_ZIPPED_SIZE 8192
  2203. struct fw_asserts_ram_section {
  2204. __le16 section_ram_line_offset;
  2205. __le16 section_ram_line_size;
  2206. u8 list_dword_offset;
  2207. u8 list_element_dword_size;
  2208. u8 list_num_elements;
  2209. u8 list_next_index_dword_offset;
  2210. };
  2211. struct fw_ver_num {
  2212. u8 major; /* Firmware major version number */
  2213. u8 minor; /* Firmware minor version number */
  2214. u8 rev; /* Firmware revision version number */
  2215. u8 eng; /* Firmware engineering version number (for bootleg versions) */
  2216. };
  2217. struct fw_ver_info {
  2218. __le16 tools_ver; /* Tools version number */
  2219. u8 image_id; /* FW image ID (e.g. main) */
  2220. u8 reserved1;
  2221. struct fw_ver_num num; /* FW version number */
  2222. __le32 timestamp; /* FW Timestamp in unix time (sec. since 1970) */
  2223. __le32 reserved2;
  2224. };
  2225. struct fw_info {
  2226. struct fw_ver_info ver;
  2227. struct fw_asserts_ram_section fw_asserts_section;
  2228. };
  2229. struct fw_info_location {
  2230. __le32 grc_addr;
  2231. __le32 size;
  2232. };
  2233. enum init_modes {
  2234. MODE_RESERVED,
  2235. MODE_BB_B0,
  2236. MODE_K2,
  2237. MODE_ASIC,
  2238. MODE_RESERVED2,
  2239. MODE_RESERVED3,
  2240. MODE_RESERVED4,
  2241. MODE_RESERVED5,
  2242. MODE_SF,
  2243. MODE_MF_SD,
  2244. MODE_MF_SI,
  2245. MODE_PORTS_PER_ENG_1,
  2246. MODE_PORTS_PER_ENG_2,
  2247. MODE_PORTS_PER_ENG_4,
  2248. MODE_100G,
  2249. MODE_40G,
  2250. MODE_RESERVED6,
  2251. MAX_INIT_MODES
  2252. };
  2253. enum init_phases {
  2254. PHASE_ENGINE,
  2255. PHASE_PORT,
  2256. PHASE_PF,
  2257. PHASE_VF,
  2258. PHASE_QM_PF,
  2259. MAX_INIT_PHASES
  2260. };
  2261. enum init_split_types {
  2262. SPLIT_TYPE_NONE,
  2263. SPLIT_TYPE_PORT,
  2264. SPLIT_TYPE_PF,
  2265. SPLIT_TYPE_PORT_PF,
  2266. SPLIT_TYPE_VF,
  2267. MAX_INIT_SPLIT_TYPES
  2268. };
  2269. /* Binary buffer header */
  2270. struct bin_buffer_hdr {
  2271. __le32 offset;
  2272. __le32 length;
  2273. };
  2274. /* binary init buffer types */
  2275. enum bin_init_buffer_type {
  2276. BIN_BUF_INIT_FW_VER_INFO,
  2277. BIN_BUF_INIT_CMD,
  2278. BIN_BUF_INIT_VAL,
  2279. BIN_BUF_INIT_MODE_TREE,
  2280. BIN_BUF_INIT_IRO,
  2281. MAX_BIN_INIT_BUFFER_TYPE
  2282. };
  2283. /* init array header: raw */
  2284. struct init_array_raw_hdr {
  2285. __le32 data;
  2286. #define INIT_ARRAY_RAW_HDR_TYPE_MASK 0xF
  2287. #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT 0
  2288. #define INIT_ARRAY_RAW_HDR_PARAMS_MASK 0xFFFFFFF
  2289. #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT 4
  2290. };
  2291. /* init array header: standard */
  2292. struct init_array_standard_hdr {
  2293. __le32 data;
  2294. #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK 0xF
  2295. #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT 0
  2296. #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK 0xFFFFFFF
  2297. #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT 4
  2298. };
  2299. /* init array header: zipped */
  2300. struct init_array_zipped_hdr {
  2301. __le32 data;
  2302. #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK 0xF
  2303. #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT 0
  2304. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK 0xFFFFFFF
  2305. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT 4
  2306. };
  2307. /* init array header: pattern */
  2308. struct init_array_pattern_hdr {
  2309. __le32 data;
  2310. #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK 0xF
  2311. #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT 0
  2312. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK 0xF
  2313. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT 4
  2314. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK 0xFFFFFF
  2315. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT 8
  2316. };
  2317. /* init array header union */
  2318. union init_array_hdr {
  2319. struct init_array_raw_hdr raw;
  2320. struct init_array_standard_hdr standard;
  2321. struct init_array_zipped_hdr zipped;
  2322. struct init_array_pattern_hdr pattern;
  2323. };
  2324. /* init array types */
  2325. enum init_array_types {
  2326. INIT_ARR_STANDARD,
  2327. INIT_ARR_ZIPPED,
  2328. INIT_ARR_PATTERN,
  2329. MAX_INIT_ARRAY_TYPES
  2330. };
  2331. /* init operation: callback */
  2332. struct init_callback_op {
  2333. __le32 op_data;
  2334. #define INIT_CALLBACK_OP_OP_MASK 0xF
  2335. #define INIT_CALLBACK_OP_OP_SHIFT 0
  2336. #define INIT_CALLBACK_OP_RESERVED_MASK 0xFFFFFFF
  2337. #define INIT_CALLBACK_OP_RESERVED_SHIFT 4
  2338. __le16 callback_id;
  2339. __le16 block_id;
  2340. };
  2341. /* init operation: delay */
  2342. struct init_delay_op {
  2343. __le32 op_data;
  2344. #define INIT_DELAY_OP_OP_MASK 0xF
  2345. #define INIT_DELAY_OP_OP_SHIFT 0
  2346. #define INIT_DELAY_OP_RESERVED_MASK 0xFFFFFFF
  2347. #define INIT_DELAY_OP_RESERVED_SHIFT 4
  2348. __le32 delay;
  2349. };
  2350. /* init operation: if_mode */
  2351. struct init_if_mode_op {
  2352. __le32 op_data;
  2353. #define INIT_IF_MODE_OP_OP_MASK 0xF
  2354. #define INIT_IF_MODE_OP_OP_SHIFT 0
  2355. #define INIT_IF_MODE_OP_RESERVED1_MASK 0xFFF
  2356. #define INIT_IF_MODE_OP_RESERVED1_SHIFT 4
  2357. #define INIT_IF_MODE_OP_CMD_OFFSET_MASK 0xFFFF
  2358. #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT 16
  2359. __le16 reserved2;
  2360. __le16 modes_buf_offset;
  2361. };
  2362. /* init operation: if_phase */
  2363. struct init_if_phase_op {
  2364. __le32 op_data;
  2365. #define INIT_IF_PHASE_OP_OP_MASK 0xF
  2366. #define INIT_IF_PHASE_OP_OP_SHIFT 0
  2367. #define INIT_IF_PHASE_OP_DMAE_ENABLE_MASK 0x1
  2368. #define INIT_IF_PHASE_OP_DMAE_ENABLE_SHIFT 4
  2369. #define INIT_IF_PHASE_OP_RESERVED1_MASK 0x7FF
  2370. #define INIT_IF_PHASE_OP_RESERVED1_SHIFT 5
  2371. #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK 0xFFFF
  2372. #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT 16
  2373. __le32 phase_data;
  2374. #define INIT_IF_PHASE_OP_PHASE_MASK 0xFF
  2375. #define INIT_IF_PHASE_OP_PHASE_SHIFT 0
  2376. #define INIT_IF_PHASE_OP_RESERVED2_MASK 0xFF
  2377. #define INIT_IF_PHASE_OP_RESERVED2_SHIFT 8
  2378. #define INIT_IF_PHASE_OP_PHASE_ID_MASK 0xFFFF
  2379. #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT 16
  2380. };
  2381. /* init mode operators */
  2382. enum init_mode_ops {
  2383. INIT_MODE_OP_NOT,
  2384. INIT_MODE_OP_OR,
  2385. INIT_MODE_OP_AND,
  2386. MAX_INIT_MODE_OPS
  2387. };
  2388. /* init operation: raw */
  2389. struct init_raw_op {
  2390. __le32 op_data;
  2391. #define INIT_RAW_OP_OP_MASK 0xF
  2392. #define INIT_RAW_OP_OP_SHIFT 0
  2393. #define INIT_RAW_OP_PARAM1_MASK 0xFFFFFFF
  2394. #define INIT_RAW_OP_PARAM1_SHIFT 4
  2395. __le32 param2;
  2396. };
  2397. /* init array params */
  2398. struct init_op_array_params {
  2399. __le16 size;
  2400. __le16 offset;
  2401. };
  2402. /* Write init operation arguments */
  2403. union init_write_args {
  2404. __le32 inline_val;
  2405. __le32 zeros_count;
  2406. __le32 array_offset;
  2407. struct init_op_array_params runtime;
  2408. };
  2409. /* init operation: write */
  2410. struct init_write_op {
  2411. __le32 data;
  2412. #define INIT_WRITE_OP_OP_MASK 0xF
  2413. #define INIT_WRITE_OP_OP_SHIFT 0
  2414. #define INIT_WRITE_OP_SOURCE_MASK 0x7
  2415. #define INIT_WRITE_OP_SOURCE_SHIFT 4
  2416. #define INIT_WRITE_OP_RESERVED_MASK 0x1
  2417. #define INIT_WRITE_OP_RESERVED_SHIFT 7
  2418. #define INIT_WRITE_OP_WIDE_BUS_MASK 0x1
  2419. #define INIT_WRITE_OP_WIDE_BUS_SHIFT 8
  2420. #define INIT_WRITE_OP_ADDRESS_MASK 0x7FFFFF
  2421. #define INIT_WRITE_OP_ADDRESS_SHIFT 9
  2422. union init_write_args args;
  2423. };
  2424. /* init operation: read */
  2425. struct init_read_op {
  2426. __le32 op_data;
  2427. #define INIT_READ_OP_OP_MASK 0xF
  2428. #define INIT_READ_OP_OP_SHIFT 0
  2429. #define INIT_READ_OP_POLL_TYPE_MASK 0xF
  2430. #define INIT_READ_OP_POLL_TYPE_SHIFT 4
  2431. #define INIT_READ_OP_RESERVED_MASK 0x1
  2432. #define INIT_READ_OP_RESERVED_SHIFT 8
  2433. #define INIT_READ_OP_ADDRESS_MASK 0x7FFFFF
  2434. #define INIT_READ_OP_ADDRESS_SHIFT 9
  2435. __le32 expected_val;
  2436. };
  2437. /* Init operations union */
  2438. union init_op {
  2439. struct init_raw_op raw;
  2440. struct init_write_op write;
  2441. struct init_read_op read;
  2442. struct init_if_mode_op if_mode;
  2443. struct init_if_phase_op if_phase;
  2444. struct init_callback_op callback;
  2445. struct init_delay_op delay;
  2446. };
  2447. /* Init command operation types */
  2448. enum init_op_types {
  2449. INIT_OP_READ,
  2450. INIT_OP_WRITE,
  2451. INIT_OP_IF_MODE,
  2452. INIT_OP_IF_PHASE,
  2453. INIT_OP_DELAY,
  2454. INIT_OP_CALLBACK,
  2455. MAX_INIT_OP_TYPES
  2456. };
  2457. /* init polling types */
  2458. enum init_poll_types {
  2459. INIT_POLL_NONE,
  2460. INIT_POLL_EQ,
  2461. INIT_POLL_OR,
  2462. INIT_POLL_AND,
  2463. MAX_INIT_POLL_TYPES
  2464. };
  2465. /* init source types */
  2466. enum init_source_types {
  2467. INIT_SRC_INLINE,
  2468. INIT_SRC_ZEROS,
  2469. INIT_SRC_ARRAY,
  2470. INIT_SRC_RUNTIME,
  2471. MAX_INIT_SOURCE_TYPES
  2472. };
  2473. /* Internal RAM Offsets macro data */
  2474. struct iro {
  2475. __le32 base;
  2476. __le16 m1;
  2477. __le16 m2;
  2478. __le16 m3;
  2479. __le16 size;
  2480. };
  2481. /***************************** Public Functions *******************************/
  2482. /**
  2483. * @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
  2484. * arrays.
  2485. *
  2486. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2487. */
  2488. enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
  2489. /**
  2490. * @brief qed_dbg_grc_get_dump_buf_size - Returns the required buffer size for
  2491. * GRC Dump.
  2492. *
  2493. * @param p_hwfn - HW device data
  2494. * @param p_ptt - Ptt window used for writing the registers.
  2495. * @param buf_size - OUT: required buffer size (in dwords) for the GRC Dump
  2496. * data.
  2497. *
  2498. * @return error if one of the following holds:
  2499. * - the version wasn't set
  2500. * Otherwise, returns ok.
  2501. */
  2502. enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2503. struct qed_ptt *p_ptt,
  2504. u32 *buf_size);
  2505. /**
  2506. * @brief qed_dbg_grc_dump - Dumps GRC data into the specified buffer.
  2507. *
  2508. * @param p_hwfn - HW device data
  2509. * @param p_ptt - Ptt window used for writing the registers.
  2510. * @param dump_buf - Pointer to write the collected GRC data into.
  2511. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2512. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2513. *
  2514. * @return error if one of the following holds:
  2515. * - the version wasn't set
  2516. * - the specified dump buffer is too small
  2517. * Otherwise, returns ok.
  2518. */
  2519. enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
  2520. struct qed_ptt *p_ptt,
  2521. u32 *dump_buf,
  2522. u32 buf_size_in_dwords,
  2523. u32 *num_dumped_dwords);
  2524. /**
  2525. * @brief qed_dbg_idle_chk_get_dump_buf_size - Returns the required buffer size
  2526. * for idle check results.
  2527. *
  2528. * @param p_hwfn - HW device data
  2529. * @param p_ptt - Ptt window used for writing the registers.
  2530. * @param buf_size - OUT: required buffer size (in dwords) for the idle check
  2531. * data.
  2532. *
  2533. * @return error if one of the following holds:
  2534. * - the version wasn't set
  2535. * Otherwise, returns ok.
  2536. */
  2537. enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2538. struct qed_ptt *p_ptt,
  2539. u32 *buf_size);
  2540. /**
  2541. * @brief qed_dbg_idle_chk_dump - Performs idle check and writes the results
  2542. * into the specified buffer.
  2543. *
  2544. * @param p_hwfn - HW device data
  2545. * @param p_ptt - Ptt window used for writing the registers.
  2546. * @param dump_buf - Pointer to write the idle check data into.
  2547. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2548. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2549. *
  2550. * @return error if one of the following holds:
  2551. * - the version wasn't set
  2552. * - the specified buffer is too small
  2553. * Otherwise, returns ok.
  2554. */
  2555. enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
  2556. struct qed_ptt *p_ptt,
  2557. u32 *dump_buf,
  2558. u32 buf_size_in_dwords,
  2559. u32 *num_dumped_dwords);
  2560. /**
  2561. * @brief qed_dbg_mcp_trace_get_dump_buf_size - Returns the required buffer size
  2562. * for mcp trace results.
  2563. *
  2564. * @param p_hwfn - HW device data
  2565. * @param p_ptt - Ptt window used for writing the registers.
  2566. * @param buf_size - OUT: required buffer size (in dwords) for mcp trace data.
  2567. *
  2568. * @return error if one of the following holds:
  2569. * - the version wasn't set
  2570. * - the trace data in MCP scratchpad contain an invalid signature
  2571. * - the bundle ID in NVRAM is invalid
  2572. * - the trace meta data cannot be found (in NVRAM or image file)
  2573. * Otherwise, returns ok.
  2574. */
  2575. enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2576. struct qed_ptt *p_ptt,
  2577. u32 *buf_size);
  2578. /**
  2579. * @brief qed_dbg_mcp_trace_dump - Performs mcp trace and writes the results
  2580. * into the specified buffer.
  2581. *
  2582. * @param p_hwfn - HW device data
  2583. * @param p_ptt - Ptt window used for writing the registers.
  2584. * @param dump_buf - Pointer to write the mcp trace data into.
  2585. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2586. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2587. *
  2588. * @return error if one of the following holds:
  2589. * - the version wasn't set
  2590. * - the specified buffer is too small
  2591. * - the trace data in MCP scratchpad contain an invalid signature
  2592. * - the bundle ID in NVRAM is invalid
  2593. * - the trace meta data cannot be found (in NVRAM or image file)
  2594. * - the trace meta data cannot be read (from NVRAM or image file)
  2595. * Otherwise, returns ok.
  2596. */
  2597. enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
  2598. struct qed_ptt *p_ptt,
  2599. u32 *dump_buf,
  2600. u32 buf_size_in_dwords,
  2601. u32 *num_dumped_dwords);
  2602. /**
  2603. * @brief qed_dbg_reg_fifo_get_dump_buf_size - Returns the required buffer size
  2604. * for grc trace fifo results.
  2605. *
  2606. * @param p_hwfn - HW device data
  2607. * @param p_ptt - Ptt window used for writing the registers.
  2608. * @param buf_size - OUT: required buffer size (in dwords) for reg fifo data.
  2609. *
  2610. * @return error if one of the following holds:
  2611. * - the version wasn't set
  2612. * Otherwise, returns ok.
  2613. */
  2614. enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2615. struct qed_ptt *p_ptt,
  2616. u32 *buf_size);
  2617. /**
  2618. * @brief qed_dbg_reg_fifo_dump - Reads the reg fifo and writes the results into
  2619. * the specified buffer.
  2620. *
  2621. * @param p_hwfn - HW device data
  2622. * @param p_ptt - Ptt window used for writing the registers.
  2623. * @param dump_buf - Pointer to write the reg fifo data into.
  2624. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2625. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2626. *
  2627. * @return error if one of the following holds:
  2628. * - the version wasn't set
  2629. * - the specified buffer is too small
  2630. * - DMAE transaction failed
  2631. * Otherwise, returns ok.
  2632. */
  2633. enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
  2634. struct qed_ptt *p_ptt,
  2635. u32 *dump_buf,
  2636. u32 buf_size_in_dwords,
  2637. u32 *num_dumped_dwords);
  2638. /**
  2639. * @brief qed_dbg_igu_fifo_get_dump_buf_size - Returns the required buffer size
  2640. * for the IGU fifo results.
  2641. *
  2642. * @param p_hwfn - HW device data
  2643. * @param p_ptt - Ptt window used for writing the registers.
  2644. * @param buf_size - OUT: required buffer size (in dwords) for the IGU fifo
  2645. * data.
  2646. *
  2647. * @return error if one of the following holds:
  2648. * - the version wasn't set
  2649. * Otherwise, returns ok.
  2650. */
  2651. enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2652. struct qed_ptt *p_ptt,
  2653. u32 *buf_size);
  2654. /**
  2655. * @brief qed_dbg_igu_fifo_dump - Reads the IGU fifo and writes the results into
  2656. * the specified buffer.
  2657. *
  2658. * @param p_hwfn - HW device data
  2659. * @param p_ptt - Ptt window used for writing the registers.
  2660. * @param dump_buf - Pointer to write the IGU fifo data into.
  2661. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2662. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2663. *
  2664. * @return error if one of the following holds:
  2665. * - the version wasn't set
  2666. * - the specified buffer is too small
  2667. * - DMAE transaction failed
  2668. * Otherwise, returns ok.
  2669. */
  2670. enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
  2671. struct qed_ptt *p_ptt,
  2672. u32 *dump_buf,
  2673. u32 buf_size_in_dwords,
  2674. u32 *num_dumped_dwords);
  2675. /**
  2676. * @brief qed_dbg_protection_override_get_dump_buf_size - Returns the required
  2677. * buffer size for protection override window results.
  2678. *
  2679. * @param p_hwfn - HW device data
  2680. * @param p_ptt - Ptt window used for writing the registers.
  2681. * @param buf_size - OUT: required buffer size (in dwords) for protection
  2682. * override data.
  2683. *
  2684. * @return error if one of the following holds:
  2685. * - the version wasn't set
  2686. * Otherwise, returns ok.
  2687. */
  2688. enum dbg_status
  2689. qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2690. struct qed_ptt *p_ptt,
  2691. u32 *buf_size);
  2692. /**
  2693. * @brief qed_dbg_protection_override_dump - Reads protection override window
  2694. * entries and writes the results into the specified buffer.
  2695. *
  2696. * @param p_hwfn - HW device data
  2697. * @param p_ptt - Ptt window used for writing the registers.
  2698. * @param dump_buf - Pointer to write the protection override data into.
  2699. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2700. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2701. *
  2702. * @return error if one of the following holds:
  2703. * - the version wasn't set
  2704. * - the specified buffer is too small
  2705. * - DMAE transaction failed
  2706. * Otherwise, returns ok.
  2707. */
  2708. enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
  2709. struct qed_ptt *p_ptt,
  2710. u32 *dump_buf,
  2711. u32 buf_size_in_dwords,
  2712. u32 *num_dumped_dwords);
  2713. /**
  2714. * @brief qed_dbg_fw_asserts_get_dump_buf_size - Returns the required buffer
  2715. * size for FW Asserts results.
  2716. *
  2717. * @param p_hwfn - HW device data
  2718. * @param p_ptt - Ptt window used for writing the registers.
  2719. * @param buf_size - OUT: required buffer size (in dwords) for FW Asserts data.
  2720. *
  2721. * @return error if one of the following holds:
  2722. * - the version wasn't set
  2723. * Otherwise, returns ok.
  2724. */
  2725. enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2726. struct qed_ptt *p_ptt,
  2727. u32 *buf_size);
  2728. /**
  2729. * @brief qed_dbg_fw_asserts_dump - Reads the FW Asserts and writes the results
  2730. * into the specified buffer.
  2731. *
  2732. * @param p_hwfn - HW device data
  2733. * @param p_ptt - Ptt window used for writing the registers.
  2734. * @param dump_buf - Pointer to write the FW Asserts data into.
  2735. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2736. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2737. *
  2738. * @return error if one of the following holds:
  2739. * - the version wasn't set
  2740. * - the specified buffer is too small
  2741. * Otherwise, returns ok.
  2742. */
  2743. enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
  2744. struct qed_ptt *p_ptt,
  2745. u32 *dump_buf,
  2746. u32 buf_size_in_dwords,
  2747. u32 *num_dumped_dwords);
  2748. /**
  2749. * @brief qed_dbg_print_attn - Prints attention registers values in the
  2750. * specified results struct.
  2751. *
  2752. * @param p_hwfn
  2753. * @param results - Pointer to the attention read results
  2754. *
  2755. * @return error if one of the following holds:
  2756. * - the version wasn't set
  2757. * Otherwise, returns ok.
  2758. */
  2759. enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
  2760. struct dbg_attn_block_result *results);
  2761. /******************************** Constants **********************************/
  2762. #define MAX_NAME_LEN 16
  2763. /***************************** Public Functions *******************************/
  2764. /**
  2765. * @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
  2766. * debug arrays.
  2767. *
  2768. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2769. */
  2770. enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr);
  2771. /**
  2772. * @brief qed_dbg_get_status_str - Returns a string for the specified status.
  2773. *
  2774. * @param status - a debug status code.
  2775. *
  2776. * @return a string for the specified status
  2777. */
  2778. const char *qed_dbg_get_status_str(enum dbg_status status);
  2779. /**
  2780. * @brief qed_get_idle_chk_results_buf_size - Returns the required buffer size
  2781. * for idle check results (in bytes).
  2782. *
  2783. * @param p_hwfn - HW device data
  2784. * @param dump_buf - idle check dump buffer.
  2785. * @param num_dumped_dwords - number of dwords that were dumped.
  2786. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2787. * results.
  2788. *
  2789. * @return error if the parsing fails, ok otherwise.
  2790. */
  2791. enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
  2792. u32 *dump_buf,
  2793. u32 num_dumped_dwords,
  2794. u32 *results_buf_size);
  2795. /**
  2796. * @brief qed_print_idle_chk_results - Prints idle check results
  2797. *
  2798. * @param p_hwfn - HW device data
  2799. * @param dump_buf - idle check dump buffer.
  2800. * @param num_dumped_dwords - number of dwords that were dumped.
  2801. * @param results_buf - buffer for printing the idle check results.
  2802. * @param num_errors - OUT: number of errors found in idle check.
  2803. * @param num_warnings - OUT: number of warnings found in idle check.
  2804. *
  2805. * @return error if the parsing fails, ok otherwise.
  2806. */
  2807. enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
  2808. u32 *dump_buf,
  2809. u32 num_dumped_dwords,
  2810. char *results_buf,
  2811. u32 *num_errors,
  2812. u32 *num_warnings);
  2813. /**
  2814. * @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
  2815. * for MCP Trace results (in bytes).
  2816. *
  2817. * @param p_hwfn - HW device data
  2818. * @param dump_buf - MCP Trace dump buffer.
  2819. * @param num_dumped_dwords - number of dwords that were dumped.
  2820. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2821. * results.
  2822. *
  2823. * @return error if the parsing fails, ok otherwise.
  2824. */
  2825. enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
  2826. u32 *dump_buf,
  2827. u32 num_dumped_dwords,
  2828. u32 *results_buf_size);
  2829. /**
  2830. * @brief qed_print_mcp_trace_results - Prints MCP Trace results
  2831. *
  2832. * @param p_hwfn - HW device data
  2833. * @param dump_buf - mcp trace dump buffer, starting from the header.
  2834. * @param num_dumped_dwords - number of dwords that were dumped.
  2835. * @param results_buf - buffer for printing the mcp trace results.
  2836. *
  2837. * @return error if the parsing fails, ok otherwise.
  2838. */
  2839. enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
  2840. u32 *dump_buf,
  2841. u32 num_dumped_dwords,
  2842. char *results_buf);
  2843. /**
  2844. * @brief qed_get_reg_fifo_results_buf_size - Returns the required buffer size
  2845. * for reg_fifo results (in bytes).
  2846. *
  2847. * @param p_hwfn - HW device data
  2848. * @param dump_buf - reg fifo dump buffer.
  2849. * @param num_dumped_dwords - number of dwords that were dumped.
  2850. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2851. * results.
  2852. *
  2853. * @return error if the parsing fails, ok otherwise.
  2854. */
  2855. enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  2856. u32 *dump_buf,
  2857. u32 num_dumped_dwords,
  2858. u32 *results_buf_size);
  2859. /**
  2860. * @brief qed_print_reg_fifo_results - Prints reg fifo results
  2861. *
  2862. * @param p_hwfn - HW device data
  2863. * @param dump_buf - reg fifo dump buffer, starting from the header.
  2864. * @param num_dumped_dwords - number of dwords that were dumped.
  2865. * @param results_buf - buffer for printing the reg fifo results.
  2866. *
  2867. * @return error if the parsing fails, ok otherwise.
  2868. */
  2869. enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
  2870. u32 *dump_buf,
  2871. u32 num_dumped_dwords,
  2872. char *results_buf);
  2873. /**
  2874. * @brief qed_get_igu_fifo_results_buf_size - Returns the required buffer size
  2875. * for igu_fifo results (in bytes).
  2876. *
  2877. * @param p_hwfn - HW device data
  2878. * @param dump_buf - IGU fifo dump buffer.
  2879. * @param num_dumped_dwords - number of dwords that were dumped.
  2880. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2881. * results.
  2882. *
  2883. * @return error if the parsing fails, ok otherwise.
  2884. */
  2885. enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  2886. u32 *dump_buf,
  2887. u32 num_dumped_dwords,
  2888. u32 *results_buf_size);
  2889. /**
  2890. * @brief qed_print_igu_fifo_results - Prints IGU fifo results
  2891. *
  2892. * @param p_hwfn - HW device data
  2893. * @param dump_buf - IGU fifo dump buffer, starting from the header.
  2894. * @param num_dumped_dwords - number of dwords that were dumped.
  2895. * @param results_buf - buffer for printing the IGU fifo results.
  2896. *
  2897. * @return error if the parsing fails, ok otherwise.
  2898. */
  2899. enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
  2900. u32 *dump_buf,
  2901. u32 num_dumped_dwords,
  2902. char *results_buf);
  2903. /**
  2904. * @brief qed_get_protection_override_results_buf_size - Returns the required
  2905. * buffer size for protection override results (in bytes).
  2906. *
  2907. * @param p_hwfn - HW device data
  2908. * @param dump_buf - protection override dump buffer.
  2909. * @param num_dumped_dwords - number of dwords that were dumped.
  2910. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2911. * results.
  2912. *
  2913. * @return error if the parsing fails, ok otherwise.
  2914. */
  2915. enum dbg_status
  2916. qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
  2917. u32 *dump_buf,
  2918. u32 num_dumped_dwords,
  2919. u32 *results_buf_size);
  2920. /**
  2921. * @brief qed_print_protection_override_results - Prints protection override
  2922. * results.
  2923. *
  2924. * @param p_hwfn - HW device data
  2925. * @param dump_buf - protection override dump buffer, starting from the header.
  2926. * @param num_dumped_dwords - number of dwords that were dumped.
  2927. * @param results_buf - buffer for printing the reg fifo results.
  2928. *
  2929. * @return error if the parsing fails, ok otherwise.
  2930. */
  2931. enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
  2932. u32 *dump_buf,
  2933. u32 num_dumped_dwords,
  2934. char *results_buf);
  2935. /**
  2936. * @brief qed_get_fw_asserts_results_buf_size - Returns the required buffer size
  2937. * for FW Asserts results (in bytes).
  2938. *
  2939. * @param p_hwfn - HW device data
  2940. * @param dump_buf - FW Asserts dump buffer.
  2941. * @param num_dumped_dwords - number of dwords that were dumped.
  2942. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2943. * results.
  2944. *
  2945. * @return error if the parsing fails, ok otherwise.
  2946. */
  2947. enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
  2948. u32 *dump_buf,
  2949. u32 num_dumped_dwords,
  2950. u32 *results_buf_size);
  2951. /**
  2952. * @brief qed_print_fw_asserts_results - Prints FW Asserts results
  2953. *
  2954. * @param p_hwfn - HW device data
  2955. * @param dump_buf - FW Asserts dump buffer, starting from the header.
  2956. * @param num_dumped_dwords - number of dwords that were dumped.
  2957. * @param results_buf - buffer for printing the FW Asserts results.
  2958. *
  2959. * @return error if the parsing fails, ok otherwise.
  2960. */
  2961. enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
  2962. u32 *dump_buf,
  2963. u32 num_dumped_dwords,
  2964. char *results_buf);
  2965. /* Win 2 */
  2966. #define GTT_BAR0_MAP_REG_IGU_CMD 0x00f000UL
  2967. /* Win 3 */
  2968. #define GTT_BAR0_MAP_REG_TSDM_RAM 0x010000UL
  2969. /* Win 4 */
  2970. #define GTT_BAR0_MAP_REG_MSDM_RAM 0x011000UL
  2971. /* Win 5 */
  2972. #define GTT_BAR0_MAP_REG_MSDM_RAM_1024 0x012000UL
  2973. /* Win 6 */
  2974. #define GTT_BAR0_MAP_REG_USDM_RAM 0x013000UL
  2975. /* Win 7 */
  2976. #define GTT_BAR0_MAP_REG_USDM_RAM_1024 0x014000UL
  2977. /* Win 8 */
  2978. #define GTT_BAR0_MAP_REG_USDM_RAM_2048 0x015000UL
  2979. /* Win 9 */
  2980. #define GTT_BAR0_MAP_REG_XSDM_RAM 0x016000UL
  2981. /* Win 10 */
  2982. #define GTT_BAR0_MAP_REG_YSDM_RAM 0x017000UL
  2983. /* Win 11 */
  2984. #define GTT_BAR0_MAP_REG_PSDM_RAM 0x018000UL
  2985. /**
  2986. * @brief qed_qm_pf_mem_size - prepare QM ILT sizes
  2987. *
  2988. * Returns the required host memory size in 4KB units.
  2989. * Must be called before all QM init HSI functions.
  2990. *
  2991. * @param pf_id - physical function ID
  2992. * @param num_pf_cids - number of connections used by this PF
  2993. * @param num_vf_cids - number of connections used by VFs of this PF
  2994. * @param num_tids - number of tasks used by this PF
  2995. * @param num_pf_pqs - number of PQs used by this PF
  2996. * @param num_vf_pqs - number of PQs used by VFs of this PF
  2997. *
  2998. * @return The required host memory size in 4KB units.
  2999. */
  3000. u32 qed_qm_pf_mem_size(u8 pf_id,
  3001. u32 num_pf_cids,
  3002. u32 num_vf_cids,
  3003. u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
  3004. struct qed_qm_common_rt_init_params {
  3005. u8 max_ports_per_engine;
  3006. u8 max_phys_tcs_per_port;
  3007. bool pf_rl_en;
  3008. bool pf_wfq_en;
  3009. bool vport_rl_en;
  3010. bool vport_wfq_en;
  3011. struct init_qm_port_params *port_params;
  3012. };
  3013. int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
  3014. struct qed_qm_common_rt_init_params *p_params);
  3015. struct qed_qm_pf_rt_init_params {
  3016. u8 port_id;
  3017. u8 pf_id;
  3018. u8 max_phys_tcs_per_port;
  3019. bool is_first_pf;
  3020. u32 num_pf_cids;
  3021. u32 num_vf_cids;
  3022. u32 num_tids;
  3023. u16 start_pq;
  3024. u16 num_pf_pqs;
  3025. u16 num_vf_pqs;
  3026. u8 start_vport;
  3027. u8 num_vports;
  3028. u16 pf_wfq;
  3029. u32 pf_rl;
  3030. struct init_qm_pq_params *pq_params;
  3031. struct init_qm_vport_params *vport_params;
  3032. };
  3033. int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
  3034. struct qed_ptt *p_ptt,
  3035. struct qed_qm_pf_rt_init_params *p_params);
  3036. /**
  3037. * @brief qed_init_pf_wfq - Initializes the WFQ weight of the specified PF
  3038. *
  3039. * @param p_hwfn
  3040. * @param p_ptt - ptt window used for writing the registers
  3041. * @param pf_id - PF ID
  3042. * @param pf_wfq - WFQ weight. Must be non-zero.
  3043. *
  3044. * @return 0 on success, -1 on error.
  3045. */
  3046. int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
  3047. struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
  3048. /**
  3049. * @brief qed_init_pf_rl - Initializes the rate limit of the specified PF
  3050. *
  3051. * @param p_hwfn
  3052. * @param p_ptt - ptt window used for writing the registers
  3053. * @param pf_id - PF ID
  3054. * @param pf_rl - rate limit in Mb/sec units
  3055. *
  3056. * @return 0 on success, -1 on error.
  3057. */
  3058. int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
  3059. struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
  3060. /**
  3061. * @brief qed_init_vport_wfq Initializes the WFQ weight of the specified VPORT
  3062. *
  3063. * @param p_hwfn
  3064. * @param p_ptt - ptt window used for writing the registers
  3065. * @param first_tx_pq_id- An array containing the first Tx PQ ID associated
  3066. * with the VPORT for each TC. This array is filled by
  3067. * qed_qm_pf_rt_init
  3068. * @param vport_wfq - WFQ weight. Must be non-zero.
  3069. *
  3070. * @return 0 on success, -1 on error.
  3071. */
  3072. int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
  3073. struct qed_ptt *p_ptt,
  3074. u16 first_tx_pq_id[NUM_OF_TCS], u16 vport_wfq);
  3075. /**
  3076. * @brief qed_init_vport_rl - Initializes the rate limit of the specified VPORT
  3077. *
  3078. * @param p_hwfn
  3079. * @param p_ptt - ptt window used for writing the registers
  3080. * @param vport_id - VPORT ID
  3081. * @param vport_rl - rate limit in Mb/sec units
  3082. *
  3083. * @return 0 on success, -1 on error.
  3084. */
  3085. int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
  3086. struct qed_ptt *p_ptt, u8 vport_id, u32 vport_rl);
  3087. /**
  3088. * @brief qed_send_qm_stop_cmd Sends a stop command to the QM
  3089. *
  3090. * @param p_hwfn
  3091. * @param p_ptt
  3092. * @param is_release_cmd - true for release, false for stop.
  3093. * @param is_tx_pq - true for Tx PQs, false for Other PQs.
  3094. * @param start_pq - first PQ ID to stop
  3095. * @param num_pqs - Number of PQs to stop, starting from start_pq.
  3096. *
  3097. * @return bool, true if successful, false if timeout occured while waiting for QM command done.
  3098. */
  3099. bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
  3100. struct qed_ptt *p_ptt,
  3101. bool is_release_cmd,
  3102. bool is_tx_pq, u16 start_pq, u16 num_pqs);
  3103. /**
  3104. * @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
  3105. *
  3106. * @param p_ptt - ptt window used for writing the registers.
  3107. * @param dest_port - vxlan destination udp port.
  3108. */
  3109. void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
  3110. struct qed_ptt *p_ptt, u16 dest_port);
  3111. /**
  3112. * @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
  3113. *
  3114. * @param p_ptt - ptt window used for writing the registers.
  3115. * @param vxlan_enable - vxlan enable flag.
  3116. */
  3117. void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
  3118. struct qed_ptt *p_ptt, bool vxlan_enable);
  3119. /**
  3120. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3121. *
  3122. * @param p_ptt - ptt window used for writing the registers.
  3123. * @param eth_gre_enable - eth GRE enable enable flag.
  3124. * @param ip_gre_enable - IP GRE enable enable flag.
  3125. */
  3126. void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
  3127. struct qed_ptt *p_ptt,
  3128. bool eth_gre_enable, bool ip_gre_enable);
  3129. /**
  3130. * @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
  3131. *
  3132. * @param p_ptt - ptt window used for writing the registers.
  3133. * @param dest_port - geneve destination udp port.
  3134. */
  3135. void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
  3136. struct qed_ptt *p_ptt, u16 dest_port);
  3137. /**
  3138. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3139. *
  3140. * @param p_ptt - ptt window used for writing the registers.
  3141. * @param eth_geneve_enable - eth GENEVE enable enable flag.
  3142. * @param ip_geneve_enable - IP GENEVE enable enable flag.
  3143. */
  3144. void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
  3145. struct qed_ptt *p_ptt,
  3146. bool eth_geneve_enable, bool ip_geneve_enable);
  3147. #define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
  3148. #define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
  3149. #define TSTORM_PORT_STAT_OFFSET(port_id) \
  3150. (IRO[1].base + ((port_id) * IRO[1].m1))
  3151. #define TSTORM_PORT_STAT_SIZE (IRO[1].size)
  3152. #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
  3153. (IRO[2].base + ((port_id) * IRO[2].m1))
  3154. #define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
  3155. #define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
  3156. (IRO[3].base + ((vf_id) * IRO[3].m1))
  3157. #define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
  3158. #define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
  3159. (IRO[4].base + (pf_id) * IRO[4].m1)
  3160. #define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
  3161. #define USTORM_EQE_CONS_OFFSET(pf_id) \
  3162. (IRO[5].base + ((pf_id) * IRO[5].m1))
  3163. #define USTORM_EQE_CONS_SIZE (IRO[5].size)
  3164. #define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
  3165. (IRO[6].base + ((queue_zone_id) * IRO[6].m1))
  3166. #define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
  3167. #define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
  3168. (IRO[7].base + ((queue_zone_id) * IRO[7].m1))
  3169. #define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
  3170. #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
  3171. (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
  3172. #define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
  3173. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3174. (IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
  3175. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
  3176. #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3177. (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
  3178. #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
  3179. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
  3180. (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
  3181. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17]. size)
  3182. #define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3183. (IRO[18].base + ((stat_counter_id) * IRO[18].m1))
  3184. #define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
  3185. #define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
  3186. (IRO[19].base + ((queue_id) * IRO[19].m1))
  3187. #define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
  3188. #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
  3189. (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
  3190. #define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
  3191. #define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
  3192. #define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
  3193. #define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3194. (IRO[22].base + ((pf_id) * IRO[22].m1))
  3195. #define MSTORM_ETH_PF_STAT_SIZE (IRO[21].size)
  3196. #define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3197. (IRO[23].base + ((stat_counter_id) * IRO[23].m1))
  3198. #define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
  3199. #define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3200. (IRO[24].base + ((pf_id) * IRO[24].m1))
  3201. #define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
  3202. #define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3203. (IRO[25].base + ((stat_counter_id) * IRO[25].m1))
  3204. #define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
  3205. #define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3206. (IRO[26].base + ((pf_id) * IRO[26].m1))
  3207. #define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
  3208. #define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
  3209. (IRO[27].base + ((ethtype) * IRO[27].m1))
  3210. #define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
  3211. #define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
  3212. #define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
  3213. #define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
  3214. (IRO[29].base + ((pf_id) * IRO[29].m1))
  3215. #define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
  3216. #define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
  3217. (IRO[30].base + ((queue_id) * IRO[30].m1))
  3218. #define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
  3219. #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
  3220. (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
  3221. #define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
  3222. #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3223. (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
  3224. #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
  3225. #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3226. (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
  3227. #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
  3228. #define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3229. (IRO[37].base + ((pf_id) * IRO[37].m1))
  3230. #define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
  3231. #define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3232. (IRO[38].base + ((pf_id) * IRO[38].m1))
  3233. #define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
  3234. #define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3235. (IRO[39].base + ((pf_id) * IRO[39].m1))
  3236. #define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
  3237. #define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3238. (IRO[40].base + ((pf_id) * IRO[40].m1))
  3239. #define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
  3240. #define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3241. (IRO[41].base + ((pf_id) * IRO[41].m1))
  3242. #define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
  3243. #define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3244. (IRO[42].base + ((pf_id) * IRO[42].m1))
  3245. #define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
  3246. #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3247. (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
  3248. #define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
  3249. #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3250. (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
  3251. #define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
  3252. #define TSTORM_FCOE_RX_STATS_OFFSET(pf_id) \
  3253. (IRO[43].base + ((pf_id) * IRO[43].m1))
  3254. #define PSTORM_FCOE_TX_STATS_OFFSET(pf_id) \
  3255. (IRO[44].base + ((pf_id) * IRO[44].m1))
  3256. static const struct iro iro_arr[47] = {
  3257. {0x0, 0x0, 0x0, 0x0, 0x8},
  3258. {0x4cb0, 0x78, 0x0, 0x0, 0x78},
  3259. {0x6318, 0x20, 0x0, 0x0, 0x20},
  3260. {0xb00, 0x8, 0x0, 0x0, 0x4},
  3261. {0xa80, 0x8, 0x0, 0x0, 0x4},
  3262. {0x0, 0x8, 0x0, 0x0, 0x2},
  3263. {0x80, 0x8, 0x0, 0x0, 0x4},
  3264. {0x84, 0x8, 0x0, 0x0, 0x2},
  3265. {0x4bc0, 0x0, 0x0, 0x0, 0x78},
  3266. {0x3df0, 0x0, 0x0, 0x0, 0x78},
  3267. {0x29b0, 0x0, 0x0, 0x0, 0x78},
  3268. {0x4c38, 0x0, 0x0, 0x0, 0x78},
  3269. {0x4990, 0x0, 0x0, 0x0, 0x78},
  3270. {0x7e48, 0x0, 0x0, 0x0, 0x78},
  3271. {0xa28, 0x8, 0x0, 0x0, 0x8},
  3272. {0x60f8, 0x10, 0x0, 0x0, 0x10},
  3273. {0xb820, 0x30, 0x0, 0x0, 0x30},
  3274. {0x95b8, 0x30, 0x0, 0x0, 0x30},
  3275. {0x4b60, 0x80, 0x0, 0x0, 0x40},
  3276. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3277. {0x53a0, 0x80, 0x4, 0x0, 0x4},
  3278. {0xc8f0, 0x0, 0x0, 0x0, 0x4},
  3279. {0x4ba0, 0x80, 0x0, 0x0, 0x20},
  3280. {0x8050, 0x40, 0x0, 0x0, 0x30},
  3281. {0xe770, 0x60, 0x0, 0x0, 0x60},
  3282. {0x2b48, 0x80, 0x0, 0x0, 0x38},
  3283. {0xf188, 0x78, 0x0, 0x0, 0x78},
  3284. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3285. {0xacf0, 0x0, 0x0, 0x0, 0xf0},
  3286. {0xade0, 0x8, 0x0, 0x0, 0x8},
  3287. {0x1f8, 0x8, 0x0, 0x0, 0x8},
  3288. {0xac0, 0x8, 0x0, 0x0, 0x8},
  3289. {0x2578, 0x8, 0x0, 0x0, 0x8},
  3290. {0x24f8, 0x8, 0x0, 0x0, 0x8},
  3291. {0x0, 0x8, 0x0, 0x0, 0x8},
  3292. {0x200, 0x10, 0x8, 0x0, 0x8},
  3293. {0xb78, 0x10, 0x8, 0x0, 0x2},
  3294. {0xd888, 0x38, 0x0, 0x0, 0x24},
  3295. {0x12c38, 0x10, 0x0, 0x0, 0x8},
  3296. {0x11aa0, 0x38, 0x0, 0x0, 0x18},
  3297. {0xa8c0, 0x30, 0x0, 0x0, 0x10},
  3298. {0x86f8, 0x28, 0x0, 0x0, 0x18},
  3299. {0x101f8, 0x10, 0x0, 0x0, 0x10},
  3300. {0xdd08, 0x48, 0x0, 0x0, 0x38},
  3301. {0x10660, 0x20, 0x0, 0x0, 0x20},
  3302. {0x2b80, 0x80, 0x0, 0x0, 0x10},
  3303. {0x5000, 0x10, 0x0, 0x0, 0x10},
  3304. };
  3305. /* Runtime array offsets */
  3306. #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
  3307. #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
  3308. #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
  3309. #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
  3310. #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
  3311. #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
  3312. #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
  3313. #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
  3314. #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
  3315. #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
  3316. #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
  3317. #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
  3318. #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
  3319. #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
  3320. #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
  3321. #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
  3322. #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
  3323. #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
  3324. #define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
  3325. #define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
  3326. #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
  3327. #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
  3328. #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
  3329. #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
  3330. #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
  3331. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3332. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3333. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3334. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3335. #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
  3336. #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
  3337. #define CAU_REG_PI_MEMORY_RT_OFFSET 2233
  3338. #define CAU_REG_PI_MEMORY_RT_SIZE 4416
  3339. #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
  3340. #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
  3341. #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
  3342. #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
  3343. #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
  3344. #define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
  3345. #define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
  3346. #define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
  3347. #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
  3348. #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
  3349. #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
  3350. #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
  3351. #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
  3352. #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
  3353. #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
  3354. #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
  3355. #define SRC_REG_FIRSTFREE_RT_OFFSET 6665
  3356. #define SRC_REG_FIRSTFREE_RT_SIZE 2
  3357. #define SRC_REG_LASTFREE_RT_OFFSET 6667
  3358. #define SRC_REG_LASTFREE_RT_SIZE 2
  3359. #define SRC_REG_COUNTFREE_RT_OFFSET 6669
  3360. #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
  3361. #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
  3362. #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
  3363. #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
  3364. #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
  3365. #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
  3366. #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
  3367. #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
  3368. #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
  3369. #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
  3370. #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
  3371. #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
  3372. #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
  3373. #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
  3374. #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
  3375. #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
  3376. #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
  3377. #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
  3378. #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
  3379. #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
  3380. #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
  3381. #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
  3382. #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
  3383. #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
  3384. #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
  3385. #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
  3386. #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
  3387. #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
  3388. #define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
  3389. #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
  3390. #define PSWRQ2_REG_WR_MBS0_RT_OFFSET 6700
  3391. #define PSWRQ2_REG_RD_MBS0_RT_OFFSET 6701
  3392. #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6702
  3393. #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6703
  3394. #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6704
  3395. #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
  3396. #define PGLUE_REG_B_VF_BASE_RT_OFFSET 28704
  3397. #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 28705
  3398. #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 28706
  3399. #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28707
  3400. #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28708
  3401. #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28709
  3402. #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28710
  3403. #define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28711
  3404. #define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28712
  3405. #define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28713
  3406. #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28714
  3407. #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28715
  3408. #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28716
  3409. #define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
  3410. #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29132
  3411. #define TM_REG_CONFIG_TASK_MEM_RT_SIZE 512
  3412. #define QM_REG_MAXPQSIZE_0_RT_OFFSET 29644
  3413. #define QM_REG_MAXPQSIZE_1_RT_OFFSET 29645
  3414. #define QM_REG_MAXPQSIZE_2_RT_OFFSET 29646
  3415. #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29647
  3416. #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29648
  3417. #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29649
  3418. #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29650
  3419. #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29651
  3420. #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29652
  3421. #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29653
  3422. #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29654
  3423. #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29655
  3424. #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29656
  3425. #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29657
  3426. #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29658
  3427. #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29659
  3428. #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29660
  3429. #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29661
  3430. #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29662
  3431. #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29663
  3432. #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29664
  3433. #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29665
  3434. #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29666
  3435. #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29667
  3436. #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29668
  3437. #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29669
  3438. #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29670
  3439. #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29671
  3440. #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29672
  3441. #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29673
  3442. #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29674
  3443. #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29675
  3444. #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29676
  3445. #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29677
  3446. #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29678
  3447. #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29679
  3448. #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29680
  3449. #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29681
  3450. #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29682
  3451. #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29683
  3452. #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29684
  3453. #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29685
  3454. #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29686
  3455. #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29687
  3456. #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29688
  3457. #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29689
  3458. #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29690
  3459. #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29691
  3460. #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29692
  3461. #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29693
  3462. #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29694
  3463. #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29695
  3464. #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29696
  3465. #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29697
  3466. #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29698
  3467. #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29699
  3468. #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29700
  3469. #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29701
  3470. #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29702
  3471. #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29703
  3472. #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29704
  3473. #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29705
  3474. #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29706
  3475. #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29707
  3476. #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29708
  3477. #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29709
  3478. #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29710
  3479. #define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29711
  3480. #define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
  3481. #define QM_REG_VOQCRDLINE_RT_OFFSET 29839
  3482. #define QM_REG_VOQCRDLINE_RT_SIZE 20
  3483. #define QM_REG_VOQINITCRDLINE_RT_OFFSET 29859
  3484. #define QM_REG_VOQINITCRDLINE_RT_SIZE 20
  3485. #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29879
  3486. #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29880
  3487. #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29881
  3488. #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29882
  3489. #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29883
  3490. #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29884
  3491. #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29885
  3492. #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29886
  3493. #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29887
  3494. #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29888
  3495. #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29889
  3496. #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29890
  3497. #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29891
  3498. #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29892
  3499. #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29893
  3500. #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29894
  3501. #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29895
  3502. #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29896
  3503. #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29897
  3504. #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29898
  3505. #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29899
  3506. #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29900
  3507. #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29901
  3508. #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29902
  3509. #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29903
  3510. #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29904
  3511. #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29905
  3512. #define QM_REG_PQTX2PF_0_RT_OFFSET 29906
  3513. #define QM_REG_PQTX2PF_1_RT_OFFSET 29907
  3514. #define QM_REG_PQTX2PF_2_RT_OFFSET 29908
  3515. #define QM_REG_PQTX2PF_3_RT_OFFSET 29909
  3516. #define QM_REG_PQTX2PF_4_RT_OFFSET 29910
  3517. #define QM_REG_PQTX2PF_5_RT_OFFSET 29911
  3518. #define QM_REG_PQTX2PF_6_RT_OFFSET 29912
  3519. #define QM_REG_PQTX2PF_7_RT_OFFSET 29913
  3520. #define QM_REG_PQTX2PF_8_RT_OFFSET 29914
  3521. #define QM_REG_PQTX2PF_9_RT_OFFSET 29915
  3522. #define QM_REG_PQTX2PF_10_RT_OFFSET 29916
  3523. #define QM_REG_PQTX2PF_11_RT_OFFSET 29917
  3524. #define QM_REG_PQTX2PF_12_RT_OFFSET 29918
  3525. #define QM_REG_PQTX2PF_13_RT_OFFSET 29919
  3526. #define QM_REG_PQTX2PF_14_RT_OFFSET 29920
  3527. #define QM_REG_PQTX2PF_15_RT_OFFSET 29921
  3528. #define QM_REG_PQTX2PF_16_RT_OFFSET 29922
  3529. #define QM_REG_PQTX2PF_17_RT_OFFSET 29923
  3530. #define QM_REG_PQTX2PF_18_RT_OFFSET 29924
  3531. #define QM_REG_PQTX2PF_19_RT_OFFSET 29925
  3532. #define QM_REG_PQTX2PF_20_RT_OFFSET 29926
  3533. #define QM_REG_PQTX2PF_21_RT_OFFSET 29927
  3534. #define QM_REG_PQTX2PF_22_RT_OFFSET 29928
  3535. #define QM_REG_PQTX2PF_23_RT_OFFSET 29929
  3536. #define QM_REG_PQTX2PF_24_RT_OFFSET 29930
  3537. #define QM_REG_PQTX2PF_25_RT_OFFSET 29931
  3538. #define QM_REG_PQTX2PF_26_RT_OFFSET 29932
  3539. #define QM_REG_PQTX2PF_27_RT_OFFSET 29933
  3540. #define QM_REG_PQTX2PF_28_RT_OFFSET 29934
  3541. #define QM_REG_PQTX2PF_29_RT_OFFSET 29935
  3542. #define QM_REG_PQTX2PF_30_RT_OFFSET 29936
  3543. #define QM_REG_PQTX2PF_31_RT_OFFSET 29937
  3544. #define QM_REG_PQTX2PF_32_RT_OFFSET 29938
  3545. #define QM_REG_PQTX2PF_33_RT_OFFSET 29939
  3546. #define QM_REG_PQTX2PF_34_RT_OFFSET 29940
  3547. #define QM_REG_PQTX2PF_35_RT_OFFSET 29941
  3548. #define QM_REG_PQTX2PF_36_RT_OFFSET 29942
  3549. #define QM_REG_PQTX2PF_37_RT_OFFSET 29943
  3550. #define QM_REG_PQTX2PF_38_RT_OFFSET 29944
  3551. #define QM_REG_PQTX2PF_39_RT_OFFSET 29945
  3552. #define QM_REG_PQTX2PF_40_RT_OFFSET 29946
  3553. #define QM_REG_PQTX2PF_41_RT_OFFSET 29947
  3554. #define QM_REG_PQTX2PF_42_RT_OFFSET 29948
  3555. #define QM_REG_PQTX2PF_43_RT_OFFSET 29949
  3556. #define QM_REG_PQTX2PF_44_RT_OFFSET 29950
  3557. #define QM_REG_PQTX2PF_45_RT_OFFSET 29951
  3558. #define QM_REG_PQTX2PF_46_RT_OFFSET 29952
  3559. #define QM_REG_PQTX2PF_47_RT_OFFSET 29953
  3560. #define QM_REG_PQTX2PF_48_RT_OFFSET 29954
  3561. #define QM_REG_PQTX2PF_49_RT_OFFSET 29955
  3562. #define QM_REG_PQTX2PF_50_RT_OFFSET 29956
  3563. #define QM_REG_PQTX2PF_51_RT_OFFSET 29957
  3564. #define QM_REG_PQTX2PF_52_RT_OFFSET 29958
  3565. #define QM_REG_PQTX2PF_53_RT_OFFSET 29959
  3566. #define QM_REG_PQTX2PF_54_RT_OFFSET 29960
  3567. #define QM_REG_PQTX2PF_55_RT_OFFSET 29961
  3568. #define QM_REG_PQTX2PF_56_RT_OFFSET 29962
  3569. #define QM_REG_PQTX2PF_57_RT_OFFSET 29963
  3570. #define QM_REG_PQTX2PF_58_RT_OFFSET 29964
  3571. #define QM_REG_PQTX2PF_59_RT_OFFSET 29965
  3572. #define QM_REG_PQTX2PF_60_RT_OFFSET 29966
  3573. #define QM_REG_PQTX2PF_61_RT_OFFSET 29967
  3574. #define QM_REG_PQTX2PF_62_RT_OFFSET 29968
  3575. #define QM_REG_PQTX2PF_63_RT_OFFSET 29969
  3576. #define QM_REG_PQOTHER2PF_0_RT_OFFSET 29970
  3577. #define QM_REG_PQOTHER2PF_1_RT_OFFSET 29971
  3578. #define QM_REG_PQOTHER2PF_2_RT_OFFSET 29972
  3579. #define QM_REG_PQOTHER2PF_3_RT_OFFSET 29973
  3580. #define QM_REG_PQOTHER2PF_4_RT_OFFSET 29974
  3581. #define QM_REG_PQOTHER2PF_5_RT_OFFSET 29975
  3582. #define QM_REG_PQOTHER2PF_6_RT_OFFSET 29976
  3583. #define QM_REG_PQOTHER2PF_7_RT_OFFSET 29977
  3584. #define QM_REG_PQOTHER2PF_8_RT_OFFSET 29978
  3585. #define QM_REG_PQOTHER2PF_9_RT_OFFSET 29979
  3586. #define QM_REG_PQOTHER2PF_10_RT_OFFSET 29980
  3587. #define QM_REG_PQOTHER2PF_11_RT_OFFSET 29981
  3588. #define QM_REG_PQOTHER2PF_12_RT_OFFSET 29982
  3589. #define QM_REG_PQOTHER2PF_13_RT_OFFSET 29983
  3590. #define QM_REG_PQOTHER2PF_14_RT_OFFSET 29984
  3591. #define QM_REG_PQOTHER2PF_15_RT_OFFSET 29985
  3592. #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 29986
  3593. #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 29987
  3594. #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 29988
  3595. #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 29989
  3596. #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 29990
  3597. #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 29991
  3598. #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 29992
  3599. #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 29993
  3600. #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 29994
  3601. #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 29995
  3602. #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 29996
  3603. #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 29997
  3604. #define QM_REG_RLGLBLINCVAL_RT_OFFSET 29998
  3605. #define QM_REG_RLGLBLINCVAL_RT_SIZE 256
  3606. #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30254
  3607. #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
  3608. #define QM_REG_RLGLBLCRD_RT_OFFSET 30510
  3609. #define QM_REG_RLGLBLCRD_RT_SIZE 256
  3610. #define QM_REG_RLGLBLENABLE_RT_OFFSET 30766
  3611. #define QM_REG_RLPFPERIOD_RT_OFFSET 30767
  3612. #define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30768
  3613. #define QM_REG_RLPFINCVAL_RT_OFFSET 30769
  3614. #define QM_REG_RLPFINCVAL_RT_SIZE 16
  3615. #define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30785
  3616. #define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
  3617. #define QM_REG_RLPFCRD_RT_OFFSET 30801
  3618. #define QM_REG_RLPFCRD_RT_SIZE 16
  3619. #define QM_REG_RLPFENABLE_RT_OFFSET 30817
  3620. #define QM_REG_RLPFVOQENABLE_RT_OFFSET 30818
  3621. #define QM_REG_WFQPFWEIGHT_RT_OFFSET 30819
  3622. #define QM_REG_WFQPFWEIGHT_RT_SIZE 16
  3623. #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30835
  3624. #define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
  3625. #define QM_REG_WFQPFCRD_RT_OFFSET 30851
  3626. #define QM_REG_WFQPFCRD_RT_SIZE 160
  3627. #define QM_REG_WFQPFENABLE_RT_OFFSET 31011
  3628. #define QM_REG_WFQVPENABLE_RT_OFFSET 31012
  3629. #define QM_REG_BASEADDRTXPQ_RT_OFFSET 31013
  3630. #define QM_REG_BASEADDRTXPQ_RT_SIZE 512
  3631. #define QM_REG_TXPQMAP_RT_OFFSET 31525
  3632. #define QM_REG_TXPQMAP_RT_SIZE 512
  3633. #define QM_REG_WFQVPWEIGHT_RT_OFFSET 32037
  3634. #define QM_REG_WFQVPWEIGHT_RT_SIZE 512
  3635. #define QM_REG_WFQVPCRD_RT_OFFSET 32549
  3636. #define QM_REG_WFQVPCRD_RT_SIZE 512
  3637. #define QM_REG_WFQVPMAP_RT_OFFSET 33061
  3638. #define QM_REG_WFQVPMAP_RT_SIZE 512
  3639. #define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33573
  3640. #define QM_REG_WFQPFCRD_MSB_RT_SIZE 160
  3641. #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 33733
  3642. #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 33734
  3643. #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 33735
  3644. #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 33736
  3645. #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 33737
  3646. #define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 33738
  3647. #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 33739
  3648. #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 33740
  3649. #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
  3650. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 33744
  3651. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
  3652. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 33748
  3653. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
  3654. #define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 33752
  3655. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 33753
  3656. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
  3657. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 33785
  3658. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
  3659. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 33801
  3660. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
  3661. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 33817
  3662. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
  3663. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 33833
  3664. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
  3665. #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 33849
  3666. #define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 33850
  3667. #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 33851
  3668. #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 33852
  3669. #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 33853
  3670. #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 33854
  3671. #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 33855
  3672. #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 33856
  3673. #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 33857
  3674. #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 33858
  3675. #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 33859
  3676. #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 33860
  3677. #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 33861
  3678. #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 33862
  3679. #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 33863
  3680. #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 33864
  3681. #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 33865
  3682. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 33866
  3683. #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 33867
  3684. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 33868
  3685. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 33869
  3686. #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 33870
  3687. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 33871
  3688. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 33872
  3689. #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 33873
  3690. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 33874
  3691. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 33875
  3692. #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 33876
  3693. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 33877
  3694. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 33878
  3695. #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 33879
  3696. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 33880
  3697. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 33881
  3698. #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 33882
  3699. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 33883
  3700. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 33884
  3701. #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 33885
  3702. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 33886
  3703. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 33887
  3704. #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 33888
  3705. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 33889
  3706. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 33890
  3707. #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 33891
  3708. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 33892
  3709. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 33893
  3710. #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 33894
  3711. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 33895
  3712. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 33896
  3713. #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 33897
  3714. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 33898
  3715. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 33899
  3716. #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 33900
  3717. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 33901
  3718. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 33902
  3719. #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 33903
  3720. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 33904
  3721. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 33905
  3722. #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 33906
  3723. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 33907
  3724. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 33908
  3725. #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 33909
  3726. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 33910
  3727. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 33911
  3728. #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 33912
  3729. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 33913
  3730. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 33914
  3731. #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 33915
  3732. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 33916
  3733. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 33917
  3734. #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 33918
  3735. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 33919
  3736. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 33920
  3737. #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 33921
  3738. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 33922
  3739. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 33923
  3740. #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 33924
  3741. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 33925
  3742. #define XCM_REG_CON_PHY_Q3_RT_OFFSET 33926
  3743. #define RUNTIME_ARRAY_SIZE 33927
  3744. /* The eth storm context for the Tstorm */
  3745. struct tstorm_eth_conn_st_ctx {
  3746. __le32 reserved[4];
  3747. };
  3748. /* The eth storm context for the Pstorm */
  3749. struct pstorm_eth_conn_st_ctx {
  3750. __le32 reserved[8];
  3751. };
  3752. /* The eth storm context for the Xstorm */
  3753. struct xstorm_eth_conn_st_ctx {
  3754. __le32 reserved[60];
  3755. };
  3756. struct xstorm_eth_conn_ag_ctx {
  3757. u8 reserved0;
  3758. u8 eth_state;
  3759. u8 flags0;
  3760. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  3761. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  3762. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
  3763. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
  3764. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
  3765. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
  3766. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  3767. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  3768. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
  3769. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
  3770. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
  3771. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
  3772. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
  3773. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
  3774. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
  3775. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
  3776. u8 flags1;
  3777. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
  3778. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
  3779. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
  3780. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
  3781. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
  3782. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
  3783. #define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
  3784. #define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
  3785. #define XSTORM_ETH_CONN_AG_CTX_BIT12_MASK 0x1
  3786. #define XSTORM_ETH_CONN_AG_CTX_BIT12_SHIFT 4
  3787. #define XSTORM_ETH_CONN_AG_CTX_BIT13_MASK 0x1
  3788. #define XSTORM_ETH_CONN_AG_CTX_BIT13_SHIFT 5
  3789. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  3790. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  3791. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  3792. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  3793. u8 flags2;
  3794. #define XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  3795. #define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
  3796. #define XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  3797. #define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
  3798. #define XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  3799. #define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
  3800. #define XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  3801. #define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
  3802. u8 flags3;
  3803. #define XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  3804. #define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
  3805. #define XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  3806. #define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
  3807. #define XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  3808. #define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
  3809. #define XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  3810. #define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
  3811. u8 flags4;
  3812. #define XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  3813. #define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
  3814. #define XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  3815. #define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
  3816. #define XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  3817. #define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
  3818. #define XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
  3819. #define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
  3820. u8 flags5;
  3821. #define XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
  3822. #define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
  3823. #define XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
  3824. #define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
  3825. #define XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
  3826. #define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
  3827. #define XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
  3828. #define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
  3829. u8 flags6;
  3830. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  3831. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  3832. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  3833. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  3834. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
  3835. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
  3836. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  3837. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  3838. u8 flags7;
  3839. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  3840. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  3841. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
  3842. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
  3843. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  3844. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  3845. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  3846. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
  3847. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  3848. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
  3849. u8 flags8;
  3850. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  3851. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
  3852. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  3853. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
  3854. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  3855. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
  3856. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  3857. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
  3858. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  3859. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
  3860. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  3861. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
  3862. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  3863. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
  3864. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  3865. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
  3866. u8 flags9;
  3867. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  3868. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
  3869. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
  3870. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
  3871. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
  3872. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
  3873. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
  3874. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
  3875. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
  3876. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
  3877. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
  3878. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
  3879. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  3880. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  3881. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  3882. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  3883. u8 flags10;
  3884. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  3885. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  3886. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  3887. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  3888. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  3889. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  3890. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
  3891. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
  3892. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  3893. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  3894. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  3895. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  3896. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
  3897. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
  3898. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
  3899. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
  3900. u8 flags11;
  3901. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
  3902. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
  3903. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
  3904. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
  3905. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  3906. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  3907. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  3908. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
  3909. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  3910. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
  3911. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  3912. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
  3913. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  3914. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  3915. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
  3916. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
  3917. u8 flags12;
  3918. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
  3919. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
  3920. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
  3921. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
  3922. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  3923. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  3924. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  3925. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  3926. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
  3927. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
  3928. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
  3929. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
  3930. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
  3931. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
  3932. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
  3933. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
  3934. u8 flags13;
  3935. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
  3936. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
  3937. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
  3938. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
  3939. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  3940. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  3941. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  3942. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  3943. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  3944. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  3945. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  3946. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  3947. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  3948. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  3949. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  3950. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  3951. u8 flags14;
  3952. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  3953. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  3954. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  3955. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  3956. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  3957. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  3958. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  3959. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  3960. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  3961. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  3962. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  3963. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  3964. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  3965. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  3966. u8 edpm_event_id;
  3967. __le16 physical_q0;
  3968. __le16 quota;
  3969. __le16 edpm_num_bds;
  3970. __le16 tx_bd_cons;
  3971. __le16 tx_bd_prod;
  3972. __le16 tx_class;
  3973. __le16 conn_dpi;
  3974. u8 byte3;
  3975. u8 byte4;
  3976. u8 byte5;
  3977. u8 byte6;
  3978. __le32 reg0;
  3979. __le32 reg1;
  3980. __le32 reg2;
  3981. __le32 reg3;
  3982. __le32 reg4;
  3983. __le32 reg5;
  3984. __le32 reg6;
  3985. __le16 word7;
  3986. __le16 word8;
  3987. __le16 word9;
  3988. __le16 word10;
  3989. __le32 reg7;
  3990. __le32 reg8;
  3991. __le32 reg9;
  3992. u8 byte7;
  3993. u8 byte8;
  3994. u8 byte9;
  3995. u8 byte10;
  3996. u8 byte11;
  3997. u8 byte12;
  3998. u8 byte13;
  3999. u8 byte14;
  4000. u8 byte15;
  4001. u8 byte16;
  4002. __le16 word11;
  4003. __le32 reg10;
  4004. __le32 reg11;
  4005. __le32 reg12;
  4006. __le32 reg13;
  4007. __le32 reg14;
  4008. __le32 reg15;
  4009. __le32 reg16;
  4010. __le32 reg17;
  4011. __le32 reg18;
  4012. __le32 reg19;
  4013. __le16 word12;
  4014. __le16 word13;
  4015. __le16 word14;
  4016. __le16 word15;
  4017. };
  4018. /* The eth storm context for the Ystorm */
  4019. struct ystorm_eth_conn_st_ctx {
  4020. __le32 reserved[8];
  4021. };
  4022. struct ystorm_eth_conn_ag_ctx {
  4023. u8 byte0;
  4024. u8 state;
  4025. u8 flags0;
  4026. #define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4027. #define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4028. #define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4029. #define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4030. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4031. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
  4032. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
  4033. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
  4034. #define YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4035. #define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4036. u8 flags1;
  4037. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4038. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
  4039. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
  4040. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
  4041. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4042. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4043. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4044. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  4045. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4046. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  4047. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4048. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  4049. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4050. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  4051. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4052. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  4053. u8 tx_q0_int_coallecing_timeset;
  4054. u8 byte3;
  4055. __le16 word0;
  4056. __le32 terminate_spqe;
  4057. __le32 reg1;
  4058. __le16 tx_bd_cons_upd;
  4059. __le16 word2;
  4060. __le16 word3;
  4061. __le16 word4;
  4062. __le32 reg2;
  4063. __le32 reg3;
  4064. };
  4065. struct tstorm_eth_conn_ag_ctx {
  4066. u8 byte0;
  4067. u8 byte1;
  4068. u8 flags0;
  4069. #define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4070. #define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4071. #define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4072. #define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4073. #define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
  4074. #define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
  4075. #define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
  4076. #define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
  4077. #define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
  4078. #define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
  4079. #define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
  4080. #define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
  4081. #define TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  4082. #define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
  4083. u8 flags1;
  4084. #define TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  4085. #define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
  4086. #define TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4087. #define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
  4088. #define TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4089. #define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
  4090. #define TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  4091. #define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
  4092. u8 flags2;
  4093. #define TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  4094. #define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
  4095. #define TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  4096. #define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
  4097. #define TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  4098. #define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
  4099. #define TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  4100. #define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
  4101. u8 flags3;
  4102. #define TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  4103. #define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
  4104. #define TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  4105. #define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
  4106. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  4107. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
  4108. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  4109. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
  4110. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4111. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
  4112. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4113. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
  4114. u8 flags4;
  4115. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  4116. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
  4117. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  4118. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
  4119. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  4120. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
  4121. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  4122. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
  4123. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  4124. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
  4125. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  4126. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
  4127. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  4128. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
  4129. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4130. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4131. u8 flags5;
  4132. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4133. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4134. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4135. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4136. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4137. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4138. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4139. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4140. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4141. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4142. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
  4143. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
  4144. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4145. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4146. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4147. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4148. __le32 reg0;
  4149. __le32 reg1;
  4150. __le32 reg2;
  4151. __le32 reg3;
  4152. __le32 reg4;
  4153. __le32 reg5;
  4154. __le32 reg6;
  4155. __le32 reg7;
  4156. __le32 reg8;
  4157. u8 byte2;
  4158. u8 byte3;
  4159. __le16 rx_bd_cons;
  4160. u8 byte4;
  4161. u8 byte5;
  4162. __le16 rx_bd_prod;
  4163. __le16 word2;
  4164. __le16 word3;
  4165. __le32 reg9;
  4166. __le32 reg10;
  4167. };
  4168. struct ustorm_eth_conn_ag_ctx {
  4169. u8 byte0;
  4170. u8 byte1;
  4171. u8 flags0;
  4172. #define USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4173. #define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4174. #define USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4175. #define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4176. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
  4177. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
  4178. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
  4179. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
  4180. #define USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4181. #define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4182. u8 flags1;
  4183. #define USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4184. #define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
  4185. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
  4186. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
  4187. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
  4188. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
  4189. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4190. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
  4191. u8 flags2;
  4192. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
  4193. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
  4194. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
  4195. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
  4196. #define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4197. #define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4198. #define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4199. #define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
  4200. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
  4201. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
  4202. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
  4203. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
  4204. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4205. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
  4206. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4207. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4208. u8 flags3;
  4209. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4210. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4211. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4212. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4213. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4214. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4215. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4216. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4217. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4218. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4219. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  4220. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
  4221. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4222. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4223. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4224. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4225. u8 byte2;
  4226. u8 byte3;
  4227. __le16 word0;
  4228. __le16 tx_bd_cons;
  4229. __le32 reg0;
  4230. __le32 reg1;
  4231. __le32 reg2;
  4232. __le32 tx_int_coallecing_timeset;
  4233. __le16 tx_drv_bd_cons;
  4234. __le16 rx_drv_cqe_cons;
  4235. };
  4236. /* The eth storm context for the Ustorm */
  4237. struct ustorm_eth_conn_st_ctx {
  4238. __le32 reserved[40];
  4239. };
  4240. /* The eth storm context for the Mstorm */
  4241. struct mstorm_eth_conn_st_ctx {
  4242. __le32 reserved[8];
  4243. };
  4244. /* eth connection context */
  4245. struct eth_conn_context {
  4246. struct tstorm_eth_conn_st_ctx tstorm_st_context;
  4247. struct regpair tstorm_st_padding[2];
  4248. struct pstorm_eth_conn_st_ctx pstorm_st_context;
  4249. struct xstorm_eth_conn_st_ctx xstorm_st_context;
  4250. struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
  4251. struct ystorm_eth_conn_st_ctx ystorm_st_context;
  4252. struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
  4253. struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
  4254. struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
  4255. struct ustorm_eth_conn_st_ctx ustorm_st_context;
  4256. struct mstorm_eth_conn_st_ctx mstorm_st_context;
  4257. };
  4258. enum eth_error_code {
  4259. ETH_OK = 0x00,
  4260. ETH_FILTERS_MAC_ADD_FAIL_FULL,
  4261. ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
  4262. ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
  4263. ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
  4264. ETH_FILTERS_MAC_DEL_FAIL_NOF,
  4265. ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
  4266. ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
  4267. ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
  4268. ETH_FILTERS_VLAN_ADD_FAIL_FULL,
  4269. ETH_FILTERS_VLAN_ADD_FAIL_DUP,
  4270. ETH_FILTERS_VLAN_DEL_FAIL_NOF,
  4271. ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
  4272. ETH_FILTERS_PAIR_ADD_FAIL_DUP,
  4273. ETH_FILTERS_PAIR_ADD_FAIL_FULL,
  4274. ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
  4275. ETH_FILTERS_PAIR_DEL_FAIL_NOF,
  4276. ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
  4277. ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
  4278. ETH_FILTERS_VNI_ADD_FAIL_FULL,
  4279. ETH_FILTERS_VNI_ADD_FAIL_DUP,
  4280. MAX_ETH_ERROR_CODE
  4281. };
  4282. enum eth_event_opcode {
  4283. ETH_EVENT_UNUSED,
  4284. ETH_EVENT_VPORT_START,
  4285. ETH_EVENT_VPORT_UPDATE,
  4286. ETH_EVENT_VPORT_STOP,
  4287. ETH_EVENT_TX_QUEUE_START,
  4288. ETH_EVENT_TX_QUEUE_STOP,
  4289. ETH_EVENT_RX_QUEUE_START,
  4290. ETH_EVENT_RX_QUEUE_UPDATE,
  4291. ETH_EVENT_RX_QUEUE_STOP,
  4292. ETH_EVENT_FILTERS_UPDATE,
  4293. ETH_EVENT_RESERVED,
  4294. ETH_EVENT_RESERVED2,
  4295. ETH_EVENT_RESERVED3,
  4296. ETH_EVENT_RX_ADD_UDP_FILTER,
  4297. ETH_EVENT_RX_DELETE_UDP_FILTER,
  4298. ETH_EVENT_RESERVED4,
  4299. ETH_EVENT_RESERVED5,
  4300. MAX_ETH_EVENT_OPCODE
  4301. };
  4302. /* Classify rule types in E2/E3 */
  4303. enum eth_filter_action {
  4304. ETH_FILTER_ACTION_UNUSED,
  4305. ETH_FILTER_ACTION_REMOVE,
  4306. ETH_FILTER_ACTION_ADD,
  4307. ETH_FILTER_ACTION_REMOVE_ALL,
  4308. MAX_ETH_FILTER_ACTION
  4309. };
  4310. /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
  4311. struct eth_filter_cmd {
  4312. u8 type;
  4313. u8 vport_id;
  4314. u8 action;
  4315. u8 reserved0;
  4316. __le32 vni;
  4317. __le16 mac_lsb;
  4318. __le16 mac_mid;
  4319. __le16 mac_msb;
  4320. __le16 vlan_id;
  4321. };
  4322. /* $$KEEP_ENDIANNESS$$ */
  4323. struct eth_filter_cmd_header {
  4324. u8 rx;
  4325. u8 tx;
  4326. u8 cmd_cnt;
  4327. u8 assert_on_error;
  4328. u8 reserved1[4];
  4329. };
  4330. /* Ethernet filter types: mac/vlan/pair */
  4331. enum eth_filter_type {
  4332. ETH_FILTER_TYPE_UNUSED,
  4333. ETH_FILTER_TYPE_MAC,
  4334. ETH_FILTER_TYPE_VLAN,
  4335. ETH_FILTER_TYPE_PAIR,
  4336. ETH_FILTER_TYPE_INNER_MAC,
  4337. ETH_FILTER_TYPE_INNER_VLAN,
  4338. ETH_FILTER_TYPE_INNER_PAIR,
  4339. ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
  4340. ETH_FILTER_TYPE_MAC_VNI_PAIR,
  4341. ETH_FILTER_TYPE_VNI,
  4342. MAX_ETH_FILTER_TYPE
  4343. };
  4344. enum eth_ipv4_frag_type {
  4345. ETH_IPV4_NOT_FRAG,
  4346. ETH_IPV4_FIRST_FRAG,
  4347. ETH_IPV4_NON_FIRST_FRAG,
  4348. MAX_ETH_IPV4_FRAG_TYPE
  4349. };
  4350. enum eth_ramrod_cmd_id {
  4351. ETH_RAMROD_UNUSED,
  4352. ETH_RAMROD_VPORT_START,
  4353. ETH_RAMROD_VPORT_UPDATE,
  4354. ETH_RAMROD_VPORT_STOP,
  4355. ETH_RAMROD_RX_QUEUE_START,
  4356. ETH_RAMROD_RX_QUEUE_STOP,
  4357. ETH_RAMROD_TX_QUEUE_START,
  4358. ETH_RAMROD_TX_QUEUE_STOP,
  4359. ETH_RAMROD_FILTERS_UPDATE,
  4360. ETH_RAMROD_RX_QUEUE_UPDATE,
  4361. ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
  4362. ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
  4363. ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
  4364. ETH_RAMROD_RX_ADD_UDP_FILTER,
  4365. ETH_RAMROD_RX_DELETE_UDP_FILTER,
  4366. ETH_RAMROD_RX_CREATE_GFT_ACTION,
  4367. ETH_RAMROD_GFT_UPDATE_FILTER,
  4368. MAX_ETH_RAMROD_CMD_ID
  4369. };
  4370. /* return code from eth sp ramrods */
  4371. struct eth_return_code {
  4372. u8 value;
  4373. #define ETH_RETURN_CODE_ERR_CODE_MASK 0x1F
  4374. #define ETH_RETURN_CODE_ERR_CODE_SHIFT 0
  4375. #define ETH_RETURN_CODE_RESERVED_MASK 0x3
  4376. #define ETH_RETURN_CODE_RESERVED_SHIFT 5
  4377. #define ETH_RETURN_CODE_RX_TX_MASK 0x1
  4378. #define ETH_RETURN_CODE_RX_TX_SHIFT 7
  4379. };
  4380. /* What to do in case an error occurs */
  4381. enum eth_tx_err {
  4382. ETH_TX_ERR_DROP,
  4383. ETH_TX_ERR_ASSERT_MALICIOUS,
  4384. MAX_ETH_TX_ERR
  4385. };
  4386. /* Array of the different error type behaviors */
  4387. struct eth_tx_err_vals {
  4388. __le16 values;
  4389. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK 0x1
  4390. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT 0
  4391. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK 0x1
  4392. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT 1
  4393. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK 0x1
  4394. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT 2
  4395. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK 0x1
  4396. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT 3
  4397. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK 0x1
  4398. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT 4
  4399. #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK 0x1
  4400. #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT 5
  4401. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK 0x1
  4402. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT 6
  4403. #define ETH_TX_ERR_VALS_RESERVED_MASK 0x1FF
  4404. #define ETH_TX_ERR_VALS_RESERVED_SHIFT 7
  4405. };
  4406. /* vport rss configuration data */
  4407. struct eth_vport_rss_config {
  4408. __le16 capabilities;
  4409. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK 0x1
  4410. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT 0
  4411. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK 0x1
  4412. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT 1
  4413. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK 0x1
  4414. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT 2
  4415. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK 0x1
  4416. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT 3
  4417. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK 0x1
  4418. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT 4
  4419. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK 0x1
  4420. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT 5
  4421. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK 0x1
  4422. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT 6
  4423. #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK 0x1FF
  4424. #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT 7
  4425. u8 rss_id;
  4426. u8 rss_mode;
  4427. u8 update_rss_key;
  4428. u8 update_rss_ind_table;
  4429. u8 update_rss_capabilities;
  4430. u8 tbl_size;
  4431. __le32 reserved2[2];
  4432. __le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
  4433. __le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
  4434. __le32 reserved3[2];
  4435. };
  4436. /* eth vport RSS mode */
  4437. enum eth_vport_rss_mode {
  4438. ETH_VPORT_RSS_MODE_DISABLED,
  4439. ETH_VPORT_RSS_MODE_REGULAR,
  4440. MAX_ETH_VPORT_RSS_MODE
  4441. };
  4442. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4443. struct eth_vport_rx_mode {
  4444. __le16 state;
  4445. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK 0x1
  4446. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT 0
  4447. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4448. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4449. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK 0x1
  4450. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT 2
  4451. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK 0x1
  4452. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT 3
  4453. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4454. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT 4
  4455. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4456. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT 5
  4457. #define ETH_VPORT_RX_MODE_RESERVED1_MASK 0x3FF
  4458. #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT 6
  4459. __le16 reserved2[3];
  4460. };
  4461. /* Command for setting tpa parameters */
  4462. struct eth_vport_tpa_param {
  4463. u8 tpa_ipv4_en_flg;
  4464. u8 tpa_ipv6_en_flg;
  4465. u8 tpa_ipv4_tunn_en_flg;
  4466. u8 tpa_ipv6_tunn_en_flg;
  4467. u8 tpa_pkt_split_flg;
  4468. u8 tpa_hdr_data_split_flg;
  4469. u8 tpa_gro_consistent_flg;
  4470. u8 tpa_max_aggs_num;
  4471. __le16 tpa_max_size;
  4472. __le16 tpa_min_size_to_start;
  4473. __le16 tpa_min_size_to_cont;
  4474. u8 max_buff_num;
  4475. u8 reserved;
  4476. };
  4477. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4478. struct eth_vport_tx_mode {
  4479. __le16 state;
  4480. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK 0x1
  4481. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT 0
  4482. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4483. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4484. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK 0x1
  4485. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT 2
  4486. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4487. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT 3
  4488. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4489. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT 4
  4490. #define ETH_VPORT_TX_MODE_RESERVED1_MASK 0x7FF
  4491. #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT 5
  4492. __le16 reserved2[3];
  4493. };
  4494. /* Ramrod data for rx queue start ramrod */
  4495. struct rx_queue_start_ramrod_data {
  4496. __le16 rx_queue_id;
  4497. __le16 num_of_pbl_pages;
  4498. __le16 bd_max_bytes;
  4499. __le16 sb_id;
  4500. u8 sb_index;
  4501. u8 vport_id;
  4502. u8 default_rss_queue_flg;
  4503. u8 complete_cqe_flg;
  4504. u8 complete_event_flg;
  4505. u8 stats_counter_id;
  4506. u8 pin_context;
  4507. u8 pxp_tph_valid_bd;
  4508. u8 pxp_tph_valid_pkt;
  4509. u8 pxp_st_hint;
  4510. __le16 pxp_st_index;
  4511. u8 pmd_mode;
  4512. u8 notify_en;
  4513. u8 toggle_val;
  4514. u8 vf_rx_prod_index;
  4515. u8 vf_rx_prod_use_zone_a;
  4516. u8 reserved[5];
  4517. __le16 reserved1;
  4518. struct regpair cqe_pbl_addr;
  4519. struct regpair bd_base;
  4520. struct regpair reserved2;
  4521. };
  4522. /* Ramrod data for rx queue start ramrod */
  4523. struct rx_queue_stop_ramrod_data {
  4524. __le16 rx_queue_id;
  4525. u8 complete_cqe_flg;
  4526. u8 complete_event_flg;
  4527. u8 vport_id;
  4528. u8 reserved[3];
  4529. };
  4530. /* Ramrod data for rx queue update ramrod */
  4531. struct rx_queue_update_ramrod_data {
  4532. __le16 rx_queue_id;
  4533. u8 complete_cqe_flg;
  4534. u8 complete_event_flg;
  4535. u8 vport_id;
  4536. u8 reserved[4];
  4537. u8 reserved1;
  4538. u8 reserved2;
  4539. u8 reserved3;
  4540. __le16 reserved4;
  4541. __le16 reserved5;
  4542. struct regpair reserved6;
  4543. };
  4544. /* Ramrod data for rx Add UDP Filter */
  4545. struct rx_udp_filter_data {
  4546. __le16 action_icid;
  4547. __le16 vlan_id;
  4548. u8 ip_type;
  4549. u8 tenant_id_exists;
  4550. __le16 reserved1;
  4551. __le32 ip_dst_addr[4];
  4552. __le32 ip_src_addr[4];
  4553. __le16 udp_dst_port;
  4554. __le16 udp_src_port;
  4555. __le32 tenant_id;
  4556. };
  4557. /* Ramrod data for rx queue start ramrod */
  4558. struct tx_queue_start_ramrod_data {
  4559. __le16 sb_id;
  4560. u8 sb_index;
  4561. u8 vport_id;
  4562. u8 reserved0;
  4563. u8 stats_counter_id;
  4564. __le16 qm_pq_id;
  4565. u8 flags;
  4566. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK 0x1
  4567. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT 0
  4568. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK 0x1
  4569. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT 1
  4570. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_MASK 0x1
  4571. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_SHIFT 2
  4572. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK 0x1
  4573. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT 3
  4574. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK 0x1
  4575. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT 4
  4576. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK 0x1
  4577. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT 5
  4578. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK 0x3
  4579. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT 6
  4580. u8 pxp_st_hint;
  4581. u8 pxp_tph_valid_bd;
  4582. u8 pxp_tph_valid_pkt;
  4583. __le16 pxp_st_index;
  4584. __le16 comp_agg_size;
  4585. __le16 queue_zone_id;
  4586. __le16 reserved2;
  4587. __le16 pbl_size;
  4588. __le16 tx_queue_id;
  4589. __le16 same_as_last_id;
  4590. __le16 reserved[3];
  4591. struct regpair pbl_base_addr;
  4592. struct regpair bd_cons_address;
  4593. };
  4594. /* Ramrod data for tx queue stop ramrod */
  4595. struct tx_queue_stop_ramrod_data {
  4596. __le16 reserved[4];
  4597. };
  4598. /* Ramrod data for vport update ramrod */
  4599. struct vport_filter_update_ramrod_data {
  4600. struct eth_filter_cmd_header filter_cmd_hdr;
  4601. struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
  4602. };
  4603. /* Ramrod data for vport start ramrod */
  4604. struct vport_start_ramrod_data {
  4605. u8 vport_id;
  4606. u8 sw_fid;
  4607. __le16 mtu;
  4608. u8 drop_ttl0_en;
  4609. u8 inner_vlan_removal_en;
  4610. struct eth_vport_rx_mode rx_mode;
  4611. struct eth_vport_tx_mode tx_mode;
  4612. struct eth_vport_tpa_param tpa_param;
  4613. __le16 default_vlan;
  4614. u8 tx_switching_en;
  4615. u8 anti_spoofing_en;
  4616. u8 default_vlan_en;
  4617. u8 handle_ptp_pkts;
  4618. u8 silent_vlan_removal_en;
  4619. u8 untagged;
  4620. struct eth_tx_err_vals tx_err_behav;
  4621. u8 zero_placement_offset;
  4622. u8 ctl_frame_mac_check_en;
  4623. u8 ctl_frame_ethtype_check_en;
  4624. u8 reserved[5];
  4625. };
  4626. /* Ramrod data for vport stop ramrod */
  4627. struct vport_stop_ramrod_data {
  4628. u8 vport_id;
  4629. u8 reserved[7];
  4630. };
  4631. /* Ramrod data for vport update ramrod */
  4632. struct vport_update_ramrod_data_cmn {
  4633. u8 vport_id;
  4634. u8 update_rx_active_flg;
  4635. u8 rx_active_flg;
  4636. u8 update_tx_active_flg;
  4637. u8 tx_active_flg;
  4638. u8 update_rx_mode_flg;
  4639. u8 update_tx_mode_flg;
  4640. u8 update_approx_mcast_flg;
  4641. u8 update_rss_flg;
  4642. u8 update_inner_vlan_removal_en_flg;
  4643. u8 inner_vlan_removal_en;
  4644. u8 update_tpa_param_flg;
  4645. u8 update_tpa_en_flg;
  4646. u8 update_tx_switching_en_flg;
  4647. u8 tx_switching_en;
  4648. u8 update_anti_spoofing_en_flg;
  4649. u8 anti_spoofing_en;
  4650. u8 update_handle_ptp_pkts;
  4651. u8 handle_ptp_pkts;
  4652. u8 update_default_vlan_en_flg;
  4653. u8 default_vlan_en;
  4654. u8 update_default_vlan_flg;
  4655. __le16 default_vlan;
  4656. u8 update_accept_any_vlan_flg;
  4657. u8 accept_any_vlan;
  4658. u8 silent_vlan_removal_en;
  4659. u8 update_mtu_flg;
  4660. __le16 mtu;
  4661. u8 reserved[2];
  4662. };
  4663. struct vport_update_ramrod_mcast {
  4664. __le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
  4665. };
  4666. /* Ramrod data for vport update ramrod */
  4667. struct vport_update_ramrod_data {
  4668. struct vport_update_ramrod_data_cmn common;
  4669. struct eth_vport_rx_mode rx_mode;
  4670. struct eth_vport_tx_mode tx_mode;
  4671. struct eth_vport_tpa_param tpa_param;
  4672. struct vport_update_ramrod_mcast approx_mcast;
  4673. struct eth_vport_rss_config rss_config;
  4674. };
  4675. struct mstorm_rdma_task_st_ctx {
  4676. struct regpair temp[4];
  4677. };
  4678. struct rdma_close_func_ramrod_data {
  4679. u8 cnq_start_offset;
  4680. u8 num_cnqs;
  4681. u8 vf_id;
  4682. u8 vf_valid;
  4683. u8 reserved[4];
  4684. };
  4685. struct rdma_cnq_params {
  4686. __le16 sb_num;
  4687. u8 sb_index;
  4688. u8 num_pbl_pages;
  4689. __le32 reserved;
  4690. struct regpair pbl_base_addr;
  4691. __le16 queue_zone_num;
  4692. u8 reserved1[6];
  4693. };
  4694. struct rdma_create_cq_ramrod_data {
  4695. struct regpair cq_handle;
  4696. struct regpair pbl_addr;
  4697. __le32 max_cqes;
  4698. __le16 pbl_num_pages;
  4699. __le16 dpi;
  4700. u8 is_two_level_pbl;
  4701. u8 cnq_id;
  4702. u8 pbl_log_page_size;
  4703. u8 toggle_bit;
  4704. __le16 int_timeout;
  4705. __le16 reserved1;
  4706. };
  4707. struct rdma_deregister_tid_ramrod_data {
  4708. __le32 itid;
  4709. __le32 reserved;
  4710. };
  4711. struct rdma_destroy_cq_output_params {
  4712. __le16 cnq_num;
  4713. __le16 reserved0;
  4714. __le32 reserved1;
  4715. };
  4716. struct rdma_destroy_cq_ramrod_data {
  4717. struct regpair output_params_addr;
  4718. };
  4719. enum rdma_event_opcode {
  4720. RDMA_EVENT_UNUSED,
  4721. RDMA_EVENT_FUNC_INIT,
  4722. RDMA_EVENT_FUNC_CLOSE,
  4723. RDMA_EVENT_REGISTER_MR,
  4724. RDMA_EVENT_DEREGISTER_MR,
  4725. RDMA_EVENT_CREATE_CQ,
  4726. RDMA_EVENT_RESIZE_CQ,
  4727. RDMA_EVENT_DESTROY_CQ,
  4728. RDMA_EVENT_CREATE_SRQ,
  4729. RDMA_EVENT_MODIFY_SRQ,
  4730. RDMA_EVENT_DESTROY_SRQ,
  4731. MAX_RDMA_EVENT_OPCODE
  4732. };
  4733. enum rdma_fw_return_code {
  4734. RDMA_RETURN_OK = 0,
  4735. RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
  4736. RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
  4737. RDMA_RETURN_RESIZE_CQ_ERR,
  4738. RDMA_RETURN_NIG_DRAIN_REQ,
  4739. MAX_RDMA_FW_RETURN_CODE
  4740. };
  4741. struct rdma_init_func_hdr {
  4742. u8 cnq_start_offset;
  4743. u8 num_cnqs;
  4744. u8 cq_ring_mode;
  4745. u8 cnp_vlan_priority;
  4746. __le32 cnp_send_timeout;
  4747. u8 cnp_dscp;
  4748. u8 vf_id;
  4749. u8 vf_valid;
  4750. u8 reserved[5];
  4751. };
  4752. struct rdma_init_func_ramrod_data {
  4753. struct rdma_init_func_hdr params_header;
  4754. struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
  4755. };
  4756. enum rdma_ramrod_cmd_id {
  4757. RDMA_RAMROD_UNUSED,
  4758. RDMA_RAMROD_FUNC_INIT,
  4759. RDMA_RAMROD_FUNC_CLOSE,
  4760. RDMA_RAMROD_REGISTER_MR,
  4761. RDMA_RAMROD_DEREGISTER_MR,
  4762. RDMA_RAMROD_CREATE_CQ,
  4763. RDMA_RAMROD_RESIZE_CQ,
  4764. RDMA_RAMROD_DESTROY_CQ,
  4765. RDMA_RAMROD_CREATE_SRQ,
  4766. RDMA_RAMROD_MODIFY_SRQ,
  4767. RDMA_RAMROD_DESTROY_SRQ,
  4768. MAX_RDMA_RAMROD_CMD_ID
  4769. };
  4770. struct rdma_register_tid_ramrod_data {
  4771. __le32 flags;
  4772. #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_MASK 0x3FFFF
  4773. #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_SHIFT 0
  4774. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK 0x1F
  4775. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT 18
  4776. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK 0x1
  4777. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT 23
  4778. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
  4779. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 24
  4780. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
  4781. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 25
  4782. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
  4783. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 26
  4784. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
  4785. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT 27
  4786. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK 0x1
  4787. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT 28
  4788. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
  4789. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 29
  4790. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
  4791. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 30
  4792. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK 0x1
  4793. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT 31
  4794. u8 flags1;
  4795. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK 0x1F
  4796. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
  4797. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
  4798. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
  4799. u8 flags2;
  4800. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
  4801. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
  4802. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK 0x1
  4803. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT 1
  4804. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
  4805. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
  4806. u8 key;
  4807. u8 length_hi;
  4808. u8 vf_id;
  4809. u8 vf_valid;
  4810. __le16 pd;
  4811. __le32 length_lo;
  4812. __le32 itid;
  4813. __le32 reserved2;
  4814. struct regpair va;
  4815. struct regpair pbl_base;
  4816. struct regpair dif_error_addr;
  4817. struct regpair dif_runt_addr;
  4818. __le32 reserved3[2];
  4819. };
  4820. struct rdma_resize_cq_output_params {
  4821. __le32 old_cq_cons;
  4822. __le32 old_cq_prod;
  4823. };
  4824. struct rdma_resize_cq_ramrod_data {
  4825. u8 flags;
  4826. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
  4827. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
  4828. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
  4829. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
  4830. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
  4831. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
  4832. u8 pbl_log_page_size;
  4833. __le16 pbl_num_pages;
  4834. __le32 max_cqes;
  4835. struct regpair pbl_addr;
  4836. struct regpair output_params_addr;
  4837. };
  4838. struct rdma_srq_context {
  4839. struct regpair temp[8];
  4840. };
  4841. struct rdma_srq_create_ramrod_data {
  4842. struct regpair pbl_base_addr;
  4843. __le16 pages_in_srq_pbl;
  4844. __le16 pd_id;
  4845. struct rdma_srq_id srq_id;
  4846. __le16 page_size;
  4847. __le16 reserved1;
  4848. __le32 reserved2;
  4849. struct regpair producers_addr;
  4850. };
  4851. struct rdma_srq_destroy_ramrod_data {
  4852. struct rdma_srq_id srq_id;
  4853. __le32 reserved;
  4854. };
  4855. struct rdma_srq_modify_ramrod_data {
  4856. struct rdma_srq_id srq_id;
  4857. __le32 wqe_limit;
  4858. };
  4859. struct ystorm_rdma_task_st_ctx {
  4860. struct regpair temp[4];
  4861. };
  4862. struct ystorm_rdma_task_ag_ctx {
  4863. u8 reserved;
  4864. u8 byte1;
  4865. __le16 msem_ctx_upd_seq;
  4866. u8 flags0;
  4867. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  4868. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  4869. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4870. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  4871. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  4872. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  4873. #define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
  4874. #define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
  4875. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  4876. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  4877. u8 flags1;
  4878. #define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  4879. #define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  4880. #define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  4881. #define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  4882. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
  4883. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
  4884. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  4885. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  4886. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  4887. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  4888. u8 flags2;
  4889. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  4890. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  4891. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  4892. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  4893. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  4894. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  4895. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  4896. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  4897. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  4898. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  4899. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  4900. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  4901. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  4902. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  4903. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  4904. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  4905. u8 key;
  4906. __le32 mw_cnt;
  4907. u8 ref_cnt_seq;
  4908. u8 ctx_upd_seq;
  4909. __le16 dif_flags;
  4910. __le16 tx_ref_count;
  4911. __le16 last_used_ltid;
  4912. __le16 parent_mr_lo;
  4913. __le16 parent_mr_hi;
  4914. __le32 fbo_lo;
  4915. __le32 fbo_hi;
  4916. };
  4917. struct mstorm_rdma_task_ag_ctx {
  4918. u8 reserved;
  4919. u8 byte1;
  4920. __le16 icid;
  4921. u8 flags0;
  4922. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  4923. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  4924. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4925. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  4926. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  4927. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  4928. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  4929. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  4930. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  4931. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  4932. u8 flags1;
  4933. #define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  4934. #define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  4935. #define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  4936. #define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  4937. #define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  4938. #define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
  4939. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  4940. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  4941. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  4942. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  4943. u8 flags2;
  4944. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  4945. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
  4946. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  4947. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  4948. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  4949. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  4950. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  4951. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  4952. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  4953. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  4954. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  4955. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  4956. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  4957. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  4958. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  4959. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  4960. u8 key;
  4961. __le32 mw_cnt;
  4962. u8 ref_cnt_seq;
  4963. u8 ctx_upd_seq;
  4964. __le16 dif_flags;
  4965. __le16 tx_ref_count;
  4966. __le16 last_used_ltid;
  4967. __le16 parent_mr_lo;
  4968. __le16 parent_mr_hi;
  4969. __le32 fbo_lo;
  4970. __le32 fbo_hi;
  4971. };
  4972. struct ustorm_rdma_task_st_ctx {
  4973. struct regpair temp[2];
  4974. };
  4975. struct ustorm_rdma_task_ag_ctx {
  4976. u8 reserved;
  4977. u8 byte1;
  4978. __le16 icid;
  4979. u8 flags0;
  4980. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  4981. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  4982. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4983. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  4984. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
  4985. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
  4986. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
  4987. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
  4988. u8 flags1;
  4989. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
  4990. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
  4991. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
  4992. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
  4993. #define USTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  4994. #define USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 4
  4995. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
  4996. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
  4997. u8 flags2;
  4998. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
  4999. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
  5000. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
  5001. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
  5002. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
  5003. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
  5004. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  5005. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 3
  5006. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
  5007. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
  5008. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  5009. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
  5010. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  5011. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
  5012. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  5013. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
  5014. u8 flags3;
  5015. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  5016. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
  5017. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  5018. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
  5019. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  5020. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
  5021. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  5022. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
  5023. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
  5024. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
  5025. __le32 dif_err_intervals;
  5026. __le32 dif_error_1st_interval;
  5027. __le32 reg2;
  5028. __le32 dif_runt_value;
  5029. __le32 reg4;
  5030. __le32 reg5;
  5031. };
  5032. struct rdma_task_context {
  5033. struct ystorm_rdma_task_st_ctx ystorm_st_context;
  5034. struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
  5035. struct tdif_task_context tdif_context;
  5036. struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
  5037. struct mstorm_rdma_task_st_ctx mstorm_st_context;
  5038. struct rdif_task_context rdif_context;
  5039. struct ustorm_rdma_task_st_ctx ustorm_st_context;
  5040. struct regpair ustorm_st_padding[2];
  5041. struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
  5042. };
  5043. enum rdma_tid_type {
  5044. RDMA_TID_REGISTERED_MR,
  5045. RDMA_TID_FMR,
  5046. RDMA_TID_MW_TYPE1,
  5047. RDMA_TID_MW_TYPE2A,
  5048. MAX_RDMA_TID_TYPE
  5049. };
  5050. struct mstorm_rdma_conn_ag_ctx {
  5051. u8 byte0;
  5052. u8 byte1;
  5053. u8 flags0;
  5054. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  5055. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  5056. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5057. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5058. #define MSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5059. #define MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  5060. #define MSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5061. #define MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  5062. #define MSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5063. #define MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  5064. u8 flags1;
  5065. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5066. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  5067. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5068. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  5069. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5070. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  5071. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5072. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  5073. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5074. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  5075. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5076. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  5077. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5078. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  5079. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5080. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  5081. __le16 word0;
  5082. __le16 word1;
  5083. __le32 reg0;
  5084. __le32 reg1;
  5085. };
  5086. struct tstorm_rdma_conn_ag_ctx {
  5087. u8 reserved0;
  5088. u8 byte1;
  5089. u8 flags0;
  5090. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5091. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5092. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5093. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5094. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  5095. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  5096. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK 0x1
  5097. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT 3
  5098. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  5099. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  5100. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  5101. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  5102. #define TSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5103. #define TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 6
  5104. u8 flags1;
  5105. #define TSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5106. #define TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 0
  5107. #define TSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5108. #define TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 2
  5109. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  5110. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  5111. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  5112. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  5113. u8 flags2;
  5114. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  5115. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  5116. #define TSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  5117. #define TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 2
  5118. #define TSTORM_RDMA_CONN_AG_CTX_CF7_MASK 0x3
  5119. #define TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT 4
  5120. #define TSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  5121. #define TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 6
  5122. u8 flags3;
  5123. #define TSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  5124. #define TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 0
  5125. #define TSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  5126. #define TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 2
  5127. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5128. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 4
  5129. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5130. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 5
  5131. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5132. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 6
  5133. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  5134. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  5135. u8 flags4;
  5136. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  5137. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  5138. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  5139. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  5140. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  5141. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 2
  5142. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK 0x1
  5143. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT 3
  5144. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  5145. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 4
  5146. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  5147. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 5
  5148. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  5149. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 6
  5150. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5151. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 7
  5152. u8 flags5;
  5153. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5154. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 0
  5155. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5156. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  5157. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5158. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  5159. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5160. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  5161. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  5162. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  5163. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  5164. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  5165. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  5166. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  5167. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  5168. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  5169. __le32 reg0;
  5170. __le32 reg1;
  5171. __le32 reg2;
  5172. __le32 reg3;
  5173. __le32 reg4;
  5174. __le32 reg5;
  5175. __le32 reg6;
  5176. __le32 reg7;
  5177. __le32 reg8;
  5178. u8 byte2;
  5179. u8 byte3;
  5180. __le16 word0;
  5181. u8 byte4;
  5182. u8 byte5;
  5183. __le16 word1;
  5184. __le16 word2;
  5185. __le16 word3;
  5186. __le32 reg9;
  5187. __le32 reg10;
  5188. };
  5189. struct tstorm_rdma_task_ag_ctx {
  5190. u8 byte0;
  5191. u8 byte1;
  5192. __le16 word0;
  5193. u8 flags0;
  5194. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
  5195. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
  5196. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
  5197. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
  5198. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  5199. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  5200. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  5201. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  5202. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  5203. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  5204. u8 flags1;
  5205. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  5206. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  5207. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
  5208. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
  5209. #define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  5210. #define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
  5211. #define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  5212. #define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
  5213. #define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  5214. #define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
  5215. u8 flags2;
  5216. #define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  5217. #define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
  5218. #define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
  5219. #define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
  5220. #define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
  5221. #define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
  5222. #define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
  5223. #define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
  5224. u8 flags3;
  5225. #define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
  5226. #define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
  5227. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  5228. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
  5229. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  5230. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
  5231. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  5232. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
  5233. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  5234. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
  5235. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
  5236. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
  5237. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
  5238. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
  5239. u8 flags4;
  5240. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
  5241. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
  5242. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
  5243. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
  5244. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  5245. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
  5246. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  5247. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
  5248. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  5249. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
  5250. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  5251. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
  5252. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  5253. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
  5254. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  5255. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
  5256. u8 byte2;
  5257. __le16 word1;
  5258. __le32 reg0;
  5259. u8 byte3;
  5260. u8 byte4;
  5261. __le16 word2;
  5262. __le16 word3;
  5263. __le16 word4;
  5264. __le32 reg1;
  5265. __le32 reg2;
  5266. };
  5267. struct ustorm_rdma_conn_ag_ctx {
  5268. u8 reserved;
  5269. u8 byte1;
  5270. u8 flags0;
  5271. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5272. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5273. #define USTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5274. #define USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5275. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  5276. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
  5277. #define USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5278. #define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  5279. #define USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5280. #define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  5281. u8 flags1;
  5282. #define USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  5283. #define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
  5284. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
  5285. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
  5286. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
  5287. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
  5288. #define USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  5289. #define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
  5290. u8 flags2;
  5291. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  5292. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  5293. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5294. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  5295. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5296. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  5297. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  5298. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
  5299. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
  5300. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
  5301. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
  5302. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
  5303. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  5304. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
  5305. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
  5306. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
  5307. u8 flags3;
  5308. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
  5309. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
  5310. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5311. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  5312. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5313. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  5314. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5315. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  5316. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  5317. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  5318. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  5319. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  5320. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  5321. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  5322. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  5323. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  5324. u8 byte2;
  5325. u8 byte3;
  5326. __le16 conn_dpi;
  5327. __le16 word1;
  5328. __le32 cq_cons;
  5329. __le32 cq_se_prod;
  5330. __le32 cq_prod;
  5331. __le32 reg3;
  5332. __le16 int_timeout;
  5333. __le16 word3;
  5334. };
  5335. struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
  5336. u8 reserved0;
  5337. u8 state;
  5338. u8 flags0;
  5339. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  5340. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  5341. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
  5342. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
  5343. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
  5344. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
  5345. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  5346. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  5347. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
  5348. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
  5349. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
  5350. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
  5351. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
  5352. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
  5353. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
  5354. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
  5355. u8 flags1;
  5356. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
  5357. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
  5358. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
  5359. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
  5360. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
  5361. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
  5362. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  5363. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  5364. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
  5365. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
  5366. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_MASK 0x1
  5367. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_SHIFT 5
  5368. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK 0x1
  5369. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT 6
  5370. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
  5371. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
  5372. u8 flags2;
  5373. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  5374. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  5375. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  5376. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  5377. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  5378. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  5379. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  5380. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  5381. u8 flags3;
  5382. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  5383. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  5384. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  5385. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  5386. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  5387. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  5388. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
  5389. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
  5390. u8 flags4;
  5391. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  5392. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  5393. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  5394. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  5395. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  5396. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  5397. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  5398. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  5399. u8 flags5;
  5400. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  5401. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  5402. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  5403. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  5404. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  5405. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  5406. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  5407. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  5408. u8 flags6;
  5409. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
  5410. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
  5411. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
  5412. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
  5413. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
  5414. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
  5415. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
  5416. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
  5417. u8 flags7;
  5418. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
  5419. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
  5420. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
  5421. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
  5422. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  5423. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  5424. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  5425. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  5426. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  5427. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  5428. u8 flags8;
  5429. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  5430. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  5431. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  5432. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  5433. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  5434. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  5435. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  5436. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  5437. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  5438. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  5439. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
  5440. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
  5441. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  5442. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  5443. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  5444. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  5445. u8 flags9;
  5446. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  5447. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  5448. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  5449. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  5450. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  5451. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  5452. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  5453. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  5454. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  5455. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  5456. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  5457. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  5458. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
  5459. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
  5460. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
  5461. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
  5462. u8 flags10;
  5463. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
  5464. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
  5465. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
  5466. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
  5467. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
  5468. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
  5469. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
  5470. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
  5471. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  5472. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  5473. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
  5474. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
  5475. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
  5476. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
  5477. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
  5478. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
  5479. u8 flags11;
  5480. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
  5481. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
  5482. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
  5483. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
  5484. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
  5485. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
  5486. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  5487. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  5488. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  5489. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  5490. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  5491. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  5492. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  5493. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  5494. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  5495. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  5496. u8 flags12;
  5497. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  5498. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  5499. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  5500. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  5501. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  5502. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  5503. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  5504. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  5505. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  5506. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  5507. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  5508. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  5509. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  5510. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  5511. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  5512. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  5513. u8 flags13;
  5514. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  5515. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  5516. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  5517. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  5518. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  5519. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  5520. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  5521. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  5522. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  5523. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  5524. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  5525. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  5526. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  5527. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  5528. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  5529. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  5530. u8 flags14;
  5531. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
  5532. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
  5533. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
  5534. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
  5535. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
  5536. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
  5537. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
  5538. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
  5539. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  5540. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  5541. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
  5542. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
  5543. u8 byte2;
  5544. __le16 physical_q0;
  5545. __le16 word1;
  5546. __le16 word2;
  5547. __le16 word3;
  5548. __le16 word4;
  5549. __le16 word5;
  5550. __le16 conn_dpi;
  5551. u8 byte3;
  5552. u8 byte4;
  5553. u8 byte5;
  5554. u8 byte6;
  5555. __le32 reg0;
  5556. __le32 reg1;
  5557. __le32 reg2;
  5558. __le32 snd_nxt_psn;
  5559. __le32 reg4;
  5560. };
  5561. struct xstorm_rdma_conn_ag_ctx {
  5562. u8 reserved0;
  5563. u8 state;
  5564. u8 flags0;
  5565. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5566. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5567. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5568. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5569. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  5570. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  5571. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  5572. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  5573. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  5574. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  5575. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  5576. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  5577. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK 0x1
  5578. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT 6
  5579. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK 0x1
  5580. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT 7
  5581. u8 flags1;
  5582. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK 0x1
  5583. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT 0
  5584. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK 0x1
  5585. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT 1
  5586. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK 0x1
  5587. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT 2
  5588. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK 0x1
  5589. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT 3
  5590. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK 0x1
  5591. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT 4
  5592. #define XSTORM_RDMA_CONN_AG_CTX_BIT13_MASK 0x1
  5593. #define XSTORM_RDMA_CONN_AG_CTX_BIT13_SHIFT 5
  5594. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK 0x1
  5595. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT 6
  5596. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  5597. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  5598. u8 flags2;
  5599. #define XSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5600. #define XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 0
  5601. #define XSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5602. #define XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 2
  5603. #define XSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5604. #define XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 4
  5605. #define XSTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  5606. #define XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 6
  5607. u8 flags3;
  5608. #define XSTORM_RDMA_CONN_AG_CTX_CF4_MASK 0x3
  5609. #define XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT 0
  5610. #define XSTORM_RDMA_CONN_AG_CTX_CF5_MASK 0x3
  5611. #define XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT 2
  5612. #define XSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  5613. #define XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 4
  5614. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  5615. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  5616. u8 flags4;
  5617. #define XSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  5618. #define XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 0
  5619. #define XSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  5620. #define XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 2
  5621. #define XSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  5622. #define XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 4
  5623. #define XSTORM_RDMA_CONN_AG_CTX_CF11_MASK 0x3
  5624. #define XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT 6
  5625. u8 flags5;
  5626. #define XSTORM_RDMA_CONN_AG_CTX_CF12_MASK 0x3
  5627. #define XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT 0
  5628. #define XSTORM_RDMA_CONN_AG_CTX_CF13_MASK 0x3
  5629. #define XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT 2
  5630. #define XSTORM_RDMA_CONN_AG_CTX_CF14_MASK 0x3
  5631. #define XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT 4
  5632. #define XSTORM_RDMA_CONN_AG_CTX_CF15_MASK 0x3
  5633. #define XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT 6
  5634. u8 flags6;
  5635. #define XSTORM_RDMA_CONN_AG_CTX_CF16_MASK 0x3
  5636. #define XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT 0
  5637. #define XSTORM_RDMA_CONN_AG_CTX_CF17_MASK 0x3
  5638. #define XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT 2
  5639. #define XSTORM_RDMA_CONN_AG_CTX_CF18_MASK 0x3
  5640. #define XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT 4
  5641. #define XSTORM_RDMA_CONN_AG_CTX_CF19_MASK 0x3
  5642. #define XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT 6
  5643. u8 flags7;
  5644. #define XSTORM_RDMA_CONN_AG_CTX_CF20_MASK 0x3
  5645. #define XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT 0
  5646. #define XSTORM_RDMA_CONN_AG_CTX_CF21_MASK 0x3
  5647. #define XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT 2
  5648. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  5649. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  5650. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5651. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 6
  5652. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5653. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 7
  5654. u8 flags8;
  5655. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5656. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 0
  5657. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  5658. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 1
  5659. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK 0x1
  5660. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT 2
  5661. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK 0x1
  5662. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT 3
  5663. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  5664. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 4
  5665. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  5666. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  5667. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  5668. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 6
  5669. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  5670. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 7
  5671. u8 flags9;
  5672. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  5673. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 0
  5674. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK 0x1
  5675. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT 1
  5676. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK 0x1
  5677. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT 2
  5678. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK 0x1
  5679. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT 3
  5680. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK 0x1
  5681. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT 4
  5682. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK 0x1
  5683. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT 5
  5684. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK 0x1
  5685. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT 6
  5686. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK 0x1
  5687. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT 7
  5688. u8 flags10;
  5689. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK 0x1
  5690. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT 0
  5691. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK 0x1
  5692. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT 1
  5693. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK 0x1
  5694. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT 2
  5695. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK 0x1
  5696. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT 3
  5697. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  5698. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  5699. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK 0x1
  5700. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT 5
  5701. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5702. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 6
  5703. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5704. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 7
  5705. u8 flags11;
  5706. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5707. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 0
  5708. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5709. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 1
  5710. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5711. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 2
  5712. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  5713. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 3
  5714. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  5715. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 4
  5716. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  5717. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 5
  5718. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  5719. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  5720. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK 0x1
  5721. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT 7
  5722. u8 flags12;
  5723. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK 0x1
  5724. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT 0
  5725. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK 0x1
  5726. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT 1
  5727. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  5728. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  5729. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  5730. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  5731. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK 0x1
  5732. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT 4
  5733. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK 0x1
  5734. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT 5
  5735. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK 0x1
  5736. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT 6
  5737. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK 0x1
  5738. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT 7
  5739. u8 flags13;
  5740. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK 0x1
  5741. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT 0
  5742. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK 0x1
  5743. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT 1
  5744. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  5745. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  5746. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  5747. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  5748. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  5749. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  5750. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  5751. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  5752. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  5753. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  5754. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  5755. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  5756. u8 flags14;
  5757. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK 0x1
  5758. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT 0
  5759. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK 0x1
  5760. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT 1
  5761. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  5762. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  5763. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK 0x1
  5764. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT 4
  5765. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  5766. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  5767. #define XSTORM_RDMA_CONN_AG_CTX_CF23_MASK 0x3
  5768. #define XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT 6
  5769. u8 byte2;
  5770. __le16 physical_q0;
  5771. __le16 word1;
  5772. __le16 word2;
  5773. __le16 word3;
  5774. __le16 word4;
  5775. __le16 word5;
  5776. __le16 conn_dpi;
  5777. u8 byte3;
  5778. u8 byte4;
  5779. u8 byte5;
  5780. u8 byte6;
  5781. __le32 reg0;
  5782. __le32 reg1;
  5783. __le32 reg2;
  5784. __le32 snd_nxt_psn;
  5785. __le32 reg4;
  5786. __le32 reg5;
  5787. __le32 reg6;
  5788. };
  5789. struct ystorm_rdma_conn_ag_ctx {
  5790. u8 byte0;
  5791. u8 byte1;
  5792. u8 flags0;
  5793. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  5794. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  5795. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5796. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5797. #define YSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5798. #define YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  5799. #define YSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5800. #define YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  5801. #define YSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5802. #define YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  5803. u8 flags1;
  5804. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5805. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  5806. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5807. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  5808. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5809. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  5810. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5811. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  5812. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5813. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  5814. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5815. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  5816. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5817. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  5818. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5819. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  5820. u8 byte2;
  5821. u8 byte3;
  5822. __le16 word0;
  5823. __le32 reg0;
  5824. __le32 reg1;
  5825. __le16 word1;
  5826. __le16 word2;
  5827. __le16 word3;
  5828. __le16 word4;
  5829. __le32 reg2;
  5830. __le32 reg3;
  5831. };
  5832. struct mstorm_roce_conn_st_ctx {
  5833. struct regpair temp[6];
  5834. };
  5835. struct pstorm_roce_conn_st_ctx {
  5836. struct regpair temp[16];
  5837. };
  5838. struct ystorm_roce_conn_st_ctx {
  5839. struct regpair temp[2];
  5840. };
  5841. struct xstorm_roce_conn_st_ctx {
  5842. struct regpair temp[22];
  5843. };
  5844. struct tstorm_roce_conn_st_ctx {
  5845. struct regpair temp[30];
  5846. };
  5847. struct ustorm_roce_conn_st_ctx {
  5848. struct regpair temp[12];
  5849. };
  5850. struct roce_conn_context {
  5851. struct ystorm_roce_conn_st_ctx ystorm_st_context;
  5852. struct regpair ystorm_st_padding[2];
  5853. struct pstorm_roce_conn_st_ctx pstorm_st_context;
  5854. struct xstorm_roce_conn_st_ctx xstorm_st_context;
  5855. struct regpair xstorm_st_padding[2];
  5856. struct xstorm_rdma_conn_ag_ctx xstorm_ag_context;
  5857. struct tstorm_rdma_conn_ag_ctx tstorm_ag_context;
  5858. struct timers_context timer_context;
  5859. struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
  5860. struct tstorm_roce_conn_st_ctx tstorm_st_context;
  5861. struct mstorm_roce_conn_st_ctx mstorm_st_context;
  5862. struct ustorm_roce_conn_st_ctx ustorm_st_context;
  5863. struct regpair ustorm_st_padding[2];
  5864. };
  5865. struct roce_create_qp_req_ramrod_data {
  5866. __le16 flags;
  5867. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  5868. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  5869. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
  5870. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
  5871. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
  5872. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
  5873. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  5874. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
  5875. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK 0x1
  5876. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT 7
  5877. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  5878. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
  5879. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  5880. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
  5881. u8 max_ord;
  5882. u8 traffic_class;
  5883. u8 hop_limit;
  5884. u8 orq_num_pages;
  5885. __le16 p_key;
  5886. __le32 flow_label;
  5887. __le32 dst_qp_id;
  5888. __le32 ack_timeout_val;
  5889. __le32 initial_psn;
  5890. __le16 mtu;
  5891. __le16 pd;
  5892. __le16 sq_num_pages;
  5893. __le16 reseved2;
  5894. struct regpair sq_pbl_addr;
  5895. struct regpair orq_pbl_addr;
  5896. __le16 local_mac_addr[3];
  5897. __le16 remote_mac_addr[3];
  5898. __le16 vlan_id;
  5899. __le16 udp_src_port;
  5900. __le32 src_gid[4];
  5901. __le32 dst_gid[4];
  5902. struct regpair qp_handle_for_cqe;
  5903. struct regpair qp_handle_for_async;
  5904. u8 stats_counter_id;
  5905. u8 reserved3[7];
  5906. __le32 cq_cid;
  5907. __le16 physical_queue0;
  5908. __le16 dpi;
  5909. };
  5910. struct roce_create_qp_resp_ramrod_data {
  5911. __le16 flags;
  5912. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  5913. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  5914. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  5915. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
  5916. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  5917. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
  5918. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  5919. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
  5920. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
  5921. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
  5922. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
  5923. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
  5924. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
  5925. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
  5926. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  5927. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
  5928. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  5929. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
  5930. u8 max_ird;
  5931. u8 traffic_class;
  5932. u8 hop_limit;
  5933. u8 irq_num_pages;
  5934. __le16 p_key;
  5935. __le32 flow_label;
  5936. __le32 dst_qp_id;
  5937. u8 stats_counter_id;
  5938. u8 reserved1;
  5939. __le16 mtu;
  5940. __le32 initial_psn;
  5941. __le16 pd;
  5942. __le16 rq_num_pages;
  5943. struct rdma_srq_id srq_id;
  5944. struct regpair rq_pbl_addr;
  5945. struct regpair irq_pbl_addr;
  5946. __le16 local_mac_addr[3];
  5947. __le16 remote_mac_addr[3];
  5948. __le16 vlan_id;
  5949. __le16 udp_src_port;
  5950. __le32 src_gid[4];
  5951. __le32 dst_gid[4];
  5952. struct regpair qp_handle_for_cqe;
  5953. struct regpair qp_handle_for_async;
  5954. __le32 reserved2[2];
  5955. __le32 cq_cid;
  5956. __le16 physical_queue0;
  5957. __le16 dpi;
  5958. };
  5959. struct roce_destroy_qp_req_output_params {
  5960. __le32 num_bound_mw;
  5961. __le32 reserved;
  5962. };
  5963. struct roce_destroy_qp_req_ramrod_data {
  5964. struct regpair output_params_addr;
  5965. };
  5966. struct roce_destroy_qp_resp_output_params {
  5967. __le32 num_invalidated_mw;
  5968. __le32 reserved;
  5969. };
  5970. struct roce_destroy_qp_resp_ramrod_data {
  5971. struct regpair output_params_addr;
  5972. };
  5973. enum roce_event_opcode {
  5974. ROCE_EVENT_CREATE_QP = 11,
  5975. ROCE_EVENT_MODIFY_QP,
  5976. ROCE_EVENT_QUERY_QP,
  5977. ROCE_EVENT_DESTROY_QP,
  5978. MAX_ROCE_EVENT_OPCODE
  5979. };
  5980. struct roce_init_func_ramrod_data {
  5981. struct rdma_init_func_ramrod_data rdma;
  5982. };
  5983. struct roce_modify_qp_req_ramrod_data {
  5984. __le16 flags;
  5985. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  5986. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  5987. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
  5988. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
  5989. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
  5990. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
  5991. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  5992. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
  5993. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  5994. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
  5995. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
  5996. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
  5997. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
  5998. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
  5999. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
  6000. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
  6001. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
  6002. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
  6003. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
  6004. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
  6005. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  6006. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
  6007. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x7
  6008. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 13
  6009. u8 fields;
  6010. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  6011. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
  6012. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  6013. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
  6014. u8 max_ord;
  6015. u8 traffic_class;
  6016. u8 hop_limit;
  6017. __le16 p_key;
  6018. __le32 flow_label;
  6019. __le32 ack_timeout_val;
  6020. __le16 mtu;
  6021. __le16 reserved2;
  6022. __le32 reserved3[3];
  6023. __le32 src_gid[4];
  6024. __le32 dst_gid[4];
  6025. };
  6026. struct roce_modify_qp_resp_ramrod_data {
  6027. __le16 flags;
  6028. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  6029. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  6030. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  6031. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
  6032. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  6033. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
  6034. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  6035. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
  6036. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  6037. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
  6038. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  6039. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
  6040. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
  6041. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
  6042. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
  6043. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
  6044. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
  6045. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
  6046. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
  6047. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
  6048. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x3F
  6049. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 10
  6050. u8 fields;
  6051. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  6052. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
  6053. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  6054. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
  6055. u8 max_ird;
  6056. u8 traffic_class;
  6057. u8 hop_limit;
  6058. __le16 p_key;
  6059. __le32 flow_label;
  6060. __le16 mtu;
  6061. __le16 reserved2;
  6062. __le32 src_gid[4];
  6063. __le32 dst_gid[4];
  6064. };
  6065. struct roce_query_qp_req_output_params {
  6066. __le32 psn;
  6067. __le32 flags;
  6068. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
  6069. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
  6070. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
  6071. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
  6072. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
  6073. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
  6074. };
  6075. struct roce_query_qp_req_ramrod_data {
  6076. struct regpair output_params_addr;
  6077. };
  6078. struct roce_query_qp_resp_output_params {
  6079. __le32 psn;
  6080. __le32 err_flag;
  6081. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
  6082. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
  6083. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
  6084. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
  6085. };
  6086. struct roce_query_qp_resp_ramrod_data {
  6087. struct regpair output_params_addr;
  6088. };
  6089. enum roce_ramrod_cmd_id {
  6090. ROCE_RAMROD_CREATE_QP = 11,
  6091. ROCE_RAMROD_MODIFY_QP,
  6092. ROCE_RAMROD_QUERY_QP,
  6093. ROCE_RAMROD_DESTROY_QP,
  6094. MAX_ROCE_RAMROD_CMD_ID
  6095. };
  6096. struct mstorm_roce_req_conn_ag_ctx {
  6097. u8 byte0;
  6098. u8 byte1;
  6099. u8 flags0;
  6100. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  6101. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  6102. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  6103. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  6104. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6105. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  6106. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6107. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  6108. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6109. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  6110. u8 flags1;
  6111. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6112. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  6113. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6114. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  6115. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6116. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  6117. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6118. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  6119. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6120. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  6121. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6122. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  6123. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6124. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  6125. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6126. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  6127. __le16 word0;
  6128. __le16 word1;
  6129. __le32 reg0;
  6130. __le32 reg1;
  6131. };
  6132. struct mstorm_roce_resp_conn_ag_ctx {
  6133. u8 byte0;
  6134. u8 byte1;
  6135. u8 flags0;
  6136. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  6137. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  6138. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6139. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6140. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6141. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  6142. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6143. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  6144. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  6145. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  6146. u8 flags1;
  6147. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6148. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  6149. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  6150. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  6151. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  6152. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  6153. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6154. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  6155. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6156. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  6157. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6158. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  6159. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6160. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  6161. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6162. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  6163. __le16 word0;
  6164. __le16 word1;
  6165. __le32 reg0;
  6166. __le32 reg1;
  6167. };
  6168. enum roce_flavor {
  6169. PLAIN_ROCE /* RoCE v1 */ ,
  6170. RROCE_IPV4 /* RoCE v2 (Routable RoCE) over ipv4 */ ,
  6171. RROCE_IPV6 /* RoCE v2 (Routable RoCE) over ipv6 */ ,
  6172. MAX_ROCE_FLAVOR
  6173. };
  6174. struct tstorm_roce_req_conn_ag_ctx {
  6175. u8 reserved0;
  6176. u8 state;
  6177. u8 flags0;
  6178. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6179. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6180. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_MASK 0x1
  6181. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_SHIFT 1
  6182. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_MASK 0x1
  6183. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_SHIFT 2
  6184. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
  6185. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
  6186. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  6187. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  6188. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
  6189. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
  6190. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
  6191. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
  6192. u8 flags1;
  6193. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6194. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 0
  6195. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
  6196. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
  6197. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  6198. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  6199. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6200. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6201. u8 flags2;
  6202. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  6203. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  6204. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
  6205. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
  6206. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
  6207. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
  6208. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
  6209. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
  6210. u8 flags3;
  6211. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
  6212. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
  6213. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
  6214. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
  6215. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
  6216. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
  6217. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6218. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 5
  6219. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
  6220. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
  6221. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  6222. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  6223. u8 flags4;
  6224. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6225. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6226. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  6227. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  6228. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
  6229. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
  6230. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
  6231. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
  6232. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
  6233. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
  6234. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
  6235. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
  6236. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
  6237. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
  6238. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6239. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  6240. u8 flags5;
  6241. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6242. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  6243. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6244. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  6245. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6246. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  6247. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6248. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  6249. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  6250. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  6251. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
  6252. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
  6253. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  6254. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  6255. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  6256. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  6257. __le32 reg0;
  6258. __le32 snd_nxt_psn;
  6259. __le32 snd_max_psn;
  6260. __le32 orq_prod;
  6261. __le32 reg4;
  6262. __le32 reg5;
  6263. __le32 reg6;
  6264. __le32 reg7;
  6265. __le32 reg8;
  6266. u8 tx_cqe_error_type;
  6267. u8 orq_cache_idx;
  6268. __le16 snd_sq_cons_th;
  6269. u8 byte4;
  6270. u8 byte5;
  6271. __le16 snd_sq_cons;
  6272. __le16 word2;
  6273. __le16 word3;
  6274. __le32 reg9;
  6275. __le32 reg10;
  6276. };
  6277. struct tstorm_roce_resp_conn_ag_ctx {
  6278. u8 byte0;
  6279. u8 state;
  6280. u8 flags0;
  6281. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6282. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6283. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6284. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6285. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
  6286. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
  6287. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
  6288. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
  6289. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  6290. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  6291. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
  6292. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
  6293. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6294. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
  6295. u8 flags1;
  6296. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  6297. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
  6298. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
  6299. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
  6300. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  6301. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
  6302. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6303. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6304. u8 flags2;
  6305. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  6306. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  6307. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  6308. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
  6309. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
  6310. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
  6311. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  6312. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
  6313. u8 flags3;
  6314. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  6315. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
  6316. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  6317. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
  6318. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6319. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
  6320. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  6321. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 5
  6322. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
  6323. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
  6324. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  6325. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
  6326. u8 flags4;
  6327. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6328. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6329. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  6330. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  6331. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  6332. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
  6333. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
  6334. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
  6335. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  6336. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
  6337. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  6338. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
  6339. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  6340. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
  6341. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6342. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  6343. u8 flags5;
  6344. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6345. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  6346. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6347. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  6348. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6349. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  6350. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6351. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  6352. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  6353. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  6354. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
  6355. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
  6356. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  6357. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  6358. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  6359. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  6360. __le32 psn_and_rxmit_id_echo;
  6361. __le32 reg1;
  6362. __le32 reg2;
  6363. __le32 reg3;
  6364. __le32 reg4;
  6365. __le32 reg5;
  6366. __le32 reg6;
  6367. __le32 reg7;
  6368. __le32 reg8;
  6369. u8 tx_async_error_type;
  6370. u8 byte3;
  6371. __le16 rq_cons;
  6372. u8 byte4;
  6373. u8 byte5;
  6374. __le16 rq_prod;
  6375. __le16 conn_dpi;
  6376. __le16 irq_cons;
  6377. __le32 num_invlidated_mw;
  6378. __le32 reg10;
  6379. };
  6380. struct ustorm_roce_req_conn_ag_ctx {
  6381. u8 byte0;
  6382. u8 byte1;
  6383. u8 flags0;
  6384. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  6385. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  6386. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  6387. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  6388. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6389. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  6390. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6391. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  6392. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6393. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  6394. u8 flags1;
  6395. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  6396. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
  6397. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
  6398. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
  6399. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
  6400. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
  6401. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
  6402. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
  6403. u8 flags2;
  6404. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6405. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  6406. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6407. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  6408. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6409. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  6410. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  6411. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
  6412. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
  6413. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
  6414. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
  6415. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
  6416. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
  6417. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
  6418. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6419. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  6420. u8 flags3;
  6421. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6422. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  6423. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6424. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  6425. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6426. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  6427. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6428. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  6429. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  6430. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  6431. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  6432. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
  6433. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  6434. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  6435. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  6436. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  6437. u8 byte2;
  6438. u8 byte3;
  6439. __le16 word0;
  6440. __le16 word1;
  6441. __le32 reg0;
  6442. __le32 reg1;
  6443. __le32 reg2;
  6444. __le32 reg3;
  6445. __le16 word2;
  6446. __le16 word3;
  6447. };
  6448. struct ustorm_roce_resp_conn_ag_ctx {
  6449. u8 byte0;
  6450. u8 byte1;
  6451. u8 flags0;
  6452. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  6453. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  6454. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6455. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6456. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6457. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  6458. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6459. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  6460. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  6461. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  6462. u8 flags1;
  6463. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  6464. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
  6465. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
  6466. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
  6467. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
  6468. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
  6469. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  6470. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
  6471. u8 flags2;
  6472. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6473. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  6474. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  6475. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  6476. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  6477. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  6478. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  6479. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
  6480. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
  6481. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
  6482. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
  6483. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
  6484. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  6485. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
  6486. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6487. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  6488. u8 flags3;
  6489. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6490. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  6491. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6492. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  6493. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6494. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  6495. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6496. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  6497. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  6498. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  6499. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  6500. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
  6501. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  6502. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  6503. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  6504. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  6505. u8 byte2;
  6506. u8 byte3;
  6507. __le16 word0;
  6508. __le16 word1;
  6509. __le32 reg0;
  6510. __le32 reg1;
  6511. __le32 reg2;
  6512. __le32 reg3;
  6513. __le16 word2;
  6514. __le16 word3;
  6515. };
  6516. struct xstorm_roce_req_conn_ag_ctx {
  6517. u8 reserved0;
  6518. u8 state;
  6519. u8 flags0;
  6520. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6521. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6522. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
  6523. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
  6524. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
  6525. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
  6526. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  6527. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  6528. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
  6529. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
  6530. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
  6531. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
  6532. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
  6533. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
  6534. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
  6535. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
  6536. u8 flags1;
  6537. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
  6538. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
  6539. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
  6540. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
  6541. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
  6542. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
  6543. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
  6544. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
  6545. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
  6546. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
  6547. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
  6548. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
  6549. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  6550. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  6551. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  6552. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  6553. u8 flags2;
  6554. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6555. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
  6556. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6557. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
  6558. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6559. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
  6560. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  6561. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
  6562. u8 flags3;
  6563. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
  6564. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
  6565. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  6566. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  6567. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
  6568. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
  6569. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6570. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6571. u8 flags4;
  6572. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK 0x3
  6573. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT 0
  6574. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK 0x3
  6575. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT 2
  6576. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
  6577. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
  6578. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
  6579. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
  6580. u8 flags5;
  6581. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
  6582. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
  6583. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
  6584. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
  6585. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
  6586. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
  6587. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
  6588. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
  6589. u8 flags6;
  6590. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
  6591. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
  6592. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
  6593. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
  6594. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
  6595. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
  6596. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
  6597. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
  6598. u8 flags7;
  6599. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
  6600. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
  6601. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
  6602. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
  6603. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  6604. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  6605. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6606. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
  6607. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6608. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
  6609. u8 flags8;
  6610. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6611. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
  6612. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  6613. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
  6614. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
  6615. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
  6616. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  6617. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  6618. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
  6619. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
  6620. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6621. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  6622. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK 0x1
  6623. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT 6
  6624. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK 0x1
  6625. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT 7
  6626. u8 flags9;
  6627. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
  6628. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
  6629. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
  6630. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
  6631. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
  6632. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
  6633. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
  6634. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
  6635. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
  6636. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
  6637. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
  6638. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
  6639. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
  6640. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
  6641. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
  6642. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
  6643. u8 flags10;
  6644. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
  6645. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
  6646. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
  6647. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
  6648. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
  6649. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
  6650. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
  6651. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
  6652. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  6653. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  6654. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
  6655. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
  6656. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6657. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
  6658. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6659. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
  6660. u8 flags11;
  6661. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6662. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
  6663. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6664. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
  6665. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6666. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
  6667. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  6668. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
  6669. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  6670. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
  6671. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
  6672. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
  6673. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  6674. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  6675. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
  6676. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
  6677. u8 flags12;
  6678. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
  6679. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
  6680. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
  6681. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
  6682. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  6683. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  6684. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  6685. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  6686. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
  6687. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
  6688. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
  6689. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
  6690. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
  6691. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
  6692. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
  6693. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
  6694. u8 flags13;
  6695. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
  6696. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
  6697. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
  6698. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
  6699. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  6700. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  6701. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  6702. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  6703. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  6704. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  6705. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  6706. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  6707. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  6708. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  6709. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  6710. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  6711. u8 flags14;
  6712. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
  6713. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
  6714. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
  6715. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
  6716. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  6717. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  6718. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
  6719. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
  6720. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  6721. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  6722. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
  6723. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
  6724. u8 byte2;
  6725. __le16 physical_q0;
  6726. __le16 word1;
  6727. __le16 sq_cmp_cons;
  6728. __le16 sq_cons;
  6729. __le16 sq_prod;
  6730. __le16 word5;
  6731. __le16 conn_dpi;
  6732. u8 byte3;
  6733. u8 byte4;
  6734. u8 byte5;
  6735. u8 byte6;
  6736. __le32 lsn;
  6737. __le32 ssn;
  6738. __le32 snd_una_psn;
  6739. __le32 snd_nxt_psn;
  6740. __le32 reg4;
  6741. __le32 orq_cons_th;
  6742. __le32 orq_cons;
  6743. };
  6744. struct xstorm_roce_resp_conn_ag_ctx {
  6745. u8 reserved0;
  6746. u8 state;
  6747. u8 flags0;
  6748. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6749. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6750. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
  6751. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
  6752. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
  6753. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
  6754. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  6755. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  6756. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
  6757. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
  6758. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
  6759. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
  6760. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
  6761. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
  6762. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
  6763. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
  6764. u8 flags1;
  6765. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
  6766. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
  6767. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
  6768. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
  6769. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
  6770. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
  6771. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
  6772. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
  6773. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
  6774. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
  6775. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
  6776. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
  6777. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  6778. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  6779. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  6780. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  6781. u8 flags2;
  6782. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6783. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
  6784. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6785. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
  6786. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  6787. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
  6788. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  6789. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
  6790. u8 flags3;
  6791. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
  6792. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
  6793. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  6794. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  6795. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
  6796. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
  6797. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6798. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6799. u8 flags4;
  6800. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  6801. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
  6802. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  6803. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
  6804. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  6805. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
  6806. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
  6807. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
  6808. u8 flags5;
  6809. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
  6810. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
  6811. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
  6812. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
  6813. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
  6814. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
  6815. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
  6816. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
  6817. u8 flags6;
  6818. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
  6819. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
  6820. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
  6821. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
  6822. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
  6823. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
  6824. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
  6825. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
  6826. u8 flags7;
  6827. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
  6828. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
  6829. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
  6830. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
  6831. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  6832. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  6833. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6834. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
  6835. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  6836. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
  6837. u8 flags8;
  6838. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  6839. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
  6840. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  6841. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
  6842. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
  6843. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
  6844. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  6845. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  6846. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
  6847. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
  6848. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6849. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  6850. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  6851. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
  6852. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  6853. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
  6854. u8 flags9;
  6855. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  6856. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
  6857. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
  6858. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
  6859. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
  6860. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
  6861. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
  6862. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
  6863. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
  6864. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
  6865. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
  6866. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
  6867. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
  6868. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
  6869. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
  6870. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
  6871. u8 flags10;
  6872. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
  6873. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
  6874. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
  6875. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
  6876. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
  6877. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
  6878. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
  6879. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
  6880. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  6881. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  6882. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
  6883. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
  6884. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6885. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
  6886. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6887. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
  6888. u8 flags11;
  6889. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6890. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
  6891. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6892. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
  6893. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6894. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
  6895. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  6896. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
  6897. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  6898. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
  6899. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  6900. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
  6901. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  6902. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  6903. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
  6904. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
  6905. u8 flags12;
  6906. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_MASK 0x1
  6907. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_SHIFT 0
  6908. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
  6909. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 1
  6910. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  6911. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  6912. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  6913. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  6914. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
  6915. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
  6916. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
  6917. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
  6918. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
  6919. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
  6920. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
  6921. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
  6922. u8 flags13;
  6923. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
  6924. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
  6925. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
  6926. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
  6927. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  6928. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  6929. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  6930. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  6931. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  6932. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  6933. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  6934. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  6935. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  6936. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  6937. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  6938. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  6939. u8 flags14;
  6940. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
  6941. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
  6942. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
  6943. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
  6944. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
  6945. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
  6946. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
  6947. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
  6948. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
  6949. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
  6950. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
  6951. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
  6952. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
  6953. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
  6954. u8 byte2;
  6955. __le16 physical_q0;
  6956. __le16 word1;
  6957. __le16 irq_prod;
  6958. __le16 word3;
  6959. __le16 word4;
  6960. __le16 word5;
  6961. __le16 irq_cons;
  6962. u8 rxmit_opcode;
  6963. u8 byte4;
  6964. u8 byte5;
  6965. u8 byte6;
  6966. __le32 rxmit_psn_and_id;
  6967. __le32 rxmit_bytes_length;
  6968. __le32 psn;
  6969. __le32 reg3;
  6970. __le32 reg4;
  6971. __le32 reg5;
  6972. __le32 msn_and_syndrome;
  6973. };
  6974. struct ystorm_roce_req_conn_ag_ctx {
  6975. u8 byte0;
  6976. u8 byte1;
  6977. u8 flags0;
  6978. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  6979. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  6980. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  6981. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  6982. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6983. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  6984. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6985. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  6986. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6987. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  6988. u8 flags1;
  6989. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6990. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  6991. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6992. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  6993. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6994. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  6995. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6996. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  6997. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6998. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  6999. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7000. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  7001. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7002. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  7003. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7004. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  7005. u8 byte2;
  7006. u8 byte3;
  7007. __le16 word0;
  7008. __le32 reg0;
  7009. __le32 reg1;
  7010. __le16 word1;
  7011. __le16 word2;
  7012. __le16 word3;
  7013. __le16 word4;
  7014. __le32 reg2;
  7015. __le32 reg3;
  7016. };
  7017. struct ystorm_roce_resp_conn_ag_ctx {
  7018. u8 byte0;
  7019. u8 byte1;
  7020. u8 flags0;
  7021. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  7022. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  7023. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  7024. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  7025. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7026. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  7027. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7028. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  7029. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7030. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  7031. u8 flags1;
  7032. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7033. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  7034. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7035. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  7036. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7037. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  7038. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7039. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  7040. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7041. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  7042. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7043. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  7044. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7045. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  7046. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7047. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  7048. u8 byte2;
  7049. u8 byte3;
  7050. __le16 word0;
  7051. __le32 reg0;
  7052. __le32 reg1;
  7053. __le16 word1;
  7054. __le16 word2;
  7055. __le16 word3;
  7056. __le16 word4;
  7057. __le32 reg2;
  7058. __le32 reg3;
  7059. };
  7060. struct ystorm_fcoe_conn_st_ctx {
  7061. u8 func_mode;
  7062. u8 cos;
  7063. u8 conf_version;
  7064. u8 eth_hdr_size;
  7065. __le16 stat_ram_addr;
  7066. __le16 mtu;
  7067. __le16 max_fc_payload_len;
  7068. __le16 tx_max_fc_pay_len;
  7069. u8 fcp_cmd_size;
  7070. u8 fcp_rsp_size;
  7071. __le16 mss;
  7072. struct regpair reserved;
  7073. u8 protection_info_flags;
  7074. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  7075. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 0
  7076. #define YSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  7077. #define YSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 1
  7078. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_MASK 0x3F
  7079. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_SHIFT 2
  7080. u8 dst_protection_per_mss;
  7081. u8 src_protection_per_mss;
  7082. u8 ptu_log_page_size;
  7083. u8 flags;
  7084. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  7085. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 0
  7086. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  7087. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 1
  7088. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x3F
  7089. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 2
  7090. u8 fcp_xfer_size;
  7091. u8 reserved3[2];
  7092. };
  7093. struct fcoe_vlan_fields {
  7094. __le16 fields;
  7095. #define FCOE_VLAN_FIELDS_VID_MASK 0xFFF
  7096. #define FCOE_VLAN_FIELDS_VID_SHIFT 0
  7097. #define FCOE_VLAN_FIELDS_CLI_MASK 0x1
  7098. #define FCOE_VLAN_FIELDS_CLI_SHIFT 12
  7099. #define FCOE_VLAN_FIELDS_PRI_MASK 0x7
  7100. #define FCOE_VLAN_FIELDS_PRI_SHIFT 13
  7101. };
  7102. union fcoe_vlan_field_union {
  7103. struct fcoe_vlan_fields fields;
  7104. __le16 val;
  7105. };
  7106. union fcoe_vlan_vif_field_union {
  7107. union fcoe_vlan_field_union vlan;
  7108. __le16 vif;
  7109. };
  7110. struct pstorm_fcoe_eth_context_section {
  7111. u8 remote_addr_3;
  7112. u8 remote_addr_2;
  7113. u8 remote_addr_1;
  7114. u8 remote_addr_0;
  7115. u8 local_addr_1;
  7116. u8 local_addr_0;
  7117. u8 remote_addr_5;
  7118. u8 remote_addr_4;
  7119. u8 local_addr_5;
  7120. u8 local_addr_4;
  7121. u8 local_addr_3;
  7122. u8 local_addr_2;
  7123. union fcoe_vlan_vif_field_union vif_outer_vlan;
  7124. __le16 vif_outer_eth_type;
  7125. union fcoe_vlan_vif_field_union inner_vlan;
  7126. __le16 inner_eth_type;
  7127. };
  7128. struct pstorm_fcoe_conn_st_ctx {
  7129. u8 func_mode;
  7130. u8 cos;
  7131. u8 conf_version;
  7132. u8 rsrv;
  7133. __le16 stat_ram_addr;
  7134. __le16 mss;
  7135. struct regpair abts_cleanup_addr;
  7136. struct pstorm_fcoe_eth_context_section eth;
  7137. u8 sid_2;
  7138. u8 sid_1;
  7139. u8 sid_0;
  7140. u8 flags;
  7141. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_MASK 0x1
  7142. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_SHIFT 0
  7143. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_MASK 0x1
  7144. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_SHIFT 1
  7145. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  7146. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 2
  7147. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  7148. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 3
  7149. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0xF
  7150. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 4
  7151. u8 did_2;
  7152. u8 did_1;
  7153. u8 did_0;
  7154. u8 src_mac_index;
  7155. __le16 rec_rr_tov_val;
  7156. u8 q_relative_offset;
  7157. u8 reserved1;
  7158. };
  7159. struct xstorm_fcoe_conn_st_ctx {
  7160. u8 func_mode;
  7161. u8 src_mac_index;
  7162. u8 conf_version;
  7163. u8 cached_wqes_avail;
  7164. __le16 stat_ram_addr;
  7165. u8 flags;
  7166. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_MASK 0x1
  7167. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_SHIFT 0
  7168. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  7169. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 1
  7170. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_MASK 0x1
  7171. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_SHIFT 2
  7172. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_MASK 0x3
  7173. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_SHIFT 3
  7174. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x7
  7175. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 5
  7176. u8 cached_wqes_offset;
  7177. u8 reserved2;
  7178. u8 eth_hdr_size;
  7179. u8 seq_id;
  7180. u8 max_conc_seqs;
  7181. __le16 num_pages_in_pbl;
  7182. __le16 reserved;
  7183. struct regpair sq_pbl_addr;
  7184. struct regpair sq_curr_page_addr;
  7185. struct regpair sq_next_page_addr;
  7186. struct regpair xferq_pbl_addr;
  7187. struct regpair xferq_curr_page_addr;
  7188. struct regpair xferq_next_page_addr;
  7189. struct regpair respq_pbl_addr;
  7190. struct regpair respq_curr_page_addr;
  7191. struct regpair respq_next_page_addr;
  7192. __le16 mtu;
  7193. __le16 tx_max_fc_pay_len;
  7194. __le16 max_fc_payload_len;
  7195. __le16 min_frame_size;
  7196. __le16 sq_pbl_next_index;
  7197. __le16 respq_pbl_next_index;
  7198. u8 fcp_cmd_byte_credit;
  7199. u8 fcp_rsp_byte_credit;
  7200. __le16 protection_info;
  7201. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_MASK 0x1
  7202. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_SHIFT 0
  7203. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  7204. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 1
  7205. #define XSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  7206. #define XSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 2
  7207. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_MASK 0x1
  7208. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_SHIFT 3
  7209. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_MASK 0xF
  7210. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_SHIFT 4
  7211. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_MASK 0xFF
  7212. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_SHIFT 8
  7213. __le16 xferq_pbl_next_index;
  7214. __le16 page_size;
  7215. u8 mid_seq;
  7216. u8 fcp_xfer_byte_credit;
  7217. u8 reserved1[2];
  7218. struct fcoe_wqe cached_wqes[16];
  7219. };
  7220. struct xstorm_fcoe_conn_ag_ctx {
  7221. u8 reserved0;
  7222. u8 fcoe_state;
  7223. u8 flags0;
  7224. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7225. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7226. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_MASK 0x1
  7227. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_SHIFT 1
  7228. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_MASK 0x1
  7229. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_SHIFT 2
  7230. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7231. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7232. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_MASK 0x1
  7233. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_SHIFT 4
  7234. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_MASK 0x1
  7235. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_SHIFT 5
  7236. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_MASK 0x1
  7237. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_SHIFT 6
  7238. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_MASK 0x1
  7239. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_SHIFT 7
  7240. u8 flags1;
  7241. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_MASK 0x1
  7242. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_SHIFT 0
  7243. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_MASK 0x1
  7244. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_SHIFT 1
  7245. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_MASK 0x1
  7246. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_SHIFT 2
  7247. #define XSTORM_FCOE_CONN_AG_CTX_BIT11_MASK 0x1
  7248. #define XSTORM_FCOE_CONN_AG_CTX_BIT11_SHIFT 3
  7249. #define XSTORM_FCOE_CONN_AG_CTX_BIT12_MASK 0x1
  7250. #define XSTORM_FCOE_CONN_AG_CTX_BIT12_SHIFT 4
  7251. #define XSTORM_FCOE_CONN_AG_CTX_BIT13_MASK 0x1
  7252. #define XSTORM_FCOE_CONN_AG_CTX_BIT13_SHIFT 5
  7253. #define XSTORM_FCOE_CONN_AG_CTX_BIT14_MASK 0x1
  7254. #define XSTORM_FCOE_CONN_AG_CTX_BIT14_SHIFT 6
  7255. #define XSTORM_FCOE_CONN_AG_CTX_BIT15_MASK 0x1
  7256. #define XSTORM_FCOE_CONN_AG_CTX_BIT15_SHIFT 7
  7257. u8 flags2;
  7258. #define XSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  7259. #define XSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 0
  7260. #define XSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  7261. #define XSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 2
  7262. #define XSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  7263. #define XSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 4
  7264. #define XSTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  7265. #define XSTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 6
  7266. u8 flags3;
  7267. #define XSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  7268. #define XSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 0
  7269. #define XSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  7270. #define XSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 2
  7271. #define XSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  7272. #define XSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 4
  7273. #define XSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  7274. #define XSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 6
  7275. u8 flags4;
  7276. #define XSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  7277. #define XSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 0
  7278. #define XSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  7279. #define XSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 2
  7280. #define XSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  7281. #define XSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 4
  7282. #define XSTORM_FCOE_CONN_AG_CTX_CF11_MASK 0x3
  7283. #define XSTORM_FCOE_CONN_AG_CTX_CF11_SHIFT 6
  7284. u8 flags5;
  7285. #define XSTORM_FCOE_CONN_AG_CTX_CF12_MASK 0x3
  7286. #define XSTORM_FCOE_CONN_AG_CTX_CF12_SHIFT 0
  7287. #define XSTORM_FCOE_CONN_AG_CTX_CF13_MASK 0x3
  7288. #define XSTORM_FCOE_CONN_AG_CTX_CF13_SHIFT 2
  7289. #define XSTORM_FCOE_CONN_AG_CTX_CF14_MASK 0x3
  7290. #define XSTORM_FCOE_CONN_AG_CTX_CF14_SHIFT 4
  7291. #define XSTORM_FCOE_CONN_AG_CTX_CF15_MASK 0x3
  7292. #define XSTORM_FCOE_CONN_AG_CTX_CF15_SHIFT 6
  7293. u8 flags6;
  7294. #define XSTORM_FCOE_CONN_AG_CTX_CF16_MASK 0x3
  7295. #define XSTORM_FCOE_CONN_AG_CTX_CF16_SHIFT 0
  7296. #define XSTORM_FCOE_CONN_AG_CTX_CF17_MASK 0x3
  7297. #define XSTORM_FCOE_CONN_AG_CTX_CF17_SHIFT 2
  7298. #define XSTORM_FCOE_CONN_AG_CTX_CF18_MASK 0x3
  7299. #define XSTORM_FCOE_CONN_AG_CTX_CF18_SHIFT 4
  7300. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_MASK 0x3
  7301. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_SHIFT 6
  7302. u8 flags7;
  7303. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  7304. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  7305. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_MASK 0x3
  7306. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_SHIFT 2
  7307. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7308. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7309. #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  7310. #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 6
  7311. #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  7312. #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 7
  7313. u8 flags8;
  7314. #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  7315. #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 0
  7316. #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  7317. #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 1
  7318. #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  7319. #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 2
  7320. #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  7321. #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 3
  7322. #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  7323. #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 4
  7324. #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  7325. #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 5
  7326. #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  7327. #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 6
  7328. #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  7329. #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 7
  7330. u8 flags9;
  7331. #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  7332. #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 0
  7333. #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_MASK 0x1
  7334. #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_SHIFT 1
  7335. #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_MASK 0x1
  7336. #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_SHIFT 2
  7337. #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_MASK 0x1
  7338. #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_SHIFT 3
  7339. #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_MASK 0x1
  7340. #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_SHIFT 4
  7341. #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_MASK 0x1
  7342. #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_SHIFT 5
  7343. #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_MASK 0x1
  7344. #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_SHIFT 6
  7345. #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_MASK 0x1
  7346. #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_SHIFT 7
  7347. u8 flags10;
  7348. #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_MASK 0x1
  7349. #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_SHIFT 0
  7350. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  7351. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_SHIFT 1
  7352. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  7353. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  7354. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_MASK 0x1
  7355. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_SHIFT 3
  7356. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  7357. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  7358. #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_MASK 0x1
  7359. #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_SHIFT 5
  7360. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_MASK 0x1
  7361. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_SHIFT 6
  7362. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_MASK 0x1
  7363. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_SHIFT 7
  7364. u8 flags11;
  7365. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_MASK 0x1
  7366. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_SHIFT 0
  7367. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_MASK 0x1
  7368. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_SHIFT 1
  7369. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_MASK 0x1
  7370. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_SHIFT 2
  7371. #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  7372. #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 3
  7373. #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  7374. #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 4
  7375. #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  7376. #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 5
  7377. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  7378. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  7379. #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_MASK 0x1
  7380. #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_SHIFT 7
  7381. u8 flags12;
  7382. #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_MASK 0x1
  7383. #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_SHIFT 0
  7384. #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_MASK 0x1
  7385. #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_SHIFT 1
  7386. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  7387. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  7388. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  7389. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  7390. #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_MASK 0x1
  7391. #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_SHIFT 4
  7392. #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_MASK 0x1
  7393. #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_SHIFT 5
  7394. #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_MASK 0x1
  7395. #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_SHIFT 6
  7396. #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_MASK 0x1
  7397. #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_SHIFT 7
  7398. u8 flags13;
  7399. #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_MASK 0x1
  7400. #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_SHIFT 0
  7401. #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_MASK 0x1
  7402. #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_SHIFT 1
  7403. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  7404. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  7405. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  7406. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  7407. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  7408. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  7409. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  7410. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  7411. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  7412. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  7413. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  7414. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  7415. u8 flags14;
  7416. #define XSTORM_FCOE_CONN_AG_CTX_BIT16_MASK 0x1
  7417. #define XSTORM_FCOE_CONN_AG_CTX_BIT16_SHIFT 0
  7418. #define XSTORM_FCOE_CONN_AG_CTX_BIT17_MASK 0x1
  7419. #define XSTORM_FCOE_CONN_AG_CTX_BIT17_SHIFT 1
  7420. #define XSTORM_FCOE_CONN_AG_CTX_BIT18_MASK 0x1
  7421. #define XSTORM_FCOE_CONN_AG_CTX_BIT18_SHIFT 2
  7422. #define XSTORM_FCOE_CONN_AG_CTX_BIT19_MASK 0x1
  7423. #define XSTORM_FCOE_CONN_AG_CTX_BIT19_SHIFT 3
  7424. #define XSTORM_FCOE_CONN_AG_CTX_BIT20_MASK 0x1
  7425. #define XSTORM_FCOE_CONN_AG_CTX_BIT20_SHIFT 4
  7426. #define XSTORM_FCOE_CONN_AG_CTX_BIT21_MASK 0x1
  7427. #define XSTORM_FCOE_CONN_AG_CTX_BIT21_SHIFT 5
  7428. #define XSTORM_FCOE_CONN_AG_CTX_CF23_MASK 0x3
  7429. #define XSTORM_FCOE_CONN_AG_CTX_CF23_SHIFT 6
  7430. u8 byte2;
  7431. __le16 physical_q0;
  7432. __le16 word1;
  7433. __le16 word2;
  7434. __le16 sq_cons;
  7435. __le16 sq_prod;
  7436. __le16 xferq_prod;
  7437. __le16 xferq_cons;
  7438. u8 byte3;
  7439. u8 byte4;
  7440. u8 byte5;
  7441. u8 byte6;
  7442. __le32 remain_io;
  7443. __le32 reg1;
  7444. __le32 reg2;
  7445. __le32 reg3;
  7446. __le32 reg4;
  7447. __le32 reg5;
  7448. __le32 reg6;
  7449. __le16 respq_prod;
  7450. __le16 respq_cons;
  7451. __le16 word9;
  7452. __le16 word10;
  7453. __le32 reg7;
  7454. __le32 reg8;
  7455. };
  7456. struct ustorm_fcoe_conn_st_ctx {
  7457. struct regpair respq_pbl_addr;
  7458. __le16 num_pages_in_pbl;
  7459. u8 ptu_log_page_size;
  7460. u8 log_page_size;
  7461. __le16 respq_prod;
  7462. u8 reserved[2];
  7463. };
  7464. struct tstorm_fcoe_conn_ag_ctx {
  7465. u8 reserved0;
  7466. u8 fcoe_state;
  7467. u8 flags0;
  7468. #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7469. #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7470. #define TSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  7471. #define TSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  7472. #define TSTORM_FCOE_CONN_AG_CTX_BIT2_MASK 0x1
  7473. #define TSTORM_FCOE_CONN_AG_CTX_BIT2_SHIFT 2
  7474. #define TSTORM_FCOE_CONN_AG_CTX_BIT3_MASK 0x1
  7475. #define TSTORM_FCOE_CONN_AG_CTX_BIT3_SHIFT 3
  7476. #define TSTORM_FCOE_CONN_AG_CTX_BIT4_MASK 0x1
  7477. #define TSTORM_FCOE_CONN_AG_CTX_BIT4_SHIFT 4
  7478. #define TSTORM_FCOE_CONN_AG_CTX_BIT5_MASK 0x1
  7479. #define TSTORM_FCOE_CONN_AG_CTX_BIT5_SHIFT 5
  7480. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_MASK 0x3
  7481. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_SHIFT 6
  7482. u8 flags1;
  7483. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7484. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 0
  7485. #define TSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  7486. #define TSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 2
  7487. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  7488. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  7489. #define TSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  7490. #define TSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 6
  7491. u8 flags2;
  7492. #define TSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  7493. #define TSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 0
  7494. #define TSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  7495. #define TSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 2
  7496. #define TSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  7497. #define TSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 4
  7498. #define TSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  7499. #define TSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 6
  7500. u8 flags3;
  7501. #define TSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  7502. #define TSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 0
  7503. #define TSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  7504. #define TSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 2
  7505. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_MASK 0x1
  7506. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_SHIFT 4
  7507. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7508. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  7509. #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  7510. #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 6
  7511. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  7512. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  7513. u8 flags4;
  7514. #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  7515. #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 0
  7516. #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  7517. #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 1
  7518. #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  7519. #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 2
  7520. #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  7521. #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 3
  7522. #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  7523. #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 4
  7524. #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  7525. #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 5
  7526. #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  7527. #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 6
  7528. #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  7529. #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  7530. u8 flags5;
  7531. #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  7532. #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  7533. #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  7534. #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  7535. #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  7536. #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  7537. #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  7538. #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  7539. #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  7540. #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  7541. #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  7542. #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  7543. #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  7544. #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  7545. #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  7546. #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  7547. __le32 reg0;
  7548. __le32 reg1;
  7549. };
  7550. struct ustorm_fcoe_conn_ag_ctx {
  7551. u8 byte0;
  7552. u8 byte1;
  7553. u8 flags0;
  7554. #define USTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  7555. #define USTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  7556. #define USTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  7557. #define USTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  7558. #define USTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  7559. #define USTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  7560. #define USTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  7561. #define USTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  7562. #define USTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  7563. #define USTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  7564. u8 flags1;
  7565. #define USTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  7566. #define USTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 0
  7567. #define USTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  7568. #define USTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 2
  7569. #define USTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  7570. #define USTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 4
  7571. #define USTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  7572. #define USTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 6
  7573. u8 flags2;
  7574. #define USTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  7575. #define USTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  7576. #define USTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  7577. #define USTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  7578. #define USTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  7579. #define USTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  7580. #define USTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  7581. #define USTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 3
  7582. #define USTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  7583. #define USTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 4
  7584. #define USTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  7585. #define USTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 5
  7586. #define USTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  7587. #define USTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 6
  7588. #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  7589. #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  7590. u8 flags3;
  7591. #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  7592. #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  7593. #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  7594. #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  7595. #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  7596. #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  7597. #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  7598. #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  7599. #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  7600. #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  7601. #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  7602. #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  7603. #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  7604. #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  7605. #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  7606. #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  7607. u8 byte2;
  7608. u8 byte3;
  7609. __le16 word0;
  7610. __le16 word1;
  7611. __le32 reg0;
  7612. __le32 reg1;
  7613. __le32 reg2;
  7614. __le32 reg3;
  7615. __le16 word2;
  7616. __le16 word3;
  7617. };
  7618. struct tstorm_fcoe_conn_st_ctx {
  7619. __le16 stat_ram_addr;
  7620. __le16 rx_max_fc_payload_len;
  7621. __le16 e_d_tov_val;
  7622. u8 flags;
  7623. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_MASK 0x1
  7624. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_SHIFT 0
  7625. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_MASK 0x1
  7626. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_SHIFT 1
  7627. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_MASK 0x3F
  7628. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_SHIFT 2
  7629. u8 timers_cleanup_invocation_cnt;
  7630. __le32 reserved1[2];
  7631. __le32 dst_mac_address_bytes0to3;
  7632. __le16 dst_mac_address_bytes4to5;
  7633. __le16 ramrod_echo;
  7634. u8 flags1;
  7635. #define TSTORM_FCOE_CONN_ST_CTX_MODE_MASK 0x3
  7636. #define TSTORM_FCOE_CONN_ST_CTX_MODE_SHIFT 0
  7637. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x3F
  7638. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 2
  7639. u8 q_relative_offset;
  7640. u8 bdq_resource_id;
  7641. u8 reserved0[5];
  7642. };
  7643. struct mstorm_fcoe_conn_ag_ctx {
  7644. u8 byte0;
  7645. u8 byte1;
  7646. u8 flags0;
  7647. #define MSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  7648. #define MSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  7649. #define MSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  7650. #define MSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  7651. #define MSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  7652. #define MSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  7653. #define MSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  7654. #define MSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  7655. #define MSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  7656. #define MSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  7657. u8 flags1;
  7658. #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  7659. #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  7660. #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  7661. #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  7662. #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  7663. #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  7664. #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  7665. #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  7666. #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  7667. #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  7668. #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  7669. #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  7670. #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  7671. #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  7672. #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  7673. #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  7674. __le16 word0;
  7675. __le16 word1;
  7676. __le32 reg0;
  7677. __le32 reg1;
  7678. };
  7679. struct fcoe_mstorm_fcoe_conn_st_ctx_fp {
  7680. __le16 xfer_prod;
  7681. __le16 reserved1;
  7682. u8 protection_info;
  7683. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_MASK 0x1
  7684. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_SHIFT 0
  7685. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_MASK 0x1
  7686. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_SHIFT 1
  7687. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_MASK 0x3F
  7688. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_SHIFT 2
  7689. u8 q_relative_offset;
  7690. u8 reserved2[2];
  7691. };
  7692. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp {
  7693. __le16 conn_id;
  7694. __le16 stat_ram_addr;
  7695. __le16 num_pages_in_pbl;
  7696. u8 ptu_log_page_size;
  7697. u8 log_page_size;
  7698. __le16 unsolicited_cq_count;
  7699. __le16 cmdq_count;
  7700. u8 bdq_resource_id;
  7701. u8 reserved0[3];
  7702. struct regpair xferq_pbl_addr;
  7703. struct regpair reserved1;
  7704. struct regpair reserved2[3];
  7705. };
  7706. struct mstorm_fcoe_conn_st_ctx {
  7707. struct fcoe_mstorm_fcoe_conn_st_ctx_fp fp;
  7708. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp non_fp;
  7709. };
  7710. struct fcoe_conn_context {
  7711. struct ystorm_fcoe_conn_st_ctx ystorm_st_context;
  7712. struct pstorm_fcoe_conn_st_ctx pstorm_st_context;
  7713. struct regpair pstorm_st_padding[2];
  7714. struct xstorm_fcoe_conn_st_ctx xstorm_st_context;
  7715. struct xstorm_fcoe_conn_ag_ctx xstorm_ag_context;
  7716. struct regpair xstorm_ag_padding[6];
  7717. struct ustorm_fcoe_conn_st_ctx ustorm_st_context;
  7718. struct regpair ustorm_st_padding[2];
  7719. struct tstorm_fcoe_conn_ag_ctx tstorm_ag_context;
  7720. struct regpair tstorm_ag_padding[2];
  7721. struct timers_context timer_context;
  7722. struct ustorm_fcoe_conn_ag_ctx ustorm_ag_context;
  7723. struct tstorm_fcoe_conn_st_ctx tstorm_st_context;
  7724. struct mstorm_fcoe_conn_ag_ctx mstorm_ag_context;
  7725. struct mstorm_fcoe_conn_st_ctx mstorm_st_context;
  7726. };
  7727. struct fcoe_conn_offload_ramrod_params {
  7728. struct fcoe_conn_offload_ramrod_data offload_ramrod_data;
  7729. };
  7730. struct fcoe_conn_terminate_ramrod_params {
  7731. struct fcoe_conn_terminate_ramrod_data terminate_ramrod_data;
  7732. };
  7733. enum fcoe_event_type {
  7734. FCOE_EVENT_INIT_FUNC,
  7735. FCOE_EVENT_DESTROY_FUNC,
  7736. FCOE_EVENT_STAT_FUNC,
  7737. FCOE_EVENT_OFFLOAD_CONN,
  7738. FCOE_EVENT_TERMINATE_CONN,
  7739. FCOE_EVENT_ERROR,
  7740. MAX_FCOE_EVENT_TYPE
  7741. };
  7742. struct fcoe_init_ramrod_params {
  7743. struct fcoe_init_func_ramrod_data init_ramrod_data;
  7744. };
  7745. enum fcoe_ramrod_cmd_id {
  7746. FCOE_RAMROD_CMD_ID_INIT_FUNC,
  7747. FCOE_RAMROD_CMD_ID_DESTROY_FUNC,
  7748. FCOE_RAMROD_CMD_ID_STAT_FUNC,
  7749. FCOE_RAMROD_CMD_ID_OFFLOAD_CONN,
  7750. FCOE_RAMROD_CMD_ID_TERMINATE_CONN,
  7751. MAX_FCOE_RAMROD_CMD_ID
  7752. };
  7753. struct fcoe_stat_ramrod_params {
  7754. struct fcoe_stat_ramrod_data stat_ramrod_data;
  7755. };
  7756. struct ystorm_fcoe_conn_ag_ctx {
  7757. u8 byte0;
  7758. u8 byte1;
  7759. u8 flags0;
  7760. #define YSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  7761. #define YSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  7762. #define YSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  7763. #define YSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  7764. #define YSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  7765. #define YSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  7766. #define YSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  7767. #define YSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  7768. #define YSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  7769. #define YSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  7770. u8 flags1;
  7771. #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  7772. #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  7773. #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  7774. #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  7775. #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  7776. #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  7777. #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  7778. #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  7779. #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  7780. #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  7781. #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  7782. #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  7783. #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  7784. #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  7785. #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  7786. #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  7787. u8 byte2;
  7788. u8 byte3;
  7789. __le16 word0;
  7790. __le32 reg0;
  7791. __le32 reg1;
  7792. __le16 word1;
  7793. __le16 word2;
  7794. __le16 word3;
  7795. __le16 word4;
  7796. __le32 reg2;
  7797. __le32 reg3;
  7798. };
  7799. struct ystorm_iscsi_conn_st_ctx {
  7800. __le32 reserved[4];
  7801. };
  7802. struct pstorm_iscsi_tcp_conn_st_ctx {
  7803. __le32 tcp[32];
  7804. __le32 iscsi[4];
  7805. };
  7806. struct xstorm_iscsi_tcp_conn_st_ctx {
  7807. __le32 reserved_iscsi[40];
  7808. __le32 reserved_tcp[4];
  7809. };
  7810. struct xstorm_iscsi_conn_ag_ctx {
  7811. u8 cdu_validation;
  7812. u8 state;
  7813. u8 flags0;
  7814. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7815. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7816. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
  7817. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
  7818. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
  7819. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
  7820. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7821. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7822. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  7823. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  7824. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
  7825. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
  7826. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
  7827. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
  7828. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
  7829. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
  7830. u8 flags1;
  7831. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
  7832. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
  7833. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
  7834. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
  7835. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
  7836. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
  7837. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
  7838. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
  7839. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
  7840. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
  7841. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
  7842. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
  7843. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
  7844. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
  7845. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
  7846. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
  7847. u8 flags2;
  7848. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  7849. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
  7850. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  7851. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
  7852. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  7853. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
  7854. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  7855. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
  7856. u8 flags3;
  7857. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  7858. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
  7859. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  7860. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
  7861. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  7862. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
  7863. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  7864. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
  7865. u8 flags4;
  7866. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  7867. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
  7868. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
  7869. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
  7870. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  7871. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
  7872. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
  7873. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
  7874. u8 flags5;
  7875. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
  7876. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
  7877. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
  7878. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
  7879. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
  7880. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
  7881. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
  7882. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
  7883. u8 flags6;
  7884. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
  7885. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
  7886. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
  7887. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
  7888. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
  7889. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
  7890. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
  7891. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
  7892. u8 flags7;
  7893. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  7894. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  7895. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_MASK 0x3
  7896. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_SHIFT 2
  7897. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7898. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7899. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  7900. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
  7901. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  7902. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
  7903. u8 flags8;
  7904. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  7905. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
  7906. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  7907. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
  7908. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  7909. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
  7910. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  7911. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
  7912. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  7913. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
  7914. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  7915. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
  7916. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  7917. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
  7918. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
  7919. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
  7920. u8 flags9;
  7921. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  7922. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
  7923. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
  7924. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
  7925. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
  7926. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
  7927. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
  7928. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
  7929. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
  7930. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
  7931. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
  7932. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
  7933. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
  7934. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
  7935. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
  7936. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
  7937. u8 flags10;
  7938. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
  7939. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
  7940. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
  7941. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
  7942. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  7943. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  7944. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_MASK 0x1
  7945. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT 3
  7946. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  7947. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  7948. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
  7949. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
  7950. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  7951. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
  7952. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
  7953. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
  7954. u8 flags11;
  7955. #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  7956. #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 0
  7957. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  7958. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
  7959. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
  7960. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
  7961. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  7962. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
  7963. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  7964. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
  7965. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  7966. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
  7967. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  7968. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  7969. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
  7970. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
  7971. u8 flags12;
  7972. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
  7973. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
  7974. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
  7975. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
  7976. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  7977. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  7978. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  7979. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  7980. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
  7981. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
  7982. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
  7983. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
  7984. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
  7985. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
  7986. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
  7987. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
  7988. u8 flags13;
  7989. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
  7990. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
  7991. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
  7992. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
  7993. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  7994. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  7995. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  7996. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  7997. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  7998. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  7999. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  8000. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  8001. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  8002. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  8003. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  8004. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  8005. u8 flags14;
  8006. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
  8007. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
  8008. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
  8009. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
  8010. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
  8011. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
  8012. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
  8013. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
  8014. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
  8015. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
  8016. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
  8017. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
  8018. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
  8019. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
  8020. u8 byte2;
  8021. __le16 physical_q0;
  8022. __le16 physical_q1;
  8023. __le16 dummy_dorq_var;
  8024. __le16 sq_cons;
  8025. __le16 sq_prod;
  8026. __le16 word5;
  8027. __le16 slow_io_total_data_tx_update;
  8028. u8 byte3;
  8029. u8 byte4;
  8030. u8 byte5;
  8031. u8 byte6;
  8032. __le32 reg0;
  8033. __le32 reg1;
  8034. __le32 reg2;
  8035. __le32 more_to_send_seq;
  8036. __le32 reg4;
  8037. __le32 reg5;
  8038. __le32 hq_scan_next_relevant_ack;
  8039. __le16 r2tq_prod;
  8040. __le16 r2tq_cons;
  8041. __le16 hq_prod;
  8042. __le16 hq_cons;
  8043. __le32 remain_seq;
  8044. __le32 bytes_to_next_pdu;
  8045. __le32 hq_tcp_seq;
  8046. u8 byte7;
  8047. u8 byte8;
  8048. u8 byte9;
  8049. u8 byte10;
  8050. u8 byte11;
  8051. u8 byte12;
  8052. u8 byte13;
  8053. u8 byte14;
  8054. u8 byte15;
  8055. u8 byte16;
  8056. __le16 word11;
  8057. __le32 reg10;
  8058. __le32 reg11;
  8059. __le32 exp_stat_sn;
  8060. __le32 reg13;
  8061. __le32 reg14;
  8062. __le32 reg15;
  8063. __le32 reg16;
  8064. __le32 reg17;
  8065. };
  8066. struct tstorm_iscsi_conn_ag_ctx {
  8067. u8 reserved0;
  8068. u8 state;
  8069. u8 flags0;
  8070. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8071. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8072. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  8073. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  8074. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
  8075. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
  8076. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
  8077. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
  8078. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  8079. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  8080. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
  8081. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
  8082. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  8083. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
  8084. u8 flags1;
  8085. #define TSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  8086. #define TSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 0
  8087. #define TSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  8088. #define TSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 2
  8089. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  8090. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
  8091. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  8092. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
  8093. u8 flags2;
  8094. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  8095. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
  8096. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  8097. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
  8098. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  8099. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
  8100. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  8101. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
  8102. u8 flags3;
  8103. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  8104. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  8105. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  8106. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
  8107. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  8108. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
  8109. #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  8110. #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 5
  8111. #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  8112. #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 6
  8113. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  8114. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
  8115. u8 flags4;
  8116. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  8117. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
  8118. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  8119. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
  8120. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  8121. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
  8122. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  8123. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
  8124. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  8125. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
  8126. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  8127. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
  8128. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  8129. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
  8130. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  8131. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  8132. u8 flags5;
  8133. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  8134. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  8135. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  8136. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  8137. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  8138. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  8139. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  8140. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  8141. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  8142. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  8143. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  8144. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  8145. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  8146. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  8147. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  8148. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  8149. __le32 reg0;
  8150. __le32 reg1;
  8151. __le32 reg2;
  8152. __le32 reg3;
  8153. __le32 reg4;
  8154. __le32 reg5;
  8155. __le32 reg6;
  8156. __le32 reg7;
  8157. __le32 reg8;
  8158. u8 byte2;
  8159. u8 byte3;
  8160. __le16 word0;
  8161. };
  8162. struct ustorm_iscsi_conn_ag_ctx {
  8163. u8 byte0;
  8164. u8 byte1;
  8165. u8 flags0;
  8166. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  8167. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  8168. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  8169. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  8170. #define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  8171. #define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  8172. #define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  8173. #define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  8174. #define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  8175. #define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  8176. u8 flags1;
  8177. #define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
  8178. #define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
  8179. #define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  8180. #define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
  8181. #define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  8182. #define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
  8183. #define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  8184. #define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
  8185. u8 flags2;
  8186. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  8187. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  8188. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  8189. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  8190. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  8191. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  8192. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
  8193. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
  8194. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  8195. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
  8196. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  8197. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
  8198. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  8199. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
  8200. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  8201. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  8202. u8 flags3;
  8203. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  8204. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  8205. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  8206. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  8207. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  8208. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  8209. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  8210. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  8211. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  8212. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  8213. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  8214. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  8215. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  8216. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  8217. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  8218. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  8219. u8 byte2;
  8220. u8 byte3;
  8221. __le16 word0;
  8222. __le16 word1;
  8223. __le32 reg0;
  8224. __le32 reg1;
  8225. __le32 reg2;
  8226. __le32 reg3;
  8227. __le16 word2;
  8228. __le16 word3;
  8229. };
  8230. struct tstorm_iscsi_conn_st_ctx {
  8231. __le32 reserved[40];
  8232. };
  8233. struct mstorm_iscsi_conn_ag_ctx {
  8234. u8 reserved;
  8235. u8 state;
  8236. u8 flags0;
  8237. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  8238. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  8239. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  8240. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  8241. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  8242. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  8243. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  8244. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  8245. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  8246. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  8247. u8 flags1;
  8248. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  8249. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  8250. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  8251. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  8252. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  8253. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  8254. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  8255. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  8256. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  8257. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  8258. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  8259. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  8260. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  8261. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  8262. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  8263. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  8264. __le16 word0;
  8265. __le16 word1;
  8266. __le32 reg0;
  8267. __le32 reg1;
  8268. };
  8269. struct mstorm_iscsi_tcp_conn_st_ctx {
  8270. __le32 reserved_tcp[20];
  8271. __le32 reserved_iscsi[8];
  8272. };
  8273. struct ustorm_iscsi_conn_st_ctx {
  8274. __le32 reserved[52];
  8275. };
  8276. struct iscsi_conn_context {
  8277. struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
  8278. struct regpair ystorm_st_padding[2];
  8279. struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
  8280. struct regpair pstorm_st_padding[2];
  8281. struct pb_context xpb2_context;
  8282. struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
  8283. struct regpair xstorm_st_padding[2];
  8284. struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
  8285. struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
  8286. struct regpair tstorm_ag_padding[2];
  8287. struct timers_context timer_context;
  8288. struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
  8289. struct pb_context upb_context;
  8290. struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
  8291. struct regpair tstorm_st_padding[2];
  8292. struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
  8293. struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
  8294. struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
  8295. };
  8296. struct iscsi_init_ramrod_params {
  8297. struct iscsi_spe_func_init iscsi_init_spe;
  8298. struct tcp_init_params tcp_init;
  8299. };
  8300. struct ystorm_iscsi_conn_ag_ctx {
  8301. u8 byte0;
  8302. u8 byte1;
  8303. u8 flags0;
  8304. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  8305. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  8306. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  8307. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  8308. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  8309. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  8310. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  8311. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  8312. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  8313. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  8314. u8 flags1;
  8315. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  8316. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  8317. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  8318. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  8319. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  8320. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  8321. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  8322. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  8323. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  8324. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  8325. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  8326. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  8327. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  8328. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  8329. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  8330. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  8331. u8 byte2;
  8332. u8 byte3;
  8333. __le16 word0;
  8334. __le32 reg0;
  8335. __le32 reg1;
  8336. __le16 word1;
  8337. __le16 word2;
  8338. __le16 word3;
  8339. __le16 word4;
  8340. __le32 reg2;
  8341. __le32 reg3;
  8342. };
  8343. #define MFW_TRACE_SIGNATURE 0x25071946
  8344. /* The trace in the buffer */
  8345. #define MFW_TRACE_EVENTID_MASK 0x00ffff
  8346. #define MFW_TRACE_PRM_SIZE_MASK 0x0f0000
  8347. #define MFW_TRACE_PRM_SIZE_SHIFT 16
  8348. #define MFW_TRACE_ENTRY_SIZE 3
  8349. struct mcp_trace {
  8350. u32 signature; /* Help to identify that the trace is valid */
  8351. u32 size; /* the size of the trace buffer in bytes */
  8352. u32 curr_level; /* 2 - all will be written to the buffer
  8353. * 1 - debug trace will not be written
  8354. * 0 - just errors will be written to the buffer
  8355. */
  8356. u32 modules_mask[2]; /* a bit per module, 1 means write it, 0 means
  8357. * mask it.
  8358. */
  8359. /* Warning: the following pointers are assumed to be 32bits as they are
  8360. * used only in the MFW.
  8361. */
  8362. u32 trace_prod; /* The next trace will be written to this offset */
  8363. u32 trace_oldest; /* The oldest valid trace starts at this offset
  8364. * (usually very close after the current producer).
  8365. */
  8366. };
  8367. #define VF_MAX_STATIC 192
  8368. #define MCP_GLOB_PATH_MAX 2
  8369. #define MCP_PORT_MAX 2
  8370. #define MCP_GLOB_PORT_MAX 4
  8371. #define MCP_GLOB_FUNC_MAX 16
  8372. typedef u32 offsize_t; /* In DWORDS !!! */
  8373. /* Offset from the beginning of the MCP scratchpad */
  8374. #define OFFSIZE_OFFSET_SHIFT 0
  8375. #define OFFSIZE_OFFSET_MASK 0x0000ffff
  8376. /* Size of specific element (not the whole array if any) */
  8377. #define OFFSIZE_SIZE_SHIFT 16
  8378. #define OFFSIZE_SIZE_MASK 0xffff0000
  8379. #define SECTION_OFFSET(_offsize) ((((_offsize & \
  8380. OFFSIZE_OFFSET_MASK) >> \
  8381. OFFSIZE_OFFSET_SHIFT) << 2))
  8382. #define QED_SECTION_SIZE(_offsize) (((_offsize & \
  8383. OFFSIZE_SIZE_MASK) >> \
  8384. OFFSIZE_SIZE_SHIFT) << 2)
  8385. #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH + \
  8386. SECTION_OFFSET(_offsize) + \
  8387. (QED_SECTION_SIZE(_offsize) * idx))
  8388. #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
  8389. (_pub_base + offsetof(struct mcp_public_data, sections[_section]))
  8390. /* PHY configuration */
  8391. struct eth_phy_cfg {
  8392. u32 speed;
  8393. #define ETH_SPEED_AUTONEG 0
  8394. #define ETH_SPEED_SMARTLINQ 0x8
  8395. u32 pause;
  8396. #define ETH_PAUSE_NONE 0x0
  8397. #define ETH_PAUSE_AUTONEG 0x1
  8398. #define ETH_PAUSE_RX 0x2
  8399. #define ETH_PAUSE_TX 0x4
  8400. u32 adv_speed;
  8401. u32 loopback_mode;
  8402. #define ETH_LOOPBACK_NONE (0)
  8403. #define ETH_LOOPBACK_INT_PHY (1)
  8404. #define ETH_LOOPBACK_EXT_PHY (2)
  8405. #define ETH_LOOPBACK_EXT (3)
  8406. #define ETH_LOOPBACK_MAC (4)
  8407. u32 feature_config_flags;
  8408. #define ETH_EEE_MODE_ADV_LPI (1 << 0)
  8409. };
  8410. struct port_mf_cfg {
  8411. u32 dynamic_cfg;
  8412. #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff
  8413. #define PORT_MF_CFG_OV_TAG_SHIFT 0
  8414. #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK
  8415. u32 reserved[1];
  8416. };
  8417. struct eth_stats {
  8418. u64 r64;
  8419. u64 r127;
  8420. u64 r255;
  8421. u64 r511;
  8422. u64 r1023;
  8423. u64 r1518;
  8424. u64 r1522;
  8425. u64 r2047;
  8426. u64 r4095;
  8427. u64 r9216;
  8428. u64 r16383;
  8429. u64 rfcs;
  8430. u64 rxcf;
  8431. u64 rxpf;
  8432. u64 rxpp;
  8433. u64 raln;
  8434. u64 rfcr;
  8435. u64 rovr;
  8436. u64 rjbr;
  8437. u64 rund;
  8438. u64 rfrg;
  8439. u64 t64;
  8440. u64 t127;
  8441. u64 t255;
  8442. u64 t511;
  8443. u64 t1023;
  8444. u64 t1518;
  8445. u64 t2047;
  8446. u64 t4095;
  8447. u64 t9216;
  8448. u64 t16383;
  8449. u64 txpf;
  8450. u64 txpp;
  8451. u64 tlpiec;
  8452. u64 tncl;
  8453. u64 rbyte;
  8454. u64 rxuca;
  8455. u64 rxmca;
  8456. u64 rxbca;
  8457. u64 rxpok;
  8458. u64 tbyte;
  8459. u64 txuca;
  8460. u64 txmca;
  8461. u64 txbca;
  8462. u64 txcf;
  8463. };
  8464. struct brb_stats {
  8465. u64 brb_truncate[8];
  8466. u64 brb_discard[8];
  8467. };
  8468. struct port_stats {
  8469. struct brb_stats brb;
  8470. struct eth_stats eth;
  8471. };
  8472. struct couple_mode_teaming {
  8473. u8 port_cmt[MCP_GLOB_PORT_MAX];
  8474. #define PORT_CMT_IN_TEAM (1 << 0)
  8475. #define PORT_CMT_PORT_ROLE (1 << 1)
  8476. #define PORT_CMT_PORT_INACTIVE (0 << 1)
  8477. #define PORT_CMT_PORT_ACTIVE (1 << 1)
  8478. #define PORT_CMT_TEAM_MASK (1 << 2)
  8479. #define PORT_CMT_TEAM0 (0 << 2)
  8480. #define PORT_CMT_TEAM1 (1 << 2)
  8481. };
  8482. #define LLDP_CHASSIS_ID_STAT_LEN 4
  8483. #define LLDP_PORT_ID_STAT_LEN 4
  8484. #define DCBX_MAX_APP_PROTOCOL 32
  8485. #define MAX_SYSTEM_LLDP_TLV_DATA 32
  8486. enum _lldp_agent {
  8487. LLDP_NEAREST_BRIDGE = 0,
  8488. LLDP_NEAREST_NON_TPMR_BRIDGE,
  8489. LLDP_NEAREST_CUSTOMER_BRIDGE,
  8490. LLDP_MAX_LLDP_AGENTS
  8491. };
  8492. struct lldp_config_params_s {
  8493. u32 config;
  8494. #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff
  8495. #define LLDP_CONFIG_TX_INTERVAL_SHIFT 0
  8496. #define LLDP_CONFIG_HOLD_MASK 0x00000f00
  8497. #define LLDP_CONFIG_HOLD_SHIFT 8
  8498. #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000
  8499. #define LLDP_CONFIG_MAX_CREDIT_SHIFT 12
  8500. #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000
  8501. #define LLDP_CONFIG_ENABLE_RX_SHIFT 30
  8502. #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000
  8503. #define LLDP_CONFIG_ENABLE_TX_SHIFT 31
  8504. u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  8505. u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
  8506. };
  8507. struct lldp_status_params_s {
  8508. u32 prefix_seq_num;
  8509. u32 status;
  8510. u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  8511. u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
  8512. u32 suffix_seq_num;
  8513. };
  8514. struct dcbx_ets_feature {
  8515. u32 flags;
  8516. #define DCBX_ETS_ENABLED_MASK 0x00000001
  8517. #define DCBX_ETS_ENABLED_SHIFT 0
  8518. #define DCBX_ETS_WILLING_MASK 0x00000002
  8519. #define DCBX_ETS_WILLING_SHIFT 1
  8520. #define DCBX_ETS_ERROR_MASK 0x00000004
  8521. #define DCBX_ETS_ERROR_SHIFT 2
  8522. #define DCBX_ETS_CBS_MASK 0x00000008
  8523. #define DCBX_ETS_CBS_SHIFT 3
  8524. #define DCBX_ETS_MAX_TCS_MASK 0x000000f0
  8525. #define DCBX_ETS_MAX_TCS_SHIFT 4
  8526. #define DCBX_ISCSI_OOO_TC_MASK 0x00000f00
  8527. #define DCBX_ISCSI_OOO_TC_SHIFT 8
  8528. u32 pri_tc_tbl[1];
  8529. #define DCBX_ISCSI_OOO_TC (4)
  8530. #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_ISCSI_OOO_TC + 1)
  8531. #define DCBX_CEE_STRICT_PRIORITY 0xf
  8532. u32 tc_bw_tbl[2];
  8533. u32 tc_tsa_tbl[2];
  8534. #define DCBX_ETS_TSA_STRICT 0
  8535. #define DCBX_ETS_TSA_CBS 1
  8536. #define DCBX_ETS_TSA_ETS 2
  8537. };
  8538. struct dcbx_app_priority_entry {
  8539. u32 entry;
  8540. #define DCBX_APP_PRI_MAP_MASK 0x000000ff
  8541. #define DCBX_APP_PRI_MAP_SHIFT 0
  8542. #define DCBX_APP_PRI_0 0x01
  8543. #define DCBX_APP_PRI_1 0x02
  8544. #define DCBX_APP_PRI_2 0x04
  8545. #define DCBX_APP_PRI_3 0x08
  8546. #define DCBX_APP_PRI_4 0x10
  8547. #define DCBX_APP_PRI_5 0x20
  8548. #define DCBX_APP_PRI_6 0x40
  8549. #define DCBX_APP_PRI_7 0x80
  8550. #define DCBX_APP_SF_MASK 0x00000300
  8551. #define DCBX_APP_SF_SHIFT 8
  8552. #define DCBX_APP_SF_ETHTYPE 0
  8553. #define DCBX_APP_SF_PORT 1
  8554. #define DCBX_APP_SF_IEEE_MASK 0x0000f000
  8555. #define DCBX_APP_SF_IEEE_SHIFT 12
  8556. #define DCBX_APP_SF_IEEE_RESERVED 0
  8557. #define DCBX_APP_SF_IEEE_ETHTYPE 1
  8558. #define DCBX_APP_SF_IEEE_TCP_PORT 2
  8559. #define DCBX_APP_SF_IEEE_UDP_PORT 3
  8560. #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
  8561. #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000
  8562. #define DCBX_APP_PROTOCOL_ID_SHIFT 16
  8563. };
  8564. struct dcbx_app_priority_feature {
  8565. u32 flags;
  8566. #define DCBX_APP_ENABLED_MASK 0x00000001
  8567. #define DCBX_APP_ENABLED_SHIFT 0
  8568. #define DCBX_APP_WILLING_MASK 0x00000002
  8569. #define DCBX_APP_WILLING_SHIFT 1
  8570. #define DCBX_APP_ERROR_MASK 0x00000004
  8571. #define DCBX_APP_ERROR_SHIFT 2
  8572. #define DCBX_APP_MAX_TCS_MASK 0x0000f000
  8573. #define DCBX_APP_MAX_TCS_SHIFT 12
  8574. #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000
  8575. #define DCBX_APP_NUM_ENTRIES_SHIFT 16
  8576. struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
  8577. };
  8578. struct dcbx_features {
  8579. struct dcbx_ets_feature ets;
  8580. u32 pfc;
  8581. #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff
  8582. #define DCBX_PFC_PRI_EN_BITMAP_SHIFT 0
  8583. #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01
  8584. #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02
  8585. #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04
  8586. #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08
  8587. #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10
  8588. #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20
  8589. #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40
  8590. #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80
  8591. #define DCBX_PFC_FLAGS_MASK 0x0000ff00
  8592. #define DCBX_PFC_FLAGS_SHIFT 8
  8593. #define DCBX_PFC_CAPS_MASK 0x00000f00
  8594. #define DCBX_PFC_CAPS_SHIFT 8
  8595. #define DCBX_PFC_MBC_MASK 0x00004000
  8596. #define DCBX_PFC_MBC_SHIFT 14
  8597. #define DCBX_PFC_WILLING_MASK 0x00008000
  8598. #define DCBX_PFC_WILLING_SHIFT 15
  8599. #define DCBX_PFC_ENABLED_MASK 0x00010000
  8600. #define DCBX_PFC_ENABLED_SHIFT 16
  8601. #define DCBX_PFC_ERROR_MASK 0x00020000
  8602. #define DCBX_PFC_ERROR_SHIFT 17
  8603. struct dcbx_app_priority_feature app;
  8604. };
  8605. struct dcbx_local_params {
  8606. u32 config;
  8607. #define DCBX_CONFIG_VERSION_MASK 0x00000007
  8608. #define DCBX_CONFIG_VERSION_SHIFT 0
  8609. #define DCBX_CONFIG_VERSION_DISABLED 0
  8610. #define DCBX_CONFIG_VERSION_IEEE 1
  8611. #define DCBX_CONFIG_VERSION_CEE 2
  8612. #define DCBX_CONFIG_VERSION_STATIC 4
  8613. u32 flags;
  8614. struct dcbx_features features;
  8615. };
  8616. struct dcbx_mib {
  8617. u32 prefix_seq_num;
  8618. u32 flags;
  8619. struct dcbx_features features;
  8620. u32 suffix_seq_num;
  8621. };
  8622. struct lldp_system_tlvs_buffer_s {
  8623. u16 valid;
  8624. u16 length;
  8625. u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
  8626. };
  8627. struct dcb_dscp_map {
  8628. u32 flags;
  8629. #define DCB_DSCP_ENABLE_MASK 0x1
  8630. #define DCB_DSCP_ENABLE_SHIFT 0
  8631. #define DCB_DSCP_ENABLE 1
  8632. u32 dscp_pri_map[8];
  8633. };
  8634. struct public_global {
  8635. u32 max_path;
  8636. u32 max_ports;
  8637. u32 debug_mb_offset;
  8638. u32 phymod_dbg_mb_offset;
  8639. struct couple_mode_teaming cmt;
  8640. s32 internal_temperature;
  8641. u32 mfw_ver;
  8642. u32 running_bundle_id;
  8643. s32 external_temperature;
  8644. u32 mdump_reason;
  8645. };
  8646. struct fw_flr_mb {
  8647. u32 aggint;
  8648. u32 opgen_addr;
  8649. u32 accum_ack;
  8650. };
  8651. struct public_path {
  8652. struct fw_flr_mb flr_mb;
  8653. u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
  8654. u32 process_kill;
  8655. #define PROCESS_KILL_COUNTER_MASK 0x0000ffff
  8656. #define PROCESS_KILL_COUNTER_SHIFT 0
  8657. #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000
  8658. #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT 16
  8659. #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
  8660. };
  8661. struct public_port {
  8662. u32 validity_map;
  8663. u32 link_status;
  8664. #define LINK_STATUS_LINK_UP 0x00000001
  8665. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e
  8666. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1 << 1)
  8667. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2 << 1)
  8668. #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3 << 1)
  8669. #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4 << 1)
  8670. #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5 << 1)
  8671. #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6 << 1)
  8672. #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7 << 1)
  8673. #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8 << 1)
  8674. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  8675. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  8676. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  8677. #define LINK_STATUS_PFC_ENABLED 0x00000100
  8678. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  8679. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  8680. #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800
  8681. #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000
  8682. #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000
  8683. #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000
  8684. #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000
  8685. #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000
  8686. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  8687. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0 << 18)
  8688. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1 << 18)
  8689. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2 << 18)
  8690. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3 << 18)
  8691. #define LINK_STATUS_SFP_TX_FAULT 0x00100000
  8692. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000
  8693. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000
  8694. #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000
  8695. #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000
  8696. #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000
  8697. #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000
  8698. u32 link_status1;
  8699. u32 ext_phy_fw_version;
  8700. u32 drv_phy_cfg_addr;
  8701. u32 port_stx;
  8702. u32 stat_nig_timer;
  8703. struct port_mf_cfg port_mf_config;
  8704. struct port_stats stats;
  8705. u32 media_type;
  8706. #define MEDIA_UNSPECIFIED 0x0
  8707. #define MEDIA_SFPP_10G_FIBER 0x1
  8708. #define MEDIA_XFP_FIBER 0x2
  8709. #define MEDIA_DA_TWINAX 0x3
  8710. #define MEDIA_BASE_T 0x4
  8711. #define MEDIA_SFP_1G_FIBER 0x5
  8712. #define MEDIA_MODULE_FIBER 0x6
  8713. #define MEDIA_KR 0xf0
  8714. #define MEDIA_NOT_PRESENT 0xff
  8715. u32 lfa_status;
  8716. u32 link_change_count;
  8717. struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
  8718. struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
  8719. struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
  8720. /* DCBX related MIB */
  8721. struct dcbx_local_params local_admin_dcbx_mib;
  8722. struct dcbx_mib remote_dcbx_mib;
  8723. struct dcbx_mib operational_dcbx_mib;
  8724. u32 reserved[2];
  8725. u32 transceiver_data;
  8726. #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF
  8727. #define ETH_TRANSCEIVER_STATE_SHIFT 0x00000000
  8728. #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00000000
  8729. #define ETH_TRANSCEIVER_STATE_PRESENT 0x00000001
  8730. #define ETH_TRANSCEIVER_STATE_VALID 0x00000003
  8731. #define ETH_TRANSCEIVER_STATE_UPDATING 0x00000008
  8732. u32 wol_info;
  8733. u32 wol_pkt_len;
  8734. u32 wol_pkt_details;
  8735. struct dcb_dscp_map dcb_dscp_map;
  8736. };
  8737. struct public_func {
  8738. u32 reserved0[2];
  8739. u32 mtu_size;
  8740. u32 reserved[7];
  8741. u32 config;
  8742. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  8743. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002
  8744. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT 0x00000001
  8745. #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0
  8746. #define FUNC_MF_CFG_PROTOCOL_SHIFT 4
  8747. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000
  8748. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010
  8749. #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000020
  8750. #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030
  8751. #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030
  8752. #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00
  8753. #define FUNC_MF_CFG_MIN_BW_SHIFT 8
  8754. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  8755. #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000
  8756. #define FUNC_MF_CFG_MAX_BW_SHIFT 16
  8757. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000
  8758. u32 status;
  8759. #define FUNC_STATUS_VLINK_DOWN 0x00000001
  8760. u32 mac_upper;
  8761. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  8762. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  8763. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  8764. u32 mac_lower;
  8765. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  8766. u32 fcoe_wwn_port_name_upper;
  8767. u32 fcoe_wwn_port_name_lower;
  8768. u32 fcoe_wwn_node_name_upper;
  8769. u32 fcoe_wwn_node_name_lower;
  8770. u32 ovlan_stag;
  8771. #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff
  8772. #define FUNC_MF_CFG_OV_STAG_SHIFT 0
  8773. #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK
  8774. u32 pf_allocation;
  8775. u32 preserve_data;
  8776. u32 driver_last_activity_ts;
  8777. u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
  8778. u32 drv_id;
  8779. #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff
  8780. #define DRV_ID_PDA_COMP_VER_SHIFT 0
  8781. #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000
  8782. #define DRV_ID_MCP_HSI_VER_SHIFT 16
  8783. #define DRV_ID_MCP_HSI_VER_CURRENT (1 << DRV_ID_MCP_HSI_VER_SHIFT)
  8784. #define DRV_ID_DRV_TYPE_MASK 0x7f000000
  8785. #define DRV_ID_DRV_TYPE_SHIFT 24
  8786. #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_SHIFT)
  8787. #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_SHIFT)
  8788. #define DRV_ID_DRV_INIT_HW_MASK 0x80000000
  8789. #define DRV_ID_DRV_INIT_HW_SHIFT 31
  8790. #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_SHIFT)
  8791. };
  8792. struct mcp_mac {
  8793. u32 mac_upper;
  8794. u32 mac_lower;
  8795. };
  8796. struct mcp_val64 {
  8797. u32 lo;
  8798. u32 hi;
  8799. };
  8800. struct mcp_file_att {
  8801. u32 nvm_start_addr;
  8802. u32 len;
  8803. };
  8804. struct bist_nvm_image_att {
  8805. u32 return_code;
  8806. u32 image_type;
  8807. u32 nvm_start_addr;
  8808. u32 len;
  8809. };
  8810. #define MCP_DRV_VER_STR_SIZE 16
  8811. #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
  8812. #define MCP_DRV_NVM_BUF_LEN 32
  8813. struct drv_version_stc {
  8814. u32 version;
  8815. u8 name[MCP_DRV_VER_STR_SIZE - 4];
  8816. };
  8817. struct lan_stats_stc {
  8818. u64 ucast_rx_pkts;
  8819. u64 ucast_tx_pkts;
  8820. u32 fcs_err;
  8821. u32 rserved;
  8822. };
  8823. struct fcoe_stats_stc {
  8824. u64 rx_pkts;
  8825. u64 tx_pkts;
  8826. u32 fcs_err;
  8827. u32 login_failure;
  8828. };
  8829. struct ocbb_data_stc {
  8830. u32 ocbb_host_addr;
  8831. u32 ocsd_host_addr;
  8832. u32 ocsd_req_update_interval;
  8833. };
  8834. #define MAX_NUM_OF_SENSORS 7
  8835. struct temperature_status_stc {
  8836. u32 num_of_sensors;
  8837. u32 sensor[MAX_NUM_OF_SENSORS];
  8838. };
  8839. /* crash dump configuration header */
  8840. struct mdump_config_stc {
  8841. u32 version;
  8842. u32 config;
  8843. u32 epoc;
  8844. u32 num_of_logs;
  8845. u32 valid_logs;
  8846. };
  8847. enum resource_id_enum {
  8848. RESOURCE_NUM_SB_E = 0,
  8849. RESOURCE_NUM_L2_QUEUE_E = 1,
  8850. RESOURCE_NUM_VPORT_E = 2,
  8851. RESOURCE_NUM_VMQ_E = 3,
  8852. RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
  8853. RESOURCE_FACTOR_RSS_PER_VF_E = 5,
  8854. RESOURCE_NUM_RL_E = 6,
  8855. RESOURCE_NUM_PQ_E = 7,
  8856. RESOURCE_NUM_VF_E = 8,
  8857. RESOURCE_VFC_FILTER_E = 9,
  8858. RESOURCE_ILT_E = 10,
  8859. RESOURCE_CQS_E = 11,
  8860. RESOURCE_GFT_PROFILES_E = 12,
  8861. RESOURCE_NUM_TC_E = 13,
  8862. RESOURCE_NUM_RSS_ENGINES_E = 14,
  8863. RESOURCE_LL2_QUEUE_E = 15,
  8864. RESOURCE_RDMA_STATS_QUEUE_E = 16,
  8865. RESOURCE_MAX_NUM,
  8866. RESOURCE_NUM_INVALID = 0xFFFFFFFF
  8867. };
  8868. /* Resource ID is to be filled by the driver in the MB request
  8869. * Size, offset & flags to be filled by the MFW in the MB response
  8870. */
  8871. struct resource_info {
  8872. enum resource_id_enum res_id;
  8873. u32 size; /* number of allocated resources */
  8874. u32 offset; /* Offset of the 1st resource */
  8875. u32 vf_size;
  8876. u32 vf_offset;
  8877. u32 flags;
  8878. #define RESOURCE_ELEMENT_STRICT (1 << 0)
  8879. };
  8880. union drv_union_data {
  8881. u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
  8882. struct mcp_mac wol_mac;
  8883. struct eth_phy_cfg drv_phy_cfg;
  8884. struct mcp_val64 val64;
  8885. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  8886. struct mcp_file_att file_att;
  8887. u32 ack_vf_disabled[VF_MAX_STATIC / 32];
  8888. struct drv_version_stc drv_version;
  8889. struct lan_stats_stc lan_stats;
  8890. struct fcoe_stats_stc fcoe_stats;
  8891. struct ocbb_data_stc ocbb_info;
  8892. struct temperature_status_stc temp_info;
  8893. struct resource_info resource;
  8894. struct bist_nvm_image_att nvm_image_att;
  8895. struct mdump_config_stc mdump_config;
  8896. };
  8897. struct public_drv_mb {
  8898. u32 drv_mb_header;
  8899. #define DRV_MSG_CODE_MASK 0xffff0000
  8900. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  8901. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  8902. #define DRV_MSG_CODE_INIT_HW 0x12000000
  8903. #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000
  8904. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  8905. #define DRV_MSG_CODE_INIT_PHY 0x22000000
  8906. #define DRV_MSG_CODE_LINK_RESET 0x23000000
  8907. #define DRV_MSG_CODE_SET_DCBX 0x25000000
  8908. #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000
  8909. #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000
  8910. #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000
  8911. #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000
  8912. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000
  8913. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  8914. #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000
  8915. #define DRV_MSG_CODE_OV_UPDATE_WOL 0x38000000
  8916. #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE 0x39000000
  8917. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  8918. #define DRV_MSG_CODE_NIG_DRAIN 0x30000000
  8919. #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000
  8920. #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
  8921. #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000
  8922. #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000
  8923. #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000
  8924. #define DRV_MSG_CODE_MCP_RESET 0x00090000
  8925. #define DRV_MSG_CODE_SET_VERSION 0x000f0000
  8926. #define DRV_MSG_CODE_MCP_HALT 0x00100000
  8927. #define DRV_MSG_CODE_SET_VMAC 0x00110000
  8928. #define DRV_MSG_CODE_GET_VMAC 0x00120000
  8929. #define DRV_MSG_CODE_VMAC_TYPE_SHIFT 4
  8930. #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30
  8931. #define DRV_MSG_CODE_VMAC_TYPE_MAC 1
  8932. #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2
  8933. #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3
  8934. #define DRV_MSG_CODE_GET_STATS 0x00130000
  8935. #define DRV_MSG_CODE_STATS_TYPE_LAN 1
  8936. #define DRV_MSG_CODE_STATS_TYPE_FCOE 2
  8937. #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3
  8938. #define DRV_MSG_CODE_STATS_TYPE_RDMA 4
  8939. #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000
  8940. #define DRV_MSG_CODE_BIST_TEST 0x001e0000
  8941. #define DRV_MSG_CODE_SET_LED_MODE 0x00200000
  8942. #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL 0x002b0000
  8943. #define DRV_MSG_CODE_OS_WOL 0x002e0000
  8944. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  8945. u32 drv_mb_param;
  8946. #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000
  8947. #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001
  8948. #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002
  8949. #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003
  8950. #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x000000FF
  8951. #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3
  8952. #define DRV_MB_PARAM_NVM_LEN_SHIFT 24
  8953. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0
  8954. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF
  8955. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT 8
  8956. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00
  8957. #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001
  8958. #define DRV_MB_PARAM_LLDP_SEND_SHIFT 0
  8959. #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT 0
  8960. #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F
  8961. #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0
  8962. #define DRV_MB_PARAM_OV_CURR_CFG_OS 1
  8963. #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2
  8964. #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3
  8965. #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT 0
  8966. #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF
  8967. #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000
  8968. #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000
  8969. #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00
  8970. #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF
  8971. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT 0
  8972. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF
  8973. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1
  8974. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2
  8975. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3
  8976. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4
  8977. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5
  8978. #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT 0
  8979. #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF
  8980. #define DRV_MB_PARAM_WOL_MASK (DRV_MB_PARAM_WOL_DEFAULT | \
  8981. DRV_MB_PARAM_WOL_DISABLED | \
  8982. DRV_MB_PARAM_WOL_ENABLED)
  8983. #define DRV_MB_PARAM_WOL_DEFAULT DRV_MB_PARAM_UNLOAD_WOL_MCP
  8984. #define DRV_MB_PARAM_WOL_DISABLED DRV_MB_PARAM_UNLOAD_WOL_DISABLED
  8985. #define DRV_MB_PARAM_WOL_ENABLED DRV_MB_PARAM_UNLOAD_WOL_ENABLED
  8986. #define DRV_MB_PARAM_ESWITCH_MODE_MASK (DRV_MB_PARAM_ESWITCH_MODE_NONE | \
  8987. DRV_MB_PARAM_ESWITCH_MODE_VEB | \
  8988. DRV_MB_PARAM_ESWITCH_MODE_VEPA)
  8989. #define DRV_MB_PARAM_ESWITCH_MODE_NONE 0x0
  8990. #define DRV_MB_PARAM_ESWITCH_MODE_VEB 0x1
  8991. #define DRV_MB_PARAM_ESWITCH_MODE_VEPA 0x2
  8992. #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0
  8993. #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1
  8994. #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2
  8995. /* Resource Allocation params - Driver version support */
  8996. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  8997. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  8998. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  8999. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  9000. #define DRV_MB_PARAM_BIST_REGISTER_TEST 1
  9001. #define DRV_MB_PARAM_BIST_CLOCK_TEST 2
  9002. #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3
  9003. #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4
  9004. #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0
  9005. #define DRV_MB_PARAM_BIST_RC_PASSED 1
  9006. #define DRV_MB_PARAM_BIST_RC_FAILED 2
  9007. #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3
  9008. #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT 0
  9009. #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF
  9010. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT 8
  9011. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00
  9012. u32 fw_mb_header;
  9013. #define FW_MSG_CODE_MASK 0xffff0000
  9014. #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000
  9015. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  9016. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  9017. #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000
  9018. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10210000
  9019. #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000
  9020. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  9021. #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000
  9022. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000
  9023. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000
  9024. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  9025. #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000
  9026. #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000
  9027. #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000
  9028. #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000
  9029. #define FW_MSG_CODE_NVM_OK 0x00010000
  9030. #define FW_MSG_CODE_OK 0x00160000
  9031. #define FW_MSG_CODE_OS_WOL_SUPPORTED 0x00800000
  9032. #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED 0x00810000
  9033. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  9034. u32 fw_mb_param;
  9035. /* get pf rdma protocol command responce */
  9036. #define FW_MB_PARAM_GET_PF_RDMA_NONE 0x0
  9037. #define FW_MB_PARAM_GET_PF_RDMA_ROCE 0x1
  9038. #define FW_MB_PARAM_GET_PF_RDMA_IWARP 0x2
  9039. #define FW_MB_PARAM_GET_PF_RDMA_BOTH 0x3
  9040. u32 drv_pulse_mb;
  9041. #define DRV_PULSE_SEQ_MASK 0x00007fff
  9042. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  9043. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  9044. u32 mcp_pulse_mb;
  9045. #define MCP_PULSE_SEQ_MASK 0x00007fff
  9046. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  9047. #define MCP_EVENT_MASK 0xffff0000
  9048. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  9049. union drv_union_data union_data;
  9050. };
  9051. enum MFW_DRV_MSG_TYPE {
  9052. MFW_DRV_MSG_LINK_CHANGE,
  9053. MFW_DRV_MSG_FLR_FW_ACK_FAILED,
  9054. MFW_DRV_MSG_VF_DISABLED,
  9055. MFW_DRV_MSG_LLDP_DATA_UPDATED,
  9056. MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
  9057. MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
  9058. MFW_DRV_MSG_RESERVED4,
  9059. MFW_DRV_MSG_BW_UPDATE,
  9060. MFW_DRV_MSG_BW_UPDATE5,
  9061. MFW_DRV_MSG_GET_LAN_STATS,
  9062. MFW_DRV_MSG_GET_FCOE_STATS,
  9063. MFW_DRV_MSG_GET_ISCSI_STATS,
  9064. MFW_DRV_MSG_GET_RDMA_STATS,
  9065. MFW_DRV_MSG_BW_UPDATE10,
  9066. MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
  9067. MFW_DRV_MSG_BW_UPDATE11,
  9068. MFW_DRV_MSG_MAX
  9069. };
  9070. #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1)
  9071. #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2)
  9072. #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3)
  9073. #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id))
  9074. struct public_mfw_mb {
  9075. u32 sup_msgs;
  9076. u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  9077. u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  9078. };
  9079. enum public_sections {
  9080. PUBLIC_DRV_MB,
  9081. PUBLIC_MFW_MB,
  9082. PUBLIC_GLOBAL,
  9083. PUBLIC_PATH,
  9084. PUBLIC_PORT,
  9085. PUBLIC_FUNC,
  9086. PUBLIC_MAX_SECTIONS
  9087. };
  9088. struct mcp_public_data {
  9089. u32 num_sections;
  9090. u32 sections[PUBLIC_MAX_SECTIONS];
  9091. struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
  9092. struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
  9093. struct public_global global;
  9094. struct public_path path[MCP_GLOB_PATH_MAX];
  9095. struct public_port port[MCP_GLOB_PORT_MAX];
  9096. struct public_func func[MCP_GLOB_FUNC_MAX];
  9097. };
  9098. struct nvm_cfg_mac_address {
  9099. u32 mac_addr_hi;
  9100. #define NVM_CFG_MAC_ADDRESS_HI_MASK 0x0000FFFF
  9101. #define NVM_CFG_MAC_ADDRESS_HI_OFFSET 0
  9102. u32 mac_addr_lo;
  9103. };
  9104. struct nvm_cfg1_glob {
  9105. u32 generic_cont0;
  9106. #define NVM_CFG1_GLOB_MF_MODE_MASK 0x00000FF0
  9107. #define NVM_CFG1_GLOB_MF_MODE_OFFSET 4
  9108. #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED 0x0
  9109. #define NVM_CFG1_GLOB_MF_MODE_DEFAULT 0x1
  9110. #define NVM_CFG1_GLOB_MF_MODE_SPIO4 0x2
  9111. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0 0x3
  9112. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5 0x4
  9113. #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0 0x5
  9114. #define NVM_CFG1_GLOB_MF_MODE_BD 0x6
  9115. #define NVM_CFG1_GLOB_MF_MODE_UFP 0x7
  9116. u32 engineering_change[3];
  9117. u32 manufacturing_id;
  9118. u32 serial_number[4];
  9119. u32 pcie_cfg;
  9120. u32 mgmt_traffic;
  9121. u32 core_cfg;
  9122. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK 0x000000FF
  9123. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET 0
  9124. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G 0x0
  9125. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G 0x1
  9126. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G 0x2
  9127. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F 0x3
  9128. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E 0x4
  9129. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G 0x5
  9130. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G 0xB
  9131. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G 0xC
  9132. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G 0xD
  9133. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G 0xE
  9134. u32 e_lane_cfg1;
  9135. u32 e_lane_cfg2;
  9136. u32 f_lane_cfg1;
  9137. u32 f_lane_cfg2;
  9138. u32 mps10_preemphasis;
  9139. u32 mps10_driver_current;
  9140. u32 mps25_preemphasis;
  9141. u32 mps25_driver_current;
  9142. u32 pci_id;
  9143. u32 pci_subsys_id;
  9144. u32 bar;
  9145. u32 mps10_txfir_main;
  9146. u32 mps10_txfir_post;
  9147. u32 mps25_txfir_main;
  9148. u32 mps25_txfir_post;
  9149. u32 manufacture_ver;
  9150. u32 manufacture_time;
  9151. u32 led_global_settings;
  9152. u32 generic_cont1;
  9153. u32 mbi_version;
  9154. u32 mbi_date;
  9155. u32 misc_sig;
  9156. u32 device_capabilities;
  9157. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET 0x1
  9158. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE 0x2
  9159. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI 0x4
  9160. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE 0x8
  9161. u32 power_dissipated;
  9162. u32 power_consumed;
  9163. u32 efi_version;
  9164. u32 multi_network_modes_capability;
  9165. u32 reserved[41];
  9166. };
  9167. struct nvm_cfg1_path {
  9168. u32 reserved[30];
  9169. };
  9170. struct nvm_cfg1_port {
  9171. u32 reserved__m_relocated_to_option_123;
  9172. u32 reserved__m_relocated_to_option_124;
  9173. u32 generic_cont0;
  9174. #define NVM_CFG1_PORT_DCBX_MODE_MASK 0x000F0000
  9175. #define NVM_CFG1_PORT_DCBX_MODE_OFFSET 16
  9176. #define NVM_CFG1_PORT_DCBX_MODE_DISABLED 0x0
  9177. #define NVM_CFG1_PORT_DCBX_MODE_IEEE 0x1
  9178. #define NVM_CFG1_PORT_DCBX_MODE_CEE 0x2
  9179. #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC 0x3
  9180. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK 0x00F00000
  9181. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET 20
  9182. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET 0x1
  9183. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE 0x2
  9184. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI 0x4
  9185. u32 pcie_cfg;
  9186. u32 features;
  9187. u32 speed_cap_mask;
  9188. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK 0x0000FFFF
  9189. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
  9190. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G 0x1
  9191. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G 0x2
  9192. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G 0x8
  9193. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G 0x10
  9194. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G 0x20
  9195. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
  9196. u32 link_settings;
  9197. #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK 0x0000000F
  9198. #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET 0
  9199. #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG 0x0
  9200. #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G 0x1
  9201. #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G 0x2
  9202. #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G 0x4
  9203. #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G 0x5
  9204. #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G 0x6
  9205. #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G 0x7
  9206. #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ 0x8
  9207. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK 0x00000070
  9208. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET 4
  9209. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG 0x1
  9210. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX 0x2
  9211. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX 0x4
  9212. u32 phy_cfg;
  9213. u32 mgmt_traffic;
  9214. u32 ext_phy;
  9215. u32 mba_cfg1;
  9216. u32 mba_cfg2;
  9217. u32 vf_cfg;
  9218. struct nvm_cfg_mac_address lldp_mac_address;
  9219. u32 led_port_settings;
  9220. u32 transceiver_00;
  9221. u32 device_ids;
  9222. u32 board_cfg;
  9223. u32 mnm_10g_cap;
  9224. u32 mnm_10g_ctrl;
  9225. u32 mnm_10g_misc;
  9226. u32 mnm_25g_cap;
  9227. u32 mnm_25g_ctrl;
  9228. u32 mnm_25g_misc;
  9229. u32 mnm_40g_cap;
  9230. u32 mnm_40g_ctrl;
  9231. u32 mnm_40g_misc;
  9232. u32 mnm_50g_cap;
  9233. u32 mnm_50g_ctrl;
  9234. u32 mnm_50g_misc;
  9235. u32 mnm_100g_cap;
  9236. u32 mnm_100g_ctrl;
  9237. u32 mnm_100g_misc;
  9238. u32 reserved[116];
  9239. };
  9240. struct nvm_cfg1_func {
  9241. struct nvm_cfg_mac_address mac_address;
  9242. u32 rsrv1;
  9243. u32 rsrv2;
  9244. u32 device_id;
  9245. u32 cmn_cfg;
  9246. u32 pci_cfg;
  9247. struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
  9248. struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
  9249. u32 preboot_generic_cfg;
  9250. u32 reserved[8];
  9251. };
  9252. struct nvm_cfg1 {
  9253. struct nvm_cfg1_glob glob;
  9254. struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
  9255. struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
  9256. struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
  9257. };
  9258. enum spad_sections {
  9259. SPAD_SECTION_TRACE,
  9260. SPAD_SECTION_NVM_CFG,
  9261. SPAD_SECTION_PUBLIC,
  9262. SPAD_SECTION_PRIVATE,
  9263. SPAD_SECTION_MAX
  9264. };
  9265. #define MCP_TRACE_SIZE 2048 /* 2kb */
  9266. /* This section is located at a fixed location in the beginning of the
  9267. * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
  9268. * All the rest of data has a floating location which differs from version to
  9269. * version, and is pointed by the mcp_meta_data below.
  9270. * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
  9271. * with it from nvram in order to clear this portion.
  9272. */
  9273. struct static_init {
  9274. u32 num_sections;
  9275. offsize_t sections[SPAD_SECTION_MAX];
  9276. #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
  9277. struct mcp_trace trace;
  9278. #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
  9279. u8 trace_buffer[MCP_TRACE_SIZE];
  9280. #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
  9281. /* running_mfw has the same definition as in nvm_map.h.
  9282. * This bit indicate both the running dir, and the running bundle.
  9283. * It is set once when the LIM is loaded.
  9284. */
  9285. u32 running_mfw;
  9286. #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
  9287. u32 build_time;
  9288. #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
  9289. u32 reset_type;
  9290. #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
  9291. u32 mfw_secure_mode;
  9292. #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
  9293. u16 pme_status_pf_bitmap;
  9294. #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
  9295. u16 pme_enable_pf_bitmap;
  9296. #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
  9297. u32 mim_nvm_addr;
  9298. u32 mim_start_addr;
  9299. u32 ah_pcie_link_params;
  9300. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK (0x000000ff)
  9301. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT (0)
  9302. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK (0x0000ff00)
  9303. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT (8)
  9304. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK (0x00ff0000)
  9305. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT (16)
  9306. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK (0xff000000)
  9307. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT (24)
  9308. #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
  9309. u32 rsrv_persist[5]; /* Persist reserved for MFW upgrades */
  9310. };
  9311. enum nvm_image_type {
  9312. NVM_TYPE_TIM1 = 0x01,
  9313. NVM_TYPE_TIM2 = 0x02,
  9314. NVM_TYPE_MIM1 = 0x03,
  9315. NVM_TYPE_MIM2 = 0x04,
  9316. NVM_TYPE_MBA = 0x05,
  9317. NVM_TYPE_MODULES_PN = 0x06,
  9318. NVM_TYPE_VPD = 0x07,
  9319. NVM_TYPE_MFW_TRACE1 = 0x08,
  9320. NVM_TYPE_MFW_TRACE2 = 0x09,
  9321. NVM_TYPE_NVM_CFG1 = 0x0a,
  9322. NVM_TYPE_L2B = 0x0b,
  9323. NVM_TYPE_DIR1 = 0x0c,
  9324. NVM_TYPE_EAGLE_FW1 = 0x0d,
  9325. NVM_TYPE_FALCON_FW1 = 0x0e,
  9326. NVM_TYPE_PCIE_FW1 = 0x0f,
  9327. NVM_TYPE_HW_SET = 0x10,
  9328. NVM_TYPE_LIM = 0x11,
  9329. NVM_TYPE_AVS_FW1 = 0x12,
  9330. NVM_TYPE_DIR2 = 0x13,
  9331. NVM_TYPE_CCM = 0x14,
  9332. NVM_TYPE_EAGLE_FW2 = 0x15,
  9333. NVM_TYPE_FALCON_FW2 = 0x16,
  9334. NVM_TYPE_PCIE_FW2 = 0x17,
  9335. NVM_TYPE_AVS_FW2 = 0x18,
  9336. NVM_TYPE_INIT_HW = 0x19,
  9337. NVM_TYPE_DEFAULT_CFG = 0x1a,
  9338. NVM_TYPE_MDUMP = 0x1b,
  9339. NVM_TYPE_META = 0x1c,
  9340. NVM_TYPE_ISCSI_CFG = 0x1d,
  9341. NVM_TYPE_FCOE_CFG = 0x1f,
  9342. NVM_TYPE_ETH_PHY_FW1 = 0x20,
  9343. NVM_TYPE_ETH_PHY_FW2 = 0x21,
  9344. NVM_TYPE_MAX,
  9345. };
  9346. #define DIR_ID_1 (0)
  9347. #endif