mcg.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/string.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/export.h>
  37. #include "mlx4.h"
  38. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev)
  39. {
  40. return 1 << dev->oper_log_mgm_entry_size;
  41. }
  42. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev)
  43. {
  44. return 4 * (mlx4_get_mgm_entry_size(dev) / 16 - 2);
  45. }
  46. static int mlx4_QP_FLOW_STEERING_ATTACH(struct mlx4_dev *dev,
  47. struct mlx4_cmd_mailbox *mailbox,
  48. u32 size,
  49. u64 *reg_id)
  50. {
  51. u64 imm;
  52. int err = 0;
  53. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, size, 0,
  54. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  55. MLX4_CMD_NATIVE);
  56. if (err)
  57. return err;
  58. *reg_id = imm;
  59. return err;
  60. }
  61. static int mlx4_QP_FLOW_STEERING_DETACH(struct mlx4_dev *dev, u64 regid)
  62. {
  63. int err = 0;
  64. err = mlx4_cmd(dev, regid, 0, 0,
  65. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  66. MLX4_CMD_NATIVE);
  67. return err;
  68. }
  69. static int mlx4_READ_ENTRY(struct mlx4_dev *dev, int index,
  70. struct mlx4_cmd_mailbox *mailbox)
  71. {
  72. return mlx4_cmd_box(dev, 0, mailbox->dma, index, 0, MLX4_CMD_READ_MCG,
  73. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  74. }
  75. static int mlx4_WRITE_ENTRY(struct mlx4_dev *dev, int index,
  76. struct mlx4_cmd_mailbox *mailbox)
  77. {
  78. return mlx4_cmd(dev, mailbox->dma, index, 0, MLX4_CMD_WRITE_MCG,
  79. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  80. }
  81. static int mlx4_WRITE_PROMISC(struct mlx4_dev *dev, u8 port, u8 steer,
  82. struct mlx4_cmd_mailbox *mailbox)
  83. {
  84. u32 in_mod;
  85. in_mod = (u32) port << 16 | steer << 1;
  86. return mlx4_cmd(dev, mailbox->dma, in_mod, 0x1,
  87. MLX4_CMD_WRITE_MCG, MLX4_CMD_TIME_CLASS_A,
  88. MLX4_CMD_NATIVE);
  89. }
  90. static int mlx4_GID_HASH(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  91. u16 *hash, u8 op_mod)
  92. {
  93. u64 imm;
  94. int err;
  95. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, 0, op_mod,
  96. MLX4_CMD_MGID_HASH, MLX4_CMD_TIME_CLASS_A,
  97. MLX4_CMD_NATIVE);
  98. if (!err)
  99. *hash = imm;
  100. return err;
  101. }
  102. static struct mlx4_promisc_qp *get_promisc_qp(struct mlx4_dev *dev, u8 port,
  103. enum mlx4_steer_type steer,
  104. u32 qpn)
  105. {
  106. struct mlx4_steer *s_steer;
  107. struct mlx4_promisc_qp *pqp;
  108. if (port < 1 || port > dev->caps.num_ports)
  109. return NULL;
  110. s_steer = &mlx4_priv(dev)->steer[port - 1];
  111. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  112. if (pqp->qpn == qpn)
  113. return pqp;
  114. }
  115. /* not found */
  116. return NULL;
  117. }
  118. /*
  119. * Add new entry to steering data structure.
  120. * All promisc QPs should be added as well
  121. */
  122. static int new_steering_entry(struct mlx4_dev *dev, u8 port,
  123. enum mlx4_steer_type steer,
  124. unsigned int index, u32 qpn)
  125. {
  126. struct mlx4_steer *s_steer;
  127. struct mlx4_cmd_mailbox *mailbox;
  128. struct mlx4_mgm *mgm;
  129. u32 members_count;
  130. struct mlx4_steer_index *new_entry;
  131. struct mlx4_promisc_qp *pqp;
  132. struct mlx4_promisc_qp *dqp = NULL;
  133. u32 prot;
  134. int err;
  135. if (port < 1 || port > dev->caps.num_ports)
  136. return -EINVAL;
  137. s_steer = &mlx4_priv(dev)->steer[port - 1];
  138. new_entry = kzalloc(sizeof *new_entry, GFP_KERNEL);
  139. if (!new_entry)
  140. return -ENOMEM;
  141. INIT_LIST_HEAD(&new_entry->duplicates);
  142. new_entry->index = index;
  143. list_add_tail(&new_entry->list, &s_steer->steer_entries[steer]);
  144. /* If the given qpn is also a promisc qp,
  145. * it should be inserted to duplicates list
  146. */
  147. pqp = get_promisc_qp(dev, port, steer, qpn);
  148. if (pqp) {
  149. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  150. if (!dqp) {
  151. err = -ENOMEM;
  152. goto out_alloc;
  153. }
  154. dqp->qpn = qpn;
  155. list_add_tail(&dqp->list, &new_entry->duplicates);
  156. }
  157. /* if no promisc qps for this vep, we are done */
  158. if (list_empty(&s_steer->promisc_qps[steer]))
  159. return 0;
  160. /* now need to add all the promisc qps to the new
  161. * steering entry, as they should also receive the packets
  162. * destined to this address */
  163. mailbox = mlx4_alloc_cmd_mailbox(dev);
  164. if (IS_ERR(mailbox)) {
  165. err = -ENOMEM;
  166. goto out_alloc;
  167. }
  168. mgm = mailbox->buf;
  169. err = mlx4_READ_ENTRY(dev, index, mailbox);
  170. if (err)
  171. goto out_mailbox;
  172. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  173. prot = be32_to_cpu(mgm->members_count) >> 30;
  174. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  175. /* don't add already existing qpn */
  176. if (pqp->qpn == qpn)
  177. continue;
  178. if (members_count == dev->caps.num_qp_per_mgm) {
  179. /* out of space */
  180. err = -ENOMEM;
  181. goto out_mailbox;
  182. }
  183. /* add the qpn */
  184. mgm->qp[members_count++] = cpu_to_be32(pqp->qpn & MGM_QPN_MASK);
  185. }
  186. /* update the qps count and update the entry with all the promisc qps*/
  187. mgm->members_count = cpu_to_be32(members_count | (prot << 30));
  188. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  189. out_mailbox:
  190. mlx4_free_cmd_mailbox(dev, mailbox);
  191. if (!err)
  192. return 0;
  193. out_alloc:
  194. if (dqp) {
  195. list_del(&dqp->list);
  196. kfree(dqp);
  197. }
  198. list_del(&new_entry->list);
  199. kfree(new_entry);
  200. return err;
  201. }
  202. /* update the data structures with existing steering entry */
  203. static int existing_steering_entry(struct mlx4_dev *dev, u8 port,
  204. enum mlx4_steer_type steer,
  205. unsigned int index, u32 qpn)
  206. {
  207. struct mlx4_steer *s_steer;
  208. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  209. struct mlx4_promisc_qp *pqp;
  210. struct mlx4_promisc_qp *dqp;
  211. if (port < 1 || port > dev->caps.num_ports)
  212. return -EINVAL;
  213. s_steer = &mlx4_priv(dev)->steer[port - 1];
  214. pqp = get_promisc_qp(dev, port, steer, qpn);
  215. if (!pqp)
  216. return 0; /* nothing to do */
  217. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  218. if (tmp_entry->index == index) {
  219. entry = tmp_entry;
  220. break;
  221. }
  222. }
  223. if (unlikely(!entry)) {
  224. mlx4_warn(dev, "Steering entry at index %x is not registered\n", index);
  225. return -EINVAL;
  226. }
  227. /* the given qpn is listed as a promisc qpn
  228. * we need to add it as a duplicate to this entry
  229. * for future references */
  230. list_for_each_entry(dqp, &entry->duplicates, list) {
  231. if (qpn == dqp->qpn)
  232. return 0; /* qp is already duplicated */
  233. }
  234. /* add the qp as a duplicate on this index */
  235. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  236. if (!dqp)
  237. return -ENOMEM;
  238. dqp->qpn = qpn;
  239. list_add_tail(&dqp->list, &entry->duplicates);
  240. return 0;
  241. }
  242. /* Check whether a qpn is a duplicate on steering entry
  243. * If so, it should not be removed from mgm */
  244. static bool check_duplicate_entry(struct mlx4_dev *dev, u8 port,
  245. enum mlx4_steer_type steer,
  246. unsigned int index, u32 qpn)
  247. {
  248. struct mlx4_steer *s_steer;
  249. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  250. struct mlx4_promisc_qp *dqp, *tmp_dqp;
  251. if (port < 1 || port > dev->caps.num_ports)
  252. return NULL;
  253. s_steer = &mlx4_priv(dev)->steer[port - 1];
  254. /* if qp is not promisc, it cannot be duplicated */
  255. if (!get_promisc_qp(dev, port, steer, qpn))
  256. return false;
  257. /* The qp is promisc qp so it is a duplicate on this index
  258. * Find the index entry, and remove the duplicate */
  259. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  260. if (tmp_entry->index == index) {
  261. entry = tmp_entry;
  262. break;
  263. }
  264. }
  265. if (unlikely(!entry)) {
  266. mlx4_warn(dev, "Steering entry for index %x is not registered\n", index);
  267. return false;
  268. }
  269. list_for_each_entry_safe(dqp, tmp_dqp, &entry->duplicates, list) {
  270. if (dqp->qpn == qpn) {
  271. list_del(&dqp->list);
  272. kfree(dqp);
  273. }
  274. }
  275. return true;
  276. }
  277. /* Returns true if all the QPs != tqpn contained in this entry
  278. * are Promisc QPs. Returns false otherwise.
  279. */
  280. static bool promisc_steering_entry(struct mlx4_dev *dev, u8 port,
  281. enum mlx4_steer_type steer,
  282. unsigned int index, u32 tqpn,
  283. u32 *members_count)
  284. {
  285. struct mlx4_cmd_mailbox *mailbox;
  286. struct mlx4_mgm *mgm;
  287. u32 m_count;
  288. bool ret = false;
  289. int i;
  290. if (port < 1 || port > dev->caps.num_ports)
  291. return false;
  292. mailbox = mlx4_alloc_cmd_mailbox(dev);
  293. if (IS_ERR(mailbox))
  294. return false;
  295. mgm = mailbox->buf;
  296. if (mlx4_READ_ENTRY(dev, index, mailbox))
  297. goto out;
  298. m_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  299. if (members_count)
  300. *members_count = m_count;
  301. for (i = 0; i < m_count; i++) {
  302. u32 qpn = be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK;
  303. if (!get_promisc_qp(dev, port, steer, qpn) && qpn != tqpn) {
  304. /* the qp is not promisc, the entry can't be removed */
  305. goto out;
  306. }
  307. }
  308. ret = true;
  309. out:
  310. mlx4_free_cmd_mailbox(dev, mailbox);
  311. return ret;
  312. }
  313. /* IF a steering entry contains only promisc QPs, it can be removed. */
  314. static bool can_remove_steering_entry(struct mlx4_dev *dev, u8 port,
  315. enum mlx4_steer_type steer,
  316. unsigned int index, u32 tqpn)
  317. {
  318. struct mlx4_steer *s_steer;
  319. struct mlx4_steer_index *entry = NULL, *tmp_entry;
  320. u32 members_count;
  321. bool ret = false;
  322. if (port < 1 || port > dev->caps.num_ports)
  323. return NULL;
  324. s_steer = &mlx4_priv(dev)->steer[port - 1];
  325. if (!promisc_steering_entry(dev, port, steer, index,
  326. tqpn, &members_count))
  327. goto out;
  328. /* All the qps currently registered for this entry are promiscuous,
  329. * Checking for duplicates */
  330. ret = true;
  331. list_for_each_entry_safe(entry, tmp_entry, &s_steer->steer_entries[steer], list) {
  332. if (entry->index == index) {
  333. if (list_empty(&entry->duplicates) ||
  334. members_count == 1) {
  335. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  336. /* If there is only 1 entry in duplicates then
  337. * this is the QP we want to delete, going over
  338. * the list and deleting the entry.
  339. */
  340. list_del(&entry->list);
  341. list_for_each_entry_safe(pqp, tmp_pqp,
  342. &entry->duplicates,
  343. list) {
  344. list_del(&pqp->list);
  345. kfree(pqp);
  346. }
  347. kfree(entry);
  348. } else {
  349. /* This entry contains duplicates so it shouldn't be removed */
  350. ret = false;
  351. goto out;
  352. }
  353. }
  354. }
  355. out:
  356. return ret;
  357. }
  358. static int add_promisc_qp(struct mlx4_dev *dev, u8 port,
  359. enum mlx4_steer_type steer, u32 qpn)
  360. {
  361. struct mlx4_steer *s_steer;
  362. struct mlx4_cmd_mailbox *mailbox;
  363. struct mlx4_mgm *mgm;
  364. struct mlx4_steer_index *entry;
  365. struct mlx4_promisc_qp *pqp;
  366. struct mlx4_promisc_qp *dqp;
  367. u32 members_count;
  368. u32 prot;
  369. int i;
  370. bool found;
  371. int err;
  372. struct mlx4_priv *priv = mlx4_priv(dev);
  373. if (port < 1 || port > dev->caps.num_ports)
  374. return -EINVAL;
  375. s_steer = &mlx4_priv(dev)->steer[port - 1];
  376. mutex_lock(&priv->mcg_table.mutex);
  377. if (get_promisc_qp(dev, port, steer, qpn)) {
  378. err = 0; /* Noting to do, already exists */
  379. goto out_mutex;
  380. }
  381. pqp = kmalloc(sizeof *pqp, GFP_KERNEL);
  382. if (!pqp) {
  383. err = -ENOMEM;
  384. goto out_mutex;
  385. }
  386. pqp->qpn = qpn;
  387. mailbox = mlx4_alloc_cmd_mailbox(dev);
  388. if (IS_ERR(mailbox)) {
  389. err = -ENOMEM;
  390. goto out_alloc;
  391. }
  392. mgm = mailbox->buf;
  393. if (!(mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)) {
  394. /* The promisc QP needs to be added for each one of the steering
  395. * entries. If it already exists, needs to be added as
  396. * a duplicate for this entry.
  397. */
  398. list_for_each_entry(entry,
  399. &s_steer->steer_entries[steer],
  400. list) {
  401. err = mlx4_READ_ENTRY(dev, entry->index, mailbox);
  402. if (err)
  403. goto out_mailbox;
  404. members_count = be32_to_cpu(mgm->members_count) &
  405. 0xffffff;
  406. prot = be32_to_cpu(mgm->members_count) >> 30;
  407. found = false;
  408. for (i = 0; i < members_count; i++) {
  409. if ((be32_to_cpu(mgm->qp[i]) &
  410. MGM_QPN_MASK) == qpn) {
  411. /* Entry already exists.
  412. * Add to duplicates.
  413. */
  414. dqp = kmalloc(sizeof(*dqp), GFP_KERNEL);
  415. if (!dqp) {
  416. err = -ENOMEM;
  417. goto out_mailbox;
  418. }
  419. dqp->qpn = qpn;
  420. list_add_tail(&dqp->list,
  421. &entry->duplicates);
  422. found = true;
  423. }
  424. }
  425. if (!found) {
  426. /* Need to add the qpn to mgm */
  427. if (members_count ==
  428. dev->caps.num_qp_per_mgm) {
  429. /* entry is full */
  430. err = -ENOMEM;
  431. goto out_mailbox;
  432. }
  433. mgm->qp[members_count++] =
  434. cpu_to_be32(qpn & MGM_QPN_MASK);
  435. mgm->members_count =
  436. cpu_to_be32(members_count |
  437. (prot << 30));
  438. err = mlx4_WRITE_ENTRY(dev, entry->index,
  439. mailbox);
  440. if (err)
  441. goto out_mailbox;
  442. }
  443. }
  444. }
  445. /* add the new qpn to list of promisc qps */
  446. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  447. /* now need to add all the promisc qps to default entry */
  448. memset(mgm, 0, sizeof *mgm);
  449. members_count = 0;
  450. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list) {
  451. if (members_count == dev->caps.num_qp_per_mgm) {
  452. /* entry is full */
  453. err = -ENOMEM;
  454. goto out_list;
  455. }
  456. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  457. }
  458. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  459. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  460. if (err)
  461. goto out_list;
  462. mlx4_free_cmd_mailbox(dev, mailbox);
  463. mutex_unlock(&priv->mcg_table.mutex);
  464. return 0;
  465. out_list:
  466. list_del(&pqp->list);
  467. out_mailbox:
  468. mlx4_free_cmd_mailbox(dev, mailbox);
  469. out_alloc:
  470. kfree(pqp);
  471. out_mutex:
  472. mutex_unlock(&priv->mcg_table.mutex);
  473. return err;
  474. }
  475. static int remove_promisc_qp(struct mlx4_dev *dev, u8 port,
  476. enum mlx4_steer_type steer, u32 qpn)
  477. {
  478. struct mlx4_priv *priv = mlx4_priv(dev);
  479. struct mlx4_steer *s_steer;
  480. struct mlx4_cmd_mailbox *mailbox;
  481. struct mlx4_mgm *mgm;
  482. struct mlx4_steer_index *entry, *tmp_entry;
  483. struct mlx4_promisc_qp *pqp;
  484. struct mlx4_promisc_qp *dqp;
  485. u32 members_count;
  486. bool found;
  487. bool back_to_list = false;
  488. int i;
  489. int err;
  490. if (port < 1 || port > dev->caps.num_ports)
  491. return -EINVAL;
  492. s_steer = &mlx4_priv(dev)->steer[port - 1];
  493. mutex_lock(&priv->mcg_table.mutex);
  494. pqp = get_promisc_qp(dev, port, steer, qpn);
  495. if (unlikely(!pqp)) {
  496. mlx4_warn(dev, "QP %x is not promiscuous QP\n", qpn);
  497. /* nothing to do */
  498. err = 0;
  499. goto out_mutex;
  500. }
  501. /*remove from list of promisc qps */
  502. list_del(&pqp->list);
  503. /* set the default entry not to include the removed one */
  504. mailbox = mlx4_alloc_cmd_mailbox(dev);
  505. if (IS_ERR(mailbox)) {
  506. err = -ENOMEM;
  507. back_to_list = true;
  508. goto out_list;
  509. }
  510. mgm = mailbox->buf;
  511. members_count = 0;
  512. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list)
  513. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  514. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  515. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  516. if (err)
  517. goto out_mailbox;
  518. if (!(mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)) {
  519. /* Remove the QP from all the steering entries */
  520. list_for_each_entry_safe(entry, tmp_entry,
  521. &s_steer->steer_entries[steer],
  522. list) {
  523. found = false;
  524. list_for_each_entry(dqp, &entry->duplicates, list) {
  525. if (dqp->qpn == qpn) {
  526. found = true;
  527. break;
  528. }
  529. }
  530. if (found) {
  531. /* A duplicate, no need to change the MGM,
  532. * only update the duplicates list
  533. */
  534. list_del(&dqp->list);
  535. kfree(dqp);
  536. } else {
  537. int loc = -1;
  538. err = mlx4_READ_ENTRY(dev,
  539. entry->index,
  540. mailbox);
  541. if (err)
  542. goto out_mailbox;
  543. members_count =
  544. be32_to_cpu(mgm->members_count) &
  545. 0xffffff;
  546. if (!members_count) {
  547. mlx4_warn(dev, "QP %06x wasn't found in entry %x mcount=0. deleting entry...\n",
  548. qpn, entry->index);
  549. list_del(&entry->list);
  550. kfree(entry);
  551. continue;
  552. }
  553. for (i = 0; i < members_count; ++i)
  554. if ((be32_to_cpu(mgm->qp[i]) &
  555. MGM_QPN_MASK) == qpn) {
  556. loc = i;
  557. break;
  558. }
  559. if (loc < 0) {
  560. mlx4_err(dev, "QP %06x wasn't found in entry %d\n",
  561. qpn, entry->index);
  562. err = -EINVAL;
  563. goto out_mailbox;
  564. }
  565. /* Copy the last QP in this MGM
  566. * over removed QP
  567. */
  568. mgm->qp[loc] = mgm->qp[members_count - 1];
  569. mgm->qp[members_count - 1] = 0;
  570. mgm->members_count =
  571. cpu_to_be32(--members_count |
  572. (MLX4_PROT_ETH << 30));
  573. err = mlx4_WRITE_ENTRY(dev,
  574. entry->index,
  575. mailbox);
  576. if (err)
  577. goto out_mailbox;
  578. }
  579. }
  580. }
  581. out_mailbox:
  582. mlx4_free_cmd_mailbox(dev, mailbox);
  583. out_list:
  584. if (back_to_list)
  585. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  586. else
  587. kfree(pqp);
  588. out_mutex:
  589. mutex_unlock(&priv->mcg_table.mutex);
  590. return err;
  591. }
  592. /*
  593. * Caller must hold MCG table semaphore. gid and mgm parameters must
  594. * be properly aligned for command interface.
  595. *
  596. * Returns 0 unless a firmware command error occurs.
  597. *
  598. * If GID is found in MGM or MGM is empty, *index = *hash, *prev = -1
  599. * and *mgm holds MGM entry.
  600. *
  601. * if GID is found in AMGM, *index = index in AMGM, *prev = index of
  602. * previous entry in hash chain and *mgm holds AMGM entry.
  603. *
  604. * If no AMGM exists for given gid, *index = -1, *prev = index of last
  605. * entry in hash chain and *mgm holds end of hash chain.
  606. */
  607. static int find_entry(struct mlx4_dev *dev, u8 port,
  608. u8 *gid, enum mlx4_protocol prot,
  609. struct mlx4_cmd_mailbox *mgm_mailbox,
  610. int *prev, int *index)
  611. {
  612. struct mlx4_cmd_mailbox *mailbox;
  613. struct mlx4_mgm *mgm = mgm_mailbox->buf;
  614. u8 *mgid;
  615. int err;
  616. u16 hash;
  617. u8 op_mod = (prot == MLX4_PROT_ETH) ?
  618. !!(dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) : 0;
  619. mailbox = mlx4_alloc_cmd_mailbox(dev);
  620. if (IS_ERR(mailbox))
  621. return -ENOMEM;
  622. mgid = mailbox->buf;
  623. memcpy(mgid, gid, 16);
  624. err = mlx4_GID_HASH(dev, mailbox, &hash, op_mod);
  625. mlx4_free_cmd_mailbox(dev, mailbox);
  626. if (err)
  627. return err;
  628. if (0)
  629. mlx4_dbg(dev, "Hash for %pI6 is %04x\n", gid, hash);
  630. *index = hash;
  631. *prev = -1;
  632. do {
  633. err = mlx4_READ_ENTRY(dev, *index, mgm_mailbox);
  634. if (err)
  635. return err;
  636. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  637. if (*index != hash) {
  638. mlx4_err(dev, "Found zero MGID in AMGM\n");
  639. err = -EINVAL;
  640. }
  641. return err;
  642. }
  643. if (!memcmp(mgm->gid, gid, 16) &&
  644. be32_to_cpu(mgm->members_count) >> 30 == prot)
  645. return err;
  646. *prev = *index;
  647. *index = be32_to_cpu(mgm->next_gid_index) >> 6;
  648. } while (*index);
  649. *index = -1;
  650. return err;
  651. }
  652. static const u8 __promisc_mode[] = {
  653. [MLX4_FS_REGULAR] = 0x0,
  654. [MLX4_FS_ALL_DEFAULT] = 0x1,
  655. [MLX4_FS_MC_DEFAULT] = 0x3,
  656. [MLX4_FS_MIRROR_RX_PORT] = 0x4,
  657. [MLX4_FS_MIRROR_SX_PORT] = 0x5,
  658. [MLX4_FS_UC_SNIFFER] = 0x6,
  659. [MLX4_FS_MC_SNIFFER] = 0x7,
  660. };
  661. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  662. enum mlx4_net_trans_promisc_mode flow_type)
  663. {
  664. if (flow_type >= MLX4_FS_MODE_NUM) {
  665. mlx4_err(dev, "Invalid flow type. type = %d\n", flow_type);
  666. return -EINVAL;
  667. }
  668. return __promisc_mode[flow_type];
  669. }
  670. EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_mode);
  671. static void trans_rule_ctrl_to_hw(struct mlx4_net_trans_rule *ctrl,
  672. struct mlx4_net_trans_rule_hw_ctrl *hw)
  673. {
  674. u8 flags = 0;
  675. flags = ctrl->queue_mode == MLX4_NET_TRANS_Q_LIFO ? 1 : 0;
  676. flags |= ctrl->exclusive ? (1 << 2) : 0;
  677. flags |= ctrl->allow_loopback ? (1 << 3) : 0;
  678. hw->flags = flags;
  679. hw->type = __promisc_mode[ctrl->promisc_mode];
  680. hw->prio = cpu_to_be16(ctrl->priority);
  681. hw->port = ctrl->port;
  682. hw->qpn = cpu_to_be32(ctrl->qpn);
  683. }
  684. const u16 __sw_id_hw[] = {
  685. [MLX4_NET_TRANS_RULE_ID_ETH] = 0xE001,
  686. [MLX4_NET_TRANS_RULE_ID_IB] = 0xE005,
  687. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0xE003,
  688. [MLX4_NET_TRANS_RULE_ID_IPV4] = 0xE002,
  689. [MLX4_NET_TRANS_RULE_ID_TCP] = 0xE004,
  690. [MLX4_NET_TRANS_RULE_ID_UDP] = 0xE006,
  691. [MLX4_NET_TRANS_RULE_ID_VXLAN] = 0xE008
  692. };
  693. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  694. enum mlx4_net_trans_rule_id id)
  695. {
  696. if (id >= MLX4_NET_TRANS_RULE_NUM) {
  697. mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
  698. return -EINVAL;
  699. }
  700. return __sw_id_hw[id];
  701. }
  702. EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_id);
  703. static const int __rule_hw_sz[] = {
  704. [MLX4_NET_TRANS_RULE_ID_ETH] =
  705. sizeof(struct mlx4_net_trans_rule_hw_eth),
  706. [MLX4_NET_TRANS_RULE_ID_IB] =
  707. sizeof(struct mlx4_net_trans_rule_hw_ib),
  708. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0,
  709. [MLX4_NET_TRANS_RULE_ID_IPV4] =
  710. sizeof(struct mlx4_net_trans_rule_hw_ipv4),
  711. [MLX4_NET_TRANS_RULE_ID_TCP] =
  712. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
  713. [MLX4_NET_TRANS_RULE_ID_UDP] =
  714. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
  715. [MLX4_NET_TRANS_RULE_ID_VXLAN] =
  716. sizeof(struct mlx4_net_trans_rule_hw_vxlan)
  717. };
  718. int mlx4_hw_rule_sz(struct mlx4_dev *dev,
  719. enum mlx4_net_trans_rule_id id)
  720. {
  721. if (id >= MLX4_NET_TRANS_RULE_NUM) {
  722. mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
  723. return -EINVAL;
  724. }
  725. return __rule_hw_sz[id];
  726. }
  727. EXPORT_SYMBOL_GPL(mlx4_hw_rule_sz);
  728. static int parse_trans_rule(struct mlx4_dev *dev, struct mlx4_spec_list *spec,
  729. struct _rule_hw *rule_hw)
  730. {
  731. if (mlx4_hw_rule_sz(dev, spec->id) < 0)
  732. return -EINVAL;
  733. memset(rule_hw, 0, mlx4_hw_rule_sz(dev, spec->id));
  734. rule_hw->id = cpu_to_be16(__sw_id_hw[spec->id]);
  735. rule_hw->size = mlx4_hw_rule_sz(dev, spec->id) >> 2;
  736. switch (spec->id) {
  737. case MLX4_NET_TRANS_RULE_ID_ETH:
  738. memcpy(rule_hw->eth.dst_mac, spec->eth.dst_mac, ETH_ALEN);
  739. memcpy(rule_hw->eth.dst_mac_msk, spec->eth.dst_mac_msk,
  740. ETH_ALEN);
  741. memcpy(rule_hw->eth.src_mac, spec->eth.src_mac, ETH_ALEN);
  742. memcpy(rule_hw->eth.src_mac_msk, spec->eth.src_mac_msk,
  743. ETH_ALEN);
  744. if (spec->eth.ether_type_enable) {
  745. rule_hw->eth.ether_type_enable = 1;
  746. rule_hw->eth.ether_type = spec->eth.ether_type;
  747. }
  748. rule_hw->eth.vlan_tag = spec->eth.vlan_id;
  749. rule_hw->eth.vlan_tag_msk = spec->eth.vlan_id_msk;
  750. break;
  751. case MLX4_NET_TRANS_RULE_ID_IB:
  752. rule_hw->ib.l3_qpn = spec->ib.l3_qpn;
  753. rule_hw->ib.qpn_mask = spec->ib.qpn_msk;
  754. memcpy(&rule_hw->ib.dst_gid, &spec->ib.dst_gid, 16);
  755. memcpy(&rule_hw->ib.dst_gid_msk, &spec->ib.dst_gid_msk, 16);
  756. break;
  757. case MLX4_NET_TRANS_RULE_ID_IPV6:
  758. return -EOPNOTSUPP;
  759. case MLX4_NET_TRANS_RULE_ID_IPV4:
  760. rule_hw->ipv4.src_ip = spec->ipv4.src_ip;
  761. rule_hw->ipv4.src_ip_msk = spec->ipv4.src_ip_msk;
  762. rule_hw->ipv4.dst_ip = spec->ipv4.dst_ip;
  763. rule_hw->ipv4.dst_ip_msk = spec->ipv4.dst_ip_msk;
  764. break;
  765. case MLX4_NET_TRANS_RULE_ID_TCP:
  766. case MLX4_NET_TRANS_RULE_ID_UDP:
  767. rule_hw->tcp_udp.dst_port = spec->tcp_udp.dst_port;
  768. rule_hw->tcp_udp.dst_port_msk = spec->tcp_udp.dst_port_msk;
  769. rule_hw->tcp_udp.src_port = spec->tcp_udp.src_port;
  770. rule_hw->tcp_udp.src_port_msk = spec->tcp_udp.src_port_msk;
  771. break;
  772. case MLX4_NET_TRANS_RULE_ID_VXLAN:
  773. rule_hw->vxlan.vni =
  774. cpu_to_be32(be32_to_cpu(spec->vxlan.vni) << 8);
  775. rule_hw->vxlan.vni_mask =
  776. cpu_to_be32(be32_to_cpu(spec->vxlan.vni_mask) << 8);
  777. break;
  778. default:
  779. return -EINVAL;
  780. }
  781. return __rule_hw_sz[spec->id];
  782. }
  783. static void mlx4_err_rule(struct mlx4_dev *dev, char *str,
  784. struct mlx4_net_trans_rule *rule)
  785. {
  786. #define BUF_SIZE 256
  787. struct mlx4_spec_list *cur;
  788. char buf[BUF_SIZE];
  789. int len = 0;
  790. mlx4_err(dev, "%s", str);
  791. len += snprintf(buf + len, BUF_SIZE - len,
  792. "port = %d prio = 0x%x qp = 0x%x ",
  793. rule->port, rule->priority, rule->qpn);
  794. list_for_each_entry(cur, &rule->list, list) {
  795. switch (cur->id) {
  796. case MLX4_NET_TRANS_RULE_ID_ETH:
  797. len += snprintf(buf + len, BUF_SIZE - len,
  798. "dmac = %pM ", &cur->eth.dst_mac);
  799. if (cur->eth.ether_type)
  800. len += snprintf(buf + len, BUF_SIZE - len,
  801. "ethertype = 0x%x ",
  802. be16_to_cpu(cur->eth.ether_type));
  803. if (cur->eth.vlan_id)
  804. len += snprintf(buf + len, BUF_SIZE - len,
  805. "vlan-id = %d ",
  806. be16_to_cpu(cur->eth.vlan_id));
  807. break;
  808. case MLX4_NET_TRANS_RULE_ID_IPV4:
  809. if (cur->ipv4.src_ip)
  810. len += snprintf(buf + len, BUF_SIZE - len,
  811. "src-ip = %pI4 ",
  812. &cur->ipv4.src_ip);
  813. if (cur->ipv4.dst_ip)
  814. len += snprintf(buf + len, BUF_SIZE - len,
  815. "dst-ip = %pI4 ",
  816. &cur->ipv4.dst_ip);
  817. break;
  818. case MLX4_NET_TRANS_RULE_ID_TCP:
  819. case MLX4_NET_TRANS_RULE_ID_UDP:
  820. if (cur->tcp_udp.src_port)
  821. len += snprintf(buf + len, BUF_SIZE - len,
  822. "src-port = %d ",
  823. be16_to_cpu(cur->tcp_udp.src_port));
  824. if (cur->tcp_udp.dst_port)
  825. len += snprintf(buf + len, BUF_SIZE - len,
  826. "dst-port = %d ",
  827. be16_to_cpu(cur->tcp_udp.dst_port));
  828. break;
  829. case MLX4_NET_TRANS_RULE_ID_IB:
  830. len += snprintf(buf + len, BUF_SIZE - len,
  831. "dst-gid = %pI6\n", cur->ib.dst_gid);
  832. len += snprintf(buf + len, BUF_SIZE - len,
  833. "dst-gid-mask = %pI6\n",
  834. cur->ib.dst_gid_msk);
  835. break;
  836. case MLX4_NET_TRANS_RULE_ID_VXLAN:
  837. len += snprintf(buf + len, BUF_SIZE - len,
  838. "VNID = %d ", be32_to_cpu(cur->vxlan.vni));
  839. break;
  840. case MLX4_NET_TRANS_RULE_ID_IPV6:
  841. break;
  842. default:
  843. break;
  844. }
  845. }
  846. len += snprintf(buf + len, BUF_SIZE - len, "\n");
  847. mlx4_err(dev, "%s", buf);
  848. if (len >= BUF_SIZE)
  849. mlx4_err(dev, "Network rule error message was truncated, print buffer is too small\n");
  850. }
  851. int mlx4_flow_attach(struct mlx4_dev *dev,
  852. struct mlx4_net_trans_rule *rule, u64 *reg_id)
  853. {
  854. struct mlx4_cmd_mailbox *mailbox;
  855. struct mlx4_spec_list *cur;
  856. u32 size = 0;
  857. int ret;
  858. mailbox = mlx4_alloc_cmd_mailbox(dev);
  859. if (IS_ERR(mailbox))
  860. return PTR_ERR(mailbox);
  861. trans_rule_ctrl_to_hw(rule, mailbox->buf);
  862. size += sizeof(struct mlx4_net_trans_rule_hw_ctrl);
  863. list_for_each_entry(cur, &rule->list, list) {
  864. ret = parse_trans_rule(dev, cur, mailbox->buf + size);
  865. if (ret < 0) {
  866. mlx4_free_cmd_mailbox(dev, mailbox);
  867. return ret;
  868. }
  869. size += ret;
  870. }
  871. ret = mlx4_QP_FLOW_STEERING_ATTACH(dev, mailbox, size >> 2, reg_id);
  872. if (ret == -ENOMEM) {
  873. mlx4_err_rule(dev,
  874. "mcg table is full. Fail to register network rule\n",
  875. rule);
  876. } else if (ret) {
  877. if (ret == -ENXIO) {
  878. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED)
  879. mlx4_err_rule(dev,
  880. "DMFS is not enabled, "
  881. "failed to register network rule.\n",
  882. rule);
  883. else
  884. mlx4_err_rule(dev,
  885. "Rule exceeds the dmfs_high_rate_mode limitations, "
  886. "failed to register network rule.\n",
  887. rule);
  888. } else {
  889. mlx4_err_rule(dev, "Fail to register network rule.\n", rule);
  890. }
  891. }
  892. mlx4_free_cmd_mailbox(dev, mailbox);
  893. return ret;
  894. }
  895. EXPORT_SYMBOL_GPL(mlx4_flow_attach);
  896. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id)
  897. {
  898. int err;
  899. err = mlx4_QP_FLOW_STEERING_DETACH(dev, reg_id);
  900. if (err)
  901. mlx4_err(dev, "Fail to detach network rule. registration id = 0x%llx\n",
  902. reg_id);
  903. return err;
  904. }
  905. EXPORT_SYMBOL_GPL(mlx4_flow_detach);
  906. int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
  907. int port, int qpn, u16 prio, u64 *reg_id)
  908. {
  909. int err;
  910. struct mlx4_spec_list spec_eth_outer = { {NULL} };
  911. struct mlx4_spec_list spec_vxlan = { {NULL} };
  912. struct mlx4_spec_list spec_eth_inner = { {NULL} };
  913. struct mlx4_net_trans_rule rule = {
  914. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  915. .exclusive = 0,
  916. .allow_loopback = 1,
  917. .promisc_mode = MLX4_FS_REGULAR,
  918. };
  919. __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
  920. rule.port = port;
  921. rule.qpn = qpn;
  922. rule.priority = prio;
  923. INIT_LIST_HEAD(&rule.list);
  924. spec_eth_outer.id = MLX4_NET_TRANS_RULE_ID_ETH;
  925. memcpy(spec_eth_outer.eth.dst_mac, addr, ETH_ALEN);
  926. memcpy(spec_eth_outer.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
  927. spec_vxlan.id = MLX4_NET_TRANS_RULE_ID_VXLAN; /* any vxlan header */
  928. spec_eth_inner.id = MLX4_NET_TRANS_RULE_ID_ETH; /* any inner eth header */
  929. list_add_tail(&spec_eth_outer.list, &rule.list);
  930. list_add_tail(&spec_vxlan.list, &rule.list);
  931. list_add_tail(&spec_eth_inner.list, &rule.list);
  932. err = mlx4_flow_attach(dev, &rule, reg_id);
  933. return err;
  934. }
  935. EXPORT_SYMBOL(mlx4_tunnel_steer_add);
  936. int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
  937. u32 max_range_qpn)
  938. {
  939. int err;
  940. u64 in_param;
  941. in_param = ((u64) min_range_qpn) << 32;
  942. in_param |= ((u64) max_range_qpn) & 0xFFFFFFFF;
  943. err = mlx4_cmd(dev, in_param, 0, 0,
  944. MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
  945. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  946. return err;
  947. }
  948. EXPORT_SYMBOL_GPL(mlx4_FLOW_STEERING_IB_UC_QP_RANGE);
  949. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  950. int block_mcast_loopback, enum mlx4_protocol prot,
  951. enum mlx4_steer_type steer)
  952. {
  953. struct mlx4_priv *priv = mlx4_priv(dev);
  954. struct mlx4_cmd_mailbox *mailbox;
  955. struct mlx4_mgm *mgm;
  956. u32 members_count;
  957. int index = -1, prev;
  958. int link = 0;
  959. int i;
  960. int err;
  961. u8 port = gid[5];
  962. u8 new_entry = 0;
  963. mailbox = mlx4_alloc_cmd_mailbox(dev);
  964. if (IS_ERR(mailbox))
  965. return PTR_ERR(mailbox);
  966. mgm = mailbox->buf;
  967. mutex_lock(&priv->mcg_table.mutex);
  968. err = find_entry(dev, port, gid, prot,
  969. mailbox, &prev, &index);
  970. if (err)
  971. goto out;
  972. if (index != -1) {
  973. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  974. new_entry = 1;
  975. memcpy(mgm->gid, gid, 16);
  976. }
  977. } else {
  978. link = 1;
  979. index = mlx4_bitmap_alloc(&priv->mcg_table.bitmap);
  980. if (index == -1) {
  981. mlx4_err(dev, "No AMGM entries left\n");
  982. err = -ENOMEM;
  983. goto out;
  984. }
  985. index += dev->caps.num_mgms;
  986. new_entry = 1;
  987. memset(mgm, 0, sizeof *mgm);
  988. memcpy(mgm->gid, gid, 16);
  989. }
  990. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  991. if (members_count == dev->caps.num_qp_per_mgm) {
  992. mlx4_err(dev, "MGM at index %x is full\n", index);
  993. err = -ENOMEM;
  994. goto out;
  995. }
  996. for (i = 0; i < members_count; ++i)
  997. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
  998. mlx4_dbg(dev, "QP %06x already a member of MGM\n", qp->qpn);
  999. err = 0;
  1000. goto out;
  1001. }
  1002. if (block_mcast_loopback)
  1003. mgm->qp[members_count++] = cpu_to_be32((qp->qpn & MGM_QPN_MASK) |
  1004. (1U << MGM_BLCK_LB_BIT));
  1005. else
  1006. mgm->qp[members_count++] = cpu_to_be32(qp->qpn & MGM_QPN_MASK);
  1007. mgm->members_count = cpu_to_be32(members_count | (u32) prot << 30);
  1008. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  1009. if (err)
  1010. goto out;
  1011. if (!link)
  1012. goto out;
  1013. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  1014. if (err)
  1015. goto out;
  1016. mgm->next_gid_index = cpu_to_be32(index << 6);
  1017. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  1018. if (err)
  1019. goto out;
  1020. out:
  1021. if (prot == MLX4_PROT_ETH && index != -1) {
  1022. /* manage the steering entry for promisc mode */
  1023. if (new_entry)
  1024. err = new_steering_entry(dev, port, steer,
  1025. index, qp->qpn);
  1026. else
  1027. err = existing_steering_entry(dev, port, steer,
  1028. index, qp->qpn);
  1029. }
  1030. if (err && link && index != -1) {
  1031. if (index < dev->caps.num_mgms)
  1032. mlx4_warn(dev, "Got AMGM index %d < %d\n",
  1033. index, dev->caps.num_mgms);
  1034. else
  1035. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  1036. index - dev->caps.num_mgms, MLX4_USE_RR);
  1037. }
  1038. mutex_unlock(&priv->mcg_table.mutex);
  1039. mlx4_free_cmd_mailbox(dev, mailbox);
  1040. return err;
  1041. }
  1042. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1043. enum mlx4_protocol prot, enum mlx4_steer_type steer)
  1044. {
  1045. struct mlx4_priv *priv = mlx4_priv(dev);
  1046. struct mlx4_cmd_mailbox *mailbox;
  1047. struct mlx4_mgm *mgm;
  1048. u32 members_count;
  1049. int prev, index;
  1050. int i, loc = -1;
  1051. int err;
  1052. u8 port = gid[5];
  1053. bool removed_entry = false;
  1054. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1055. if (IS_ERR(mailbox))
  1056. return PTR_ERR(mailbox);
  1057. mgm = mailbox->buf;
  1058. mutex_lock(&priv->mcg_table.mutex);
  1059. err = find_entry(dev, port, gid, prot,
  1060. mailbox, &prev, &index);
  1061. if (err)
  1062. goto out;
  1063. if (index == -1) {
  1064. mlx4_err(dev, "MGID %pI6 not found\n", gid);
  1065. err = -EINVAL;
  1066. goto out;
  1067. }
  1068. /* If this QP is also a promisc QP, it shouldn't be removed only if
  1069. * at least one none promisc QP is also attached to this MCG
  1070. */
  1071. if (prot == MLX4_PROT_ETH &&
  1072. check_duplicate_entry(dev, port, steer, index, qp->qpn) &&
  1073. !promisc_steering_entry(dev, port, steer, index, qp->qpn, NULL))
  1074. goto out;
  1075. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  1076. for (i = 0; i < members_count; ++i)
  1077. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
  1078. loc = i;
  1079. break;
  1080. }
  1081. if (loc == -1) {
  1082. mlx4_err(dev, "QP %06x not found in MGM\n", qp->qpn);
  1083. err = -EINVAL;
  1084. goto out;
  1085. }
  1086. /* copy the last QP in this MGM over removed QP */
  1087. mgm->qp[loc] = mgm->qp[members_count - 1];
  1088. mgm->qp[members_count - 1] = 0;
  1089. mgm->members_count = cpu_to_be32(--members_count | (u32) prot << 30);
  1090. if (prot == MLX4_PROT_ETH)
  1091. removed_entry = can_remove_steering_entry(dev, port, steer,
  1092. index, qp->qpn);
  1093. if (members_count && (prot != MLX4_PROT_ETH || !removed_entry)) {
  1094. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  1095. goto out;
  1096. }
  1097. /* We are going to delete the entry, members count should be 0 */
  1098. mgm->members_count = cpu_to_be32((u32) prot << 30);
  1099. if (prev == -1) {
  1100. /* Remove entry from MGM */
  1101. int amgm_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  1102. if (amgm_index) {
  1103. err = mlx4_READ_ENTRY(dev, amgm_index, mailbox);
  1104. if (err)
  1105. goto out;
  1106. } else
  1107. memset(mgm->gid, 0, 16);
  1108. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  1109. if (err)
  1110. goto out;
  1111. if (amgm_index) {
  1112. if (amgm_index < dev->caps.num_mgms)
  1113. mlx4_warn(dev, "MGM entry %d had AMGM index %d < %d\n",
  1114. index, amgm_index, dev->caps.num_mgms);
  1115. else
  1116. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  1117. amgm_index - dev->caps.num_mgms, MLX4_USE_RR);
  1118. }
  1119. } else {
  1120. /* Remove entry from AMGM */
  1121. int cur_next_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  1122. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  1123. if (err)
  1124. goto out;
  1125. mgm->next_gid_index = cpu_to_be32(cur_next_index << 6);
  1126. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  1127. if (err)
  1128. goto out;
  1129. if (index < dev->caps.num_mgms)
  1130. mlx4_warn(dev, "entry %d had next AMGM index %d < %d\n",
  1131. prev, index, dev->caps.num_mgms);
  1132. else
  1133. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  1134. index - dev->caps.num_mgms, MLX4_USE_RR);
  1135. }
  1136. out:
  1137. mutex_unlock(&priv->mcg_table.mutex);
  1138. mlx4_free_cmd_mailbox(dev, mailbox);
  1139. if (err && dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
  1140. /* In case device is under an error, return success as a closing command */
  1141. err = 0;
  1142. return err;
  1143. }
  1144. static int mlx4_QP_ATTACH(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1145. u8 gid[16], u8 attach, u8 block_loopback,
  1146. enum mlx4_protocol prot)
  1147. {
  1148. struct mlx4_cmd_mailbox *mailbox;
  1149. int err = 0;
  1150. int qpn;
  1151. if (!mlx4_is_mfunc(dev))
  1152. return -EBADF;
  1153. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1154. if (IS_ERR(mailbox))
  1155. return PTR_ERR(mailbox);
  1156. memcpy(mailbox->buf, gid, 16);
  1157. qpn = qp->qpn;
  1158. qpn |= (prot << 28);
  1159. if (attach && block_loopback)
  1160. qpn |= (1 << 31);
  1161. err = mlx4_cmd(dev, mailbox->dma, qpn, attach,
  1162. MLX4_CMD_QP_ATTACH, MLX4_CMD_TIME_CLASS_A,
  1163. MLX4_CMD_WRAPPED);
  1164. mlx4_free_cmd_mailbox(dev, mailbox);
  1165. if (err && !attach &&
  1166. dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
  1167. err = 0;
  1168. return err;
  1169. }
  1170. int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1171. u8 gid[16], u8 port,
  1172. int block_mcast_loopback,
  1173. enum mlx4_protocol prot, u64 *reg_id)
  1174. {
  1175. struct mlx4_spec_list spec = { {NULL} };
  1176. __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
  1177. struct mlx4_net_trans_rule rule = {
  1178. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  1179. .exclusive = 0,
  1180. .promisc_mode = MLX4_FS_REGULAR,
  1181. .priority = MLX4_DOMAIN_NIC,
  1182. };
  1183. rule.allow_loopback = !block_mcast_loopback;
  1184. rule.port = port;
  1185. rule.qpn = qp->qpn;
  1186. INIT_LIST_HEAD(&rule.list);
  1187. switch (prot) {
  1188. case MLX4_PROT_ETH:
  1189. spec.id = MLX4_NET_TRANS_RULE_ID_ETH;
  1190. memcpy(spec.eth.dst_mac, &gid[10], ETH_ALEN);
  1191. memcpy(spec.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
  1192. break;
  1193. case MLX4_PROT_IB_IPV6:
  1194. spec.id = MLX4_NET_TRANS_RULE_ID_IB;
  1195. memcpy(spec.ib.dst_gid, gid, 16);
  1196. memset(&spec.ib.dst_gid_msk, 0xff, 16);
  1197. break;
  1198. default:
  1199. return -EINVAL;
  1200. }
  1201. list_add_tail(&spec.list, &rule.list);
  1202. return mlx4_flow_attach(dev, &rule, reg_id);
  1203. }
  1204. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1205. u8 port, int block_mcast_loopback,
  1206. enum mlx4_protocol prot, u64 *reg_id)
  1207. {
  1208. switch (dev->caps.steering_mode) {
  1209. case MLX4_STEERING_MODE_A0:
  1210. if (prot == MLX4_PROT_ETH)
  1211. return 0;
  1212. case MLX4_STEERING_MODE_B0:
  1213. if (prot == MLX4_PROT_ETH)
  1214. gid[7] |= (MLX4_MC_STEER << 1);
  1215. if (mlx4_is_mfunc(dev))
  1216. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1217. block_mcast_loopback, prot);
  1218. return mlx4_qp_attach_common(dev, qp, gid,
  1219. block_mcast_loopback, prot,
  1220. MLX4_MC_STEER);
  1221. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  1222. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  1223. block_mcast_loopback,
  1224. prot, reg_id);
  1225. default:
  1226. return -EINVAL;
  1227. }
  1228. }
  1229. EXPORT_SYMBOL_GPL(mlx4_multicast_attach);
  1230. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1231. enum mlx4_protocol prot, u64 reg_id)
  1232. {
  1233. switch (dev->caps.steering_mode) {
  1234. case MLX4_STEERING_MODE_A0:
  1235. if (prot == MLX4_PROT_ETH)
  1236. return 0;
  1237. case MLX4_STEERING_MODE_B0:
  1238. if (prot == MLX4_PROT_ETH)
  1239. gid[7] |= (MLX4_MC_STEER << 1);
  1240. if (mlx4_is_mfunc(dev))
  1241. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1242. return mlx4_qp_detach_common(dev, qp, gid, prot,
  1243. MLX4_MC_STEER);
  1244. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  1245. return mlx4_flow_detach(dev, reg_id);
  1246. default:
  1247. return -EINVAL;
  1248. }
  1249. }
  1250. EXPORT_SYMBOL_GPL(mlx4_multicast_detach);
  1251. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port,
  1252. u32 qpn, enum mlx4_net_trans_promisc_mode mode)
  1253. {
  1254. struct mlx4_net_trans_rule rule = {
  1255. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  1256. .exclusive = 0,
  1257. .allow_loopback = 1,
  1258. };
  1259. u64 *regid_p;
  1260. switch (mode) {
  1261. case MLX4_FS_ALL_DEFAULT:
  1262. regid_p = &dev->regid_promisc_array[port];
  1263. break;
  1264. case MLX4_FS_MC_DEFAULT:
  1265. regid_p = &dev->regid_allmulti_array[port];
  1266. break;
  1267. default:
  1268. return -1;
  1269. }
  1270. if (*regid_p != 0)
  1271. return -1;
  1272. rule.promisc_mode = mode;
  1273. rule.port = port;
  1274. rule.qpn = qpn;
  1275. INIT_LIST_HEAD(&rule.list);
  1276. mlx4_err(dev, "going promisc on %x\n", port);
  1277. return mlx4_flow_attach(dev, &rule, regid_p);
  1278. }
  1279. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_add);
  1280. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  1281. enum mlx4_net_trans_promisc_mode mode)
  1282. {
  1283. int ret;
  1284. u64 *regid_p;
  1285. switch (mode) {
  1286. case MLX4_FS_ALL_DEFAULT:
  1287. regid_p = &dev->regid_promisc_array[port];
  1288. break;
  1289. case MLX4_FS_MC_DEFAULT:
  1290. regid_p = &dev->regid_allmulti_array[port];
  1291. break;
  1292. default:
  1293. return -1;
  1294. }
  1295. if (*regid_p == 0)
  1296. return -1;
  1297. ret = mlx4_flow_detach(dev, *regid_p);
  1298. if (ret == 0)
  1299. *regid_p = 0;
  1300. return ret;
  1301. }
  1302. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_remove);
  1303. int mlx4_unicast_attach(struct mlx4_dev *dev,
  1304. struct mlx4_qp *qp, u8 gid[16],
  1305. int block_mcast_loopback, enum mlx4_protocol prot)
  1306. {
  1307. if (prot == MLX4_PROT_ETH)
  1308. gid[7] |= (MLX4_UC_STEER << 1);
  1309. if (mlx4_is_mfunc(dev))
  1310. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1311. block_mcast_loopback, prot);
  1312. return mlx4_qp_attach_common(dev, qp, gid, block_mcast_loopback,
  1313. prot, MLX4_UC_STEER);
  1314. }
  1315. EXPORT_SYMBOL_GPL(mlx4_unicast_attach);
  1316. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1317. u8 gid[16], enum mlx4_protocol prot)
  1318. {
  1319. if (prot == MLX4_PROT_ETH)
  1320. gid[7] |= (MLX4_UC_STEER << 1);
  1321. if (mlx4_is_mfunc(dev))
  1322. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1323. return mlx4_qp_detach_common(dev, qp, gid, prot, MLX4_UC_STEER);
  1324. }
  1325. EXPORT_SYMBOL_GPL(mlx4_unicast_detach);
  1326. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  1327. struct mlx4_vhcr *vhcr,
  1328. struct mlx4_cmd_mailbox *inbox,
  1329. struct mlx4_cmd_mailbox *outbox,
  1330. struct mlx4_cmd_info *cmd)
  1331. {
  1332. u32 qpn = (u32) vhcr->in_param & 0xffffffff;
  1333. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_param >> 62);
  1334. enum mlx4_steer_type steer = vhcr->in_modifier;
  1335. if (port < 0)
  1336. return -EINVAL;
  1337. /* Promiscuous unicast is not allowed in mfunc */
  1338. if (mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)
  1339. return 0;
  1340. if (vhcr->op_modifier)
  1341. return add_promisc_qp(dev, port, steer, qpn);
  1342. else
  1343. return remove_promisc_qp(dev, port, steer, qpn);
  1344. }
  1345. static int mlx4_PROMISC(struct mlx4_dev *dev, u32 qpn,
  1346. enum mlx4_steer_type steer, u8 add, u8 port)
  1347. {
  1348. return mlx4_cmd(dev, (u64) qpn | (u64) port << 62, (u32) steer, add,
  1349. MLX4_CMD_PROMISC, MLX4_CMD_TIME_CLASS_A,
  1350. MLX4_CMD_WRAPPED);
  1351. }
  1352. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1353. {
  1354. if (mlx4_is_mfunc(dev))
  1355. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 1, port);
  1356. return add_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1357. }
  1358. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_add);
  1359. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1360. {
  1361. if (mlx4_is_mfunc(dev))
  1362. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 0, port);
  1363. return remove_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1364. }
  1365. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_remove);
  1366. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1367. {
  1368. if (mlx4_is_mfunc(dev))
  1369. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 1, port);
  1370. return add_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1371. }
  1372. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_add);
  1373. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1374. {
  1375. if (mlx4_is_mfunc(dev))
  1376. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 0, port);
  1377. return remove_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1378. }
  1379. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_remove);
  1380. int mlx4_init_mcg_table(struct mlx4_dev *dev)
  1381. {
  1382. struct mlx4_priv *priv = mlx4_priv(dev);
  1383. int err;
  1384. /* No need for mcg_table when fw managed the mcg table*/
  1385. if (dev->caps.steering_mode ==
  1386. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1387. return 0;
  1388. err = mlx4_bitmap_init(&priv->mcg_table.bitmap, dev->caps.num_amgms,
  1389. dev->caps.num_amgms - 1, 0, 0);
  1390. if (err)
  1391. return err;
  1392. mutex_init(&priv->mcg_table.mutex);
  1393. return 0;
  1394. }
  1395. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev)
  1396. {
  1397. if (dev->caps.steering_mode !=
  1398. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1399. mlx4_bitmap_cleanup(&mlx4_priv(dev)->mcg_table.bitmap);
  1400. }