thunder_bgx.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #include <linux/acpi.h>
  9. #include <linux/module.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/pci.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/phy.h>
  15. #include <linux/of.h>
  16. #include <linux/of_mdio.h>
  17. #include <linux/of_net.h>
  18. #include "nic_reg.h"
  19. #include "nic.h"
  20. #include "thunder_bgx.h"
  21. #define DRV_NAME "thunder-BGX"
  22. #define DRV_VERSION "1.0"
  23. struct lmac {
  24. struct bgx *bgx;
  25. int dmac;
  26. u8 mac[ETH_ALEN];
  27. u8 lmac_type;
  28. u8 lane_to_sds;
  29. bool use_training;
  30. bool autoneg;
  31. bool link_up;
  32. int lmacid; /* ID within BGX */
  33. int lmacid_bd; /* ID on board */
  34. struct net_device netdev;
  35. struct phy_device *phydev;
  36. unsigned int last_duplex;
  37. unsigned int last_link;
  38. unsigned int last_speed;
  39. bool is_sgmii;
  40. struct delayed_work dwork;
  41. struct workqueue_struct *check_link;
  42. };
  43. struct bgx {
  44. u8 bgx_id;
  45. struct lmac lmac[MAX_LMAC_PER_BGX];
  46. u8 lmac_count;
  47. u8 max_lmac;
  48. u8 acpi_lmac_idx;
  49. void __iomem *reg_base;
  50. struct pci_dev *pdev;
  51. bool is_dlm;
  52. bool is_rgx;
  53. };
  54. static struct bgx *bgx_vnic[MAX_BGX_THUNDER];
  55. static int lmac_count; /* Total no of LMACs in system */
  56. static int bgx_xaui_check_link(struct lmac *lmac);
  57. /* Supported devices */
  58. static const struct pci_device_id bgx_id_table[] = {
  59. { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_BGX) },
  60. { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_RGX) },
  61. { 0, } /* end of table */
  62. };
  63. MODULE_AUTHOR("Cavium Inc");
  64. MODULE_DESCRIPTION("Cavium Thunder BGX/MAC Driver");
  65. MODULE_LICENSE("GPL v2");
  66. MODULE_VERSION(DRV_VERSION);
  67. MODULE_DEVICE_TABLE(pci, bgx_id_table);
  68. /* The Cavium ThunderX network controller can *only* be found in SoCs
  69. * containing the ThunderX ARM64 CPU implementation. All accesses to the device
  70. * registers on this platform are implicitly strongly ordered with respect
  71. * to memory accesses. So writeq_relaxed() and readq_relaxed() are safe to use
  72. * with no memory barriers in this driver. The readq()/writeq() functions add
  73. * explicit ordering operation which in this case are redundant, and only
  74. * add overhead.
  75. */
  76. /* Register read/write APIs */
  77. static u64 bgx_reg_read(struct bgx *bgx, u8 lmac, u64 offset)
  78. {
  79. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  80. return readq_relaxed(addr);
  81. }
  82. static void bgx_reg_write(struct bgx *bgx, u8 lmac, u64 offset, u64 val)
  83. {
  84. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  85. writeq_relaxed(val, addr);
  86. }
  87. static void bgx_reg_modify(struct bgx *bgx, u8 lmac, u64 offset, u64 val)
  88. {
  89. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  90. writeq_relaxed(val | readq_relaxed(addr), addr);
  91. }
  92. static int bgx_poll_reg(struct bgx *bgx, u8 lmac, u64 reg, u64 mask, bool zero)
  93. {
  94. int timeout = 100;
  95. u64 reg_val;
  96. while (timeout) {
  97. reg_val = bgx_reg_read(bgx, lmac, reg);
  98. if (zero && !(reg_val & mask))
  99. return 0;
  100. if (!zero && (reg_val & mask))
  101. return 0;
  102. usleep_range(1000, 2000);
  103. timeout--;
  104. }
  105. return 1;
  106. }
  107. static int max_bgx_per_node;
  108. static void set_max_bgx_per_node(struct pci_dev *pdev)
  109. {
  110. u16 sdevid;
  111. if (max_bgx_per_node)
  112. return;
  113. pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &sdevid);
  114. switch (sdevid) {
  115. case PCI_SUBSYS_DEVID_81XX_BGX:
  116. max_bgx_per_node = MAX_BGX_PER_CN81XX;
  117. break;
  118. case PCI_SUBSYS_DEVID_83XX_BGX:
  119. max_bgx_per_node = MAX_BGX_PER_CN83XX;
  120. break;
  121. case PCI_SUBSYS_DEVID_88XX_BGX:
  122. default:
  123. max_bgx_per_node = MAX_BGX_PER_CN88XX;
  124. break;
  125. }
  126. }
  127. static struct bgx *get_bgx(int node, int bgx_idx)
  128. {
  129. int idx = (node * max_bgx_per_node) + bgx_idx;
  130. return bgx_vnic[idx];
  131. }
  132. /* Return number of BGX present in HW */
  133. unsigned bgx_get_map(int node)
  134. {
  135. int i;
  136. unsigned map = 0;
  137. for (i = 0; i < max_bgx_per_node; i++) {
  138. if (bgx_vnic[(node * max_bgx_per_node) + i])
  139. map |= (1 << i);
  140. }
  141. return map;
  142. }
  143. EXPORT_SYMBOL(bgx_get_map);
  144. /* Return number of LMAC configured for this BGX */
  145. int bgx_get_lmac_count(int node, int bgx_idx)
  146. {
  147. struct bgx *bgx;
  148. bgx = get_bgx(node, bgx_idx);
  149. if (bgx)
  150. return bgx->lmac_count;
  151. return 0;
  152. }
  153. EXPORT_SYMBOL(bgx_get_lmac_count);
  154. /* Returns the current link status of LMAC */
  155. void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status)
  156. {
  157. struct bgx_link_status *link = (struct bgx_link_status *)status;
  158. struct bgx *bgx;
  159. struct lmac *lmac;
  160. bgx = get_bgx(node, bgx_idx);
  161. if (!bgx)
  162. return;
  163. lmac = &bgx->lmac[lmacid];
  164. link->mac_type = lmac->lmac_type;
  165. link->link_up = lmac->link_up;
  166. link->duplex = lmac->last_duplex;
  167. link->speed = lmac->last_speed;
  168. }
  169. EXPORT_SYMBOL(bgx_get_lmac_link_state);
  170. const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid)
  171. {
  172. struct bgx *bgx = get_bgx(node, bgx_idx);
  173. if (bgx)
  174. return bgx->lmac[lmacid].mac;
  175. return NULL;
  176. }
  177. EXPORT_SYMBOL(bgx_get_lmac_mac);
  178. void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac)
  179. {
  180. struct bgx *bgx = get_bgx(node, bgx_idx);
  181. if (!bgx)
  182. return;
  183. ether_addr_copy(bgx->lmac[lmacid].mac, mac);
  184. }
  185. EXPORT_SYMBOL(bgx_set_lmac_mac);
  186. void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable)
  187. {
  188. struct bgx *bgx = get_bgx(node, bgx_idx);
  189. struct lmac *lmac;
  190. u64 cfg;
  191. if (!bgx)
  192. return;
  193. lmac = &bgx->lmac[lmacid];
  194. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  195. if (enable)
  196. cfg |= CMR_PKT_RX_EN | CMR_PKT_TX_EN;
  197. else
  198. cfg &= ~(CMR_PKT_RX_EN | CMR_PKT_TX_EN);
  199. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  200. if (bgx->is_rgx)
  201. xcv_setup_link(enable ? lmac->link_up : 0, lmac->last_speed);
  202. }
  203. EXPORT_SYMBOL(bgx_lmac_rx_tx_enable);
  204. void bgx_lmac_get_pfc(int node, int bgx_idx, int lmacid, void *pause)
  205. {
  206. struct pfc *pfc = (struct pfc *)pause;
  207. struct bgx *bgx = get_bgx(node, bgx_idx);
  208. struct lmac *lmac;
  209. u64 cfg;
  210. if (!bgx)
  211. return;
  212. lmac = &bgx->lmac[lmacid];
  213. if (lmac->is_sgmii)
  214. return;
  215. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_CBFC_CTL);
  216. pfc->fc_rx = cfg & RX_EN;
  217. pfc->fc_tx = cfg & TX_EN;
  218. pfc->autoneg = 0;
  219. }
  220. EXPORT_SYMBOL(bgx_lmac_get_pfc);
  221. void bgx_lmac_set_pfc(int node, int bgx_idx, int lmacid, void *pause)
  222. {
  223. struct pfc *pfc = (struct pfc *)pause;
  224. struct bgx *bgx = get_bgx(node, bgx_idx);
  225. struct lmac *lmac;
  226. u64 cfg;
  227. if (!bgx)
  228. return;
  229. lmac = &bgx->lmac[lmacid];
  230. if (lmac->is_sgmii)
  231. return;
  232. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_CBFC_CTL);
  233. cfg &= ~(RX_EN | TX_EN);
  234. cfg |= (pfc->fc_rx ? RX_EN : 0x00);
  235. cfg |= (pfc->fc_tx ? TX_EN : 0x00);
  236. bgx_reg_write(bgx, lmacid, BGX_SMUX_CBFC_CTL, cfg);
  237. }
  238. EXPORT_SYMBOL(bgx_lmac_set_pfc);
  239. static void bgx_sgmii_change_link_state(struct lmac *lmac)
  240. {
  241. struct bgx *bgx = lmac->bgx;
  242. u64 cmr_cfg;
  243. u64 port_cfg = 0;
  244. u64 misc_ctl = 0;
  245. cmr_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_CMRX_CFG);
  246. cmr_cfg &= ~CMR_EN;
  247. bgx_reg_write(bgx, lmac->lmacid, BGX_CMRX_CFG, cmr_cfg);
  248. port_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG);
  249. misc_ctl = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_PCS_MISCX_CTL);
  250. if (lmac->link_up) {
  251. misc_ctl &= ~PCS_MISC_CTL_GMX_ENO;
  252. port_cfg &= ~GMI_PORT_CFG_DUPLEX;
  253. port_cfg |= (lmac->last_duplex << 2);
  254. } else {
  255. misc_ctl |= PCS_MISC_CTL_GMX_ENO;
  256. }
  257. switch (lmac->last_speed) {
  258. case 10:
  259. port_cfg &= ~GMI_PORT_CFG_SPEED; /* speed 0 */
  260. port_cfg |= GMI_PORT_CFG_SPEED_MSB; /* speed_msb 1 */
  261. port_cfg &= ~GMI_PORT_CFG_SLOT_TIME; /* slottime 0 */
  262. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  263. misc_ctl |= 50; /* samp_pt */
  264. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 64);
  265. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_BURST, 0);
  266. break;
  267. case 100:
  268. port_cfg &= ~GMI_PORT_CFG_SPEED; /* speed 0 */
  269. port_cfg &= ~GMI_PORT_CFG_SPEED_MSB; /* speed_msb 0 */
  270. port_cfg &= ~GMI_PORT_CFG_SLOT_TIME; /* slottime 0 */
  271. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  272. misc_ctl |= 5; /* samp_pt */
  273. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 64);
  274. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_BURST, 0);
  275. break;
  276. case 1000:
  277. port_cfg |= GMI_PORT_CFG_SPEED; /* speed 1 */
  278. port_cfg &= ~GMI_PORT_CFG_SPEED_MSB; /* speed_msb 0 */
  279. port_cfg |= GMI_PORT_CFG_SLOT_TIME; /* slottime 1 */
  280. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  281. misc_ctl |= 1; /* samp_pt */
  282. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 512);
  283. if (lmac->last_duplex)
  284. bgx_reg_write(bgx, lmac->lmacid,
  285. BGX_GMP_GMI_TXX_BURST, 0);
  286. else
  287. bgx_reg_write(bgx, lmac->lmacid,
  288. BGX_GMP_GMI_TXX_BURST, 8192);
  289. break;
  290. default:
  291. break;
  292. }
  293. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_PCS_MISCX_CTL, misc_ctl);
  294. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG, port_cfg);
  295. port_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG);
  296. /* Re-enable lmac */
  297. cmr_cfg |= CMR_EN;
  298. bgx_reg_write(bgx, lmac->lmacid, BGX_CMRX_CFG, cmr_cfg);
  299. if (bgx->is_rgx && (cmr_cfg & (CMR_PKT_RX_EN | CMR_PKT_TX_EN)))
  300. xcv_setup_link(lmac->link_up, lmac->last_speed);
  301. }
  302. static void bgx_lmac_handler(struct net_device *netdev)
  303. {
  304. struct lmac *lmac = container_of(netdev, struct lmac, netdev);
  305. struct phy_device *phydev;
  306. int link_changed = 0;
  307. if (!lmac)
  308. return;
  309. phydev = lmac->phydev;
  310. if (!phydev->link && lmac->last_link)
  311. link_changed = -1;
  312. if (phydev->link &&
  313. (lmac->last_duplex != phydev->duplex ||
  314. lmac->last_link != phydev->link ||
  315. lmac->last_speed != phydev->speed)) {
  316. link_changed = 1;
  317. }
  318. lmac->last_link = phydev->link;
  319. lmac->last_speed = phydev->speed;
  320. lmac->last_duplex = phydev->duplex;
  321. if (!link_changed)
  322. return;
  323. if (link_changed > 0)
  324. lmac->link_up = true;
  325. else
  326. lmac->link_up = false;
  327. if (lmac->is_sgmii)
  328. bgx_sgmii_change_link_state(lmac);
  329. else
  330. bgx_xaui_check_link(lmac);
  331. }
  332. u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx)
  333. {
  334. struct bgx *bgx;
  335. bgx = get_bgx(node, bgx_idx);
  336. if (!bgx)
  337. return 0;
  338. if (idx > 8)
  339. lmac = 0;
  340. return bgx_reg_read(bgx, lmac, BGX_CMRX_RX_STAT0 + (idx * 8));
  341. }
  342. EXPORT_SYMBOL(bgx_get_rx_stats);
  343. u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx)
  344. {
  345. struct bgx *bgx;
  346. bgx = get_bgx(node, bgx_idx);
  347. if (!bgx)
  348. return 0;
  349. return bgx_reg_read(bgx, lmac, BGX_CMRX_TX_STAT0 + (idx * 8));
  350. }
  351. EXPORT_SYMBOL(bgx_get_tx_stats);
  352. static void bgx_flush_dmac_addrs(struct bgx *bgx, int lmac)
  353. {
  354. u64 offset;
  355. while (bgx->lmac[lmac].dmac > 0) {
  356. offset = ((bgx->lmac[lmac].dmac - 1) * sizeof(u64)) +
  357. (lmac * MAX_DMAC_PER_LMAC * sizeof(u64));
  358. bgx_reg_write(bgx, 0, BGX_CMR_RX_DMACX_CAM + offset, 0);
  359. bgx->lmac[lmac].dmac--;
  360. }
  361. }
  362. /* Configure BGX LMAC in internal loopback mode */
  363. void bgx_lmac_internal_loopback(int node, int bgx_idx,
  364. int lmac_idx, bool enable)
  365. {
  366. struct bgx *bgx;
  367. struct lmac *lmac;
  368. u64 cfg;
  369. bgx = get_bgx(node, bgx_idx);
  370. if (!bgx)
  371. return;
  372. lmac = &bgx->lmac[lmac_idx];
  373. if (lmac->is_sgmii) {
  374. cfg = bgx_reg_read(bgx, lmac_idx, BGX_GMP_PCS_MRX_CTL);
  375. if (enable)
  376. cfg |= PCS_MRX_CTL_LOOPBACK1;
  377. else
  378. cfg &= ~PCS_MRX_CTL_LOOPBACK1;
  379. bgx_reg_write(bgx, lmac_idx, BGX_GMP_PCS_MRX_CTL, cfg);
  380. } else {
  381. cfg = bgx_reg_read(bgx, lmac_idx, BGX_SPUX_CONTROL1);
  382. if (enable)
  383. cfg |= SPU_CTL_LOOPBACK;
  384. else
  385. cfg &= ~SPU_CTL_LOOPBACK;
  386. bgx_reg_write(bgx, lmac_idx, BGX_SPUX_CONTROL1, cfg);
  387. }
  388. }
  389. EXPORT_SYMBOL(bgx_lmac_internal_loopback);
  390. static int bgx_lmac_sgmii_init(struct bgx *bgx, struct lmac *lmac)
  391. {
  392. int lmacid = lmac->lmacid;
  393. u64 cfg;
  394. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_THRESH, 0x30);
  395. /* max packet size */
  396. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_RXX_JABBER, MAX_FRAME_SIZE);
  397. /* Disable frame alignment if using preamble */
  398. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND);
  399. if (cfg & 1)
  400. bgx_reg_write(bgx, lmacid, BGX_GMP_GMI_TXX_SGMII_CTL, 0);
  401. /* Enable lmac */
  402. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  403. /* PCS reset */
  404. bgx_reg_modify(bgx, lmacid, BGX_GMP_PCS_MRX_CTL, PCS_MRX_CTL_RESET);
  405. if (bgx_poll_reg(bgx, lmacid, BGX_GMP_PCS_MRX_CTL,
  406. PCS_MRX_CTL_RESET, true)) {
  407. dev_err(&bgx->pdev->dev, "BGX PCS reset not completed\n");
  408. return -1;
  409. }
  410. /* power down, reset autoneg, autoneg enable */
  411. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_PCS_MRX_CTL);
  412. cfg &= ~PCS_MRX_CTL_PWR_DN;
  413. cfg |= PCS_MRX_CTL_RST_AN;
  414. if (lmac->phydev) {
  415. cfg |= PCS_MRX_CTL_AN_EN;
  416. } else {
  417. /* In scenarios where PHY driver is not present or it's a
  418. * non-standard PHY, FW sets AN_EN to inform Linux driver
  419. * to do auto-neg and link polling or not.
  420. */
  421. if (cfg & PCS_MRX_CTL_AN_EN)
  422. lmac->autoneg = true;
  423. }
  424. bgx_reg_write(bgx, lmacid, BGX_GMP_PCS_MRX_CTL, cfg);
  425. if (lmac->lmac_type == BGX_MODE_QSGMII) {
  426. /* Disable disparity check for QSGMII */
  427. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_PCS_MISCX_CTL);
  428. cfg &= ~PCS_MISC_CTL_DISP_EN;
  429. bgx_reg_write(bgx, lmacid, BGX_GMP_PCS_MISCX_CTL, cfg);
  430. return 0;
  431. }
  432. if ((lmac->lmac_type == BGX_MODE_SGMII) && lmac->phydev) {
  433. if (bgx_poll_reg(bgx, lmacid, BGX_GMP_PCS_MRX_STATUS,
  434. PCS_MRX_STATUS_AN_CPT, false)) {
  435. dev_err(&bgx->pdev->dev, "BGX AN_CPT not completed\n");
  436. return -1;
  437. }
  438. }
  439. return 0;
  440. }
  441. static int bgx_lmac_xaui_init(struct bgx *bgx, struct lmac *lmac)
  442. {
  443. u64 cfg;
  444. int lmacid = lmac->lmacid;
  445. /* Reset SPU */
  446. bgx_reg_modify(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET);
  447. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET, true)) {
  448. dev_err(&bgx->pdev->dev, "BGX SPU reset not completed\n");
  449. return -1;
  450. }
  451. /* Disable LMAC */
  452. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  453. cfg &= ~CMR_EN;
  454. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  455. bgx_reg_modify(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_LOW_POWER);
  456. /* Set interleaved running disparity for RXAUI */
  457. if (lmac->lmac_type == BGX_MODE_RXAUI)
  458. bgx_reg_modify(bgx, lmacid, BGX_SPUX_MISC_CONTROL,
  459. SPU_MISC_CTL_INTLV_RDISP);
  460. /* Clear receive packet disable */
  461. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_MISC_CONTROL);
  462. cfg &= ~SPU_MISC_CTL_RX_DIS;
  463. bgx_reg_write(bgx, lmacid, BGX_SPUX_MISC_CONTROL, cfg);
  464. /* clear all interrupts */
  465. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_RX_INT);
  466. bgx_reg_write(bgx, lmacid, BGX_SMUX_RX_INT, cfg);
  467. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_INT);
  468. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_INT, cfg);
  469. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  470. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  471. if (lmac->use_training) {
  472. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LP_CUP, 0x00);
  473. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LD_CUP, 0x00);
  474. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LD_REP, 0x00);
  475. /* training enable */
  476. bgx_reg_modify(bgx, lmacid,
  477. BGX_SPUX_BR_PMD_CRTL, SPU_PMD_CRTL_TRAIN_EN);
  478. }
  479. /* Append FCS to each packet */
  480. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_APPEND, SMU_TX_APPEND_FCS_D);
  481. /* Disable forward error correction */
  482. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_FEC_CONTROL);
  483. cfg &= ~SPU_FEC_CTL_FEC_EN;
  484. bgx_reg_write(bgx, lmacid, BGX_SPUX_FEC_CONTROL, cfg);
  485. /* Disable autoneg */
  486. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_AN_CONTROL);
  487. cfg = cfg & ~(SPU_AN_CTL_AN_EN | SPU_AN_CTL_XNP_EN);
  488. bgx_reg_write(bgx, lmacid, BGX_SPUX_AN_CONTROL, cfg);
  489. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_AN_ADV);
  490. if (lmac->lmac_type == BGX_MODE_10G_KR)
  491. cfg |= (1 << 23);
  492. else if (lmac->lmac_type == BGX_MODE_40G_KR)
  493. cfg |= (1 << 24);
  494. else
  495. cfg &= ~((1 << 23) | (1 << 24));
  496. cfg = cfg & (~((1ULL << 25) | (1ULL << 22) | (1ULL << 12)));
  497. bgx_reg_write(bgx, lmacid, BGX_SPUX_AN_ADV, cfg);
  498. cfg = bgx_reg_read(bgx, 0, BGX_SPU_DBG_CONTROL);
  499. cfg &= ~SPU_DBG_CTL_AN_ARB_LINK_CHK_EN;
  500. bgx_reg_write(bgx, 0, BGX_SPU_DBG_CONTROL, cfg);
  501. /* Enable lmac */
  502. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  503. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_CONTROL1);
  504. cfg &= ~SPU_CTL_LOW_POWER;
  505. bgx_reg_write(bgx, lmacid, BGX_SPUX_CONTROL1, cfg);
  506. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_CTL);
  507. cfg &= ~SMU_TX_CTL_UNI_EN;
  508. cfg |= SMU_TX_CTL_DIC_EN;
  509. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_CTL, cfg);
  510. /* Enable receive and transmission of pause frames */
  511. bgx_reg_write(bgx, lmacid, BGX_SMUX_CBFC_CTL, ((0xffffULL << 32) |
  512. BCK_EN | DRP_EN | TX_EN | RX_EN));
  513. /* Configure pause time and interval */
  514. bgx_reg_write(bgx, lmacid,
  515. BGX_SMUX_TX_PAUSE_PKT_TIME, DEFAULT_PAUSE_TIME);
  516. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_PAUSE_PKT_INTERVAL);
  517. cfg &= ~0xFFFFull;
  518. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_PAUSE_PKT_INTERVAL,
  519. cfg | (DEFAULT_PAUSE_TIME - 0x1000));
  520. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_PAUSE_ZERO, 0x01);
  521. /* take lmac_count into account */
  522. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_THRESH, (0x100 - 1));
  523. /* max packet size */
  524. bgx_reg_modify(bgx, lmacid, BGX_SMUX_RX_JABBER, MAX_FRAME_SIZE);
  525. return 0;
  526. }
  527. static int bgx_xaui_check_link(struct lmac *lmac)
  528. {
  529. struct bgx *bgx = lmac->bgx;
  530. int lmacid = lmac->lmacid;
  531. int lmac_type = lmac->lmac_type;
  532. u64 cfg;
  533. if (lmac->use_training) {
  534. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  535. if (!(cfg & (1ull << 13))) {
  536. cfg = (1ull << 13) | (1ull << 14);
  537. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  538. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL);
  539. cfg |= (1ull << 0);
  540. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL, cfg);
  541. return -1;
  542. }
  543. }
  544. /* wait for PCS to come out of reset */
  545. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET, true)) {
  546. dev_err(&bgx->pdev->dev, "BGX SPU reset not completed\n");
  547. return -1;
  548. }
  549. if ((lmac_type == BGX_MODE_10G_KR) || (lmac_type == BGX_MODE_XFI) ||
  550. (lmac_type == BGX_MODE_40G_KR) || (lmac_type == BGX_MODE_XLAUI)) {
  551. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_BR_STATUS1,
  552. SPU_BR_STATUS_BLK_LOCK, false)) {
  553. dev_err(&bgx->pdev->dev,
  554. "SPU_BR_STATUS_BLK_LOCK not completed\n");
  555. return -1;
  556. }
  557. } else {
  558. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_BX_STATUS,
  559. SPU_BX_STATUS_RX_ALIGN, false)) {
  560. dev_err(&bgx->pdev->dev,
  561. "SPU_BX_STATUS_RX_ALIGN not completed\n");
  562. return -1;
  563. }
  564. }
  565. /* Clear rcvflt bit (latching high) and read it back */
  566. if (bgx_reg_read(bgx, lmacid, BGX_SPUX_STATUS2) & SPU_STATUS2_RCVFLT)
  567. bgx_reg_modify(bgx, lmacid,
  568. BGX_SPUX_STATUS2, SPU_STATUS2_RCVFLT);
  569. if (bgx_reg_read(bgx, lmacid, BGX_SPUX_STATUS2) & SPU_STATUS2_RCVFLT) {
  570. dev_err(&bgx->pdev->dev, "Receive fault, retry training\n");
  571. if (lmac->use_training) {
  572. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  573. if (!(cfg & (1ull << 13))) {
  574. cfg = (1ull << 13) | (1ull << 14);
  575. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  576. cfg = bgx_reg_read(bgx, lmacid,
  577. BGX_SPUX_BR_PMD_CRTL);
  578. cfg |= (1ull << 0);
  579. bgx_reg_write(bgx, lmacid,
  580. BGX_SPUX_BR_PMD_CRTL, cfg);
  581. return -1;
  582. }
  583. }
  584. return -1;
  585. }
  586. /* Wait for BGX RX to be idle */
  587. if (bgx_poll_reg(bgx, lmacid, BGX_SMUX_CTL, SMU_CTL_RX_IDLE, false)) {
  588. dev_err(&bgx->pdev->dev, "SMU RX not idle\n");
  589. return -1;
  590. }
  591. /* Wait for BGX TX to be idle */
  592. if (bgx_poll_reg(bgx, lmacid, BGX_SMUX_CTL, SMU_CTL_TX_IDLE, false)) {
  593. dev_err(&bgx->pdev->dev, "SMU TX not idle\n");
  594. return -1;
  595. }
  596. /* Check for MAC RX faults */
  597. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_RX_CTL);
  598. /* 0 - Link is okay, 1 - Local fault, 2 - Remote fault */
  599. cfg &= SMU_RX_CTL_STATUS;
  600. if (!cfg)
  601. return 0;
  602. /* Rx local/remote fault seen.
  603. * Do lmac reinit to see if condition recovers
  604. */
  605. bgx_lmac_xaui_init(bgx, lmac);
  606. return -1;
  607. }
  608. static void bgx_poll_for_sgmii_link(struct lmac *lmac)
  609. {
  610. u64 pcs_link, an_result;
  611. u8 speed;
  612. pcs_link = bgx_reg_read(lmac->bgx, lmac->lmacid,
  613. BGX_GMP_PCS_MRX_STATUS);
  614. /*Link state bit is sticky, read it again*/
  615. if (!(pcs_link & PCS_MRX_STATUS_LINK))
  616. pcs_link = bgx_reg_read(lmac->bgx, lmac->lmacid,
  617. BGX_GMP_PCS_MRX_STATUS);
  618. if (bgx_poll_reg(lmac->bgx, lmac->lmacid, BGX_GMP_PCS_MRX_STATUS,
  619. PCS_MRX_STATUS_AN_CPT, false)) {
  620. lmac->link_up = false;
  621. lmac->last_speed = SPEED_UNKNOWN;
  622. lmac->last_duplex = DUPLEX_UNKNOWN;
  623. goto next_poll;
  624. }
  625. lmac->link_up = ((pcs_link & PCS_MRX_STATUS_LINK) != 0) ? true : false;
  626. an_result = bgx_reg_read(lmac->bgx, lmac->lmacid,
  627. BGX_GMP_PCS_ANX_AN_RESULTS);
  628. speed = (an_result >> 3) & 0x3;
  629. lmac->last_duplex = (an_result >> 1) & 0x1;
  630. switch (speed) {
  631. case 0:
  632. lmac->last_speed = 10;
  633. break;
  634. case 1:
  635. lmac->last_speed = 100;
  636. break;
  637. case 2:
  638. lmac->last_speed = 1000;
  639. break;
  640. default:
  641. lmac->link_up = false;
  642. lmac->last_speed = SPEED_UNKNOWN;
  643. lmac->last_duplex = DUPLEX_UNKNOWN;
  644. break;
  645. }
  646. next_poll:
  647. if (lmac->last_link != lmac->link_up) {
  648. if (lmac->link_up)
  649. bgx_sgmii_change_link_state(lmac);
  650. lmac->last_link = lmac->link_up;
  651. }
  652. queue_delayed_work(lmac->check_link, &lmac->dwork, HZ * 3);
  653. }
  654. static void bgx_poll_for_link(struct work_struct *work)
  655. {
  656. struct lmac *lmac;
  657. u64 spu_link, smu_link;
  658. lmac = container_of(work, struct lmac, dwork.work);
  659. if (lmac->is_sgmii) {
  660. bgx_poll_for_sgmii_link(lmac);
  661. return;
  662. }
  663. /* Receive link is latching low. Force it high and verify it */
  664. bgx_reg_modify(lmac->bgx, lmac->lmacid,
  665. BGX_SPUX_STATUS1, SPU_STATUS1_RCV_LNK);
  666. bgx_poll_reg(lmac->bgx, lmac->lmacid, BGX_SPUX_STATUS1,
  667. SPU_STATUS1_RCV_LNK, false);
  668. spu_link = bgx_reg_read(lmac->bgx, lmac->lmacid, BGX_SPUX_STATUS1);
  669. smu_link = bgx_reg_read(lmac->bgx, lmac->lmacid, BGX_SMUX_RX_CTL);
  670. if ((spu_link & SPU_STATUS1_RCV_LNK) &&
  671. !(smu_link & SMU_RX_CTL_STATUS)) {
  672. lmac->link_up = 1;
  673. if (lmac->lmac_type == BGX_MODE_XLAUI)
  674. lmac->last_speed = 40000;
  675. else
  676. lmac->last_speed = 10000;
  677. lmac->last_duplex = 1;
  678. } else {
  679. lmac->link_up = 0;
  680. lmac->last_speed = SPEED_UNKNOWN;
  681. lmac->last_duplex = DUPLEX_UNKNOWN;
  682. }
  683. if (lmac->last_link != lmac->link_up) {
  684. if (lmac->link_up) {
  685. if (bgx_xaui_check_link(lmac)) {
  686. /* Errors, clear link_up state */
  687. lmac->link_up = 0;
  688. lmac->last_speed = SPEED_UNKNOWN;
  689. lmac->last_duplex = DUPLEX_UNKNOWN;
  690. }
  691. }
  692. lmac->last_link = lmac->link_up;
  693. }
  694. queue_delayed_work(lmac->check_link, &lmac->dwork, HZ * 2);
  695. }
  696. static int phy_interface_mode(u8 lmac_type)
  697. {
  698. if (lmac_type == BGX_MODE_QSGMII)
  699. return PHY_INTERFACE_MODE_QSGMII;
  700. if (lmac_type == BGX_MODE_RGMII)
  701. return PHY_INTERFACE_MODE_RGMII;
  702. return PHY_INTERFACE_MODE_SGMII;
  703. }
  704. static int bgx_lmac_enable(struct bgx *bgx, u8 lmacid)
  705. {
  706. struct lmac *lmac;
  707. u64 cfg;
  708. lmac = &bgx->lmac[lmacid];
  709. lmac->bgx = bgx;
  710. if ((lmac->lmac_type == BGX_MODE_SGMII) ||
  711. (lmac->lmac_type == BGX_MODE_QSGMII) ||
  712. (lmac->lmac_type == BGX_MODE_RGMII)) {
  713. lmac->is_sgmii = 1;
  714. if (bgx_lmac_sgmii_init(bgx, lmac))
  715. return -1;
  716. } else {
  717. lmac->is_sgmii = 0;
  718. if (bgx_lmac_xaui_init(bgx, lmac))
  719. return -1;
  720. }
  721. if (lmac->is_sgmii) {
  722. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND);
  723. cfg |= ((1ull << 2) | (1ull << 1)); /* FCS and PAD */
  724. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND, cfg);
  725. bgx_reg_write(bgx, lmacid, BGX_GMP_GMI_TXX_MIN_PKT, 60 - 1);
  726. } else {
  727. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_APPEND);
  728. cfg |= ((1ull << 2) | (1ull << 1)); /* FCS and PAD */
  729. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_APPEND, cfg);
  730. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_MIN_PKT, 60 + 4);
  731. }
  732. /* Enable lmac */
  733. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  734. /* Restore default cfg, incase low level firmware changed it */
  735. bgx_reg_write(bgx, lmacid, BGX_CMRX_RX_DMAC_CTL, 0x03);
  736. if ((lmac->lmac_type != BGX_MODE_XFI) &&
  737. (lmac->lmac_type != BGX_MODE_XLAUI) &&
  738. (lmac->lmac_type != BGX_MODE_40G_KR) &&
  739. (lmac->lmac_type != BGX_MODE_10G_KR)) {
  740. if (!lmac->phydev) {
  741. if (lmac->autoneg) {
  742. bgx_reg_write(bgx, lmacid,
  743. BGX_GMP_PCS_LINKX_TIMER,
  744. PCS_LINKX_TIMER_COUNT);
  745. goto poll;
  746. } else {
  747. /* Default to below link speed and duplex */
  748. lmac->link_up = true;
  749. lmac->last_speed = 1000;
  750. lmac->last_duplex = 1;
  751. bgx_sgmii_change_link_state(lmac);
  752. return 0;
  753. }
  754. }
  755. lmac->phydev->dev_flags = 0;
  756. if (phy_connect_direct(&lmac->netdev, lmac->phydev,
  757. bgx_lmac_handler,
  758. phy_interface_mode(lmac->lmac_type)))
  759. return -ENODEV;
  760. phy_start_aneg(lmac->phydev);
  761. return 0;
  762. }
  763. poll:
  764. lmac->check_link = alloc_workqueue("check_link", WQ_UNBOUND |
  765. WQ_MEM_RECLAIM, 1);
  766. if (!lmac->check_link)
  767. return -ENOMEM;
  768. INIT_DELAYED_WORK(&lmac->dwork, bgx_poll_for_link);
  769. queue_delayed_work(lmac->check_link, &lmac->dwork, 0);
  770. return 0;
  771. }
  772. static void bgx_lmac_disable(struct bgx *bgx, u8 lmacid)
  773. {
  774. struct lmac *lmac;
  775. u64 cfg;
  776. lmac = &bgx->lmac[lmacid];
  777. if (lmac->check_link) {
  778. /* Destroy work queue */
  779. cancel_delayed_work_sync(&lmac->dwork);
  780. destroy_workqueue(lmac->check_link);
  781. }
  782. /* Disable packet reception */
  783. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  784. cfg &= ~CMR_PKT_RX_EN;
  785. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  786. /* Give chance for Rx/Tx FIFO to get drained */
  787. bgx_poll_reg(bgx, lmacid, BGX_CMRX_RX_FIFO_LEN, (u64)0x1FFF, true);
  788. bgx_poll_reg(bgx, lmacid, BGX_CMRX_TX_FIFO_LEN, (u64)0x3FFF, true);
  789. /* Disable packet transmission */
  790. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  791. cfg &= ~CMR_PKT_TX_EN;
  792. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  793. /* Disable serdes lanes */
  794. if (!lmac->is_sgmii)
  795. bgx_reg_modify(bgx, lmacid,
  796. BGX_SPUX_CONTROL1, SPU_CTL_LOW_POWER);
  797. else
  798. bgx_reg_modify(bgx, lmacid,
  799. BGX_GMP_PCS_MRX_CTL, PCS_MRX_CTL_PWR_DN);
  800. /* Disable LMAC */
  801. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  802. cfg &= ~CMR_EN;
  803. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  804. bgx_flush_dmac_addrs(bgx, lmacid);
  805. if ((lmac->lmac_type != BGX_MODE_XFI) &&
  806. (lmac->lmac_type != BGX_MODE_XLAUI) &&
  807. (lmac->lmac_type != BGX_MODE_40G_KR) &&
  808. (lmac->lmac_type != BGX_MODE_10G_KR) && lmac->phydev)
  809. phy_disconnect(lmac->phydev);
  810. lmac->phydev = NULL;
  811. }
  812. static void bgx_init_hw(struct bgx *bgx)
  813. {
  814. int i;
  815. struct lmac *lmac;
  816. bgx_reg_modify(bgx, 0, BGX_CMR_GLOBAL_CFG, CMR_GLOBAL_CFG_FCS_STRIP);
  817. if (bgx_reg_read(bgx, 0, BGX_CMR_BIST_STATUS))
  818. dev_err(&bgx->pdev->dev, "BGX%d BIST failed\n", bgx->bgx_id);
  819. /* Set lmac type and lane2serdes mapping */
  820. for (i = 0; i < bgx->lmac_count; i++) {
  821. lmac = &bgx->lmac[i];
  822. bgx_reg_write(bgx, i, BGX_CMRX_CFG,
  823. (lmac->lmac_type << 8) | lmac->lane_to_sds);
  824. bgx->lmac[i].lmacid_bd = lmac_count;
  825. lmac_count++;
  826. }
  827. bgx_reg_write(bgx, 0, BGX_CMR_TX_LMACS, bgx->lmac_count);
  828. bgx_reg_write(bgx, 0, BGX_CMR_RX_LMACS, bgx->lmac_count);
  829. /* Set the backpressure AND mask */
  830. for (i = 0; i < bgx->lmac_count; i++)
  831. bgx_reg_modify(bgx, 0, BGX_CMR_CHAN_MSK_AND,
  832. ((1ULL << MAX_BGX_CHANS_PER_LMAC) - 1) <<
  833. (i * MAX_BGX_CHANS_PER_LMAC));
  834. /* Disable all MAC filtering */
  835. for (i = 0; i < RX_DMAC_COUNT; i++)
  836. bgx_reg_write(bgx, 0, BGX_CMR_RX_DMACX_CAM + (i * 8), 0x00);
  837. /* Disable MAC steering (NCSI traffic) */
  838. for (i = 0; i < RX_TRAFFIC_STEER_RULE_COUNT; i++)
  839. bgx_reg_write(bgx, 0, BGX_CMR_RX_STREERING + (i * 8), 0x00);
  840. }
  841. static u8 bgx_get_lane2sds_cfg(struct bgx *bgx, struct lmac *lmac)
  842. {
  843. return (u8)(bgx_reg_read(bgx, lmac->lmacid, BGX_CMRX_CFG) & 0xFF);
  844. }
  845. static void bgx_print_qlm_mode(struct bgx *bgx, u8 lmacid)
  846. {
  847. struct device *dev = &bgx->pdev->dev;
  848. struct lmac *lmac;
  849. char str[20];
  850. if (!bgx->is_dlm && lmacid)
  851. return;
  852. lmac = &bgx->lmac[lmacid];
  853. if (!bgx->is_dlm)
  854. sprintf(str, "BGX%d QLM mode", bgx->bgx_id);
  855. else
  856. sprintf(str, "BGX%d LMAC%d mode", bgx->bgx_id, lmacid);
  857. switch (lmac->lmac_type) {
  858. case BGX_MODE_SGMII:
  859. dev_info(dev, "%s: SGMII\n", (char *)str);
  860. break;
  861. case BGX_MODE_XAUI:
  862. dev_info(dev, "%s: XAUI\n", (char *)str);
  863. break;
  864. case BGX_MODE_RXAUI:
  865. dev_info(dev, "%s: RXAUI\n", (char *)str);
  866. break;
  867. case BGX_MODE_XFI:
  868. if (!lmac->use_training)
  869. dev_info(dev, "%s: XFI\n", (char *)str);
  870. else
  871. dev_info(dev, "%s: 10G_KR\n", (char *)str);
  872. break;
  873. case BGX_MODE_XLAUI:
  874. if (!lmac->use_training)
  875. dev_info(dev, "%s: XLAUI\n", (char *)str);
  876. else
  877. dev_info(dev, "%s: 40G_KR4\n", (char *)str);
  878. break;
  879. case BGX_MODE_QSGMII:
  880. dev_info(dev, "%s: QSGMII\n", (char *)str);
  881. break;
  882. case BGX_MODE_RGMII:
  883. dev_info(dev, "%s: RGMII\n", (char *)str);
  884. break;
  885. case BGX_MODE_INVALID:
  886. /* Nothing to do */
  887. break;
  888. }
  889. }
  890. static void lmac_set_lane2sds(struct bgx *bgx, struct lmac *lmac)
  891. {
  892. switch (lmac->lmac_type) {
  893. case BGX_MODE_SGMII:
  894. case BGX_MODE_XFI:
  895. lmac->lane_to_sds = lmac->lmacid;
  896. break;
  897. case BGX_MODE_XAUI:
  898. case BGX_MODE_XLAUI:
  899. case BGX_MODE_RGMII:
  900. lmac->lane_to_sds = 0xE4;
  901. break;
  902. case BGX_MODE_RXAUI:
  903. lmac->lane_to_sds = (lmac->lmacid) ? 0xE : 0x4;
  904. break;
  905. case BGX_MODE_QSGMII:
  906. /* There is no way to determine if DLM0/2 is QSGMII or
  907. * DLM1/3 is configured to QSGMII as bootloader will
  908. * configure all LMACs, so take whatever is configured
  909. * by low level firmware.
  910. */
  911. lmac->lane_to_sds = bgx_get_lane2sds_cfg(bgx, lmac);
  912. break;
  913. default:
  914. lmac->lane_to_sds = 0;
  915. break;
  916. }
  917. }
  918. static void lmac_set_training(struct bgx *bgx, struct lmac *lmac, int lmacid)
  919. {
  920. if ((lmac->lmac_type != BGX_MODE_10G_KR) &&
  921. (lmac->lmac_type != BGX_MODE_40G_KR)) {
  922. lmac->use_training = 0;
  923. return;
  924. }
  925. lmac->use_training = bgx_reg_read(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL) &
  926. SPU_PMD_CRTL_TRAIN_EN;
  927. }
  928. static void bgx_set_lmac_config(struct bgx *bgx, u8 idx)
  929. {
  930. struct lmac *lmac;
  931. u64 cmr_cfg;
  932. u8 lmac_type;
  933. u8 lane_to_sds;
  934. lmac = &bgx->lmac[idx];
  935. if (!bgx->is_dlm || bgx->is_rgx) {
  936. /* Read LMAC0 type to figure out QLM mode
  937. * This is configured by low level firmware
  938. */
  939. cmr_cfg = bgx_reg_read(bgx, 0, BGX_CMRX_CFG);
  940. lmac->lmac_type = (cmr_cfg >> 8) & 0x07;
  941. if (bgx->is_rgx)
  942. lmac->lmac_type = BGX_MODE_RGMII;
  943. lmac_set_training(bgx, lmac, 0);
  944. lmac_set_lane2sds(bgx, lmac);
  945. return;
  946. }
  947. /* For DLMs or SLMs on 80/81/83xx so many lane configurations
  948. * are possible and vary across boards. Also Kernel doesn't have
  949. * any way to identify board type/info and since firmware does,
  950. * just take lmac type and serdes lane config as is.
  951. */
  952. cmr_cfg = bgx_reg_read(bgx, idx, BGX_CMRX_CFG);
  953. lmac_type = (u8)((cmr_cfg >> 8) & 0x07);
  954. lane_to_sds = (u8)(cmr_cfg & 0xFF);
  955. /* Check if config is reset value */
  956. if ((lmac_type == 0) && (lane_to_sds == 0xE4))
  957. lmac->lmac_type = BGX_MODE_INVALID;
  958. else
  959. lmac->lmac_type = lmac_type;
  960. lmac->lane_to_sds = lane_to_sds;
  961. lmac_set_training(bgx, lmac, lmac->lmacid);
  962. }
  963. static void bgx_get_qlm_mode(struct bgx *bgx)
  964. {
  965. struct lmac *lmac;
  966. u8 idx;
  967. /* Init all LMAC's type to invalid */
  968. for (idx = 0; idx < bgx->max_lmac; idx++) {
  969. lmac = &bgx->lmac[idx];
  970. lmac->lmacid = idx;
  971. lmac->lmac_type = BGX_MODE_INVALID;
  972. lmac->use_training = false;
  973. }
  974. /* It is assumed that low level firmware sets this value */
  975. bgx->lmac_count = bgx_reg_read(bgx, 0, BGX_CMR_RX_LMACS) & 0x7;
  976. if (bgx->lmac_count > bgx->max_lmac)
  977. bgx->lmac_count = bgx->max_lmac;
  978. for (idx = 0; idx < bgx->lmac_count; idx++) {
  979. bgx_set_lmac_config(bgx, idx);
  980. bgx_print_qlm_mode(bgx, idx);
  981. }
  982. }
  983. #ifdef CONFIG_ACPI
  984. static int acpi_get_mac_address(struct device *dev, struct acpi_device *adev,
  985. u8 *dst)
  986. {
  987. u8 mac[ETH_ALEN];
  988. int ret;
  989. ret = fwnode_property_read_u8_array(acpi_fwnode_handle(adev),
  990. "mac-address", mac, ETH_ALEN);
  991. if (ret)
  992. goto out;
  993. if (!is_valid_ether_addr(mac)) {
  994. dev_err(dev, "MAC address invalid: %pM\n", mac);
  995. ret = -EINVAL;
  996. goto out;
  997. }
  998. dev_info(dev, "MAC address set to: %pM\n", mac);
  999. memcpy(dst, mac, ETH_ALEN);
  1000. out:
  1001. return ret;
  1002. }
  1003. /* Currently only sets the MAC address. */
  1004. static acpi_status bgx_acpi_register_phy(acpi_handle handle,
  1005. u32 lvl, void *context, void **rv)
  1006. {
  1007. struct bgx *bgx = context;
  1008. struct device *dev = &bgx->pdev->dev;
  1009. struct acpi_device *adev;
  1010. if (acpi_bus_get_device(handle, &adev))
  1011. goto out;
  1012. acpi_get_mac_address(dev, adev, bgx->lmac[bgx->acpi_lmac_idx].mac);
  1013. SET_NETDEV_DEV(&bgx->lmac[bgx->acpi_lmac_idx].netdev, dev);
  1014. bgx->lmac[bgx->acpi_lmac_idx].lmacid = bgx->acpi_lmac_idx;
  1015. bgx->acpi_lmac_idx++; /* move to next LMAC */
  1016. out:
  1017. return AE_OK;
  1018. }
  1019. static acpi_status bgx_acpi_match_id(acpi_handle handle, u32 lvl,
  1020. void *context, void **ret_val)
  1021. {
  1022. struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
  1023. struct bgx *bgx = context;
  1024. char bgx_sel[5];
  1025. snprintf(bgx_sel, 5, "BGX%d", bgx->bgx_id);
  1026. if (ACPI_FAILURE(acpi_get_name(handle, ACPI_SINGLE_NAME, &string))) {
  1027. pr_warn("Invalid link device\n");
  1028. return AE_OK;
  1029. }
  1030. if (strncmp(string.pointer, bgx_sel, 4))
  1031. return AE_OK;
  1032. acpi_walk_namespace(ACPI_TYPE_DEVICE, handle, 1,
  1033. bgx_acpi_register_phy, NULL, bgx, NULL);
  1034. kfree(string.pointer);
  1035. return AE_CTRL_TERMINATE;
  1036. }
  1037. static int bgx_init_acpi_phy(struct bgx *bgx)
  1038. {
  1039. acpi_get_devices(NULL, bgx_acpi_match_id, bgx, (void **)NULL);
  1040. return 0;
  1041. }
  1042. #else
  1043. static int bgx_init_acpi_phy(struct bgx *bgx)
  1044. {
  1045. return -ENODEV;
  1046. }
  1047. #endif /* CONFIG_ACPI */
  1048. #if IS_ENABLED(CONFIG_OF_MDIO)
  1049. static int bgx_init_of_phy(struct bgx *bgx)
  1050. {
  1051. struct fwnode_handle *fwn;
  1052. struct device_node *node = NULL;
  1053. u8 lmac = 0;
  1054. device_for_each_child_node(&bgx->pdev->dev, fwn) {
  1055. struct phy_device *pd;
  1056. struct device_node *phy_np;
  1057. const char *mac;
  1058. /* Should always be an OF node. But if it is not, we
  1059. * cannot handle it, so exit the loop.
  1060. */
  1061. node = to_of_node(fwn);
  1062. if (!node)
  1063. break;
  1064. mac = of_get_mac_address(node);
  1065. if (mac)
  1066. ether_addr_copy(bgx->lmac[lmac].mac, mac);
  1067. SET_NETDEV_DEV(&bgx->lmac[lmac].netdev, &bgx->pdev->dev);
  1068. bgx->lmac[lmac].lmacid = lmac;
  1069. phy_np = of_parse_phandle(node, "phy-handle", 0);
  1070. /* If there is no phy or defective firmware presents
  1071. * this cortina phy, for which there is no driver
  1072. * support, ignore it.
  1073. */
  1074. if (phy_np &&
  1075. !of_device_is_compatible(phy_np, "cortina,cs4223-slice")) {
  1076. /* Wait until the phy drivers are available */
  1077. pd = of_phy_find_device(phy_np);
  1078. if (!pd)
  1079. goto defer;
  1080. bgx->lmac[lmac].phydev = pd;
  1081. }
  1082. lmac++;
  1083. if (lmac == bgx->max_lmac) {
  1084. of_node_put(node);
  1085. break;
  1086. }
  1087. }
  1088. return 0;
  1089. defer:
  1090. /* We are bailing out, try not to leak device reference counts
  1091. * for phy devices we may have already found.
  1092. */
  1093. while (lmac) {
  1094. if (bgx->lmac[lmac].phydev) {
  1095. put_device(&bgx->lmac[lmac].phydev->mdio.dev);
  1096. bgx->lmac[lmac].phydev = NULL;
  1097. }
  1098. lmac--;
  1099. }
  1100. of_node_put(node);
  1101. return -EPROBE_DEFER;
  1102. }
  1103. #else
  1104. static int bgx_init_of_phy(struct bgx *bgx)
  1105. {
  1106. return -ENODEV;
  1107. }
  1108. #endif /* CONFIG_OF_MDIO */
  1109. static int bgx_init_phy(struct bgx *bgx)
  1110. {
  1111. if (!acpi_disabled)
  1112. return bgx_init_acpi_phy(bgx);
  1113. return bgx_init_of_phy(bgx);
  1114. }
  1115. static int bgx_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1116. {
  1117. int err;
  1118. struct device *dev = &pdev->dev;
  1119. struct bgx *bgx = NULL;
  1120. u8 lmac;
  1121. u16 sdevid;
  1122. bgx = devm_kzalloc(dev, sizeof(*bgx), GFP_KERNEL);
  1123. if (!bgx)
  1124. return -ENOMEM;
  1125. bgx->pdev = pdev;
  1126. pci_set_drvdata(pdev, bgx);
  1127. err = pci_enable_device(pdev);
  1128. if (err) {
  1129. dev_err(dev, "Failed to enable PCI device\n");
  1130. pci_set_drvdata(pdev, NULL);
  1131. return err;
  1132. }
  1133. err = pci_request_regions(pdev, DRV_NAME);
  1134. if (err) {
  1135. dev_err(dev, "PCI request regions failed 0x%x\n", err);
  1136. goto err_disable_device;
  1137. }
  1138. /* MAP configuration registers */
  1139. bgx->reg_base = pcim_iomap(pdev, PCI_CFG_REG_BAR_NUM, 0);
  1140. if (!bgx->reg_base) {
  1141. dev_err(dev, "BGX: Cannot map CSR memory space, aborting\n");
  1142. err = -ENOMEM;
  1143. goto err_release_regions;
  1144. }
  1145. set_max_bgx_per_node(pdev);
  1146. pci_read_config_word(pdev, PCI_DEVICE_ID, &sdevid);
  1147. if (sdevid != PCI_DEVICE_ID_THUNDER_RGX) {
  1148. bgx->bgx_id = (pci_resource_start(pdev,
  1149. PCI_CFG_REG_BAR_NUM) >> 24) & BGX_ID_MASK;
  1150. bgx->bgx_id += nic_get_node_id(pdev) * max_bgx_per_node;
  1151. bgx->max_lmac = MAX_LMAC_PER_BGX;
  1152. bgx_vnic[bgx->bgx_id] = bgx;
  1153. } else {
  1154. bgx->is_rgx = true;
  1155. bgx->max_lmac = 1;
  1156. bgx->bgx_id = MAX_BGX_PER_CN81XX - 1;
  1157. bgx_vnic[bgx->bgx_id] = bgx;
  1158. xcv_init_hw();
  1159. }
  1160. /* On 81xx all are DLMs and on 83xx there are 3 BGX QLMs and one
  1161. * BGX i.e BGX2 can be split across 2 DLMs.
  1162. */
  1163. pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &sdevid);
  1164. if ((sdevid == PCI_SUBSYS_DEVID_81XX_BGX) ||
  1165. ((sdevid == PCI_SUBSYS_DEVID_83XX_BGX) && (bgx->bgx_id == 2)))
  1166. bgx->is_dlm = true;
  1167. bgx_get_qlm_mode(bgx);
  1168. err = bgx_init_phy(bgx);
  1169. if (err)
  1170. goto err_enable;
  1171. bgx_init_hw(bgx);
  1172. /* Enable all LMACs */
  1173. for (lmac = 0; lmac < bgx->lmac_count; lmac++) {
  1174. err = bgx_lmac_enable(bgx, lmac);
  1175. if (err) {
  1176. dev_err(dev, "BGX%d failed to enable lmac%d\n",
  1177. bgx->bgx_id, lmac);
  1178. while (lmac)
  1179. bgx_lmac_disable(bgx, --lmac);
  1180. goto err_enable;
  1181. }
  1182. }
  1183. return 0;
  1184. err_enable:
  1185. bgx_vnic[bgx->bgx_id] = NULL;
  1186. err_release_regions:
  1187. pci_release_regions(pdev);
  1188. err_disable_device:
  1189. pci_disable_device(pdev);
  1190. pci_set_drvdata(pdev, NULL);
  1191. return err;
  1192. }
  1193. static void bgx_remove(struct pci_dev *pdev)
  1194. {
  1195. struct bgx *bgx = pci_get_drvdata(pdev);
  1196. u8 lmac;
  1197. /* Disable all LMACs */
  1198. for (lmac = 0; lmac < bgx->lmac_count; lmac++)
  1199. bgx_lmac_disable(bgx, lmac);
  1200. bgx_vnic[bgx->bgx_id] = NULL;
  1201. pci_release_regions(pdev);
  1202. pci_disable_device(pdev);
  1203. pci_set_drvdata(pdev, NULL);
  1204. }
  1205. static struct pci_driver bgx_driver = {
  1206. .name = DRV_NAME,
  1207. .id_table = bgx_id_table,
  1208. .probe = bgx_probe,
  1209. .remove = bgx_remove,
  1210. };
  1211. static int __init bgx_init_module(void)
  1212. {
  1213. pr_info("%s, ver %s\n", DRV_NAME, DRV_VERSION);
  1214. return pci_register_driver(&bgx_driver);
  1215. }
  1216. static void __exit bgx_cleanup_module(void)
  1217. {
  1218. pci_unregister_driver(&bgx_driver);
  1219. }
  1220. module_init(bgx_init_module);
  1221. module_exit(bgx_cleanup_module);