bnxt_hsi.h 194 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490
  1. /* Broadcom NetXtreme-C/E network driver.
  2. *
  3. * Copyright (c) 2014-2016 Broadcom Corporation
  4. * Copyright (c) 2016-2017 Broadcom Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. */
  10. #ifndef BNXT_HSI_H
  11. #define BNXT_HSI_H
  12. /* HSI and HWRM Specification 1.7.0 */
  13. #define HWRM_VERSION_MAJOR 1
  14. #define HWRM_VERSION_MINOR 7
  15. #define HWRM_VERSION_UPDATE 0
  16. #define HWRM_VERSION_STR "1.7.0"
  17. /*
  18. * Following is the signature for HWRM message field that indicates not
  19. * applicable (All F's). Need to cast it the size of the field if needed.
  20. */
  21. #define HWRM_NA_SIGNATURE ((__le32)(-1))
  22. #define HWRM_MAX_REQ_LEN (128) /* hwrm_func_buf_rgtr */
  23. #define HWRM_MAX_RESP_LEN (176) /* hwrm_func_qstats */
  24. #define HW_HASH_INDEX_SIZE 0x80 /* 7 bit indirection table index. */
  25. #define HW_HASH_KEY_SIZE 40
  26. #define HWRM_RESP_VALID_KEY 1 /* valid key for HWRM response */
  27. /* Statistics Ejection Buffer Completion Record (16 bytes) */
  28. struct eject_cmpl {
  29. __le16 type;
  30. #define EJECT_CMPL_TYPE_MASK 0x3fUL
  31. #define EJECT_CMPL_TYPE_SFT 0
  32. #define EJECT_CMPL_TYPE_STAT_EJECT 0x1aUL
  33. __le16 len;
  34. __le32 opaque;
  35. __le32 v;
  36. #define EJECT_CMPL_V 0x1UL
  37. __le32 unused_2;
  38. };
  39. /* HWRM Completion Record (16 bytes) */
  40. struct hwrm_cmpl {
  41. __le16 type;
  42. #define CMPL_TYPE_MASK 0x3fUL
  43. #define CMPL_TYPE_SFT 0
  44. #define CMPL_TYPE_HWRM_DONE 0x20UL
  45. __le16 sequence_id;
  46. __le32 unused_1;
  47. __le32 v;
  48. #define CMPL_V 0x1UL
  49. __le32 unused_3;
  50. };
  51. /* HWRM Forwarded Request (16 bytes) */
  52. struct hwrm_fwd_req_cmpl {
  53. __le16 req_len_type;
  54. #define FWD_REQ_CMPL_TYPE_MASK 0x3fUL
  55. #define FWD_REQ_CMPL_TYPE_SFT 0
  56. #define FWD_REQ_CMPL_TYPE_HWRM_FWD_REQ 0x22UL
  57. #define FWD_REQ_CMPL_REQ_LEN_MASK 0xffc0UL
  58. #define FWD_REQ_CMPL_REQ_LEN_SFT 6
  59. __le16 source_id;
  60. __le32 unused_0;
  61. __le32 req_buf_addr_v[2];
  62. #define FWD_REQ_CMPL_V 0x1UL
  63. #define FWD_REQ_CMPL_REQ_BUF_ADDR_MASK 0xfffffffeUL
  64. #define FWD_REQ_CMPL_REQ_BUF_ADDR_SFT 1
  65. };
  66. /* HWRM Forwarded Response (16 bytes) */
  67. struct hwrm_fwd_resp_cmpl {
  68. __le16 type;
  69. #define FWD_RESP_CMPL_TYPE_MASK 0x3fUL
  70. #define FWD_RESP_CMPL_TYPE_SFT 0
  71. #define FWD_RESP_CMPL_TYPE_HWRM_FWD_RESP 0x24UL
  72. __le16 source_id;
  73. __le16 resp_len;
  74. __le16 unused_1;
  75. __le32 resp_buf_addr_v[2];
  76. #define FWD_RESP_CMPL_V 0x1UL
  77. #define FWD_RESP_CMPL_RESP_BUF_ADDR_MASK 0xfffffffeUL
  78. #define FWD_RESP_CMPL_RESP_BUF_ADDR_SFT 1
  79. };
  80. /* HWRM Asynchronous Event Completion Record (16 bytes) */
  81. struct hwrm_async_event_cmpl {
  82. __le16 type;
  83. #define ASYNC_EVENT_CMPL_TYPE_MASK 0x3fUL
  84. #define ASYNC_EVENT_CMPL_TYPE_SFT 0
  85. #define ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  86. __le16 event_id;
  87. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  88. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_MTU_CHANGE 0x1UL
  89. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE 0x2UL
  90. #define ASYNC_EVENT_CMPL_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL
  91. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  92. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL
  93. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  94. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE 0x7UL
  95. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL
  96. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_LOAD 0x11UL
  97. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL
  98. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD 0x20UL
  99. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_LOAD 0x21UL
  100. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_FLR 0x30UL
  101. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL
  102. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL
  103. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE 0x33UL
  104. #define ASYNC_EVENT_CMPL_EVENT_ID_HWRM_ERROR 0xffUL
  105. __le32 event_data2;
  106. u8 opaque_v;
  107. #define ASYNC_EVENT_CMPL_V 0x1UL
  108. #define ASYNC_EVENT_CMPL_OPAQUE_MASK 0xfeUL
  109. #define ASYNC_EVENT_CMPL_OPAQUE_SFT 1
  110. u8 timestamp_lo;
  111. __le16 timestamp_hi;
  112. __le32 event_data1;
  113. };
  114. /* HWRM Asynchronous Event Completion Record for link status change (16 bytes) */
  115. struct hwrm_async_event_cmpl_link_status_change {
  116. __le16 type;
  117. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_MASK 0x3fUL
  118. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_SFT 0
  119. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  120. __le16 event_id;
  121. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  122. __le32 event_data2;
  123. u8 opaque_v;
  124. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_V 0x1UL
  125. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_MASK 0xfeUL
  126. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_SFT 1
  127. u8 timestamp_lo;
  128. __le16 timestamp_hi;
  129. __le32 event_data1;
  130. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE 0x1UL
  131. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_DOWN (0x0UL << 0)
  132. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP (0x1UL << 0)
  133. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP
  134. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_MASK 0xeUL
  135. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_SFT 1
  136. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0UL
  137. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_SFT 4
  138. };
  139. /* HWRM Asynchronous Event Completion Record for link MTU change (16 bytes) */
  140. struct hwrm_async_event_cmpl_link_mtu_change {
  141. __le16 type;
  142. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_MASK 0x3fUL
  143. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_SFT 0
  144. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  145. __le16 event_id;
  146. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_ID_LINK_MTU_CHANGE 0x1UL
  147. __le32 event_data2;
  148. u8 opaque_v;
  149. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_V 0x1UL
  150. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_OPAQUE_MASK 0xfeUL
  151. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_OPAQUE_SFT 1
  152. u8 timestamp_lo;
  153. __le16 timestamp_hi;
  154. __le32 event_data1;
  155. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_DATA1_NEW_MTU_MASK 0xffffUL
  156. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_DATA1_NEW_MTU_SFT 0
  157. };
  158. /* HWRM Asynchronous Event Completion Record for link speed change (16 bytes) */
  159. struct hwrm_async_event_cmpl_link_speed_change {
  160. __le16 type;
  161. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_MASK 0x3fUL
  162. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_SFT 0
  163. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  164. __le16 event_id;
  165. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_ID_LINK_SPEED_CHANGE 0x2UL
  166. __le32 event_data2;
  167. u8 opaque_v;
  168. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_V 0x1UL
  169. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_OPAQUE_MASK 0xfeUL
  170. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_OPAQUE_SFT 1
  171. u8 timestamp_lo;
  172. __le16 timestamp_hi;
  173. __le32 event_data1;
  174. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_FORCE 0x1UL
  175. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_MASK 0xfffeUL
  176. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_SFT 1
  177. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100MB (0x1UL << 1)
  178. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_1GB (0xaUL << 1)
  179. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_2GB (0x14UL << 1)
  180. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_2_5GB (0x19UL << 1)
  181. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_10GB (0x64UL << 1)
  182. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_20GB (0xc8UL << 1)
  183. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_25GB (0xfaUL << 1)
  184. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_40GB (0x190UL << 1)
  185. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_50GB (0x1f4UL << 1)
  186. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100GB (0x3e8UL << 1)
  187. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_LAST ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100GB
  188. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0000UL
  189. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_PORT_ID_SFT 16
  190. };
  191. /* HWRM Asynchronous Event Completion Record for DCB Config change (16 bytes) */
  192. struct hwrm_async_event_cmpl_dcb_config_change {
  193. __le16 type;
  194. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_MASK 0x3fUL
  195. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_SFT 0
  196. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  197. __le16 event_id;
  198. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL
  199. __le32 event_data2;
  200. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_ETS 0x1UL
  201. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_PFC 0x2UL
  202. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_APP 0x4UL
  203. u8 opaque_v;
  204. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_V 0x1UL
  205. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_OPAQUE_MASK 0xfeUL
  206. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_OPAQUE_SFT 1
  207. u8 timestamp_lo;
  208. __le16 timestamp_hi;
  209. __le32 event_data1;
  210. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  211. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0
  212. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_MASK 0xff0000UL
  213. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_SFT 16
  214. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_NONE (0xffUL << 16)
  215. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_LAST ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_NONE
  216. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_MASK 0xff000000UL
  217. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_SFT 24
  218. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_NONE (0xffUL << 24)
  219. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_LAST ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_NONE
  220. };
  221. /* HWRM Asynchronous Event Completion Record for port connection not allowed (16 bytes) */
  222. struct hwrm_async_event_cmpl_port_conn_not_allowed {
  223. __le16 type;
  224. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_MASK 0x3fUL
  225. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_SFT 0
  226. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  227. __le16 event_id;
  228. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  229. __le32 event_data2;
  230. u8 opaque_v;
  231. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_V 0x1UL
  232. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_MASK 0xfeUL
  233. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_SFT 1
  234. u8 timestamp_lo;
  235. __le16 timestamp_hi;
  236. __le32 event_data1;
  237. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  238. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0
  239. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_MASK 0xff0000UL
  240. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_SFT 16
  241. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_NONE (0x0UL << 16)
  242. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_DISABLETX (0x1UL << 16)
  243. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_WARNINGMSG (0x2UL << 16)
  244. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN (0x3UL << 16)
  245. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN
  246. };
  247. /* HWRM Asynchronous Event Completion Record for link speed config not allowed (16 bytes) */
  248. struct hwrm_async_event_cmpl_link_speed_cfg_not_allowed {
  249. __le16 type;
  250. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_MASK 0x3fUL
  251. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_SFT 0
  252. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  253. __le16 event_id;
  254. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL
  255. __le32 event_data2;
  256. u8 opaque_v;
  257. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_V 0x1UL
  258. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_OPAQUE_MASK 0xfeUL
  259. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_OPAQUE_SFT 1
  260. u8 timestamp_lo;
  261. __le16 timestamp_hi;
  262. __le32 event_data1;
  263. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  264. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0
  265. };
  266. /* HWRM Asynchronous Event Completion Record for link speed configuration change (16 bytes) */
  267. struct hwrm_async_event_cmpl_link_speed_cfg_change {
  268. __le16 type;
  269. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_MASK 0x3fUL
  270. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_SFT 0
  271. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  272. __le16 event_id;
  273. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  274. __le32 event_data2;
  275. u8 opaque_v;
  276. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_V 0x1UL
  277. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  278. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_SFT 1
  279. u8 timestamp_lo;
  280. __le16 timestamp_hi;
  281. __le32 event_data1;
  282. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  283. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0
  284. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_SUPPORTED_LINK_SPEEDS_CHANGE 0x10000UL
  285. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_ILLEGAL_LINK_SPEED_CFG 0x20000UL
  286. };
  287. /* HWRM Asynchronous Event Completion Record for Function Driver Unload (16 bytes) */
  288. struct hwrm_async_event_cmpl_func_drvr_unload {
  289. __le16 type;
  290. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_MASK 0x3fUL
  291. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_SFT 0
  292. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  293. __le16 event_id;
  294. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL
  295. __le32 event_data2;
  296. u8 opaque_v;
  297. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_V 0x1UL
  298. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_OPAQUE_MASK 0xfeUL
  299. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_OPAQUE_SFT 1
  300. u8 timestamp_lo;
  301. __le16 timestamp_hi;
  302. __le32 event_data1;
  303. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  304. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_SFT 0
  305. };
  306. /* HWRM Asynchronous Event Completion Record for Function Driver load (16 bytes) */
  307. struct hwrm_async_event_cmpl_func_drvr_load {
  308. __le16 type;
  309. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_MASK 0x3fUL
  310. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_SFT 0
  311. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  312. __le16 event_id;
  313. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_ID_FUNC_DRVR_LOAD 0x11UL
  314. __le32 event_data2;
  315. u8 opaque_v;
  316. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_V 0x1UL
  317. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_OPAQUE_MASK 0xfeUL
  318. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_OPAQUE_SFT 1
  319. u8 timestamp_lo;
  320. __le16 timestamp_hi;
  321. __le32 event_data1;
  322. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  323. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_DATA1_FUNC_ID_SFT 0
  324. };
  325. /* HWRM Asynchronous Event Completion Record to indicate completion of FLR related processing (16 bytes) */
  326. struct hwrm_async_event_cmpl_func_flr_proc_cmplt {
  327. __le16 type;
  328. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_MASK 0x3fUL
  329. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_SFT 0
  330. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  331. __le16 event_id;
  332. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL
  333. __le32 event_data2;
  334. u8 opaque_v;
  335. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_V 0x1UL
  336. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_OPAQUE_MASK 0xfeUL
  337. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_OPAQUE_SFT 1
  338. u8 timestamp_lo;
  339. __le16 timestamp_hi;
  340. __le32 event_data1;
  341. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  342. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_DATA1_FUNC_ID_SFT 0
  343. };
  344. /* HWRM Asynchronous Event Completion Record for PF Driver Unload (16 bytes) */
  345. struct hwrm_async_event_cmpl_pf_drvr_unload {
  346. __le16 type;
  347. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_MASK 0x3fUL
  348. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_SFT 0
  349. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  350. __le16 event_id;
  351. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_ID_PF_DRVR_UNLOAD 0x20UL
  352. __le32 event_data2;
  353. u8 opaque_v;
  354. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_V 0x1UL
  355. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_OPAQUE_MASK 0xfeUL
  356. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_OPAQUE_SFT 1
  357. u8 timestamp_lo;
  358. __le16 timestamp_hi;
  359. __le32 event_data1;
  360. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  361. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_SFT 0
  362. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_PORT_MASK 0x70000UL
  363. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_PORT_SFT 16
  364. };
  365. /* HWRM Asynchronous Event Completion Record for PF Driver load (16 bytes) */
  366. struct hwrm_async_event_cmpl_pf_drvr_load {
  367. __le16 type;
  368. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_MASK 0x3fUL
  369. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_SFT 0
  370. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  371. __le16 event_id;
  372. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_ID_PF_DRVR_LOAD 0x21UL
  373. __le32 event_data2;
  374. u8 opaque_v;
  375. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_V 0x1UL
  376. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_OPAQUE_MASK 0xfeUL
  377. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_OPAQUE_SFT 1
  378. u8 timestamp_lo;
  379. __le16 timestamp_hi;
  380. __le32 event_data1;
  381. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  382. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_FUNC_ID_SFT 0
  383. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_PORT_MASK 0x70000UL
  384. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_PORT_SFT 16
  385. };
  386. /* HWRM Asynchronous Event Completion Record for VF FLR (16 bytes) */
  387. struct hwrm_async_event_cmpl_vf_flr {
  388. __le16 type;
  389. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_MASK 0x3fUL
  390. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_SFT 0
  391. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  392. __le16 event_id;
  393. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_ID_VF_FLR 0x30UL
  394. __le32 event_data2;
  395. u8 opaque_v;
  396. #define ASYNC_EVENT_CMPL_VF_FLR_V 0x1UL
  397. #define ASYNC_EVENT_CMPL_VF_FLR_OPAQUE_MASK 0xfeUL
  398. #define ASYNC_EVENT_CMPL_VF_FLR_OPAQUE_SFT 1
  399. u8 timestamp_lo;
  400. __le16 timestamp_hi;
  401. __le32 event_data1;
  402. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_DATA1_VF_ID_MASK 0xffffUL
  403. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_DATA1_VF_ID_SFT 0
  404. };
  405. /* HWRM Asynchronous Event Completion Record for VF MAC Addr change (16 bytes) */
  406. struct hwrm_async_event_cmpl_vf_mac_addr_change {
  407. __le16 type;
  408. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_MASK 0x3fUL
  409. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_SFT 0
  410. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  411. __le16 event_id;
  412. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL
  413. __le32 event_data2;
  414. u8 opaque_v;
  415. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_V 0x1UL
  416. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_OPAQUE_MASK 0xfeUL
  417. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_OPAQUE_SFT 1
  418. u8 timestamp_lo;
  419. __le16 timestamp_hi;
  420. __le32 event_data1;
  421. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_DATA1_VF_ID_MASK 0xffffUL
  422. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_DATA1_VF_ID_SFT 0
  423. };
  424. /* HWRM Asynchronous Event Completion Record for PF-VF communication status change (16 bytes) */
  425. struct hwrm_async_event_cmpl_pf_vf_comm_status_change {
  426. __le16 type;
  427. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_MASK 0x3fUL
  428. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_SFT 0
  429. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  430. __le16 event_id;
  431. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL
  432. __le32 event_data2;
  433. u8 opaque_v;
  434. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_V 0x1UL
  435. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_OPAQUE_MASK 0xfeUL
  436. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_OPAQUE_SFT 1
  437. u8 timestamp_lo;
  438. __le16 timestamp_hi;
  439. __le32 event_data1;
  440. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_EVENT_DATA1_COMM_ESTABLISHED 0x1UL
  441. };
  442. /* HWRM Asynchronous Event Completion Record for VF configuration change (16 bytes) */
  443. struct hwrm_async_event_cmpl_vf_cfg_change {
  444. __le16 type;
  445. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_MASK 0x3fUL
  446. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_SFT 0
  447. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  448. __le16 event_id;
  449. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_VF_CFG_CHANGE 0x33UL
  450. __le32 event_data2;
  451. u8 opaque_v;
  452. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_V 0x1UL
  453. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  454. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_SFT 1
  455. u8 timestamp_lo;
  456. __le16 timestamp_hi;
  457. __le32 event_data1;
  458. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MTU_CHANGE 0x1UL
  459. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MRU_CHANGE 0x2UL
  460. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_MAC_ADDR_CHANGE 0x4UL
  461. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_VLAN_CHANGE 0x8UL
  462. };
  463. /* HWRM Asynchronous Event Completion Record for HWRM Error (16 bytes) */
  464. struct hwrm_async_event_cmpl_hwrm_error {
  465. __le16 type;
  466. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_MASK 0x3fUL
  467. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_SFT 0
  468. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  469. __le16 event_id;
  470. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_ID_HWRM_ERROR 0xffUL
  471. __le32 event_data2;
  472. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_MASK 0xffUL
  473. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_SFT 0
  474. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_WARNING 0x0UL
  475. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_NONFATAL 0x1UL
  476. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL 0x2UL
  477. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_LAST ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL
  478. u8 opaque_v;
  479. #define ASYNC_EVENT_CMPL_HWRM_ERROR_V 0x1UL
  480. #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_MASK 0xfeUL
  481. #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_SFT 1
  482. u8 timestamp_lo;
  483. __le16 timestamp_hi;
  484. __le32 event_data1;
  485. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA1_TIMESTAMP 0x1UL
  486. };
  487. /* hwrm_ver_get */
  488. /* Input (24 bytes) */
  489. struct hwrm_ver_get_input {
  490. __le16 req_type;
  491. __le16 cmpl_ring;
  492. __le16 seq_id;
  493. __le16 target_id;
  494. __le64 resp_addr;
  495. u8 hwrm_intf_maj;
  496. u8 hwrm_intf_min;
  497. u8 hwrm_intf_upd;
  498. u8 unused_0[5];
  499. };
  500. /* Output (128 bytes) */
  501. struct hwrm_ver_get_output {
  502. __le16 error_code;
  503. __le16 req_type;
  504. __le16 seq_id;
  505. __le16 resp_len;
  506. u8 hwrm_intf_maj;
  507. u8 hwrm_intf_min;
  508. u8 hwrm_intf_upd;
  509. u8 hwrm_intf_rsvd;
  510. u8 hwrm_fw_maj;
  511. u8 hwrm_fw_min;
  512. u8 hwrm_fw_bld;
  513. u8 hwrm_fw_rsvd;
  514. u8 mgmt_fw_maj;
  515. u8 mgmt_fw_min;
  516. u8 mgmt_fw_bld;
  517. u8 mgmt_fw_rsvd;
  518. u8 netctrl_fw_maj;
  519. u8 netctrl_fw_min;
  520. u8 netctrl_fw_bld;
  521. u8 netctrl_fw_rsvd;
  522. __le32 dev_caps_cfg;
  523. #define VER_GET_RESP_DEV_CAPS_CFG_SECURE_FW_UPD_SUPPORTED 0x1UL
  524. #define VER_GET_RESP_DEV_CAPS_CFG_FW_DCBX_AGENT_SUPPORTED 0x2UL
  525. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED 0x4UL
  526. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED 0x8UL
  527. u8 roce_fw_maj;
  528. u8 roce_fw_min;
  529. u8 roce_fw_bld;
  530. u8 roce_fw_rsvd;
  531. char hwrm_fw_name[16];
  532. char mgmt_fw_name[16];
  533. char netctrl_fw_name[16];
  534. __le32 reserved2[4];
  535. char roce_fw_name[16];
  536. __le16 chip_num;
  537. u8 chip_rev;
  538. u8 chip_metal;
  539. u8 chip_bond_id;
  540. u8 chip_platform_type;
  541. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_ASIC 0x0UL
  542. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_FPGA 0x1UL
  543. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_PALLADIUM 0x2UL
  544. __le16 max_req_win_len;
  545. __le16 max_resp_len;
  546. __le16 def_req_timeout;
  547. u8 unused_0;
  548. u8 unused_1;
  549. u8 unused_2;
  550. u8 valid;
  551. };
  552. /* hwrm_func_reset */
  553. /* Input (24 bytes) */
  554. struct hwrm_func_reset_input {
  555. __le16 req_type;
  556. __le16 cmpl_ring;
  557. __le16 seq_id;
  558. __le16 target_id;
  559. __le64 resp_addr;
  560. __le32 enables;
  561. #define FUNC_RESET_REQ_ENABLES_VF_ID_VALID 0x1UL
  562. __le16 vf_id;
  563. u8 func_reset_level;
  564. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETALL 0x0UL
  565. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETME 0x1UL
  566. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETCHILDREN 0x2UL
  567. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETVF 0x3UL
  568. u8 unused_0;
  569. };
  570. /* Output (16 bytes) */
  571. struct hwrm_func_reset_output {
  572. __le16 error_code;
  573. __le16 req_type;
  574. __le16 seq_id;
  575. __le16 resp_len;
  576. __le32 unused_0;
  577. u8 unused_1;
  578. u8 unused_2;
  579. u8 unused_3;
  580. u8 valid;
  581. };
  582. /* hwrm_func_getfid */
  583. /* Input (24 bytes) */
  584. struct hwrm_func_getfid_input {
  585. __le16 req_type;
  586. __le16 cmpl_ring;
  587. __le16 seq_id;
  588. __le16 target_id;
  589. __le64 resp_addr;
  590. __le32 enables;
  591. #define FUNC_GETFID_REQ_ENABLES_PCI_ID 0x1UL
  592. __le16 pci_id;
  593. __le16 unused_0;
  594. };
  595. /* Output (16 bytes) */
  596. struct hwrm_func_getfid_output {
  597. __le16 error_code;
  598. __le16 req_type;
  599. __le16 seq_id;
  600. __le16 resp_len;
  601. __le16 fid;
  602. u8 unused_0;
  603. u8 unused_1;
  604. u8 unused_2;
  605. u8 unused_3;
  606. u8 unused_4;
  607. u8 valid;
  608. };
  609. /* hwrm_func_vf_alloc */
  610. /* Input (24 bytes) */
  611. struct hwrm_func_vf_alloc_input {
  612. __le16 req_type;
  613. __le16 cmpl_ring;
  614. __le16 seq_id;
  615. __le16 target_id;
  616. __le64 resp_addr;
  617. __le32 enables;
  618. #define FUNC_VF_ALLOC_REQ_ENABLES_FIRST_VF_ID 0x1UL
  619. __le16 first_vf_id;
  620. __le16 num_vfs;
  621. };
  622. /* Output (16 bytes) */
  623. struct hwrm_func_vf_alloc_output {
  624. __le16 error_code;
  625. __le16 req_type;
  626. __le16 seq_id;
  627. __le16 resp_len;
  628. __le16 first_vf_id;
  629. u8 unused_0;
  630. u8 unused_1;
  631. u8 unused_2;
  632. u8 unused_3;
  633. u8 unused_4;
  634. u8 valid;
  635. };
  636. /* hwrm_func_vf_free */
  637. /* Input (24 bytes) */
  638. struct hwrm_func_vf_free_input {
  639. __le16 req_type;
  640. __le16 cmpl_ring;
  641. __le16 seq_id;
  642. __le16 target_id;
  643. __le64 resp_addr;
  644. __le32 enables;
  645. #define FUNC_VF_FREE_REQ_ENABLES_FIRST_VF_ID 0x1UL
  646. __le16 first_vf_id;
  647. __le16 num_vfs;
  648. };
  649. /* Output (16 bytes) */
  650. struct hwrm_func_vf_free_output {
  651. __le16 error_code;
  652. __le16 req_type;
  653. __le16 seq_id;
  654. __le16 resp_len;
  655. __le32 unused_0;
  656. u8 unused_1;
  657. u8 unused_2;
  658. u8 unused_3;
  659. u8 valid;
  660. };
  661. /* hwrm_func_vf_cfg */
  662. /* Input (32 bytes) */
  663. struct hwrm_func_vf_cfg_input {
  664. __le16 req_type;
  665. __le16 cmpl_ring;
  666. __le16 seq_id;
  667. __le16 target_id;
  668. __le64 resp_addr;
  669. __le32 enables;
  670. #define FUNC_VF_CFG_REQ_ENABLES_MTU 0x1UL
  671. #define FUNC_VF_CFG_REQ_ENABLES_GUEST_VLAN 0x2UL
  672. #define FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4UL
  673. #define FUNC_VF_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x8UL
  674. __le16 mtu;
  675. __le16 guest_vlan;
  676. __le16 async_event_cr;
  677. u8 dflt_mac_addr[6];
  678. };
  679. /* Output (16 bytes) */
  680. struct hwrm_func_vf_cfg_output {
  681. __le16 error_code;
  682. __le16 req_type;
  683. __le16 seq_id;
  684. __le16 resp_len;
  685. __le32 unused_0;
  686. u8 unused_1;
  687. u8 unused_2;
  688. u8 unused_3;
  689. u8 valid;
  690. };
  691. /* hwrm_func_qcaps */
  692. /* Input (24 bytes) */
  693. struct hwrm_func_qcaps_input {
  694. __le16 req_type;
  695. __le16 cmpl_ring;
  696. __le16 seq_id;
  697. __le16 target_id;
  698. __le64 resp_addr;
  699. __le16 fid;
  700. __le16 unused_0[3];
  701. };
  702. /* Output (80 bytes) */
  703. struct hwrm_func_qcaps_output {
  704. __le16 error_code;
  705. __le16 req_type;
  706. __le16 seq_id;
  707. __le16 resp_len;
  708. __le16 fid;
  709. __le16 port_id;
  710. __le32 flags;
  711. #define FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED 0x1UL
  712. #define FUNC_QCAPS_RESP_FLAGS_GLOBAL_MSIX_AUTOMASKING 0x2UL
  713. #define FUNC_QCAPS_RESP_FLAGS_PTP_SUPPORTED 0x4UL
  714. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED 0x8UL
  715. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED 0x10UL
  716. #define FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED 0x20UL
  717. #define FUNC_QCAPS_RESP_FLAGS_WOL_BMP_SUPPORTED 0x40UL
  718. #define FUNC_QCAPS_RESP_FLAGS_TX_RING_RL_SUPPORTED 0x80UL
  719. #define FUNC_QCAPS_RESP_FLAGS_TX_BW_CFG_SUPPORTED 0x100UL
  720. #define FUNC_QCAPS_RESP_FLAGS_VF_TX_RING_RL_SUPPORTED 0x200UL
  721. #define FUNC_QCAPS_RESP_FLAGS_VF_BW_CFG_SUPPORTED 0x400UL
  722. #define FUNC_QCAPS_RESP_FLAGS_STD_TX_RING_MODE_SUPPORTED 0x800UL
  723. u8 mac_address[6];
  724. __le16 max_rsscos_ctx;
  725. __le16 max_cmpl_rings;
  726. __le16 max_tx_rings;
  727. __le16 max_rx_rings;
  728. __le16 max_l2_ctxs;
  729. __le16 max_vnics;
  730. __le16 first_vf_id;
  731. __le16 max_vfs;
  732. __le16 max_stat_ctx;
  733. __le32 max_encap_records;
  734. __le32 max_decap_records;
  735. __le32 max_tx_em_flows;
  736. __le32 max_tx_wm_flows;
  737. __le32 max_rx_em_flows;
  738. __le32 max_rx_wm_flows;
  739. __le32 max_mcast_filters;
  740. __le32 max_flow_id;
  741. __le32 max_hw_ring_grps;
  742. __le16 max_sp_tx_rings;
  743. u8 unused_0;
  744. u8 valid;
  745. };
  746. /* hwrm_func_qcfg */
  747. /* Input (24 bytes) */
  748. struct hwrm_func_qcfg_input {
  749. __le16 req_type;
  750. __le16 cmpl_ring;
  751. __le16 seq_id;
  752. __le16 target_id;
  753. __le64 resp_addr;
  754. __le16 fid;
  755. __le16 unused_0[3];
  756. };
  757. /* Output (72 bytes) */
  758. struct hwrm_func_qcfg_output {
  759. __le16 error_code;
  760. __le16 req_type;
  761. __le16 seq_id;
  762. __le16 resp_len;
  763. __le16 fid;
  764. __le16 port_id;
  765. __le16 vlan;
  766. __le16 flags;
  767. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_MAGICPKT_ENABLED 0x1UL
  768. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_BMP_ENABLED 0x2UL
  769. #define FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED 0x4UL
  770. #define FUNC_QCFG_RESP_FLAGS_STD_TX_RING_MODE_ENABLED 0x8UL
  771. u8 mac_address[6];
  772. __le16 pci_id;
  773. __le16 alloc_rsscos_ctx;
  774. __le16 alloc_cmpl_rings;
  775. __le16 alloc_tx_rings;
  776. __le16 alloc_rx_rings;
  777. __le16 alloc_l2_ctx;
  778. __le16 alloc_vnics;
  779. __le16 mtu;
  780. __le16 mru;
  781. __le16 stat_ctx_id;
  782. u8 port_partition_type;
  783. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_SPF 0x0UL
  784. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_MPFS 0x1UL
  785. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0 0x2UL
  786. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5 0x3UL
  787. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0 0x4UL
  788. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_UNKNOWN 0xffUL
  789. u8 unused_0;
  790. __le16 dflt_vnic_id;
  791. u8 unused_1;
  792. u8 unused_2;
  793. __le32 min_bw;
  794. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  795. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_SFT 0
  796. #define FUNC_QCFG_RESP_MIN_BW_SCALE 0x10000000UL
  797. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BITS (0x0UL << 28)
  798. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES (0x1UL << 28)
  799. #define FUNC_QCFG_RESP_MIN_BW_SCALE_LAST FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES
  800. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  801. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_SFT 29
  802. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  803. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  804. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  805. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  806. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  807. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  808. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID
  809. __le32 max_bw;
  810. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  811. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_SFT 0
  812. #define FUNC_QCFG_RESP_MAX_BW_SCALE 0x10000000UL
  813. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BITS (0x0UL << 28)
  814. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES (0x1UL << 28)
  815. #define FUNC_QCFG_RESP_MAX_BW_SCALE_LAST FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES
  816. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  817. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_SFT 29
  818. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  819. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  820. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  821. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  822. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  823. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  824. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID
  825. u8 evb_mode;
  826. #define FUNC_QCFG_RESP_EVB_MODE_NO_EVB 0x0UL
  827. #define FUNC_QCFG_RESP_EVB_MODE_VEB 0x1UL
  828. #define FUNC_QCFG_RESP_EVB_MODE_VEPA 0x2UL
  829. u8 unused_3;
  830. __le16 alloc_vfs;
  831. __le32 alloc_mcast_filters;
  832. __le32 alloc_hw_ring_grps;
  833. __le16 alloc_sp_tx_rings;
  834. u8 unused_4;
  835. u8 valid;
  836. };
  837. /* hwrm_func_cfg */
  838. /* Input (88 bytes) */
  839. struct hwrm_func_cfg_input {
  840. __le16 req_type;
  841. __le16 cmpl_ring;
  842. __le16 seq_id;
  843. __le16 target_id;
  844. __le64 resp_addr;
  845. __le16 fid;
  846. u8 unused_0;
  847. u8 unused_1;
  848. __le32 flags;
  849. #define FUNC_CFG_REQ_FLAGS_PROM_MODE 0x1UL
  850. #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK 0x2UL
  851. #define FUNC_CFG_REQ_FLAGS_SRC_IP_ADDR_CHECK 0x4UL
  852. #define FUNC_CFG_REQ_FLAGS_VLAN_PRI_MATCH 0x8UL
  853. #define FUNC_CFG_REQ_FLAGS_DFLT_PRI_NOMATCH 0x10UL
  854. #define FUNC_CFG_REQ_FLAGS_DISABLE_PAUSE 0x20UL
  855. #define FUNC_CFG_REQ_FLAGS_DISABLE_STP 0x40UL
  856. #define FUNC_CFG_REQ_FLAGS_DISABLE_LLDP 0x80UL
  857. #define FUNC_CFG_REQ_FLAGS_DISABLE_PTPV2 0x100UL
  858. #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE 0x200UL
  859. __le32 enables;
  860. #define FUNC_CFG_REQ_ENABLES_MTU 0x1UL
  861. #define FUNC_CFG_REQ_ENABLES_MRU 0x2UL
  862. #define FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS 0x4UL
  863. #define FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS 0x8UL
  864. #define FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS 0x10UL
  865. #define FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS 0x20UL
  866. #define FUNC_CFG_REQ_ENABLES_NUM_L2_CTXS 0x40UL
  867. #define FUNC_CFG_REQ_ENABLES_NUM_VNICS 0x80UL
  868. #define FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS 0x100UL
  869. #define FUNC_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x200UL
  870. #define FUNC_CFG_REQ_ENABLES_DFLT_VLAN 0x400UL
  871. #define FUNC_CFG_REQ_ENABLES_DFLT_IP_ADDR 0x800UL
  872. #define FUNC_CFG_REQ_ENABLES_MIN_BW 0x1000UL
  873. #define FUNC_CFG_REQ_ENABLES_MAX_BW 0x2000UL
  874. #define FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4000UL
  875. #define FUNC_CFG_REQ_ENABLES_VLAN_ANTISPOOF_MODE 0x8000UL
  876. #define FUNC_CFG_REQ_ENABLES_ALLOWED_VLAN_PRIS 0x10000UL
  877. #define FUNC_CFG_REQ_ENABLES_EVB_MODE 0x20000UL
  878. #define FUNC_CFG_REQ_ENABLES_NUM_MCAST_FILTERS 0x40000UL
  879. #define FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS 0x80000UL
  880. __le16 mtu;
  881. __le16 mru;
  882. __le16 num_rsscos_ctxs;
  883. __le16 num_cmpl_rings;
  884. __le16 num_tx_rings;
  885. __le16 num_rx_rings;
  886. __le16 num_l2_ctxs;
  887. __le16 num_vnics;
  888. __le16 num_stat_ctxs;
  889. __le16 num_hw_ring_grps;
  890. u8 dflt_mac_addr[6];
  891. __le16 dflt_vlan;
  892. __be32 dflt_ip_addr[4];
  893. __le32 min_bw;
  894. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  895. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_SFT 0
  896. #define FUNC_CFG_REQ_MIN_BW_SCALE 0x10000000UL
  897. #define FUNC_CFG_REQ_MIN_BW_SCALE_BITS (0x0UL << 28)
  898. #define FUNC_CFG_REQ_MIN_BW_SCALE_BYTES (0x1UL << 28)
  899. #define FUNC_CFG_REQ_MIN_BW_SCALE_LAST FUNC_CFG_REQ_MIN_BW_SCALE_BYTES
  900. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  901. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_SFT 29
  902. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  903. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  904. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  905. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  906. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  907. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  908. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID
  909. __le32 max_bw;
  910. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  911. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_SFT 0
  912. #define FUNC_CFG_REQ_MAX_BW_SCALE 0x10000000UL
  913. #define FUNC_CFG_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  914. #define FUNC_CFG_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  915. #define FUNC_CFG_REQ_MAX_BW_SCALE_LAST FUNC_CFG_REQ_MAX_BW_SCALE_BYTES
  916. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  917. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  918. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  919. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  920. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  921. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  922. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  923. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  924. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  925. __le16 async_event_cr;
  926. u8 vlan_antispoof_mode;
  927. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_NOCHECK 0x0UL
  928. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_VALIDATE_VLAN 0x1UL
  929. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_IF_VLANDNE 0x2UL
  930. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_OR_OVERRIDE_VLAN 0x3UL
  931. u8 allowed_vlan_pris;
  932. u8 evb_mode;
  933. #define FUNC_CFG_REQ_EVB_MODE_NO_EVB 0x0UL
  934. #define FUNC_CFG_REQ_EVB_MODE_VEB 0x1UL
  935. #define FUNC_CFG_REQ_EVB_MODE_VEPA 0x2UL
  936. u8 unused_2;
  937. __le16 num_mcast_filters;
  938. };
  939. /* Output (16 bytes) */
  940. struct hwrm_func_cfg_output {
  941. __le16 error_code;
  942. __le16 req_type;
  943. __le16 seq_id;
  944. __le16 resp_len;
  945. __le32 unused_0;
  946. u8 unused_1;
  947. u8 unused_2;
  948. u8 unused_3;
  949. u8 valid;
  950. };
  951. /* hwrm_func_qstats */
  952. /* Input (24 bytes) */
  953. struct hwrm_func_qstats_input {
  954. __le16 req_type;
  955. __le16 cmpl_ring;
  956. __le16 seq_id;
  957. __le16 target_id;
  958. __le64 resp_addr;
  959. __le16 fid;
  960. __le16 unused_0[3];
  961. };
  962. /* Output (176 bytes) */
  963. struct hwrm_func_qstats_output {
  964. __le16 error_code;
  965. __le16 req_type;
  966. __le16 seq_id;
  967. __le16 resp_len;
  968. __le64 tx_ucast_pkts;
  969. __le64 tx_mcast_pkts;
  970. __le64 tx_bcast_pkts;
  971. __le64 tx_err_pkts;
  972. __le64 tx_drop_pkts;
  973. __le64 tx_ucast_bytes;
  974. __le64 tx_mcast_bytes;
  975. __le64 tx_bcast_bytes;
  976. __le64 rx_ucast_pkts;
  977. __le64 rx_mcast_pkts;
  978. __le64 rx_bcast_pkts;
  979. __le64 rx_err_pkts;
  980. __le64 rx_drop_pkts;
  981. __le64 rx_ucast_bytes;
  982. __le64 rx_mcast_bytes;
  983. __le64 rx_bcast_bytes;
  984. __le64 rx_agg_pkts;
  985. __le64 rx_agg_bytes;
  986. __le64 rx_agg_events;
  987. __le64 rx_agg_aborts;
  988. __le32 unused_0;
  989. u8 unused_1;
  990. u8 unused_2;
  991. u8 unused_3;
  992. u8 valid;
  993. };
  994. /* hwrm_func_clr_stats */
  995. /* Input (24 bytes) */
  996. struct hwrm_func_clr_stats_input {
  997. __le16 req_type;
  998. __le16 cmpl_ring;
  999. __le16 seq_id;
  1000. __le16 target_id;
  1001. __le64 resp_addr;
  1002. __le16 fid;
  1003. __le16 unused_0[3];
  1004. };
  1005. /* Output (16 bytes) */
  1006. struct hwrm_func_clr_stats_output {
  1007. __le16 error_code;
  1008. __le16 req_type;
  1009. __le16 seq_id;
  1010. __le16 resp_len;
  1011. __le32 unused_0;
  1012. u8 unused_1;
  1013. u8 unused_2;
  1014. u8 unused_3;
  1015. u8 valid;
  1016. };
  1017. /* hwrm_func_vf_resc_free */
  1018. /* Input (24 bytes) */
  1019. struct hwrm_func_vf_resc_free_input {
  1020. __le16 req_type;
  1021. __le16 cmpl_ring;
  1022. __le16 seq_id;
  1023. __le16 target_id;
  1024. __le64 resp_addr;
  1025. __le16 vf_id;
  1026. __le16 unused_0[3];
  1027. };
  1028. /* Output (16 bytes) */
  1029. struct hwrm_func_vf_resc_free_output {
  1030. __le16 error_code;
  1031. __le16 req_type;
  1032. __le16 seq_id;
  1033. __le16 resp_len;
  1034. __le32 unused_0;
  1035. u8 unused_1;
  1036. u8 unused_2;
  1037. u8 unused_3;
  1038. u8 valid;
  1039. };
  1040. /* hwrm_func_vf_vnic_ids_query */
  1041. /* Input (32 bytes) */
  1042. struct hwrm_func_vf_vnic_ids_query_input {
  1043. __le16 req_type;
  1044. __le16 cmpl_ring;
  1045. __le16 seq_id;
  1046. __le16 target_id;
  1047. __le64 resp_addr;
  1048. __le16 vf_id;
  1049. u8 unused_0;
  1050. u8 unused_1;
  1051. __le32 max_vnic_id_cnt;
  1052. __le64 vnic_id_tbl_addr;
  1053. };
  1054. /* Output (16 bytes) */
  1055. struct hwrm_func_vf_vnic_ids_query_output {
  1056. __le16 error_code;
  1057. __le16 req_type;
  1058. __le16 seq_id;
  1059. __le16 resp_len;
  1060. __le32 vnic_id_cnt;
  1061. u8 unused_0;
  1062. u8 unused_1;
  1063. u8 unused_2;
  1064. u8 valid;
  1065. };
  1066. /* hwrm_func_drv_rgtr */
  1067. /* Input (80 bytes) */
  1068. struct hwrm_func_drv_rgtr_input {
  1069. __le16 req_type;
  1070. __le16 cmpl_ring;
  1071. __le16 seq_id;
  1072. __le16 target_id;
  1073. __le64 resp_addr;
  1074. __le32 flags;
  1075. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_ALL_MODE 0x1UL
  1076. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_NONE_MODE 0x2UL
  1077. __le32 enables;
  1078. #define FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE 0x1UL
  1079. #define FUNC_DRV_RGTR_REQ_ENABLES_VER 0x2UL
  1080. #define FUNC_DRV_RGTR_REQ_ENABLES_TIMESTAMP 0x4UL
  1081. #define FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD 0x8UL
  1082. #define FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD 0x10UL
  1083. __le16 os_type;
  1084. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UNKNOWN 0x0UL
  1085. #define FUNC_DRV_RGTR_REQ_OS_TYPE_OTHER 0x1UL
  1086. #define FUNC_DRV_RGTR_REQ_OS_TYPE_MSDOS 0xeUL
  1087. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WINDOWS 0x12UL
  1088. #define FUNC_DRV_RGTR_REQ_OS_TYPE_SOLARIS 0x1dUL
  1089. #define FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX 0x24UL
  1090. #define FUNC_DRV_RGTR_REQ_OS_TYPE_FREEBSD 0x2aUL
  1091. #define FUNC_DRV_RGTR_REQ_OS_TYPE_ESXI 0x68UL
  1092. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN864 0x73UL
  1093. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN2012R2 0x74UL
  1094. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UEFI 0x8000UL
  1095. u8 ver_maj;
  1096. u8 ver_min;
  1097. u8 ver_upd;
  1098. u8 unused_0;
  1099. __le16 unused_1;
  1100. __le32 timestamp;
  1101. __le32 unused_2;
  1102. __le32 vf_req_fwd[8];
  1103. __le32 async_event_fwd[8];
  1104. };
  1105. /* Output (16 bytes) */
  1106. struct hwrm_func_drv_rgtr_output {
  1107. __le16 error_code;
  1108. __le16 req_type;
  1109. __le16 seq_id;
  1110. __le16 resp_len;
  1111. __le32 unused_0;
  1112. u8 unused_1;
  1113. u8 unused_2;
  1114. u8 unused_3;
  1115. u8 valid;
  1116. };
  1117. /* hwrm_func_drv_unrgtr */
  1118. /* Input (24 bytes) */
  1119. struct hwrm_func_drv_unrgtr_input {
  1120. __le16 req_type;
  1121. __le16 cmpl_ring;
  1122. __le16 seq_id;
  1123. __le16 target_id;
  1124. __le64 resp_addr;
  1125. __le32 flags;
  1126. #define FUNC_DRV_UNRGTR_REQ_FLAGS_PREPARE_FOR_SHUTDOWN 0x1UL
  1127. __le32 unused_0;
  1128. };
  1129. /* Output (16 bytes) */
  1130. struct hwrm_func_drv_unrgtr_output {
  1131. __le16 error_code;
  1132. __le16 req_type;
  1133. __le16 seq_id;
  1134. __le16 resp_len;
  1135. __le32 unused_0;
  1136. u8 unused_1;
  1137. u8 unused_2;
  1138. u8 unused_3;
  1139. u8 valid;
  1140. };
  1141. /* hwrm_func_buf_rgtr */
  1142. /* Input (128 bytes) */
  1143. struct hwrm_func_buf_rgtr_input {
  1144. __le16 req_type;
  1145. __le16 cmpl_ring;
  1146. __le16 seq_id;
  1147. __le16 target_id;
  1148. __le64 resp_addr;
  1149. __le32 enables;
  1150. #define FUNC_BUF_RGTR_REQ_ENABLES_VF_ID 0x1UL
  1151. #define FUNC_BUF_RGTR_REQ_ENABLES_ERR_BUF_ADDR 0x2UL
  1152. __le16 vf_id;
  1153. __le16 req_buf_num_pages;
  1154. __le16 req_buf_page_size;
  1155. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_16B 0x4UL
  1156. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4K 0xcUL
  1157. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_8K 0xdUL
  1158. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_64K 0x10UL
  1159. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_2M 0x15UL
  1160. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4M 0x16UL
  1161. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_1G 0x1eUL
  1162. __le16 req_buf_len;
  1163. __le16 resp_buf_len;
  1164. u8 unused_0;
  1165. u8 unused_1;
  1166. __le64 req_buf_page_addr0;
  1167. __le64 req_buf_page_addr1;
  1168. __le64 req_buf_page_addr2;
  1169. __le64 req_buf_page_addr3;
  1170. __le64 req_buf_page_addr4;
  1171. __le64 req_buf_page_addr5;
  1172. __le64 req_buf_page_addr6;
  1173. __le64 req_buf_page_addr7;
  1174. __le64 req_buf_page_addr8;
  1175. __le64 req_buf_page_addr9;
  1176. __le64 error_buf_addr;
  1177. __le64 resp_buf_addr;
  1178. };
  1179. /* Output (16 bytes) */
  1180. struct hwrm_func_buf_rgtr_output {
  1181. __le16 error_code;
  1182. __le16 req_type;
  1183. __le16 seq_id;
  1184. __le16 resp_len;
  1185. __le32 unused_0;
  1186. u8 unused_1;
  1187. u8 unused_2;
  1188. u8 unused_3;
  1189. u8 valid;
  1190. };
  1191. /* hwrm_func_drv_qver */
  1192. /* Input (24 bytes) */
  1193. struct hwrm_func_drv_qver_input {
  1194. __le16 req_type;
  1195. __le16 cmpl_ring;
  1196. __le16 seq_id;
  1197. __le16 target_id;
  1198. __le64 resp_addr;
  1199. __le32 reserved;
  1200. __le16 fid;
  1201. __le16 unused_0;
  1202. };
  1203. /* Output (16 bytes) */
  1204. struct hwrm_func_drv_qver_output {
  1205. __le16 error_code;
  1206. __le16 req_type;
  1207. __le16 seq_id;
  1208. __le16 resp_len;
  1209. __le16 os_type;
  1210. #define FUNC_DRV_QVER_RESP_OS_TYPE_UNKNOWN 0x0UL
  1211. #define FUNC_DRV_QVER_RESP_OS_TYPE_OTHER 0x1UL
  1212. #define FUNC_DRV_QVER_RESP_OS_TYPE_MSDOS 0xeUL
  1213. #define FUNC_DRV_QVER_RESP_OS_TYPE_WINDOWS 0x12UL
  1214. #define FUNC_DRV_QVER_RESP_OS_TYPE_SOLARIS 0x1dUL
  1215. #define FUNC_DRV_QVER_RESP_OS_TYPE_LINUX 0x24UL
  1216. #define FUNC_DRV_QVER_RESP_OS_TYPE_FREEBSD 0x2aUL
  1217. #define FUNC_DRV_QVER_RESP_OS_TYPE_ESXI 0x68UL
  1218. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN864 0x73UL
  1219. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN2012R2 0x74UL
  1220. #define FUNC_DRV_QVER_RESP_OS_TYPE_UEFI 0x8000UL
  1221. u8 ver_maj;
  1222. u8 ver_min;
  1223. u8 ver_upd;
  1224. u8 unused_0;
  1225. u8 unused_1;
  1226. u8 valid;
  1227. };
  1228. /* hwrm_port_phy_cfg */
  1229. /* Input (56 bytes) */
  1230. struct hwrm_port_phy_cfg_input {
  1231. __le16 req_type;
  1232. __le16 cmpl_ring;
  1233. __le16 seq_id;
  1234. __le16 target_id;
  1235. __le64 resp_addr;
  1236. __le32 flags;
  1237. #define PORT_PHY_CFG_REQ_FLAGS_RESET_PHY 0x1UL
  1238. #define PORT_PHY_CFG_REQ_FLAGS_DEPRECATED 0x2UL
  1239. #define PORT_PHY_CFG_REQ_FLAGS_FORCE 0x4UL
  1240. #define PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG 0x8UL
  1241. #define PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE 0x10UL
  1242. #define PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE 0x20UL
  1243. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE 0x40UL
  1244. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE 0x80UL
  1245. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_ENABLE 0x100UL
  1246. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_DISABLE 0x200UL
  1247. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_ENABLE 0x400UL
  1248. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE 0x800UL
  1249. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_ENABLE 0x1000UL
  1250. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_DISABLE 0x2000UL
  1251. #define PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN 0x4000UL
  1252. __le32 enables;
  1253. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE 0x1UL
  1254. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_DUPLEX 0x2UL
  1255. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE 0x4UL
  1256. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED 0x8UL
  1257. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK 0x10UL
  1258. #define PORT_PHY_CFG_REQ_ENABLES_WIRESPEED 0x20UL
  1259. #define PORT_PHY_CFG_REQ_ENABLES_LPBK 0x40UL
  1260. #define PORT_PHY_CFG_REQ_ENABLES_PREEMPHASIS 0x80UL
  1261. #define PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE 0x100UL
  1262. #define PORT_PHY_CFG_REQ_ENABLES_EEE_LINK_SPEED_MASK 0x200UL
  1263. #define PORT_PHY_CFG_REQ_ENABLES_TX_LPI_TIMER 0x400UL
  1264. __le16 port_id;
  1265. __le16 force_link_speed;
  1266. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100MB 0x1UL
  1267. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_1GB 0xaUL
  1268. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2GB 0x14UL
  1269. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2_5GB 0x19UL
  1270. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10GB 0x64UL
  1271. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_20GB 0xc8UL
  1272. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_25GB 0xfaUL
  1273. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_40GB 0x190UL
  1274. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_50GB 0x1f4UL
  1275. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100GB 0x3e8UL
  1276. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10MB 0xffffUL
  1277. u8 auto_mode;
  1278. #define PORT_PHY_CFG_REQ_AUTO_MODE_NONE 0x0UL
  1279. #define PORT_PHY_CFG_REQ_AUTO_MODE_ALL_SPEEDS 0x1UL
  1280. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_SPEED 0x2UL
  1281. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1282. #define PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK 0x4UL
  1283. u8 auto_duplex;
  1284. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_HALF 0x0UL
  1285. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_FULL 0x1UL
  1286. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_BOTH 0x2UL
  1287. u8 auto_pause;
  1288. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_TX 0x1UL
  1289. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_RX 0x2UL
  1290. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1291. u8 unused_0;
  1292. __le16 auto_link_speed;
  1293. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100MB 0x1UL
  1294. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_1GB 0xaUL
  1295. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2GB 0x14UL
  1296. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2_5GB 0x19UL
  1297. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10GB 0x64UL
  1298. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_20GB 0xc8UL
  1299. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_25GB 0xfaUL
  1300. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_40GB 0x190UL
  1301. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_50GB 0x1f4UL
  1302. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100GB 0x3e8UL
  1303. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10MB 0xffffUL
  1304. __le16 auto_link_speed_mask;
  1305. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1306. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1307. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1308. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1309. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1310. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1311. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1312. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1313. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1314. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1315. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1316. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1317. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1318. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1319. u8 wirespeed;
  1320. #define PORT_PHY_CFG_REQ_WIRESPEED_OFF 0x0UL
  1321. #define PORT_PHY_CFG_REQ_WIRESPEED_ON 0x1UL
  1322. u8 lpbk;
  1323. #define PORT_PHY_CFG_REQ_LPBK_NONE 0x0UL
  1324. #define PORT_PHY_CFG_REQ_LPBK_LOCAL 0x1UL
  1325. #define PORT_PHY_CFG_REQ_LPBK_REMOTE 0x2UL
  1326. u8 force_pause;
  1327. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_TX 0x1UL
  1328. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_RX 0x2UL
  1329. u8 unused_1;
  1330. __le32 preemphasis;
  1331. __le16 eee_link_speed_mask;
  1332. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1333. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1334. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1335. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1336. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1337. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1338. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1339. u8 unused_2;
  1340. u8 unused_3;
  1341. __le32 tx_lpi_timer;
  1342. __le32 unused_4;
  1343. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_MASK 0xffffffUL
  1344. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_SFT 0
  1345. };
  1346. /* Output (16 bytes) */
  1347. struct hwrm_port_phy_cfg_output {
  1348. __le16 error_code;
  1349. __le16 req_type;
  1350. __le16 seq_id;
  1351. __le16 resp_len;
  1352. __le32 unused_0;
  1353. u8 unused_1;
  1354. u8 unused_2;
  1355. u8 unused_3;
  1356. u8 valid;
  1357. };
  1358. /* hwrm_port_phy_qcfg */
  1359. /* Input (24 bytes) */
  1360. struct hwrm_port_phy_qcfg_input {
  1361. __le16 req_type;
  1362. __le16 cmpl_ring;
  1363. __le16 seq_id;
  1364. __le16 target_id;
  1365. __le64 resp_addr;
  1366. __le16 port_id;
  1367. __le16 unused_0[3];
  1368. };
  1369. /* Output (96 bytes) */
  1370. struct hwrm_port_phy_qcfg_output {
  1371. __le16 error_code;
  1372. __le16 req_type;
  1373. __le16 seq_id;
  1374. __le16 resp_len;
  1375. u8 link;
  1376. #define PORT_PHY_QCFG_RESP_LINK_NO_LINK 0x0UL
  1377. #define PORT_PHY_QCFG_RESP_LINK_SIGNAL 0x1UL
  1378. #define PORT_PHY_QCFG_RESP_LINK_LINK 0x2UL
  1379. u8 unused_0;
  1380. __le16 link_speed;
  1381. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100MB 0x1UL
  1382. #define PORT_PHY_QCFG_RESP_LINK_SPEED_1GB 0xaUL
  1383. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2GB 0x14UL
  1384. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB 0x19UL
  1385. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10GB 0x64UL
  1386. #define PORT_PHY_QCFG_RESP_LINK_SPEED_20GB 0xc8UL
  1387. #define PORT_PHY_QCFG_RESP_LINK_SPEED_25GB 0xfaUL
  1388. #define PORT_PHY_QCFG_RESP_LINK_SPEED_40GB 0x190UL
  1389. #define PORT_PHY_QCFG_RESP_LINK_SPEED_50GB 0x1f4UL
  1390. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100GB 0x3e8UL
  1391. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10MB 0xffffUL
  1392. u8 duplex;
  1393. #define PORT_PHY_QCFG_RESP_DUPLEX_HALF 0x0UL
  1394. #define PORT_PHY_QCFG_RESP_DUPLEX_FULL 0x1UL
  1395. u8 pause;
  1396. #define PORT_PHY_QCFG_RESP_PAUSE_TX 0x1UL
  1397. #define PORT_PHY_QCFG_RESP_PAUSE_RX 0x2UL
  1398. __le16 support_speeds;
  1399. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MBHD 0x1UL
  1400. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB 0x2UL
  1401. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GBHD 0x4UL
  1402. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB 0x8UL
  1403. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB 0x10UL
  1404. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB 0x20UL
  1405. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB 0x40UL
  1406. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB 0x80UL
  1407. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB 0x100UL
  1408. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB 0x200UL
  1409. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB 0x400UL
  1410. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB 0x800UL
  1411. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MBHD 0x1000UL
  1412. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MB 0x2000UL
  1413. __le16 force_link_speed;
  1414. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100MB 0x1UL
  1415. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_1GB 0xaUL
  1416. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2GB 0x14UL
  1417. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2_5GB 0x19UL
  1418. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10GB 0x64UL
  1419. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_20GB 0xc8UL
  1420. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_25GB 0xfaUL
  1421. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_40GB 0x190UL
  1422. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_50GB 0x1f4UL
  1423. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100GB 0x3e8UL
  1424. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10MB 0xffffUL
  1425. u8 auto_mode;
  1426. #define PORT_PHY_QCFG_RESP_AUTO_MODE_NONE 0x0UL
  1427. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS 0x1UL
  1428. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED 0x2UL
  1429. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1430. #define PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK 0x4UL
  1431. u8 auto_pause;
  1432. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_TX 0x1UL
  1433. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_RX 0x2UL
  1434. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1435. __le16 auto_link_speed;
  1436. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100MB 0x1UL
  1437. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_1GB 0xaUL
  1438. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2GB 0x14UL
  1439. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2_5GB 0x19UL
  1440. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10GB 0x64UL
  1441. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_20GB 0xc8UL
  1442. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_25GB 0xfaUL
  1443. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_40GB 0x190UL
  1444. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_50GB 0x1f4UL
  1445. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100GB 0x3e8UL
  1446. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10MB 0xffffUL
  1447. __le16 auto_link_speed_mask;
  1448. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1449. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1450. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1451. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1452. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1453. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1454. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1455. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1456. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1457. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1458. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1459. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1460. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1461. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1462. u8 wirespeed;
  1463. #define PORT_PHY_QCFG_RESP_WIRESPEED_OFF 0x0UL
  1464. #define PORT_PHY_QCFG_RESP_WIRESPEED_ON 0x1UL
  1465. u8 lpbk;
  1466. #define PORT_PHY_QCFG_RESP_LPBK_NONE 0x0UL
  1467. #define PORT_PHY_QCFG_RESP_LPBK_LOCAL 0x1UL
  1468. #define PORT_PHY_QCFG_RESP_LPBK_REMOTE 0x2UL
  1469. u8 force_pause;
  1470. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_TX 0x1UL
  1471. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_RX 0x2UL
  1472. u8 module_status;
  1473. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NONE 0x0UL
  1474. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX 0x1UL
  1475. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG 0x2UL
  1476. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN 0x3UL
  1477. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTINSERTED 0x4UL
  1478. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTAPPLICABLE 0xffUL
  1479. __le32 preemphasis;
  1480. u8 phy_maj;
  1481. u8 phy_min;
  1482. u8 phy_bld;
  1483. u8 phy_type;
  1484. #define PORT_PHY_QCFG_RESP_PHY_TYPE_UNKNOWN 0x0UL
  1485. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASECR 0x1UL
  1486. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR4 0x2UL
  1487. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASELR 0x3UL
  1488. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASESR 0x4UL
  1489. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR2 0x5UL
  1490. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKX 0x6UL
  1491. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR 0x7UL
  1492. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASET 0x8UL
  1493. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASETE 0x9UL
  1494. #define PORT_PHY_QCFG_RESP_PHY_TYPE_SGMIIEXTPHY 0xaUL
  1495. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_L 0xbUL
  1496. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_S 0xcUL
  1497. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_N 0xdUL
  1498. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASESR 0xeUL
  1499. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASECR4 0xfUL
  1500. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR4 0x10UL
  1501. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASELR4 0x11UL
  1502. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASEER4 0x12UL
  1503. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR10 0x13UL
  1504. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASECR4 0x14UL
  1505. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASESR4 0x15UL
  1506. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASELR4 0x16UL
  1507. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASEER4 0x17UL
  1508. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_ACTIVE_CABLE 0x18UL
  1509. u8 media_type;
  1510. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_UNKNOWN 0x0UL
  1511. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_TP 0x1UL
  1512. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_DAC 0x2UL
  1513. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_FIBRE 0x3UL
  1514. u8 xcvr_pkg_type;
  1515. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_INTERNAL 0x1UL
  1516. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_EXTERNAL 0x2UL
  1517. u8 eee_config_phy_addr;
  1518. #define PORT_PHY_QCFG_RESP_PHY_ADDR_MASK 0x1fUL
  1519. #define PORT_PHY_QCFG_RESP_PHY_ADDR_SFT 0
  1520. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED 0x20UL
  1521. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE 0x40UL
  1522. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI 0x80UL
  1523. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_MASK 0xe0UL
  1524. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_SFT 5
  1525. u8 parallel_detect;
  1526. #define PORT_PHY_QCFG_RESP_PARALLEL_DETECT 0x1UL
  1527. #define PORT_PHY_QCFG_RESP_RESERVED_MASK 0xfeUL
  1528. #define PORT_PHY_QCFG_RESP_RESERVED_SFT 1
  1529. __le16 link_partner_adv_speeds;
  1530. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MBHD 0x1UL
  1531. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MB 0x2UL
  1532. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GBHD 0x4UL
  1533. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GB 0x8UL
  1534. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2GB 0x10UL
  1535. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2_5GB 0x20UL
  1536. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10GB 0x40UL
  1537. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_20GB 0x80UL
  1538. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_25GB 0x100UL
  1539. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_40GB 0x200UL
  1540. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_50GB 0x400UL
  1541. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100GB 0x800UL
  1542. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MBHD 0x1000UL
  1543. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MB 0x2000UL
  1544. u8 link_partner_adv_auto_mode;
  1545. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_NONE 0x0UL
  1546. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ALL_SPEEDS 0x1UL
  1547. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_SPEED 0x2UL
  1548. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1549. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_SPEED_MASK 0x4UL
  1550. u8 link_partner_adv_pause;
  1551. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_TX 0x1UL
  1552. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_RX 0x2UL
  1553. __le16 adv_eee_link_speed_mask;
  1554. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1555. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1556. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1557. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1558. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1559. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1560. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1561. __le16 link_partner_adv_eee_link_speed_mask;
  1562. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1563. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1564. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1565. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1566. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1567. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1568. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1569. __le32 xcvr_identifier_type_tx_lpi_timer;
  1570. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK 0xffffffUL
  1571. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_SFT 0
  1572. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_MASK 0xff000000UL
  1573. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFT 24
  1574. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_UNKNOWN (0x0UL << 24)
  1575. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFP (0x3UL << 24)
  1576. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP (0xcUL << 24)
  1577. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFPPLUS (0xdUL << 24)
  1578. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP28 (0x11UL << 24)
  1579. __le16 fec_cfg;
  1580. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED 0x1UL
  1581. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_SUPPORTED 0x2UL
  1582. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED 0x4UL
  1583. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_SUPPORTED 0x8UL
  1584. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED 0x10UL
  1585. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_SUPPORTED 0x20UL
  1586. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED 0x40UL
  1587. u8 unused_1;
  1588. u8 unused_2;
  1589. char phy_vendor_name[16];
  1590. char phy_vendor_partnumber[16];
  1591. __le32 unused_3;
  1592. u8 unused_4;
  1593. u8 unused_5;
  1594. u8 unused_6;
  1595. u8 valid;
  1596. };
  1597. /* hwrm_port_mac_cfg */
  1598. /* Input (40 bytes) */
  1599. struct hwrm_port_mac_cfg_input {
  1600. __le16 req_type;
  1601. __le16 cmpl_ring;
  1602. __le16 seq_id;
  1603. __le16 target_id;
  1604. __le64 resp_addr;
  1605. __le32 flags;
  1606. #define PORT_MAC_CFG_REQ_FLAGS_MATCH_LINK 0x1UL
  1607. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_ENABLE 0x2UL
  1608. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_ENABLE 0x4UL
  1609. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_ENABLE 0x8UL
  1610. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_ENABLE 0x10UL
  1611. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_DISABLE 0x20UL
  1612. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_ENABLE 0x40UL
  1613. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_DISABLE 0x80UL
  1614. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_ENABLE 0x100UL
  1615. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_DISABLE 0x200UL
  1616. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_DISABLE 0x400UL
  1617. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_DISABLE 0x800UL
  1618. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_DISABLE 0x1000UL
  1619. __le32 enables;
  1620. #define PORT_MAC_CFG_REQ_ENABLES_IPG 0x1UL
  1621. #define PORT_MAC_CFG_REQ_ENABLES_LPBK 0x2UL
  1622. #define PORT_MAC_CFG_REQ_ENABLES_VLAN_PRI2COS_MAP_PRI 0x4UL
  1623. #define PORT_MAC_CFG_REQ_ENABLES_RESERVED1 0x8UL
  1624. #define PORT_MAC_CFG_REQ_ENABLES_TUNNEL_PRI2COS_MAP_PRI 0x10UL
  1625. #define PORT_MAC_CFG_REQ_ENABLES_DSCP2COS_MAP_PRI 0x20UL
  1626. #define PORT_MAC_CFG_REQ_ENABLES_RX_TS_CAPTURE_PTP_MSG_TYPE 0x40UL
  1627. #define PORT_MAC_CFG_REQ_ENABLES_TX_TS_CAPTURE_PTP_MSG_TYPE 0x80UL
  1628. #define PORT_MAC_CFG_REQ_ENABLES_COS_FIELD_CFG 0x100UL
  1629. __le16 port_id;
  1630. u8 ipg;
  1631. u8 lpbk;
  1632. #define PORT_MAC_CFG_REQ_LPBK_NONE 0x0UL
  1633. #define PORT_MAC_CFG_REQ_LPBK_LOCAL 0x1UL
  1634. #define PORT_MAC_CFG_REQ_LPBK_REMOTE 0x2UL
  1635. u8 vlan_pri2cos_map_pri;
  1636. u8 reserved1;
  1637. u8 tunnel_pri2cos_map_pri;
  1638. u8 dscp2pri_map_pri;
  1639. __le16 rx_ts_capture_ptp_msg_type;
  1640. __le16 tx_ts_capture_ptp_msg_type;
  1641. u8 cos_field_cfg;
  1642. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_RSVD1 0x1UL
  1643. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_MASK 0x6UL
  1644. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_SFT 1
  1645. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_INNERMOST (0x0UL << 1)
  1646. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTER (0x1UL << 1)
  1647. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTERMOST (0x2UL << 1)
  1648. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 1)
  1649. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED
  1650. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_MASK 0x18UL
  1651. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_SFT 3
  1652. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_INNERMOST (0x0UL << 3)
  1653. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTER (0x1UL << 3)
  1654. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTERMOST (0x2UL << 3)
  1655. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 3)
  1656. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED
  1657. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_MASK 0xe0UL
  1658. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_SFT 5
  1659. u8 unused_0[3];
  1660. };
  1661. /* Output (16 bytes) */
  1662. struct hwrm_port_mac_cfg_output {
  1663. __le16 error_code;
  1664. __le16 req_type;
  1665. __le16 seq_id;
  1666. __le16 resp_len;
  1667. __le16 mru;
  1668. __le16 mtu;
  1669. u8 ipg;
  1670. u8 lpbk;
  1671. #define PORT_MAC_CFG_RESP_LPBK_NONE 0x0UL
  1672. #define PORT_MAC_CFG_RESP_LPBK_LOCAL 0x1UL
  1673. #define PORT_MAC_CFG_RESP_LPBK_REMOTE 0x2UL
  1674. u8 unused_0;
  1675. u8 valid;
  1676. };
  1677. /* hwrm_port_qstats */
  1678. /* Input (40 bytes) */
  1679. struct hwrm_port_qstats_input {
  1680. __le16 req_type;
  1681. __le16 cmpl_ring;
  1682. __le16 seq_id;
  1683. __le16 target_id;
  1684. __le64 resp_addr;
  1685. __le16 port_id;
  1686. u8 unused_0;
  1687. u8 unused_1;
  1688. u8 unused_2[3];
  1689. u8 unused_3;
  1690. __le64 tx_stat_host_addr;
  1691. __le64 rx_stat_host_addr;
  1692. };
  1693. /* Output (16 bytes) */
  1694. struct hwrm_port_qstats_output {
  1695. __le16 error_code;
  1696. __le16 req_type;
  1697. __le16 seq_id;
  1698. __le16 resp_len;
  1699. __le16 tx_stat_size;
  1700. __le16 rx_stat_size;
  1701. u8 unused_0;
  1702. u8 unused_1;
  1703. u8 unused_2;
  1704. u8 valid;
  1705. };
  1706. /* hwrm_port_lpbk_qstats */
  1707. /* Input (16 bytes) */
  1708. struct hwrm_port_lpbk_qstats_input {
  1709. __le16 req_type;
  1710. __le16 cmpl_ring;
  1711. __le16 seq_id;
  1712. __le16 target_id;
  1713. __le64 resp_addr;
  1714. };
  1715. /* Output (96 bytes) */
  1716. struct hwrm_port_lpbk_qstats_output {
  1717. __le16 error_code;
  1718. __le16 req_type;
  1719. __le16 seq_id;
  1720. __le16 resp_len;
  1721. __le64 lpbk_ucast_frames;
  1722. __le64 lpbk_mcast_frames;
  1723. __le64 lpbk_bcast_frames;
  1724. __le64 lpbk_ucast_bytes;
  1725. __le64 lpbk_mcast_bytes;
  1726. __le64 lpbk_bcast_bytes;
  1727. __le64 tx_stat_discard;
  1728. __le64 tx_stat_error;
  1729. __le64 rx_stat_discard;
  1730. __le64 rx_stat_error;
  1731. __le32 unused_0;
  1732. u8 unused_1;
  1733. u8 unused_2;
  1734. u8 unused_3;
  1735. u8 valid;
  1736. };
  1737. /* hwrm_port_clr_stats */
  1738. /* Input (24 bytes) */
  1739. struct hwrm_port_clr_stats_input {
  1740. __le16 req_type;
  1741. __le16 cmpl_ring;
  1742. __le16 seq_id;
  1743. __le16 target_id;
  1744. __le64 resp_addr;
  1745. __le16 port_id;
  1746. __le16 unused_0[3];
  1747. };
  1748. /* Output (16 bytes) */
  1749. struct hwrm_port_clr_stats_output {
  1750. __le16 error_code;
  1751. __le16 req_type;
  1752. __le16 seq_id;
  1753. __le16 resp_len;
  1754. __le32 unused_0;
  1755. u8 unused_1;
  1756. u8 unused_2;
  1757. u8 unused_3;
  1758. u8 valid;
  1759. };
  1760. /* hwrm_port_lpbk_clr_stats */
  1761. /* Input (16 bytes) */
  1762. struct hwrm_port_lpbk_clr_stats_input {
  1763. __le16 req_type;
  1764. __le16 cmpl_ring;
  1765. __le16 seq_id;
  1766. __le16 target_id;
  1767. __le64 resp_addr;
  1768. };
  1769. /* Output (16 bytes) */
  1770. struct hwrm_port_lpbk_clr_stats_output {
  1771. __le16 error_code;
  1772. __le16 req_type;
  1773. __le16 seq_id;
  1774. __le16 resp_len;
  1775. __le32 unused_0;
  1776. u8 unused_1;
  1777. u8 unused_2;
  1778. u8 unused_3;
  1779. u8 valid;
  1780. };
  1781. /* hwrm_port_phy_qcaps */
  1782. /* Input (24 bytes) */
  1783. struct hwrm_port_phy_qcaps_input {
  1784. __le16 req_type;
  1785. __le16 cmpl_ring;
  1786. __le16 seq_id;
  1787. __le16 target_id;
  1788. __le64 resp_addr;
  1789. __le16 port_id;
  1790. __le16 unused_0[3];
  1791. };
  1792. /* Output (24 bytes) */
  1793. struct hwrm_port_phy_qcaps_output {
  1794. __le16 error_code;
  1795. __le16 req_type;
  1796. __le16 seq_id;
  1797. __le16 resp_len;
  1798. u8 eee_supported;
  1799. #define PORT_PHY_QCAPS_RESP_EEE_SUPPORTED 0x1UL
  1800. #define PORT_PHY_QCAPS_RESP_RSVD1_MASK 0xfeUL
  1801. #define PORT_PHY_QCAPS_RESP_RSVD1_SFT 1
  1802. u8 unused_0;
  1803. __le16 supported_speeds_force_mode;
  1804. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MBHD 0x1UL
  1805. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MB 0x2UL
  1806. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GBHD 0x4UL
  1807. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GB 0x8UL
  1808. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2GB 0x10UL
  1809. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2_5GB 0x20UL
  1810. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10GB 0x40UL
  1811. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_20GB 0x80UL
  1812. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_25GB 0x100UL
  1813. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_40GB 0x200UL
  1814. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_50GB 0x400UL
  1815. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100GB 0x800UL
  1816. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MBHD 0x1000UL
  1817. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MB 0x2000UL
  1818. __le16 supported_speeds_auto_mode;
  1819. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MBHD 0x1UL
  1820. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MB 0x2UL
  1821. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GBHD 0x4UL
  1822. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GB 0x8UL
  1823. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2GB 0x10UL
  1824. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2_5GB 0x20UL
  1825. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10GB 0x40UL
  1826. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_20GB 0x80UL
  1827. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_25GB 0x100UL
  1828. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_40GB 0x200UL
  1829. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_50GB 0x400UL
  1830. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100GB 0x800UL
  1831. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MBHD 0x1000UL
  1832. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MB 0x2000UL
  1833. __le16 supported_speeds_eee_mode;
  1834. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD1 0x1UL
  1835. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_100MB 0x2UL
  1836. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD2 0x4UL
  1837. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_1GB 0x8UL
  1838. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD3 0x10UL
  1839. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD4 0x20UL
  1840. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_10GB 0x40UL
  1841. __le32 tx_lpi_timer_low;
  1842. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK 0xffffffUL
  1843. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_SFT 0
  1844. #define PORT_PHY_QCAPS_RESP_RSVD2_MASK 0xff000000UL
  1845. #define PORT_PHY_QCAPS_RESP_RSVD2_SFT 24
  1846. __le32 valid_tx_lpi_timer_high;
  1847. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK 0xffffffUL
  1848. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_SFT 0
  1849. #define PORT_PHY_QCAPS_RESP_VALID_MASK 0xff000000UL
  1850. #define PORT_PHY_QCAPS_RESP_VALID_SFT 24
  1851. };
  1852. /* hwrm_port_phy_i2c_read */
  1853. /* Input (40 bytes) */
  1854. struct hwrm_port_phy_i2c_read_input {
  1855. __le16 req_type;
  1856. __le16 cmpl_ring;
  1857. __le16 seq_id;
  1858. __le16 target_id;
  1859. __le64 resp_addr;
  1860. __le32 flags;
  1861. __le32 enables;
  1862. #define PORT_PHY_I2C_READ_REQ_ENABLES_PAGE_OFFSET 0x1UL
  1863. __le16 port_id;
  1864. u8 i2c_slave_addr;
  1865. u8 unused_0;
  1866. __le16 page_number;
  1867. __le16 page_offset;
  1868. u8 data_length;
  1869. u8 unused_1[7];
  1870. };
  1871. /* Output (80 bytes) */
  1872. struct hwrm_port_phy_i2c_read_output {
  1873. __le16 error_code;
  1874. __le16 req_type;
  1875. __le16 seq_id;
  1876. __le16 resp_len;
  1877. __le32 data[16];
  1878. __le32 unused_0;
  1879. u8 unused_1;
  1880. u8 unused_2;
  1881. u8 unused_3;
  1882. u8 valid;
  1883. };
  1884. /* hwrm_port_led_cfg */
  1885. /* Input (64 bytes) */
  1886. struct hwrm_port_led_cfg_input {
  1887. __le16 req_type;
  1888. __le16 cmpl_ring;
  1889. __le16 seq_id;
  1890. __le16 target_id;
  1891. __le64 resp_addr;
  1892. __le32 enables;
  1893. #define PORT_LED_CFG_REQ_ENABLES_LED0_ID 0x1UL
  1894. #define PORT_LED_CFG_REQ_ENABLES_LED0_STATE 0x2UL
  1895. #define PORT_LED_CFG_REQ_ENABLES_LED0_COLOR 0x4UL
  1896. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_ON 0x8UL
  1897. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_OFF 0x10UL
  1898. #define PORT_LED_CFG_REQ_ENABLES_LED0_GROUP_ID 0x20UL
  1899. #define PORT_LED_CFG_REQ_ENABLES_LED1_ID 0x40UL
  1900. #define PORT_LED_CFG_REQ_ENABLES_LED1_STATE 0x80UL
  1901. #define PORT_LED_CFG_REQ_ENABLES_LED1_COLOR 0x100UL
  1902. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_ON 0x200UL
  1903. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_OFF 0x400UL
  1904. #define PORT_LED_CFG_REQ_ENABLES_LED1_GROUP_ID 0x800UL
  1905. #define PORT_LED_CFG_REQ_ENABLES_LED2_ID 0x1000UL
  1906. #define PORT_LED_CFG_REQ_ENABLES_LED2_STATE 0x2000UL
  1907. #define PORT_LED_CFG_REQ_ENABLES_LED2_COLOR 0x4000UL
  1908. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_ON 0x8000UL
  1909. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_OFF 0x10000UL
  1910. #define PORT_LED_CFG_REQ_ENABLES_LED2_GROUP_ID 0x20000UL
  1911. #define PORT_LED_CFG_REQ_ENABLES_LED3_ID 0x40000UL
  1912. #define PORT_LED_CFG_REQ_ENABLES_LED3_STATE 0x80000UL
  1913. #define PORT_LED_CFG_REQ_ENABLES_LED3_COLOR 0x100000UL
  1914. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_ON 0x200000UL
  1915. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_OFF 0x400000UL
  1916. #define PORT_LED_CFG_REQ_ENABLES_LED3_GROUP_ID 0x800000UL
  1917. __le16 port_id;
  1918. u8 num_leds;
  1919. u8 rsvd;
  1920. u8 led0_id;
  1921. u8 led0_state;
  1922. #define PORT_LED_CFG_REQ_LED0_STATE_DEFAULT 0x0UL
  1923. #define PORT_LED_CFG_REQ_LED0_STATE_OFF 0x1UL
  1924. #define PORT_LED_CFG_REQ_LED0_STATE_ON 0x2UL
  1925. #define PORT_LED_CFG_REQ_LED0_STATE_BLINK 0x3UL
  1926. #define PORT_LED_CFG_REQ_LED0_STATE_BLINKALT 0x4UL
  1927. u8 led0_color;
  1928. #define PORT_LED_CFG_REQ_LED0_COLOR_DEFAULT 0x0UL
  1929. #define PORT_LED_CFG_REQ_LED0_COLOR_AMBER 0x1UL
  1930. #define PORT_LED_CFG_REQ_LED0_COLOR_GREEN 0x2UL
  1931. #define PORT_LED_CFG_REQ_LED0_COLOR_GREENAMBER 0x3UL
  1932. u8 unused_0;
  1933. __le16 led0_blink_on;
  1934. __le16 led0_blink_off;
  1935. u8 led0_group_id;
  1936. u8 rsvd0;
  1937. u8 led1_id;
  1938. u8 led1_state;
  1939. #define PORT_LED_CFG_REQ_LED1_STATE_DEFAULT 0x0UL
  1940. #define PORT_LED_CFG_REQ_LED1_STATE_OFF 0x1UL
  1941. #define PORT_LED_CFG_REQ_LED1_STATE_ON 0x2UL
  1942. #define PORT_LED_CFG_REQ_LED1_STATE_BLINK 0x3UL
  1943. #define PORT_LED_CFG_REQ_LED1_STATE_BLINKALT 0x4UL
  1944. u8 led1_color;
  1945. #define PORT_LED_CFG_REQ_LED1_COLOR_DEFAULT 0x0UL
  1946. #define PORT_LED_CFG_REQ_LED1_COLOR_AMBER 0x1UL
  1947. #define PORT_LED_CFG_REQ_LED1_COLOR_GREEN 0x2UL
  1948. #define PORT_LED_CFG_REQ_LED1_COLOR_GREENAMBER 0x3UL
  1949. u8 unused_1;
  1950. __le16 led1_blink_on;
  1951. __le16 led1_blink_off;
  1952. u8 led1_group_id;
  1953. u8 rsvd1;
  1954. u8 led2_id;
  1955. u8 led2_state;
  1956. #define PORT_LED_CFG_REQ_LED2_STATE_DEFAULT 0x0UL
  1957. #define PORT_LED_CFG_REQ_LED2_STATE_OFF 0x1UL
  1958. #define PORT_LED_CFG_REQ_LED2_STATE_ON 0x2UL
  1959. #define PORT_LED_CFG_REQ_LED2_STATE_BLINK 0x3UL
  1960. #define PORT_LED_CFG_REQ_LED2_STATE_BLINKALT 0x4UL
  1961. u8 led2_color;
  1962. #define PORT_LED_CFG_REQ_LED2_COLOR_DEFAULT 0x0UL
  1963. #define PORT_LED_CFG_REQ_LED2_COLOR_AMBER 0x1UL
  1964. #define PORT_LED_CFG_REQ_LED2_COLOR_GREEN 0x2UL
  1965. #define PORT_LED_CFG_REQ_LED2_COLOR_GREENAMBER 0x3UL
  1966. u8 unused_2;
  1967. __le16 led2_blink_on;
  1968. __le16 led2_blink_off;
  1969. u8 led2_group_id;
  1970. u8 rsvd2;
  1971. u8 led3_id;
  1972. u8 led3_state;
  1973. #define PORT_LED_CFG_REQ_LED3_STATE_DEFAULT 0x0UL
  1974. #define PORT_LED_CFG_REQ_LED3_STATE_OFF 0x1UL
  1975. #define PORT_LED_CFG_REQ_LED3_STATE_ON 0x2UL
  1976. #define PORT_LED_CFG_REQ_LED3_STATE_BLINK 0x3UL
  1977. #define PORT_LED_CFG_REQ_LED3_STATE_BLINKALT 0x4UL
  1978. u8 led3_color;
  1979. #define PORT_LED_CFG_REQ_LED3_COLOR_DEFAULT 0x0UL
  1980. #define PORT_LED_CFG_REQ_LED3_COLOR_AMBER 0x1UL
  1981. #define PORT_LED_CFG_REQ_LED3_COLOR_GREEN 0x2UL
  1982. #define PORT_LED_CFG_REQ_LED3_COLOR_GREENAMBER 0x3UL
  1983. u8 unused_3;
  1984. __le16 led3_blink_on;
  1985. __le16 led3_blink_off;
  1986. u8 led3_group_id;
  1987. u8 rsvd3;
  1988. };
  1989. /* Output (16 bytes) */
  1990. struct hwrm_port_led_cfg_output {
  1991. __le16 error_code;
  1992. __le16 req_type;
  1993. __le16 seq_id;
  1994. __le16 resp_len;
  1995. __le32 unused_0;
  1996. u8 unused_1;
  1997. u8 unused_2;
  1998. u8 unused_3;
  1999. u8 valid;
  2000. };
  2001. /* hwrm_port_led_qcaps */
  2002. /* Input (24 bytes) */
  2003. struct hwrm_port_led_qcaps_input {
  2004. __le16 req_type;
  2005. __le16 cmpl_ring;
  2006. __le16 seq_id;
  2007. __le16 target_id;
  2008. __le64 resp_addr;
  2009. __le16 port_id;
  2010. __le16 unused_0[3];
  2011. };
  2012. /* Output (48 bytes) */
  2013. struct hwrm_port_led_qcaps_output {
  2014. __le16 error_code;
  2015. __le16 req_type;
  2016. __le16 seq_id;
  2017. __le16 resp_len;
  2018. u8 num_leds;
  2019. u8 unused_0[3];
  2020. u8 led0_id;
  2021. u8 led0_type;
  2022. #define PORT_LED_QCAPS_RESP_LED0_TYPE_SPEED 0x0UL
  2023. #define PORT_LED_QCAPS_RESP_LED0_TYPE_ACTIVITY 0x1UL
  2024. #define PORT_LED_QCAPS_RESP_LED0_TYPE_INVALID 0xffUL
  2025. u8 led0_group_id;
  2026. u8 unused_1;
  2027. __le16 led0_state_caps;
  2028. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ENABLED 0x1UL
  2029. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2030. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ON_SUPPORTED 0x4UL
  2031. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2032. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2033. __le16 led0_color_caps;
  2034. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_RSVD 0x1UL
  2035. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2036. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2037. u8 led1_id;
  2038. u8 led1_type;
  2039. #define PORT_LED_QCAPS_RESP_LED1_TYPE_SPEED 0x0UL
  2040. #define PORT_LED_QCAPS_RESP_LED1_TYPE_ACTIVITY 0x1UL
  2041. #define PORT_LED_QCAPS_RESP_LED1_TYPE_INVALID 0xffUL
  2042. u8 led1_group_id;
  2043. u8 unused_2;
  2044. __le16 led1_state_caps;
  2045. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ENABLED 0x1UL
  2046. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2047. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ON_SUPPORTED 0x4UL
  2048. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2049. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2050. __le16 led1_color_caps;
  2051. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_RSVD 0x1UL
  2052. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2053. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2054. u8 led2_id;
  2055. u8 led2_type;
  2056. #define PORT_LED_QCAPS_RESP_LED2_TYPE_SPEED 0x0UL
  2057. #define PORT_LED_QCAPS_RESP_LED2_TYPE_ACTIVITY 0x1UL
  2058. #define PORT_LED_QCAPS_RESP_LED2_TYPE_INVALID 0xffUL
  2059. u8 led2_group_id;
  2060. u8 unused_3;
  2061. __le16 led2_state_caps;
  2062. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ENABLED 0x1UL
  2063. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2064. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ON_SUPPORTED 0x4UL
  2065. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2066. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2067. __le16 led2_color_caps;
  2068. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_RSVD 0x1UL
  2069. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2070. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2071. u8 led3_id;
  2072. u8 led3_type;
  2073. #define PORT_LED_QCAPS_RESP_LED3_TYPE_SPEED 0x0UL
  2074. #define PORT_LED_QCAPS_RESP_LED3_TYPE_ACTIVITY 0x1UL
  2075. #define PORT_LED_QCAPS_RESP_LED3_TYPE_INVALID 0xffUL
  2076. u8 led3_group_id;
  2077. u8 unused_4;
  2078. __le16 led3_state_caps;
  2079. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ENABLED 0x1UL
  2080. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2081. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ON_SUPPORTED 0x4UL
  2082. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2083. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2084. __le16 led3_color_caps;
  2085. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_RSVD 0x1UL
  2086. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2087. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2088. u8 unused_5;
  2089. u8 unused_6;
  2090. u8 unused_7;
  2091. u8 valid;
  2092. };
  2093. /* hwrm_queue_qportcfg */
  2094. /* Input (24 bytes) */
  2095. struct hwrm_queue_qportcfg_input {
  2096. __le16 req_type;
  2097. __le16 cmpl_ring;
  2098. __le16 seq_id;
  2099. __le16 target_id;
  2100. __le64 resp_addr;
  2101. __le32 flags;
  2102. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH 0x1UL
  2103. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_TX 0x0UL
  2104. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX 0x1UL
  2105. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_LAST QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX
  2106. __le16 port_id;
  2107. __le16 unused_0;
  2108. };
  2109. /* Output (32 bytes) */
  2110. struct hwrm_queue_qportcfg_output {
  2111. __le16 error_code;
  2112. __le16 req_type;
  2113. __le16 seq_id;
  2114. __le16 resp_len;
  2115. u8 max_configurable_queues;
  2116. u8 max_configurable_lossless_queues;
  2117. u8 queue_cfg_allowed;
  2118. u8 queue_cfg_info;
  2119. #define QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2120. u8 queue_pfcenable_cfg_allowed;
  2121. u8 queue_pri2cos_cfg_allowed;
  2122. u8 queue_cos2bw_cfg_allowed;
  2123. u8 queue_id0;
  2124. u8 queue_id0_service_profile;
  2125. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSY 0x0UL
  2126. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS 0x1UL
  2127. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_UNKNOWN 0xffUL
  2128. u8 queue_id1;
  2129. u8 queue_id1_service_profile;
  2130. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSY 0x0UL
  2131. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS 0x1UL
  2132. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_UNKNOWN 0xffUL
  2133. u8 queue_id2;
  2134. u8 queue_id2_service_profile;
  2135. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSY 0x0UL
  2136. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS 0x1UL
  2137. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_UNKNOWN 0xffUL
  2138. u8 queue_id3;
  2139. u8 queue_id3_service_profile;
  2140. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSY 0x0UL
  2141. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS 0x1UL
  2142. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_UNKNOWN 0xffUL
  2143. u8 queue_id4;
  2144. u8 queue_id4_service_profile;
  2145. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSY 0x0UL
  2146. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS 0x1UL
  2147. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_UNKNOWN 0xffUL
  2148. u8 queue_id5;
  2149. u8 queue_id5_service_profile;
  2150. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSY 0x0UL
  2151. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS 0x1UL
  2152. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_UNKNOWN 0xffUL
  2153. u8 queue_id6;
  2154. u8 queue_id6_service_profile;
  2155. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSY 0x0UL
  2156. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS 0x1UL
  2157. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_UNKNOWN 0xffUL
  2158. u8 queue_id7;
  2159. u8 queue_id7_service_profile;
  2160. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSY 0x0UL
  2161. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS 0x1UL
  2162. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_UNKNOWN 0xffUL
  2163. u8 valid;
  2164. };
  2165. /* hwrm_queue_cfg */
  2166. /* Input (40 bytes) */
  2167. struct hwrm_queue_cfg_input {
  2168. __le16 req_type;
  2169. __le16 cmpl_ring;
  2170. __le16 seq_id;
  2171. __le16 target_id;
  2172. __le64 resp_addr;
  2173. __le32 flags;
  2174. #define QUEUE_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2175. #define QUEUE_CFG_REQ_FLAGS_PATH_SFT 0
  2176. #define QUEUE_CFG_REQ_FLAGS_PATH_TX 0x0UL
  2177. #define QUEUE_CFG_REQ_FLAGS_PATH_RX 0x1UL
  2178. #define QUEUE_CFG_REQ_FLAGS_PATH_BIDIR 0x2UL
  2179. #define QUEUE_CFG_REQ_FLAGS_PATH_LAST QUEUE_CFG_REQ_FLAGS_PATH_BIDIR
  2180. __le32 enables;
  2181. #define QUEUE_CFG_REQ_ENABLES_DFLT_LEN 0x1UL
  2182. #define QUEUE_CFG_REQ_ENABLES_SERVICE_PROFILE 0x2UL
  2183. __le32 queue_id;
  2184. __le32 dflt_len;
  2185. u8 service_profile;
  2186. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSY 0x0UL
  2187. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSLESS 0x1UL
  2188. #define QUEUE_CFG_REQ_SERVICE_PROFILE_UNKNOWN 0xffUL
  2189. u8 unused_0[7];
  2190. };
  2191. /* Output (16 bytes) */
  2192. struct hwrm_queue_cfg_output {
  2193. __le16 error_code;
  2194. __le16 req_type;
  2195. __le16 seq_id;
  2196. __le16 resp_len;
  2197. __le32 unused_0;
  2198. u8 unused_1;
  2199. u8 unused_2;
  2200. u8 unused_3;
  2201. u8 valid;
  2202. };
  2203. /* hwrm_queue_pfcenable_qcfg */
  2204. /* Input (24 bytes) */
  2205. struct hwrm_queue_pfcenable_qcfg_input {
  2206. __le16 req_type;
  2207. __le16 cmpl_ring;
  2208. __le16 seq_id;
  2209. __le16 target_id;
  2210. __le64 resp_addr;
  2211. __le16 port_id;
  2212. __le16 unused_0[3];
  2213. };
  2214. /* Output (16 bytes) */
  2215. struct hwrm_queue_pfcenable_qcfg_output {
  2216. __le16 error_code;
  2217. __le16 req_type;
  2218. __le16 seq_id;
  2219. __le16 resp_len;
  2220. __le32 flags;
  2221. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2222. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2223. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2224. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2225. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2226. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2227. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2228. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2229. u8 unused_0;
  2230. u8 unused_1;
  2231. u8 unused_2;
  2232. u8 valid;
  2233. };
  2234. /* hwrm_queue_pfcenable_cfg */
  2235. /* Input (24 bytes) */
  2236. struct hwrm_queue_pfcenable_cfg_input {
  2237. __le16 req_type;
  2238. __le16 cmpl_ring;
  2239. __le16 seq_id;
  2240. __le16 target_id;
  2241. __le64 resp_addr;
  2242. __le32 flags;
  2243. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2244. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2245. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2246. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2247. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2248. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2249. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2250. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2251. __le16 port_id;
  2252. __le16 unused_0;
  2253. };
  2254. /* Output (16 bytes) */
  2255. struct hwrm_queue_pfcenable_cfg_output {
  2256. __le16 error_code;
  2257. __le16 req_type;
  2258. __le16 seq_id;
  2259. __le16 resp_len;
  2260. __le32 unused_0;
  2261. u8 unused_1;
  2262. u8 unused_2;
  2263. u8 unused_3;
  2264. u8 valid;
  2265. };
  2266. /* hwrm_queue_pri2cos_qcfg */
  2267. /* Input (24 bytes) */
  2268. struct hwrm_queue_pri2cos_qcfg_input {
  2269. __le16 req_type;
  2270. __le16 cmpl_ring;
  2271. __le16 seq_id;
  2272. __le16 target_id;
  2273. __le64 resp_addr;
  2274. __le32 flags;
  2275. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH 0x1UL
  2276. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  2277. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  2278. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX
  2279. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN 0x2UL
  2280. u8 port_id;
  2281. u8 unused_0[3];
  2282. };
  2283. /* Output (24 bytes) */
  2284. struct hwrm_queue_pri2cos_qcfg_output {
  2285. __le16 error_code;
  2286. __le16 req_type;
  2287. __le16 seq_id;
  2288. __le16 resp_len;
  2289. u8 pri0_cos_queue_id;
  2290. u8 pri1_cos_queue_id;
  2291. u8 pri2_cos_queue_id;
  2292. u8 pri3_cos_queue_id;
  2293. u8 pri4_cos_queue_id;
  2294. u8 pri5_cos_queue_id;
  2295. u8 pri6_cos_queue_id;
  2296. u8 pri7_cos_queue_id;
  2297. u8 queue_cfg_info;
  2298. #define QUEUE_PRI2COS_QCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2299. u8 unused_0;
  2300. __le16 unused_1;
  2301. u8 unused_2;
  2302. u8 unused_3;
  2303. u8 unused_4;
  2304. u8 valid;
  2305. };
  2306. /* hwrm_queue_pri2cos_cfg */
  2307. /* Input (40 bytes) */
  2308. struct hwrm_queue_pri2cos_cfg_input {
  2309. __le16 req_type;
  2310. __le16 cmpl_ring;
  2311. __le16 seq_id;
  2312. __le16 target_id;
  2313. __le64 resp_addr;
  2314. __le32 flags;
  2315. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2316. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_SFT 0
  2317. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  2318. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  2319. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR (0x2UL << 0)
  2320. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR
  2321. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_IVLAN 0x4UL
  2322. __le32 enables;
  2323. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI0_COS_QUEUE_ID 0x1UL
  2324. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI1_COS_QUEUE_ID 0x2UL
  2325. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI2_COS_QUEUE_ID 0x4UL
  2326. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI3_COS_QUEUE_ID 0x8UL
  2327. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI4_COS_QUEUE_ID 0x10UL
  2328. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI5_COS_QUEUE_ID 0x20UL
  2329. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI6_COS_QUEUE_ID 0x40UL
  2330. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI7_COS_QUEUE_ID 0x80UL
  2331. u8 port_id;
  2332. u8 pri0_cos_queue_id;
  2333. u8 pri1_cos_queue_id;
  2334. u8 pri2_cos_queue_id;
  2335. u8 pri3_cos_queue_id;
  2336. u8 pri4_cos_queue_id;
  2337. u8 pri5_cos_queue_id;
  2338. u8 pri6_cos_queue_id;
  2339. u8 pri7_cos_queue_id;
  2340. u8 unused_0[7];
  2341. };
  2342. /* Output (16 bytes) */
  2343. struct hwrm_queue_pri2cos_cfg_output {
  2344. __le16 error_code;
  2345. __le16 req_type;
  2346. __le16 seq_id;
  2347. __le16 resp_len;
  2348. __le32 unused_0;
  2349. u8 unused_1;
  2350. u8 unused_2;
  2351. u8 unused_3;
  2352. u8 valid;
  2353. };
  2354. /* hwrm_queue_cos2bw_qcfg */
  2355. /* Input (24 bytes) */
  2356. struct hwrm_queue_cos2bw_qcfg_input {
  2357. __le16 req_type;
  2358. __le16 cmpl_ring;
  2359. __le16 seq_id;
  2360. __le16 target_id;
  2361. __le64 resp_addr;
  2362. __le16 port_id;
  2363. __le16 unused_0[3];
  2364. };
  2365. /* Output (112 bytes) */
  2366. struct hwrm_queue_cos2bw_qcfg_output {
  2367. __le16 error_code;
  2368. __le16 req_type;
  2369. __le16 seq_id;
  2370. __le16 resp_len;
  2371. u8 queue_id0;
  2372. u8 unused_0;
  2373. __le16 unused_1;
  2374. __le32 queue_id0_min_bw;
  2375. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2376. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  2377. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  2378. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  2379. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2380. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES
  2381. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2382. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  2383. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2384. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2385. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2386. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2387. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2388. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2389. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  2390. __le32 queue_id0_max_bw;
  2391. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2392. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  2393. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  2394. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  2395. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2396. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES
  2397. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2398. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  2399. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2400. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2401. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2402. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2403. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2404. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2405. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  2406. u8 queue_id0_tsa_assign;
  2407. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  2408. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  2409. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2410. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2411. u8 queue_id0_pri_lvl;
  2412. u8 queue_id0_bw_weight;
  2413. u8 queue_id1;
  2414. __le32 queue_id1_min_bw;
  2415. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2416. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  2417. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  2418. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  2419. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2420. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES
  2421. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2422. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  2423. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2424. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2425. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2426. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2427. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2428. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2429. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  2430. __le32 queue_id1_max_bw;
  2431. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2432. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  2433. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  2434. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  2435. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2436. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES
  2437. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2438. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  2439. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2440. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2441. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2442. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2443. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2444. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2445. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  2446. u8 queue_id1_tsa_assign;
  2447. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  2448. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  2449. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2450. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2451. u8 queue_id1_pri_lvl;
  2452. u8 queue_id1_bw_weight;
  2453. u8 queue_id2;
  2454. __le32 queue_id2_min_bw;
  2455. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2456. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  2457. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  2458. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  2459. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2460. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES
  2461. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2462. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  2463. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2464. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2465. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2466. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2467. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2468. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2469. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  2470. __le32 queue_id2_max_bw;
  2471. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2472. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  2473. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  2474. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  2475. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2476. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES
  2477. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2478. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  2479. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2480. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2481. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2482. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2483. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2484. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2485. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  2486. u8 queue_id2_tsa_assign;
  2487. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  2488. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  2489. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2490. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2491. u8 queue_id2_pri_lvl;
  2492. u8 queue_id2_bw_weight;
  2493. u8 queue_id3;
  2494. __le32 queue_id3_min_bw;
  2495. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2496. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  2497. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  2498. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  2499. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2500. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES
  2501. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2502. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  2503. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2504. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2505. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2506. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2507. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2508. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2509. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  2510. __le32 queue_id3_max_bw;
  2511. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2512. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  2513. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  2514. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  2515. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2516. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES
  2517. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2518. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  2519. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2520. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2521. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2522. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2523. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2524. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2525. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  2526. u8 queue_id3_tsa_assign;
  2527. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  2528. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  2529. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2530. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2531. u8 queue_id3_pri_lvl;
  2532. u8 queue_id3_bw_weight;
  2533. u8 queue_id4;
  2534. __le32 queue_id4_min_bw;
  2535. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2536. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  2537. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  2538. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  2539. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2540. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES
  2541. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2542. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  2543. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2544. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2545. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2546. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2547. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2548. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2549. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  2550. __le32 queue_id4_max_bw;
  2551. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2552. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  2553. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  2554. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  2555. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2556. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES
  2557. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2558. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  2559. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2560. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2561. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2562. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2563. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2564. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2565. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  2566. u8 queue_id4_tsa_assign;
  2567. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  2568. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  2569. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2570. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2571. u8 queue_id4_pri_lvl;
  2572. u8 queue_id4_bw_weight;
  2573. u8 queue_id5;
  2574. __le32 queue_id5_min_bw;
  2575. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2576. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  2577. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  2578. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  2579. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2580. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES
  2581. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2582. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  2583. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2584. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2585. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2586. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2587. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2588. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2589. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  2590. __le32 queue_id5_max_bw;
  2591. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2592. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  2593. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  2594. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  2595. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2596. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES
  2597. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2598. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  2599. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2600. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2601. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2602. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2603. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2604. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2605. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  2606. u8 queue_id5_tsa_assign;
  2607. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  2608. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  2609. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2610. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2611. u8 queue_id5_pri_lvl;
  2612. u8 queue_id5_bw_weight;
  2613. u8 queue_id6;
  2614. __le32 queue_id6_min_bw;
  2615. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2616. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  2617. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  2618. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  2619. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2620. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES
  2621. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2622. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  2623. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2624. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2625. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2626. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2627. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2628. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2629. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  2630. __le32 queue_id6_max_bw;
  2631. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2632. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  2633. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  2634. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  2635. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2636. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES
  2637. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2638. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  2639. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2640. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2641. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2642. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2643. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2644. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2645. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  2646. u8 queue_id6_tsa_assign;
  2647. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  2648. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  2649. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2650. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2651. u8 queue_id6_pri_lvl;
  2652. u8 queue_id6_bw_weight;
  2653. u8 queue_id7;
  2654. __le32 queue_id7_min_bw;
  2655. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2656. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  2657. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  2658. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  2659. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2660. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES
  2661. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2662. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  2663. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2664. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2665. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2666. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2667. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2668. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2669. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  2670. __le32 queue_id7_max_bw;
  2671. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2672. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  2673. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  2674. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  2675. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2676. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES
  2677. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2678. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  2679. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2680. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2681. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2682. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2683. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2684. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2685. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  2686. u8 queue_id7_tsa_assign;
  2687. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  2688. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  2689. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2690. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2691. u8 queue_id7_pri_lvl;
  2692. u8 queue_id7_bw_weight;
  2693. u8 unused_2;
  2694. u8 unused_3;
  2695. u8 unused_4;
  2696. u8 unused_5;
  2697. u8 valid;
  2698. };
  2699. /* hwrm_queue_cos2bw_cfg */
  2700. /* Input (128 bytes) */
  2701. struct hwrm_queue_cos2bw_cfg_input {
  2702. __le16 req_type;
  2703. __le16 cmpl_ring;
  2704. __le16 seq_id;
  2705. __le16 target_id;
  2706. __le64 resp_addr;
  2707. __le32 flags;
  2708. __le32 enables;
  2709. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID0_VALID 0x1UL
  2710. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID1_VALID 0x2UL
  2711. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID2_VALID 0x4UL
  2712. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID3_VALID 0x8UL
  2713. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID4_VALID 0x10UL
  2714. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID5_VALID 0x20UL
  2715. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID6_VALID 0x40UL
  2716. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID7_VALID 0x80UL
  2717. __le16 port_id;
  2718. u8 queue_id0;
  2719. u8 unused_0;
  2720. __le32 queue_id0_min_bw;
  2721. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2722. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  2723. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  2724. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  2725. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2726. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES
  2727. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2728. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  2729. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2730. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2731. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2732. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2733. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2734. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2735. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  2736. __le32 queue_id0_max_bw;
  2737. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2738. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  2739. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  2740. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  2741. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2742. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES
  2743. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2744. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  2745. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2746. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2747. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2748. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2749. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2750. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2751. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  2752. u8 queue_id0_tsa_assign;
  2753. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  2754. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  2755. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2756. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2757. u8 queue_id0_pri_lvl;
  2758. u8 queue_id0_bw_weight;
  2759. u8 queue_id1;
  2760. __le32 queue_id1_min_bw;
  2761. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2762. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  2763. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  2764. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  2765. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2766. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES
  2767. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2768. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  2769. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2770. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2771. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2772. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2773. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2774. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2775. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  2776. __le32 queue_id1_max_bw;
  2777. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2778. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  2779. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  2780. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  2781. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2782. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES
  2783. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2784. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  2785. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2786. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2787. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2788. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2789. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2790. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2791. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  2792. u8 queue_id1_tsa_assign;
  2793. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  2794. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  2795. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2796. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2797. u8 queue_id1_pri_lvl;
  2798. u8 queue_id1_bw_weight;
  2799. u8 queue_id2;
  2800. __le32 queue_id2_min_bw;
  2801. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2802. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  2803. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  2804. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  2805. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2806. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES
  2807. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2808. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  2809. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2810. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2811. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2812. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2813. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2814. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2815. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  2816. __le32 queue_id2_max_bw;
  2817. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2818. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  2819. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  2820. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  2821. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2822. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES
  2823. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2824. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  2825. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2826. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2827. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2828. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2829. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2830. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2831. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  2832. u8 queue_id2_tsa_assign;
  2833. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  2834. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  2835. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2836. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2837. u8 queue_id2_pri_lvl;
  2838. u8 queue_id2_bw_weight;
  2839. u8 queue_id3;
  2840. __le32 queue_id3_min_bw;
  2841. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2842. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  2843. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  2844. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  2845. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2846. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES
  2847. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2848. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  2849. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2850. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2851. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2852. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2853. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2854. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2855. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  2856. __le32 queue_id3_max_bw;
  2857. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2858. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  2859. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  2860. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  2861. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2862. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES
  2863. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2864. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  2865. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2866. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2867. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2868. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2869. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2870. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2871. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  2872. u8 queue_id3_tsa_assign;
  2873. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  2874. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  2875. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2876. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2877. u8 queue_id3_pri_lvl;
  2878. u8 queue_id3_bw_weight;
  2879. u8 queue_id4;
  2880. __le32 queue_id4_min_bw;
  2881. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2882. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  2883. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  2884. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  2885. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2886. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES
  2887. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2888. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  2889. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2890. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2891. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2892. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2893. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2894. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2895. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  2896. __le32 queue_id4_max_bw;
  2897. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2898. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  2899. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  2900. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  2901. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2902. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES
  2903. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2904. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  2905. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2906. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2907. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2908. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2909. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2910. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2911. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  2912. u8 queue_id4_tsa_assign;
  2913. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  2914. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  2915. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2916. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2917. u8 queue_id4_pri_lvl;
  2918. u8 queue_id4_bw_weight;
  2919. u8 queue_id5;
  2920. __le32 queue_id5_min_bw;
  2921. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2922. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  2923. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  2924. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  2925. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2926. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES
  2927. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2928. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  2929. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2930. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2931. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2932. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2933. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2934. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2935. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  2936. __le32 queue_id5_max_bw;
  2937. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2938. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  2939. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  2940. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  2941. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2942. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES
  2943. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2944. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  2945. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2946. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2947. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2948. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2949. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2950. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2951. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  2952. u8 queue_id5_tsa_assign;
  2953. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  2954. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  2955. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2956. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2957. u8 queue_id5_pri_lvl;
  2958. u8 queue_id5_bw_weight;
  2959. u8 queue_id6;
  2960. __le32 queue_id6_min_bw;
  2961. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2962. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  2963. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  2964. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  2965. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2966. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES
  2967. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2968. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  2969. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2970. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2971. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2972. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2973. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2974. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2975. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  2976. __le32 queue_id6_max_bw;
  2977. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2978. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  2979. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  2980. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  2981. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2982. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES
  2983. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2984. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  2985. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2986. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2987. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2988. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2989. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2990. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2991. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  2992. u8 queue_id6_tsa_assign;
  2993. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  2994. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  2995. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2996. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2997. u8 queue_id6_pri_lvl;
  2998. u8 queue_id6_bw_weight;
  2999. u8 queue_id7;
  3000. __le32 queue_id7_min_bw;
  3001. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3002. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  3003. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  3004. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  3005. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3006. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES
  3007. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3008. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  3009. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3010. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3011. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3012. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3013. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3014. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3015. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  3016. __le32 queue_id7_max_bw;
  3017. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3018. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  3019. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  3020. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  3021. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3022. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES
  3023. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3024. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  3025. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3026. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3027. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3028. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3029. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3030. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3031. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  3032. u8 queue_id7_tsa_assign;
  3033. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  3034. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  3035. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3036. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3037. u8 queue_id7_pri_lvl;
  3038. u8 queue_id7_bw_weight;
  3039. u8 unused_1[5];
  3040. };
  3041. /* Output (16 bytes) */
  3042. struct hwrm_queue_cos2bw_cfg_output {
  3043. __le16 error_code;
  3044. __le16 req_type;
  3045. __le16 seq_id;
  3046. __le16 resp_len;
  3047. __le32 unused_0;
  3048. u8 unused_1;
  3049. u8 unused_2;
  3050. u8 unused_3;
  3051. u8 valid;
  3052. };
  3053. /* hwrm_vnic_alloc */
  3054. /* Input (24 bytes) */
  3055. struct hwrm_vnic_alloc_input {
  3056. __le16 req_type;
  3057. __le16 cmpl_ring;
  3058. __le16 seq_id;
  3059. __le16 target_id;
  3060. __le64 resp_addr;
  3061. __le32 flags;
  3062. #define VNIC_ALLOC_REQ_FLAGS_DEFAULT 0x1UL
  3063. __le32 unused_0;
  3064. };
  3065. /* Output (16 bytes) */
  3066. struct hwrm_vnic_alloc_output {
  3067. __le16 error_code;
  3068. __le16 req_type;
  3069. __le16 seq_id;
  3070. __le16 resp_len;
  3071. __le32 vnic_id;
  3072. u8 unused_0;
  3073. u8 unused_1;
  3074. u8 unused_2;
  3075. u8 valid;
  3076. };
  3077. /* hwrm_vnic_free */
  3078. /* Input (24 bytes) */
  3079. struct hwrm_vnic_free_input {
  3080. __le16 req_type;
  3081. __le16 cmpl_ring;
  3082. __le16 seq_id;
  3083. __le16 target_id;
  3084. __le64 resp_addr;
  3085. __le32 vnic_id;
  3086. __le32 unused_0;
  3087. };
  3088. /* Output (16 bytes) */
  3089. struct hwrm_vnic_free_output {
  3090. __le16 error_code;
  3091. __le16 req_type;
  3092. __le16 seq_id;
  3093. __le16 resp_len;
  3094. __le32 unused_0;
  3095. u8 unused_1;
  3096. u8 unused_2;
  3097. u8 unused_3;
  3098. u8 valid;
  3099. };
  3100. /* hwrm_vnic_cfg */
  3101. /* Input (40 bytes) */
  3102. struct hwrm_vnic_cfg_input {
  3103. __le16 req_type;
  3104. __le16 cmpl_ring;
  3105. __le16 seq_id;
  3106. __le16 target_id;
  3107. __le64 resp_addr;
  3108. __le32 flags;
  3109. #define VNIC_CFG_REQ_FLAGS_DEFAULT 0x1UL
  3110. #define VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE 0x2UL
  3111. #define VNIC_CFG_REQ_FLAGS_BD_STALL_MODE 0x4UL
  3112. #define VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE 0x8UL
  3113. #define VNIC_CFG_REQ_FLAGS_ROCE_ONLY_VNIC_MODE 0x10UL
  3114. #define VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE 0x20UL
  3115. __le32 enables;
  3116. #define VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP 0x1UL
  3117. #define VNIC_CFG_REQ_ENABLES_RSS_RULE 0x2UL
  3118. #define VNIC_CFG_REQ_ENABLES_COS_RULE 0x4UL
  3119. #define VNIC_CFG_REQ_ENABLES_LB_RULE 0x8UL
  3120. #define VNIC_CFG_REQ_ENABLES_MRU 0x10UL
  3121. __le16 vnic_id;
  3122. __le16 dflt_ring_grp;
  3123. __le16 rss_rule;
  3124. __le16 cos_rule;
  3125. __le16 lb_rule;
  3126. __le16 mru;
  3127. __le32 unused_0;
  3128. };
  3129. /* Output (16 bytes) */
  3130. struct hwrm_vnic_cfg_output {
  3131. __le16 error_code;
  3132. __le16 req_type;
  3133. __le16 seq_id;
  3134. __le16 resp_len;
  3135. __le32 unused_0;
  3136. u8 unused_1;
  3137. u8 unused_2;
  3138. u8 unused_3;
  3139. u8 valid;
  3140. };
  3141. /* hwrm_vnic_qcaps */
  3142. /* Input (24 bytes) */
  3143. struct hwrm_vnic_qcaps_input {
  3144. __le16 req_type;
  3145. __le16 cmpl_ring;
  3146. __le16 seq_id;
  3147. __le16 target_id;
  3148. __le64 resp_addr;
  3149. __le32 enables;
  3150. __le32 unused_0;
  3151. };
  3152. /* Output (24 bytes) */
  3153. struct hwrm_vnic_qcaps_output {
  3154. __le16 error_code;
  3155. __le16 req_type;
  3156. __le16 seq_id;
  3157. __le16 resp_len;
  3158. __le16 mru;
  3159. u8 unused_0;
  3160. u8 unused_1;
  3161. __le32 flags;
  3162. #define VNIC_QCAPS_RESP_FLAGS_UNUSED 0x1UL
  3163. #define VNIC_QCAPS_RESP_FLAGS_VLAN_STRIP_CAP 0x2UL
  3164. #define VNIC_QCAPS_RESP_FLAGS_BD_STALL_CAP 0x4UL
  3165. #define VNIC_QCAPS_RESP_FLAGS_ROCE_DUAL_VNIC_CAP 0x8UL
  3166. #define VNIC_QCAPS_RESP_FLAGS_ROCE_ONLY_VNIC_CAP 0x10UL
  3167. #define VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP 0x20UL
  3168. __le32 unused_2;
  3169. u8 unused_3;
  3170. u8 unused_4;
  3171. u8 unused_5;
  3172. u8 valid;
  3173. };
  3174. /* hwrm_vnic_tpa_cfg */
  3175. /* Input (40 bytes) */
  3176. struct hwrm_vnic_tpa_cfg_input {
  3177. __le16 req_type;
  3178. __le16 cmpl_ring;
  3179. __le16 seq_id;
  3180. __le16 target_id;
  3181. __le64 resp_addr;
  3182. __le32 flags;
  3183. #define VNIC_TPA_CFG_REQ_FLAGS_TPA 0x1UL
  3184. #define VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA 0x2UL
  3185. #define VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE 0x4UL
  3186. #define VNIC_TPA_CFG_REQ_FLAGS_GRO 0x8UL
  3187. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN 0x10UL
  3188. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ 0x20UL
  3189. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_IPID_CHECK 0x40UL
  3190. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_TTL_CHECK 0x80UL
  3191. __le32 enables;
  3192. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS 0x1UL
  3193. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS 0x2UL
  3194. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_TIMER 0x4UL
  3195. #define VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN 0x8UL
  3196. __le16 vnic_id;
  3197. __le16 max_agg_segs;
  3198. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_1 0x0UL
  3199. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_2 0x1UL
  3200. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_4 0x2UL
  3201. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_8 0x3UL
  3202. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_MAX 0x1fUL
  3203. __le16 max_aggs;
  3204. #define VNIC_TPA_CFG_REQ_MAX_AGGS_1 0x0UL
  3205. #define VNIC_TPA_CFG_REQ_MAX_AGGS_2 0x1UL
  3206. #define VNIC_TPA_CFG_REQ_MAX_AGGS_4 0x2UL
  3207. #define VNIC_TPA_CFG_REQ_MAX_AGGS_8 0x3UL
  3208. #define VNIC_TPA_CFG_REQ_MAX_AGGS_16 0x4UL
  3209. #define VNIC_TPA_CFG_REQ_MAX_AGGS_MAX 0x7UL
  3210. u8 unused_0;
  3211. u8 unused_1;
  3212. __le32 max_agg_timer;
  3213. __le32 min_agg_len;
  3214. };
  3215. /* Output (16 bytes) */
  3216. struct hwrm_vnic_tpa_cfg_output {
  3217. __le16 error_code;
  3218. __le16 req_type;
  3219. __le16 seq_id;
  3220. __le16 resp_len;
  3221. __le32 unused_0;
  3222. u8 unused_1;
  3223. u8 unused_2;
  3224. u8 unused_3;
  3225. u8 valid;
  3226. };
  3227. /* hwrm_vnic_rss_cfg */
  3228. /* Input (48 bytes) */
  3229. struct hwrm_vnic_rss_cfg_input {
  3230. __le16 req_type;
  3231. __le16 cmpl_ring;
  3232. __le16 seq_id;
  3233. __le16 target_id;
  3234. __le64 resp_addr;
  3235. __le32 hash_type;
  3236. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 0x1UL
  3237. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 0x2UL
  3238. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 0x4UL
  3239. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 0x8UL
  3240. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6 0x10UL
  3241. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6 0x20UL
  3242. __le32 unused_0;
  3243. __le64 ring_grp_tbl_addr;
  3244. __le64 hash_key_tbl_addr;
  3245. __le16 rss_ctx_idx;
  3246. __le16 unused_1[3];
  3247. };
  3248. /* Output (16 bytes) */
  3249. struct hwrm_vnic_rss_cfg_output {
  3250. __le16 error_code;
  3251. __le16 req_type;
  3252. __le16 seq_id;
  3253. __le16 resp_len;
  3254. __le32 unused_0;
  3255. u8 unused_1;
  3256. u8 unused_2;
  3257. u8 unused_3;
  3258. u8 valid;
  3259. };
  3260. /* hwrm_vnic_plcmodes_cfg */
  3261. /* Input (40 bytes) */
  3262. struct hwrm_vnic_plcmodes_cfg_input {
  3263. __le16 req_type;
  3264. __le16 cmpl_ring;
  3265. __le16 seq_id;
  3266. __le16 target_id;
  3267. __le64 resp_addr;
  3268. __le32 flags;
  3269. #define VNIC_PLCMODES_CFG_REQ_FLAGS_REGULAR_PLACEMENT 0x1UL
  3270. #define VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT 0x2UL
  3271. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 0x4UL
  3272. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6 0x8UL
  3273. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_FCOE 0x10UL
  3274. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_ROCE 0x20UL
  3275. __le32 enables;
  3276. #define VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID 0x1UL
  3277. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_OFFSET_VALID 0x2UL
  3278. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID 0x4UL
  3279. __le32 vnic_id;
  3280. __le16 jumbo_thresh;
  3281. __le16 hds_offset;
  3282. __le16 hds_threshold;
  3283. __le16 unused_0[3];
  3284. };
  3285. /* Output (16 bytes) */
  3286. struct hwrm_vnic_plcmodes_cfg_output {
  3287. __le16 error_code;
  3288. __le16 req_type;
  3289. __le16 seq_id;
  3290. __le16 resp_len;
  3291. __le32 unused_0;
  3292. u8 unused_1;
  3293. u8 unused_2;
  3294. u8 unused_3;
  3295. u8 valid;
  3296. };
  3297. /* hwrm_vnic_rss_cos_lb_ctx_alloc */
  3298. /* Input (16 bytes) */
  3299. struct hwrm_vnic_rss_cos_lb_ctx_alloc_input {
  3300. __le16 req_type;
  3301. __le16 cmpl_ring;
  3302. __le16 seq_id;
  3303. __le16 target_id;
  3304. __le64 resp_addr;
  3305. };
  3306. /* Output (16 bytes) */
  3307. struct hwrm_vnic_rss_cos_lb_ctx_alloc_output {
  3308. __le16 error_code;
  3309. __le16 req_type;
  3310. __le16 seq_id;
  3311. __le16 resp_len;
  3312. __le16 rss_cos_lb_ctx_id;
  3313. u8 unused_0;
  3314. u8 unused_1;
  3315. u8 unused_2;
  3316. u8 unused_3;
  3317. u8 unused_4;
  3318. u8 valid;
  3319. };
  3320. /* hwrm_vnic_rss_cos_lb_ctx_free */
  3321. /* Input (24 bytes) */
  3322. struct hwrm_vnic_rss_cos_lb_ctx_free_input {
  3323. __le16 req_type;
  3324. __le16 cmpl_ring;
  3325. __le16 seq_id;
  3326. __le16 target_id;
  3327. __le64 resp_addr;
  3328. __le16 rss_cos_lb_ctx_id;
  3329. __le16 unused_0[3];
  3330. };
  3331. /* Output (16 bytes) */
  3332. struct hwrm_vnic_rss_cos_lb_ctx_free_output {
  3333. __le16 error_code;
  3334. __le16 req_type;
  3335. __le16 seq_id;
  3336. __le16 resp_len;
  3337. __le32 unused_0;
  3338. u8 unused_1;
  3339. u8 unused_2;
  3340. u8 unused_3;
  3341. u8 valid;
  3342. };
  3343. /* hwrm_ring_alloc */
  3344. /* Input (80 bytes) */
  3345. struct hwrm_ring_alloc_input {
  3346. __le16 req_type;
  3347. __le16 cmpl_ring;
  3348. __le16 seq_id;
  3349. __le16 target_id;
  3350. __le64 resp_addr;
  3351. __le32 enables;
  3352. #define RING_ALLOC_REQ_ENABLES_RESERVED1 0x1UL
  3353. #define RING_ALLOC_REQ_ENABLES_RING_ARB_CFG 0x2UL
  3354. #define RING_ALLOC_REQ_ENABLES_RESERVED3 0x4UL
  3355. #define RING_ALLOC_REQ_ENABLES_STAT_CTX_ID_VALID 0x8UL
  3356. #define RING_ALLOC_REQ_ENABLES_RESERVED4 0x10UL
  3357. #define RING_ALLOC_REQ_ENABLES_MAX_BW_VALID 0x20UL
  3358. u8 ring_type;
  3359. #define RING_ALLOC_REQ_RING_TYPE_L2_CMPL 0x0UL
  3360. #define RING_ALLOC_REQ_RING_TYPE_TX 0x1UL
  3361. #define RING_ALLOC_REQ_RING_TYPE_RX 0x2UL
  3362. #define RING_ALLOC_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3363. u8 unused_0;
  3364. __le16 unused_1;
  3365. __le64 page_tbl_addr;
  3366. __le32 fbo;
  3367. u8 page_size;
  3368. u8 page_tbl_depth;
  3369. u8 unused_2;
  3370. u8 unused_3;
  3371. __le32 length;
  3372. __le16 logical_id;
  3373. __le16 cmpl_ring_id;
  3374. __le16 queue_id;
  3375. u8 unused_4;
  3376. u8 unused_5;
  3377. __le32 reserved1;
  3378. __le16 ring_arb_cfg;
  3379. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_MASK 0xfUL
  3380. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SFT 0
  3381. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SP (0x1UL << 0)
  3382. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ (0x2UL << 0)
  3383. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_LAST RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ
  3384. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_MASK 0xf0UL
  3385. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_SFT 4
  3386. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_MASK 0xff00UL
  3387. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_SFT 8
  3388. u8 unused_6;
  3389. u8 unused_7;
  3390. __le32 reserved3;
  3391. __le32 stat_ctx_id;
  3392. __le32 reserved4;
  3393. __le32 max_bw;
  3394. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3395. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_SFT 0
  3396. #define RING_ALLOC_REQ_MAX_BW_SCALE 0x10000000UL
  3397. #define RING_ALLOC_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  3398. #define RING_ALLOC_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3399. #define RING_ALLOC_REQ_MAX_BW_SCALE_LAST RING_ALLOC_REQ_MAX_BW_SCALE_BYTES
  3400. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3401. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  3402. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3403. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3404. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3405. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3406. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3407. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3408. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_LAST RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  3409. u8 int_mode;
  3410. #define RING_ALLOC_REQ_INT_MODE_LEGACY 0x0UL
  3411. #define RING_ALLOC_REQ_INT_MODE_RSVD 0x1UL
  3412. #define RING_ALLOC_REQ_INT_MODE_MSIX 0x2UL
  3413. #define RING_ALLOC_REQ_INT_MODE_POLL 0x3UL
  3414. u8 unused_8[3];
  3415. };
  3416. /* Output (16 bytes) */
  3417. struct hwrm_ring_alloc_output {
  3418. __le16 error_code;
  3419. __le16 req_type;
  3420. __le16 seq_id;
  3421. __le16 resp_len;
  3422. __le16 ring_id;
  3423. __le16 logical_ring_id;
  3424. u8 unused_0;
  3425. u8 unused_1;
  3426. u8 unused_2;
  3427. u8 valid;
  3428. };
  3429. /* hwrm_ring_free */
  3430. /* Input (24 bytes) */
  3431. struct hwrm_ring_free_input {
  3432. __le16 req_type;
  3433. __le16 cmpl_ring;
  3434. __le16 seq_id;
  3435. __le16 target_id;
  3436. __le64 resp_addr;
  3437. u8 ring_type;
  3438. #define RING_FREE_REQ_RING_TYPE_L2_CMPL 0x0UL
  3439. #define RING_FREE_REQ_RING_TYPE_TX 0x1UL
  3440. #define RING_FREE_REQ_RING_TYPE_RX 0x2UL
  3441. #define RING_FREE_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3442. u8 unused_0;
  3443. __le16 ring_id;
  3444. __le32 unused_1;
  3445. };
  3446. /* Output (16 bytes) */
  3447. struct hwrm_ring_free_output {
  3448. __le16 error_code;
  3449. __le16 req_type;
  3450. __le16 seq_id;
  3451. __le16 resp_len;
  3452. __le32 unused_0;
  3453. u8 unused_1;
  3454. u8 unused_2;
  3455. u8 unused_3;
  3456. u8 valid;
  3457. };
  3458. /* hwrm_ring_cmpl_ring_qaggint_params */
  3459. /* Input (24 bytes) */
  3460. struct hwrm_ring_cmpl_ring_qaggint_params_input {
  3461. __le16 req_type;
  3462. __le16 cmpl_ring;
  3463. __le16 seq_id;
  3464. __le16 target_id;
  3465. __le64 resp_addr;
  3466. __le16 ring_id;
  3467. __le16 unused_0[3];
  3468. };
  3469. /* Output (32 bytes) */
  3470. struct hwrm_ring_cmpl_ring_qaggint_params_output {
  3471. __le16 error_code;
  3472. __le16 req_type;
  3473. __le16 seq_id;
  3474. __le16 resp_len;
  3475. __le16 flags;
  3476. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_TIMER_RESET 0x1UL
  3477. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_RING_IDLE 0x2UL
  3478. __le16 num_cmpl_dma_aggr;
  3479. __le16 num_cmpl_dma_aggr_during_int;
  3480. __le16 cmpl_aggr_dma_tmr;
  3481. __le16 cmpl_aggr_dma_tmr_during_int;
  3482. __le16 int_lat_tmr_min;
  3483. __le16 int_lat_tmr_max;
  3484. __le16 num_cmpl_aggr_int;
  3485. __le32 unused_0;
  3486. u8 unused_1;
  3487. u8 unused_2;
  3488. u8 unused_3;
  3489. u8 valid;
  3490. };
  3491. /* hwrm_ring_cmpl_ring_cfg_aggint_params */
  3492. /* Input (40 bytes) */
  3493. struct hwrm_ring_cmpl_ring_cfg_aggint_params_input {
  3494. __le16 req_type;
  3495. __le16 cmpl_ring;
  3496. __le16 seq_id;
  3497. __le16 target_id;
  3498. __le64 resp_addr;
  3499. __le16 ring_id;
  3500. __le16 flags;
  3501. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET 0x1UL
  3502. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE 0x2UL
  3503. __le16 num_cmpl_dma_aggr;
  3504. __le16 num_cmpl_dma_aggr_during_int;
  3505. __le16 cmpl_aggr_dma_tmr;
  3506. __le16 cmpl_aggr_dma_tmr_during_int;
  3507. __le16 int_lat_tmr_min;
  3508. __le16 int_lat_tmr_max;
  3509. __le16 num_cmpl_aggr_int;
  3510. __le16 unused_0[3];
  3511. };
  3512. /* Output (16 bytes) */
  3513. struct hwrm_ring_cmpl_ring_cfg_aggint_params_output {
  3514. __le16 error_code;
  3515. __le16 req_type;
  3516. __le16 seq_id;
  3517. __le16 resp_len;
  3518. __le32 unused_0;
  3519. u8 unused_1;
  3520. u8 unused_2;
  3521. u8 unused_3;
  3522. u8 valid;
  3523. };
  3524. /* hwrm_ring_reset */
  3525. /* Input (24 bytes) */
  3526. struct hwrm_ring_reset_input {
  3527. __le16 req_type;
  3528. __le16 cmpl_ring;
  3529. __le16 seq_id;
  3530. __le16 target_id;
  3531. __le64 resp_addr;
  3532. u8 ring_type;
  3533. #define RING_RESET_REQ_RING_TYPE_L2_CMPL 0x0UL
  3534. #define RING_RESET_REQ_RING_TYPE_TX 0x1UL
  3535. #define RING_RESET_REQ_RING_TYPE_RX 0x2UL
  3536. #define RING_RESET_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3537. u8 unused_0;
  3538. __le16 ring_id;
  3539. __le32 unused_1;
  3540. };
  3541. /* Output (16 bytes) */
  3542. struct hwrm_ring_reset_output {
  3543. __le16 error_code;
  3544. __le16 req_type;
  3545. __le16 seq_id;
  3546. __le16 resp_len;
  3547. __le32 unused_0;
  3548. u8 unused_1;
  3549. u8 unused_2;
  3550. u8 unused_3;
  3551. u8 valid;
  3552. };
  3553. /* hwrm_ring_grp_alloc */
  3554. /* Input (24 bytes) */
  3555. struct hwrm_ring_grp_alloc_input {
  3556. __le16 req_type;
  3557. __le16 cmpl_ring;
  3558. __le16 seq_id;
  3559. __le16 target_id;
  3560. __le64 resp_addr;
  3561. __le16 cr;
  3562. __le16 rr;
  3563. __le16 ar;
  3564. __le16 sc;
  3565. };
  3566. /* Output (16 bytes) */
  3567. struct hwrm_ring_grp_alloc_output {
  3568. __le16 error_code;
  3569. __le16 req_type;
  3570. __le16 seq_id;
  3571. __le16 resp_len;
  3572. __le32 ring_group_id;
  3573. u8 unused_0;
  3574. u8 unused_1;
  3575. u8 unused_2;
  3576. u8 valid;
  3577. };
  3578. /* hwrm_ring_grp_free */
  3579. /* Input (24 bytes) */
  3580. struct hwrm_ring_grp_free_input {
  3581. __le16 req_type;
  3582. __le16 cmpl_ring;
  3583. __le16 seq_id;
  3584. __le16 target_id;
  3585. __le64 resp_addr;
  3586. __le32 ring_group_id;
  3587. __le32 unused_0;
  3588. };
  3589. /* Output (16 bytes) */
  3590. struct hwrm_ring_grp_free_output {
  3591. __le16 error_code;
  3592. __le16 req_type;
  3593. __le16 seq_id;
  3594. __le16 resp_len;
  3595. __le32 unused_0;
  3596. u8 unused_1;
  3597. u8 unused_2;
  3598. u8 unused_3;
  3599. u8 valid;
  3600. };
  3601. /* hwrm_cfa_l2_filter_alloc */
  3602. /* Input (96 bytes) */
  3603. struct hwrm_cfa_l2_filter_alloc_input {
  3604. __le16 req_type;
  3605. __le16 cmpl_ring;
  3606. __le16 seq_id;
  3607. __le16 target_id;
  3608. __le64 resp_addr;
  3609. __le32 flags;
  3610. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH 0x1UL
  3611. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_TX (0x0UL << 0)
  3612. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX (0x1UL << 0)
  3613. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX
  3614. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x2UL
  3615. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_DROP 0x4UL
  3616. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST 0x8UL
  3617. __le32 enables;
  3618. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x1UL
  3619. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK 0x2UL
  3620. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN 0x4UL
  3621. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN_MASK 0x8UL
  3622. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x10UL
  3623. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN_MASK 0x20UL
  3624. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR 0x40UL
  3625. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR_MASK 0x80UL
  3626. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN 0x100UL
  3627. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN_MASK 0x200UL
  3628. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN 0x400UL
  3629. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN_MASK 0x800UL
  3630. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_TYPE 0x1000UL
  3631. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_ID 0x2000UL
  3632. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4000UL
  3633. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x8000UL
  3634. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x10000UL
  3635. u8 l2_addr[6];
  3636. u8 unused_0;
  3637. u8 unused_1;
  3638. u8 l2_addr_mask[6];
  3639. __le16 l2_ovlan;
  3640. __le16 l2_ovlan_mask;
  3641. __le16 l2_ivlan;
  3642. __le16 l2_ivlan_mask;
  3643. u8 unused_2;
  3644. u8 unused_3;
  3645. u8 t_l2_addr[6];
  3646. u8 unused_4;
  3647. u8 unused_5;
  3648. u8 t_l2_addr_mask[6];
  3649. __le16 t_l2_ovlan;
  3650. __le16 t_l2_ovlan_mask;
  3651. __le16 t_l2_ivlan;
  3652. __le16 t_l2_ivlan_mask;
  3653. u8 src_type;
  3654. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_NPORT 0x0UL
  3655. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_PF 0x1UL
  3656. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VF 0x2UL
  3657. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VNIC 0x3UL
  3658. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_KONG 0x4UL
  3659. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_APE 0x5UL
  3660. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_BONO 0x6UL
  3661. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_TANG 0x7UL
  3662. u8 unused_6;
  3663. __le32 src_id;
  3664. u8 tunnel_type;
  3665. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  3666. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  3667. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  3668. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  3669. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  3670. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  3671. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  3672. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  3673. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  3674. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  3675. u8 unused_7;
  3676. __le16 dst_id;
  3677. __le16 mirror_vnic_id;
  3678. u8 pri_hint;
  3679. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  3680. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_ABOVE_FILTER 0x1UL
  3681. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_BELOW_FILTER 0x2UL
  3682. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MAX 0x3UL
  3683. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MIN 0x4UL
  3684. u8 unused_8;
  3685. __le32 unused_9;
  3686. __le64 l2_filter_id_hint;
  3687. };
  3688. /* Output (24 bytes) */
  3689. struct hwrm_cfa_l2_filter_alloc_output {
  3690. __le16 error_code;
  3691. __le16 req_type;
  3692. __le16 seq_id;
  3693. __le16 resp_len;
  3694. __le64 l2_filter_id;
  3695. __le32 flow_id;
  3696. u8 unused_0;
  3697. u8 unused_1;
  3698. u8 unused_2;
  3699. u8 valid;
  3700. };
  3701. /* hwrm_cfa_l2_filter_free */
  3702. /* Input (24 bytes) */
  3703. struct hwrm_cfa_l2_filter_free_input {
  3704. __le16 req_type;
  3705. __le16 cmpl_ring;
  3706. __le16 seq_id;
  3707. __le16 target_id;
  3708. __le64 resp_addr;
  3709. __le64 l2_filter_id;
  3710. };
  3711. /* Output (16 bytes) */
  3712. struct hwrm_cfa_l2_filter_free_output {
  3713. __le16 error_code;
  3714. __le16 req_type;
  3715. __le16 seq_id;
  3716. __le16 resp_len;
  3717. __le32 unused_0;
  3718. u8 unused_1;
  3719. u8 unused_2;
  3720. u8 unused_3;
  3721. u8 valid;
  3722. };
  3723. /* hwrm_cfa_l2_filter_cfg */
  3724. /* Input (40 bytes) */
  3725. struct hwrm_cfa_l2_filter_cfg_input {
  3726. __le16 req_type;
  3727. __le16 cmpl_ring;
  3728. __le16 seq_id;
  3729. __le16 target_id;
  3730. __le64 resp_addr;
  3731. __le32 flags;
  3732. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH 0x1UL
  3733. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  3734. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  3735. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX
  3736. #define CFA_L2_FILTER_CFG_REQ_FLAGS_DROP 0x2UL
  3737. __le32 enables;
  3738. #define CFA_L2_FILTER_CFG_REQ_ENABLES_DST_ID 0x1UL
  3739. #define CFA_L2_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  3740. __le64 l2_filter_id;
  3741. __le32 dst_id;
  3742. __le32 new_mirror_vnic_id;
  3743. };
  3744. /* Output (16 bytes) */
  3745. struct hwrm_cfa_l2_filter_cfg_output {
  3746. __le16 error_code;
  3747. __le16 req_type;
  3748. __le16 seq_id;
  3749. __le16 resp_len;
  3750. __le32 unused_0;
  3751. u8 unused_1;
  3752. u8 unused_2;
  3753. u8 unused_3;
  3754. u8 valid;
  3755. };
  3756. /* hwrm_cfa_l2_set_rx_mask */
  3757. /* Input (56 bytes) */
  3758. struct hwrm_cfa_l2_set_rx_mask_input {
  3759. __le16 req_type;
  3760. __le16 cmpl_ring;
  3761. __le16 seq_id;
  3762. __le16 target_id;
  3763. __le64 resp_addr;
  3764. __le32 vnic_id;
  3765. __le32 mask;
  3766. #define CFA_L2_SET_RX_MASK_REQ_MASK_RESERVED 0x1UL
  3767. #define CFA_L2_SET_RX_MASK_REQ_MASK_MCAST 0x2UL
  3768. #define CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST 0x4UL
  3769. #define CFA_L2_SET_RX_MASK_REQ_MASK_BCAST 0x8UL
  3770. #define CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS 0x10UL
  3771. #define CFA_L2_SET_RX_MASK_REQ_MASK_OUTERMOST 0x20UL
  3772. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLANONLY 0x40UL
  3773. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLAN_NONVLAN 0x80UL
  3774. #define CFA_L2_SET_RX_MASK_REQ_MASK_ANYVLAN_NONVLAN 0x100UL
  3775. __le64 mc_tbl_addr;
  3776. __le32 num_mc_entries;
  3777. __le32 unused_0;
  3778. __le64 vlan_tag_tbl_addr;
  3779. __le32 num_vlan_tags;
  3780. __le32 unused_1;
  3781. };
  3782. /* Output (16 bytes) */
  3783. struct hwrm_cfa_l2_set_rx_mask_output {
  3784. __le16 error_code;
  3785. __le16 req_type;
  3786. __le16 seq_id;
  3787. __le16 resp_len;
  3788. __le32 unused_0;
  3789. u8 unused_1;
  3790. u8 unused_2;
  3791. u8 unused_3;
  3792. u8 valid;
  3793. };
  3794. /* hwrm_cfa_tunnel_filter_alloc */
  3795. /* Input (88 bytes) */
  3796. struct hwrm_cfa_tunnel_filter_alloc_input {
  3797. __le16 req_type;
  3798. __le16 cmpl_ring;
  3799. __le16 seq_id;
  3800. __le16 target_id;
  3801. __le64 resp_addr;
  3802. __le32 flags;
  3803. #define CFA_TUNNEL_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  3804. __le32 enables;
  3805. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  3806. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x2UL
  3807. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x4UL
  3808. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR 0x8UL
  3809. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR_TYPE 0x10UL
  3810. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR_TYPE 0x20UL
  3811. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR 0x40UL
  3812. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x80UL
  3813. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_VNI 0x100UL
  3814. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_DST_VNIC_ID 0x200UL
  3815. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x400UL
  3816. __le64 l2_filter_id;
  3817. u8 l2_addr[6];
  3818. __le16 l2_ivlan;
  3819. __le32 l3_addr[4];
  3820. __le32 t_l3_addr[4];
  3821. u8 l3_addr_type;
  3822. u8 t_l3_addr_type;
  3823. u8 tunnel_type;
  3824. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  3825. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  3826. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  3827. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  3828. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  3829. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  3830. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  3831. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  3832. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  3833. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  3834. u8 unused_0;
  3835. __le32 vni;
  3836. __le32 dst_vnic_id;
  3837. __le32 mirror_vnic_id;
  3838. };
  3839. /* Output (24 bytes) */
  3840. struct hwrm_cfa_tunnel_filter_alloc_output {
  3841. __le16 error_code;
  3842. __le16 req_type;
  3843. __le16 seq_id;
  3844. __le16 resp_len;
  3845. __le64 tunnel_filter_id;
  3846. __le32 flow_id;
  3847. u8 unused_0;
  3848. u8 unused_1;
  3849. u8 unused_2;
  3850. u8 valid;
  3851. };
  3852. /* hwrm_cfa_tunnel_filter_free */
  3853. /* Input (24 bytes) */
  3854. struct hwrm_cfa_tunnel_filter_free_input {
  3855. __le16 req_type;
  3856. __le16 cmpl_ring;
  3857. __le16 seq_id;
  3858. __le16 target_id;
  3859. __le64 resp_addr;
  3860. __le64 tunnel_filter_id;
  3861. };
  3862. /* Output (16 bytes) */
  3863. struct hwrm_cfa_tunnel_filter_free_output {
  3864. __le16 error_code;
  3865. __le16 req_type;
  3866. __le16 seq_id;
  3867. __le16 resp_len;
  3868. __le32 unused_0;
  3869. u8 unused_1;
  3870. u8 unused_2;
  3871. u8 unused_3;
  3872. u8 valid;
  3873. };
  3874. /* hwrm_cfa_encap_record_alloc */
  3875. /* Input (32 bytes) */
  3876. struct hwrm_cfa_encap_record_alloc_input {
  3877. __le16 req_type;
  3878. __le16 cmpl_ring;
  3879. __le16 seq_id;
  3880. __le16 target_id;
  3881. __le64 resp_addr;
  3882. __le32 flags;
  3883. #define CFA_ENCAP_RECORD_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  3884. u8 encap_type;
  3885. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN 0x1UL
  3886. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_NVGRE 0x2UL
  3887. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_L2GRE 0x3UL
  3888. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPIP 0x4UL
  3889. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_GENEVE 0x5UL
  3890. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_MPLS 0x6UL
  3891. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VLAN 0x7UL
  3892. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPGRE 0x8UL
  3893. u8 unused_0;
  3894. __le16 unused_1;
  3895. __le32 encap_data[16];
  3896. };
  3897. /* Output (16 bytes) */
  3898. struct hwrm_cfa_encap_record_alloc_output {
  3899. __le16 error_code;
  3900. __le16 req_type;
  3901. __le16 seq_id;
  3902. __le16 resp_len;
  3903. __le32 encap_record_id;
  3904. u8 unused_0;
  3905. u8 unused_1;
  3906. u8 unused_2;
  3907. u8 valid;
  3908. };
  3909. /* hwrm_cfa_encap_record_free */
  3910. /* Input (24 bytes) */
  3911. struct hwrm_cfa_encap_record_free_input {
  3912. __le16 req_type;
  3913. __le16 cmpl_ring;
  3914. __le16 seq_id;
  3915. __le16 target_id;
  3916. __le64 resp_addr;
  3917. __le32 encap_record_id;
  3918. __le32 unused_0;
  3919. };
  3920. /* Output (16 bytes) */
  3921. struct hwrm_cfa_encap_record_free_output {
  3922. __le16 error_code;
  3923. __le16 req_type;
  3924. __le16 seq_id;
  3925. __le16 resp_len;
  3926. __le32 unused_0;
  3927. u8 unused_1;
  3928. u8 unused_2;
  3929. u8 unused_3;
  3930. u8 valid;
  3931. };
  3932. /* hwrm_cfa_ntuple_filter_alloc */
  3933. /* Input (128 bytes) */
  3934. struct hwrm_cfa_ntuple_filter_alloc_input {
  3935. __le16 req_type;
  3936. __le16 cmpl_ring;
  3937. __le16 seq_id;
  3938. __le16 target_id;
  3939. __le64 resp_addr;
  3940. __le32 flags;
  3941. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  3942. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DROP 0x2UL
  3943. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_METER 0x4UL
  3944. __le32 enables;
  3945. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  3946. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE 0x2UL
  3947. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4UL
  3948. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR 0x8UL
  3949. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE 0x10UL
  3950. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR 0x20UL
  3951. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK 0x40UL
  3952. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR 0x80UL
  3953. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK 0x100UL
  3954. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL 0x200UL
  3955. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT 0x400UL
  3956. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK 0x800UL
  3957. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT 0x1000UL
  3958. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK 0x2000UL
  3959. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_PRI_HINT 0x4000UL
  3960. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_NTUPLE_FILTER_ID 0x8000UL
  3961. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x10000UL
  3962. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x20000UL
  3963. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_MACADDR 0x40000UL
  3964. __le64 l2_filter_id;
  3965. u8 src_macaddr[6];
  3966. __be16 ethertype;
  3967. u8 ip_addr_type;
  3968. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_UNKNOWN 0x0UL
  3969. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4 0x4UL
  3970. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 0x6UL
  3971. u8 ip_protocol;
  3972. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UNKNOWN 0x0UL
  3973. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 0x6UL
  3974. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_TCP 0x11UL
  3975. __le16 dst_id;
  3976. __le16 mirror_vnic_id;
  3977. u8 tunnel_type;
  3978. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  3979. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  3980. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  3981. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  3982. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  3983. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  3984. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  3985. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  3986. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  3987. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  3988. u8 pri_hint;
  3989. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  3990. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_ABOVE 0x1UL
  3991. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_BELOW 0x2UL
  3992. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_HIGHEST 0x3UL
  3993. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LOWEST 0x4UL
  3994. __be32 src_ipaddr[4];
  3995. __be32 src_ipaddr_mask[4];
  3996. __be32 dst_ipaddr[4];
  3997. __be32 dst_ipaddr_mask[4];
  3998. __be16 src_port;
  3999. __be16 src_port_mask;
  4000. __be16 dst_port;
  4001. __be16 dst_port_mask;
  4002. __le64 ntuple_filter_id_hint;
  4003. };
  4004. /* Output (24 bytes) */
  4005. struct hwrm_cfa_ntuple_filter_alloc_output {
  4006. __le16 error_code;
  4007. __le16 req_type;
  4008. __le16 seq_id;
  4009. __le16 resp_len;
  4010. __le64 ntuple_filter_id;
  4011. __le32 flow_id;
  4012. u8 unused_0;
  4013. u8 unused_1;
  4014. u8 unused_2;
  4015. u8 valid;
  4016. };
  4017. /* hwrm_cfa_ntuple_filter_free */
  4018. /* Input (24 bytes) */
  4019. struct hwrm_cfa_ntuple_filter_free_input {
  4020. __le16 req_type;
  4021. __le16 cmpl_ring;
  4022. __le16 seq_id;
  4023. __le16 target_id;
  4024. __le64 resp_addr;
  4025. __le64 ntuple_filter_id;
  4026. };
  4027. /* Output (16 bytes) */
  4028. struct hwrm_cfa_ntuple_filter_free_output {
  4029. __le16 error_code;
  4030. __le16 req_type;
  4031. __le16 seq_id;
  4032. __le16 resp_len;
  4033. __le32 unused_0;
  4034. u8 unused_1;
  4035. u8 unused_2;
  4036. u8 unused_3;
  4037. u8 valid;
  4038. };
  4039. /* hwrm_cfa_ntuple_filter_cfg */
  4040. /* Input (48 bytes) */
  4041. struct hwrm_cfa_ntuple_filter_cfg_input {
  4042. __le16 req_type;
  4043. __le16 cmpl_ring;
  4044. __le16 seq_id;
  4045. __le16 target_id;
  4046. __le64 resp_addr;
  4047. __le32 enables;
  4048. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_DST_ID 0x1UL
  4049. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  4050. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_METER_INSTANCE_ID 0x4UL
  4051. __le32 unused_0;
  4052. __le64 ntuple_filter_id;
  4053. __le32 new_dst_id;
  4054. __le32 new_mirror_vnic_id;
  4055. __le16 new_meter_instance_id;
  4056. #define CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_INVALID 0xffffUL
  4057. __le16 unused_1[3];
  4058. };
  4059. /* Output (16 bytes) */
  4060. struct hwrm_cfa_ntuple_filter_cfg_output {
  4061. __le16 error_code;
  4062. __le16 req_type;
  4063. __le16 seq_id;
  4064. __le16 resp_len;
  4065. __le32 unused_0;
  4066. u8 unused_1;
  4067. u8 unused_2;
  4068. u8 unused_3;
  4069. u8 valid;
  4070. };
  4071. /* hwrm_tunnel_dst_port_query */
  4072. /* Input (24 bytes) */
  4073. struct hwrm_tunnel_dst_port_query_input {
  4074. __le16 req_type;
  4075. __le16 cmpl_ring;
  4076. __le16 seq_id;
  4077. __le16 target_id;
  4078. __le64 resp_addr;
  4079. u8 tunnel_type;
  4080. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4081. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4082. u8 unused_0[7];
  4083. };
  4084. /* Output (16 bytes) */
  4085. struct hwrm_tunnel_dst_port_query_output {
  4086. __le16 error_code;
  4087. __le16 req_type;
  4088. __le16 seq_id;
  4089. __le16 resp_len;
  4090. __le16 tunnel_dst_port_id;
  4091. __be16 tunnel_dst_port_val;
  4092. u8 unused_0;
  4093. u8 unused_1;
  4094. u8 unused_2;
  4095. u8 valid;
  4096. };
  4097. /* hwrm_tunnel_dst_port_alloc */
  4098. /* Input (24 bytes) */
  4099. struct hwrm_tunnel_dst_port_alloc_input {
  4100. __le16 req_type;
  4101. __le16 cmpl_ring;
  4102. __le16 seq_id;
  4103. __le16 target_id;
  4104. __le64 resp_addr;
  4105. u8 tunnel_type;
  4106. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4107. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4108. u8 unused_0;
  4109. __be16 tunnel_dst_port_val;
  4110. __le32 unused_1;
  4111. };
  4112. /* Output (16 bytes) */
  4113. struct hwrm_tunnel_dst_port_alloc_output {
  4114. __le16 error_code;
  4115. __le16 req_type;
  4116. __le16 seq_id;
  4117. __le16 resp_len;
  4118. __le16 tunnel_dst_port_id;
  4119. u8 unused_0;
  4120. u8 unused_1;
  4121. u8 unused_2;
  4122. u8 unused_3;
  4123. u8 unused_4;
  4124. u8 valid;
  4125. };
  4126. /* hwrm_tunnel_dst_port_free */
  4127. /* Input (24 bytes) */
  4128. struct hwrm_tunnel_dst_port_free_input {
  4129. __le16 req_type;
  4130. __le16 cmpl_ring;
  4131. __le16 seq_id;
  4132. __le16 target_id;
  4133. __le64 resp_addr;
  4134. u8 tunnel_type;
  4135. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4136. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4137. u8 unused_0;
  4138. __le16 tunnel_dst_port_id;
  4139. __le32 unused_1;
  4140. };
  4141. /* Output (16 bytes) */
  4142. struct hwrm_tunnel_dst_port_free_output {
  4143. __le16 error_code;
  4144. __le16 req_type;
  4145. __le16 seq_id;
  4146. __le16 resp_len;
  4147. __le32 unused_0;
  4148. u8 unused_1;
  4149. u8 unused_2;
  4150. u8 unused_3;
  4151. u8 valid;
  4152. };
  4153. /* hwrm_stat_ctx_alloc */
  4154. /* Input (32 bytes) */
  4155. struct hwrm_stat_ctx_alloc_input {
  4156. __le16 req_type;
  4157. __le16 cmpl_ring;
  4158. __le16 seq_id;
  4159. __le16 target_id;
  4160. __le64 resp_addr;
  4161. __le64 stats_dma_addr;
  4162. __le32 update_period_ms;
  4163. u8 stat_ctx_flags;
  4164. #define STAT_CTX_ALLOC_REQ_STAT_CTX_FLAGS_ROCE 0x1UL
  4165. u8 unused_0[3];
  4166. };
  4167. /* Output (16 bytes) */
  4168. struct hwrm_stat_ctx_alloc_output {
  4169. __le16 error_code;
  4170. __le16 req_type;
  4171. __le16 seq_id;
  4172. __le16 resp_len;
  4173. __le32 stat_ctx_id;
  4174. u8 unused_0;
  4175. u8 unused_1;
  4176. u8 unused_2;
  4177. u8 valid;
  4178. };
  4179. /* hwrm_stat_ctx_free */
  4180. /* Input (24 bytes) */
  4181. struct hwrm_stat_ctx_free_input {
  4182. __le16 req_type;
  4183. __le16 cmpl_ring;
  4184. __le16 seq_id;
  4185. __le16 target_id;
  4186. __le64 resp_addr;
  4187. __le32 stat_ctx_id;
  4188. __le32 unused_0;
  4189. };
  4190. /* Output (16 bytes) */
  4191. struct hwrm_stat_ctx_free_output {
  4192. __le16 error_code;
  4193. __le16 req_type;
  4194. __le16 seq_id;
  4195. __le16 resp_len;
  4196. __le32 stat_ctx_id;
  4197. u8 unused_0;
  4198. u8 unused_1;
  4199. u8 unused_2;
  4200. u8 valid;
  4201. };
  4202. /* hwrm_stat_ctx_query */
  4203. /* Input (24 bytes) */
  4204. struct hwrm_stat_ctx_query_input {
  4205. __le16 req_type;
  4206. __le16 cmpl_ring;
  4207. __le16 seq_id;
  4208. __le16 target_id;
  4209. __le64 resp_addr;
  4210. __le32 stat_ctx_id;
  4211. __le32 unused_0;
  4212. };
  4213. /* Output (176 bytes) */
  4214. struct hwrm_stat_ctx_query_output {
  4215. __le16 error_code;
  4216. __le16 req_type;
  4217. __le16 seq_id;
  4218. __le16 resp_len;
  4219. __le64 tx_ucast_pkts;
  4220. __le64 tx_mcast_pkts;
  4221. __le64 tx_bcast_pkts;
  4222. __le64 tx_err_pkts;
  4223. __le64 tx_drop_pkts;
  4224. __le64 tx_ucast_bytes;
  4225. __le64 tx_mcast_bytes;
  4226. __le64 tx_bcast_bytes;
  4227. __le64 rx_ucast_pkts;
  4228. __le64 rx_mcast_pkts;
  4229. __le64 rx_bcast_pkts;
  4230. __le64 rx_err_pkts;
  4231. __le64 rx_drop_pkts;
  4232. __le64 rx_ucast_bytes;
  4233. __le64 rx_mcast_bytes;
  4234. __le64 rx_bcast_bytes;
  4235. __le64 rx_agg_pkts;
  4236. __le64 rx_agg_bytes;
  4237. __le64 rx_agg_events;
  4238. __le64 rx_agg_aborts;
  4239. __le32 unused_0;
  4240. u8 unused_1;
  4241. u8 unused_2;
  4242. u8 unused_3;
  4243. u8 valid;
  4244. };
  4245. /* hwrm_stat_ctx_clr_stats */
  4246. /* Input (24 bytes) */
  4247. struct hwrm_stat_ctx_clr_stats_input {
  4248. __le16 req_type;
  4249. __le16 cmpl_ring;
  4250. __le16 seq_id;
  4251. __le16 target_id;
  4252. __le64 resp_addr;
  4253. __le32 stat_ctx_id;
  4254. __le32 unused_0;
  4255. };
  4256. /* Output (16 bytes) */
  4257. struct hwrm_stat_ctx_clr_stats_output {
  4258. __le16 error_code;
  4259. __le16 req_type;
  4260. __le16 seq_id;
  4261. __le16 resp_len;
  4262. __le32 unused_0;
  4263. u8 unused_1;
  4264. u8 unused_2;
  4265. u8 unused_3;
  4266. u8 valid;
  4267. };
  4268. /* hwrm_fw_reset */
  4269. /* Input (24 bytes) */
  4270. struct hwrm_fw_reset_input {
  4271. __le16 req_type;
  4272. __le16 cmpl_ring;
  4273. __le16 seq_id;
  4274. __le16 target_id;
  4275. __le64 resp_addr;
  4276. u8 embedded_proc_type;
  4277. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  4278. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  4279. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  4280. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  4281. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_RSVD 0x4UL
  4282. u8 selfrst_status;
  4283. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4284. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4285. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4286. __le16 unused_0[3];
  4287. };
  4288. /* Output (16 bytes) */
  4289. struct hwrm_fw_reset_output {
  4290. __le16 error_code;
  4291. __le16 req_type;
  4292. __le16 seq_id;
  4293. __le16 resp_len;
  4294. u8 selfrst_status;
  4295. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4296. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4297. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4298. u8 unused_0;
  4299. __le16 unused_1;
  4300. u8 unused_2;
  4301. u8 unused_3;
  4302. u8 unused_4;
  4303. u8 valid;
  4304. };
  4305. /* hwrm_fw_qstatus */
  4306. /* Input (24 bytes) */
  4307. struct hwrm_fw_qstatus_input {
  4308. __le16 req_type;
  4309. __le16 cmpl_ring;
  4310. __le16 seq_id;
  4311. __le16 target_id;
  4312. __le64 resp_addr;
  4313. u8 embedded_proc_type;
  4314. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  4315. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  4316. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  4317. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  4318. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_RSVD 0x4UL
  4319. u8 unused_0[7];
  4320. };
  4321. /* Output (16 bytes) */
  4322. struct hwrm_fw_qstatus_output {
  4323. __le16 error_code;
  4324. __le16 req_type;
  4325. __le16 seq_id;
  4326. __le16 resp_len;
  4327. u8 selfrst_status;
  4328. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4329. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4330. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4331. u8 unused_0;
  4332. __le16 unused_1;
  4333. u8 unused_2;
  4334. u8 unused_3;
  4335. u8 unused_4;
  4336. u8 valid;
  4337. };
  4338. /* hwrm_fw_set_time */
  4339. /* Input (32 bytes) */
  4340. struct hwrm_fw_set_time_input {
  4341. __le16 req_type;
  4342. __le16 cmpl_ring;
  4343. __le16 seq_id;
  4344. __le16 target_id;
  4345. __le64 resp_addr;
  4346. __le16 year;
  4347. #define FW_SET_TIME_REQ_YEAR_UNKNOWN 0x0UL
  4348. u8 month;
  4349. u8 day;
  4350. u8 hour;
  4351. u8 minute;
  4352. u8 second;
  4353. u8 unused_0;
  4354. __le16 millisecond;
  4355. __le16 zone;
  4356. #define FW_SET_TIME_REQ_ZONE_UTC 0x0UL
  4357. #define FW_SET_TIME_REQ_ZONE_UNKNOWN 0xffffUL
  4358. __le32 unused_1;
  4359. };
  4360. /* Output (16 bytes) */
  4361. struct hwrm_fw_set_time_output {
  4362. __le16 error_code;
  4363. __le16 req_type;
  4364. __le16 seq_id;
  4365. __le16 resp_len;
  4366. __le32 unused_0;
  4367. u8 unused_1;
  4368. u8 unused_2;
  4369. u8 unused_3;
  4370. u8 valid;
  4371. };
  4372. /* hwrm_fw_set_structured_data */
  4373. /* Input (32 bytes) */
  4374. struct hwrm_fw_set_structured_data_input {
  4375. __le16 req_type;
  4376. __le16 cmpl_ring;
  4377. __le16 seq_id;
  4378. __le16 target_id;
  4379. __le64 resp_addr;
  4380. __le64 src_data_addr;
  4381. __le16 data_len;
  4382. u8 hdr_cnt;
  4383. u8 unused_0[5];
  4384. };
  4385. /* Output (16 bytes) */
  4386. struct hwrm_fw_set_structured_data_output {
  4387. __le16 error_code;
  4388. __le16 req_type;
  4389. __le16 seq_id;
  4390. __le16 resp_len;
  4391. __le32 unused_0;
  4392. u8 unused_1;
  4393. u8 unused_2;
  4394. u8 unused_3;
  4395. u8 valid;
  4396. };
  4397. /* hwrm_fw_get_structured_data */
  4398. /* Input (32 bytes) */
  4399. struct hwrm_fw_get_structured_data_input {
  4400. __le16 req_type;
  4401. __le16 cmpl_ring;
  4402. __le16 seq_id;
  4403. __le16 target_id;
  4404. __le64 resp_addr;
  4405. __le64 dest_data_addr;
  4406. __le16 data_len;
  4407. __le16 structure_id;
  4408. __le16 subtype;
  4409. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_ALL 0xffffUL
  4410. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_ADMIN 0x100UL
  4411. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_PEER 0x101UL
  4412. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_OPERATIONAL 0x102UL
  4413. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_ADMIN 0x200UL
  4414. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_PEER 0x201UL
  4415. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_OPERATIONAL 0x202UL
  4416. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_HOST_OPERATIONAL 0x300UL
  4417. u8 count;
  4418. u8 unused_0;
  4419. };
  4420. /* Output (16 bytes) */
  4421. struct hwrm_fw_get_structured_data_output {
  4422. __le16 error_code;
  4423. __le16 req_type;
  4424. __le16 seq_id;
  4425. __le16 resp_len;
  4426. u8 hdr_cnt;
  4427. u8 unused_0;
  4428. __le16 unused_1;
  4429. u8 unused_2;
  4430. u8 unused_3;
  4431. u8 unused_4;
  4432. u8 valid;
  4433. };
  4434. /* hwrm_exec_fwd_resp */
  4435. /* Input (128 bytes) */
  4436. struct hwrm_exec_fwd_resp_input {
  4437. __le16 req_type;
  4438. __le16 cmpl_ring;
  4439. __le16 seq_id;
  4440. __le16 target_id;
  4441. __le64 resp_addr;
  4442. __le32 encap_request[26];
  4443. __le16 encap_resp_target_id;
  4444. __le16 unused_0[3];
  4445. };
  4446. /* Output (16 bytes) */
  4447. struct hwrm_exec_fwd_resp_output {
  4448. __le16 error_code;
  4449. __le16 req_type;
  4450. __le16 seq_id;
  4451. __le16 resp_len;
  4452. __le32 unused_0;
  4453. u8 unused_1;
  4454. u8 unused_2;
  4455. u8 unused_3;
  4456. u8 valid;
  4457. };
  4458. /* hwrm_reject_fwd_resp */
  4459. /* Input (128 bytes) */
  4460. struct hwrm_reject_fwd_resp_input {
  4461. __le16 req_type;
  4462. __le16 cmpl_ring;
  4463. __le16 seq_id;
  4464. __le16 target_id;
  4465. __le64 resp_addr;
  4466. __le32 encap_request[26];
  4467. __le16 encap_resp_target_id;
  4468. __le16 unused_0[3];
  4469. };
  4470. /* Output (16 bytes) */
  4471. struct hwrm_reject_fwd_resp_output {
  4472. __le16 error_code;
  4473. __le16 req_type;
  4474. __le16 seq_id;
  4475. __le16 resp_len;
  4476. __le32 unused_0;
  4477. u8 unused_1;
  4478. u8 unused_2;
  4479. u8 unused_3;
  4480. u8 valid;
  4481. };
  4482. /* hwrm_fwd_resp */
  4483. /* Input (40 bytes) */
  4484. struct hwrm_fwd_resp_input {
  4485. __le16 req_type;
  4486. __le16 cmpl_ring;
  4487. __le16 seq_id;
  4488. __le16 target_id;
  4489. __le64 resp_addr;
  4490. __le16 encap_resp_target_id;
  4491. __le16 encap_resp_cmpl_ring;
  4492. __le16 encap_resp_len;
  4493. u8 unused_0;
  4494. u8 unused_1;
  4495. __le64 encap_resp_addr;
  4496. __le32 encap_resp[24];
  4497. };
  4498. /* Output (16 bytes) */
  4499. struct hwrm_fwd_resp_output {
  4500. __le16 error_code;
  4501. __le16 req_type;
  4502. __le16 seq_id;
  4503. __le16 resp_len;
  4504. __le32 unused_0;
  4505. u8 unused_1;
  4506. u8 unused_2;
  4507. u8 unused_3;
  4508. u8 valid;
  4509. };
  4510. /* hwrm_fwd_async_event_cmpl */
  4511. /* Input (32 bytes) */
  4512. struct hwrm_fwd_async_event_cmpl_input {
  4513. __le16 req_type;
  4514. __le16 cmpl_ring;
  4515. __le16 seq_id;
  4516. __le16 target_id;
  4517. __le64 resp_addr;
  4518. __le16 encap_async_event_target_id;
  4519. u8 unused_0;
  4520. u8 unused_1;
  4521. u8 unused_2[3];
  4522. u8 unused_3;
  4523. __le32 encap_async_event_cmpl[4];
  4524. };
  4525. /* Output (16 bytes) */
  4526. struct hwrm_fwd_async_event_cmpl_output {
  4527. __le16 error_code;
  4528. __le16 req_type;
  4529. __le16 seq_id;
  4530. __le16 resp_len;
  4531. __le32 unused_0;
  4532. u8 unused_1;
  4533. u8 unused_2;
  4534. u8 unused_3;
  4535. u8 valid;
  4536. };
  4537. /* hwrm_temp_monitor_query */
  4538. /* Input (16 bytes) */
  4539. struct hwrm_temp_monitor_query_input {
  4540. __le16 req_type;
  4541. __le16 cmpl_ring;
  4542. __le16 seq_id;
  4543. __le16 target_id;
  4544. __le64 resp_addr;
  4545. };
  4546. /* Output (16 bytes) */
  4547. struct hwrm_temp_monitor_query_output {
  4548. __le16 error_code;
  4549. __le16 req_type;
  4550. __le16 seq_id;
  4551. __le16 resp_len;
  4552. u8 temp;
  4553. u8 unused_0;
  4554. __le16 unused_1;
  4555. u8 unused_2;
  4556. u8 unused_3;
  4557. u8 unused_4;
  4558. u8 valid;
  4559. };
  4560. /* hwrm_nvm_read */
  4561. /* Input (40 bytes) */
  4562. struct hwrm_nvm_read_input {
  4563. __le16 req_type;
  4564. __le16 cmpl_ring;
  4565. __le16 seq_id;
  4566. __le16 target_id;
  4567. __le64 resp_addr;
  4568. __le64 host_dest_addr;
  4569. __le16 dir_idx;
  4570. u8 unused_0;
  4571. u8 unused_1;
  4572. __le32 offset;
  4573. __le32 len;
  4574. __le32 unused_2;
  4575. };
  4576. /* Output (16 bytes) */
  4577. struct hwrm_nvm_read_output {
  4578. __le16 error_code;
  4579. __le16 req_type;
  4580. __le16 seq_id;
  4581. __le16 resp_len;
  4582. __le32 unused_0;
  4583. u8 unused_1;
  4584. u8 unused_2;
  4585. u8 unused_3;
  4586. u8 valid;
  4587. };
  4588. /* hwrm_nvm_raw_dump */
  4589. /* Input (32 bytes) */
  4590. struct hwrm_nvm_raw_dump_input {
  4591. __le16 req_type;
  4592. __le16 cmpl_ring;
  4593. __le16 seq_id;
  4594. __le16 target_id;
  4595. __le64 resp_addr;
  4596. __le64 host_dest_addr;
  4597. __le32 offset;
  4598. __le32 len;
  4599. };
  4600. /* Output (16 bytes) */
  4601. struct hwrm_nvm_raw_dump_output {
  4602. __le16 error_code;
  4603. __le16 req_type;
  4604. __le16 seq_id;
  4605. __le16 resp_len;
  4606. __le32 unused_0;
  4607. u8 unused_1;
  4608. u8 unused_2;
  4609. u8 unused_3;
  4610. u8 valid;
  4611. };
  4612. /* hwrm_nvm_get_dir_entries */
  4613. /* Input (24 bytes) */
  4614. struct hwrm_nvm_get_dir_entries_input {
  4615. __le16 req_type;
  4616. __le16 cmpl_ring;
  4617. __le16 seq_id;
  4618. __le16 target_id;
  4619. __le64 resp_addr;
  4620. __le64 host_dest_addr;
  4621. };
  4622. /* Output (16 bytes) */
  4623. struct hwrm_nvm_get_dir_entries_output {
  4624. __le16 error_code;
  4625. __le16 req_type;
  4626. __le16 seq_id;
  4627. __le16 resp_len;
  4628. __le32 unused_0;
  4629. u8 unused_1;
  4630. u8 unused_2;
  4631. u8 unused_3;
  4632. u8 valid;
  4633. };
  4634. /* hwrm_nvm_get_dir_info */
  4635. /* Input (16 bytes) */
  4636. struct hwrm_nvm_get_dir_info_input {
  4637. __le16 req_type;
  4638. __le16 cmpl_ring;
  4639. __le16 seq_id;
  4640. __le16 target_id;
  4641. __le64 resp_addr;
  4642. };
  4643. /* Output (24 bytes) */
  4644. struct hwrm_nvm_get_dir_info_output {
  4645. __le16 error_code;
  4646. __le16 req_type;
  4647. __le16 seq_id;
  4648. __le16 resp_len;
  4649. __le32 entries;
  4650. __le32 entry_length;
  4651. __le32 unused_0;
  4652. u8 unused_1;
  4653. u8 unused_2;
  4654. u8 unused_3;
  4655. u8 valid;
  4656. };
  4657. /* hwrm_nvm_write */
  4658. /* Input (48 bytes) */
  4659. struct hwrm_nvm_write_input {
  4660. __le16 req_type;
  4661. __le16 cmpl_ring;
  4662. __le16 seq_id;
  4663. __le16 target_id;
  4664. __le64 resp_addr;
  4665. __le64 host_src_addr;
  4666. __le16 dir_type;
  4667. __le16 dir_ordinal;
  4668. __le16 dir_ext;
  4669. __le16 dir_attr;
  4670. __le32 dir_data_length;
  4671. __le16 option;
  4672. __le16 flags;
  4673. #define NVM_WRITE_REQ_FLAGS_KEEP_ORIG_ACTIVE_IMG 0x1UL
  4674. __le32 dir_item_length;
  4675. __le32 unused_0;
  4676. };
  4677. /* Output (16 bytes) */
  4678. struct hwrm_nvm_write_output {
  4679. __le16 error_code;
  4680. __le16 req_type;
  4681. __le16 seq_id;
  4682. __le16 resp_len;
  4683. __le32 dir_item_length;
  4684. __le16 dir_idx;
  4685. u8 unused_0;
  4686. u8 valid;
  4687. };
  4688. /* hwrm_nvm_modify */
  4689. /* Input (40 bytes) */
  4690. struct hwrm_nvm_modify_input {
  4691. __le16 req_type;
  4692. __le16 cmpl_ring;
  4693. __le16 seq_id;
  4694. __le16 target_id;
  4695. __le64 resp_addr;
  4696. __le64 host_src_addr;
  4697. __le16 dir_idx;
  4698. u8 unused_0;
  4699. u8 unused_1;
  4700. __le32 offset;
  4701. __le32 len;
  4702. __le32 unused_2;
  4703. };
  4704. /* Output (16 bytes) */
  4705. struct hwrm_nvm_modify_output {
  4706. __le16 error_code;
  4707. __le16 req_type;
  4708. __le16 seq_id;
  4709. __le16 resp_len;
  4710. __le32 unused_0;
  4711. u8 unused_1;
  4712. u8 unused_2;
  4713. u8 unused_3;
  4714. u8 valid;
  4715. };
  4716. /* hwrm_nvm_find_dir_entry */
  4717. /* Input (32 bytes) */
  4718. struct hwrm_nvm_find_dir_entry_input {
  4719. __le16 req_type;
  4720. __le16 cmpl_ring;
  4721. __le16 seq_id;
  4722. __le16 target_id;
  4723. __le64 resp_addr;
  4724. __le32 enables;
  4725. #define NVM_FIND_DIR_ENTRY_REQ_ENABLES_DIR_IDX_VALID 0x1UL
  4726. __le16 dir_idx;
  4727. __le16 dir_type;
  4728. __le16 dir_ordinal;
  4729. __le16 dir_ext;
  4730. u8 opt_ordinal;
  4731. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_MASK 0x3UL
  4732. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_SFT 0
  4733. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_EQ 0x0UL
  4734. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GE 0x1UL
  4735. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GT 0x2UL
  4736. u8 unused_1[3];
  4737. };
  4738. /* Output (32 bytes) */
  4739. struct hwrm_nvm_find_dir_entry_output {
  4740. __le16 error_code;
  4741. __le16 req_type;
  4742. __le16 seq_id;
  4743. __le16 resp_len;
  4744. __le32 dir_item_length;
  4745. __le32 dir_data_length;
  4746. __le32 fw_ver;
  4747. __le16 dir_ordinal;
  4748. __le16 dir_idx;
  4749. __le32 unused_0;
  4750. u8 unused_1;
  4751. u8 unused_2;
  4752. u8 unused_3;
  4753. u8 valid;
  4754. };
  4755. /* hwrm_nvm_erase_dir_entry */
  4756. /* Input (24 bytes) */
  4757. struct hwrm_nvm_erase_dir_entry_input {
  4758. __le16 req_type;
  4759. __le16 cmpl_ring;
  4760. __le16 seq_id;
  4761. __le16 target_id;
  4762. __le64 resp_addr;
  4763. __le16 dir_idx;
  4764. __le16 unused_0[3];
  4765. };
  4766. /* Output (16 bytes) */
  4767. struct hwrm_nvm_erase_dir_entry_output {
  4768. __le16 error_code;
  4769. __le16 req_type;
  4770. __le16 seq_id;
  4771. __le16 resp_len;
  4772. __le32 unused_0;
  4773. u8 unused_1;
  4774. u8 unused_2;
  4775. u8 unused_3;
  4776. u8 valid;
  4777. };
  4778. /* hwrm_nvm_get_dev_info */
  4779. /* Input (16 bytes) */
  4780. struct hwrm_nvm_get_dev_info_input {
  4781. __le16 req_type;
  4782. __le16 cmpl_ring;
  4783. __le16 seq_id;
  4784. __le16 target_id;
  4785. __le64 resp_addr;
  4786. };
  4787. /* Output (32 bytes) */
  4788. struct hwrm_nvm_get_dev_info_output {
  4789. __le16 error_code;
  4790. __le16 req_type;
  4791. __le16 seq_id;
  4792. __le16 resp_len;
  4793. __le16 manufacturer_id;
  4794. __le16 device_id;
  4795. __le32 sector_size;
  4796. __le32 nvram_size;
  4797. __le32 reserved_size;
  4798. __le32 available_size;
  4799. u8 unused_0;
  4800. u8 unused_1;
  4801. u8 unused_2;
  4802. u8 valid;
  4803. };
  4804. /* hwrm_nvm_mod_dir_entry */
  4805. /* Input (32 bytes) */
  4806. struct hwrm_nvm_mod_dir_entry_input {
  4807. __le16 req_type;
  4808. __le16 cmpl_ring;
  4809. __le16 seq_id;
  4810. __le16 target_id;
  4811. __le64 resp_addr;
  4812. __le32 enables;
  4813. #define NVM_MOD_DIR_ENTRY_REQ_ENABLES_CHECKSUM 0x1UL
  4814. __le16 dir_idx;
  4815. __le16 dir_ordinal;
  4816. __le16 dir_ext;
  4817. __le16 dir_attr;
  4818. __le32 checksum;
  4819. };
  4820. /* Output (16 bytes) */
  4821. struct hwrm_nvm_mod_dir_entry_output {
  4822. __le16 error_code;
  4823. __le16 req_type;
  4824. __le16 seq_id;
  4825. __le16 resp_len;
  4826. __le32 unused_0;
  4827. u8 unused_1;
  4828. u8 unused_2;
  4829. u8 unused_3;
  4830. u8 valid;
  4831. };
  4832. /* hwrm_nvm_verify_update */
  4833. /* Input (24 bytes) */
  4834. struct hwrm_nvm_verify_update_input {
  4835. __le16 req_type;
  4836. __le16 cmpl_ring;
  4837. __le16 seq_id;
  4838. __le16 target_id;
  4839. __le64 resp_addr;
  4840. __le16 dir_type;
  4841. __le16 dir_ordinal;
  4842. __le16 dir_ext;
  4843. __le16 unused_0;
  4844. };
  4845. /* Output (16 bytes) */
  4846. struct hwrm_nvm_verify_update_output {
  4847. __le16 error_code;
  4848. __le16 req_type;
  4849. __le16 seq_id;
  4850. __le16 resp_len;
  4851. __le32 unused_0;
  4852. u8 unused_1;
  4853. u8 unused_2;
  4854. u8 unused_3;
  4855. u8 valid;
  4856. };
  4857. /* hwrm_nvm_install_update */
  4858. /* Input (24 bytes) */
  4859. struct hwrm_nvm_install_update_input {
  4860. __le16 req_type;
  4861. __le16 cmpl_ring;
  4862. __le16 seq_id;
  4863. __le16 target_id;
  4864. __le64 resp_addr;
  4865. __le32 install_type;
  4866. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_NORMAL 0x0UL
  4867. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_ALL 0xffffffffUL
  4868. __le16 flags;
  4869. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ERASE_UNUSED_SPACE 0x1UL
  4870. #define NVM_INSTALL_UPDATE_REQ_FLAGS_REMOVE_UNUSED_PKG 0x2UL
  4871. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ALLOWED_TO_DEFRAG 0x4UL
  4872. __le16 unused_0;
  4873. };
  4874. /* Output (24 bytes) */
  4875. struct hwrm_nvm_install_update_output {
  4876. __le16 error_code;
  4877. __le16 req_type;
  4878. __le16 seq_id;
  4879. __le16 resp_len;
  4880. __le64 installed_items;
  4881. u8 result;
  4882. #define NVM_INSTALL_UPDATE_RESP_RESULT_SUCCESS 0x0UL
  4883. u8 problem_item;
  4884. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_NONE 0x0UL
  4885. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_PACKAGE 0xffUL
  4886. u8 reset_required;
  4887. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_NONE 0x0UL
  4888. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_PCI 0x1UL
  4889. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_POWER 0x2UL
  4890. u8 unused_0;
  4891. u8 unused_1;
  4892. u8 unused_2;
  4893. u8 unused_3;
  4894. u8 valid;
  4895. };
  4896. /* Command specific Error Codes (8 bytes) */
  4897. struct hwrm_nvm_install_update_cmd_err {
  4898. u8 code;
  4899. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_UNKNOWN 0x0UL
  4900. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_FRAG_ERR 0x1UL
  4901. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_SPACE 0x2UL
  4902. u8 unused_0[7];
  4903. };
  4904. /* Hardware Resource Manager Specification */
  4905. /* Input (16 bytes) */
  4906. struct input {
  4907. __le16 req_type;
  4908. __le16 cmpl_ring;
  4909. __le16 seq_id;
  4910. __le16 target_id;
  4911. __le64 resp_addr;
  4912. };
  4913. /* Output (8 bytes) */
  4914. struct output {
  4915. __le16 error_code;
  4916. __le16 req_type;
  4917. __le16 seq_id;
  4918. __le16 resp_len;
  4919. };
  4920. /* Command numbering (8 bytes) */
  4921. struct cmd_nums {
  4922. __le16 req_type;
  4923. #define HWRM_VER_GET (0x0UL)
  4924. #define HWRM_FUNC_BUF_UNRGTR (0xeUL)
  4925. #define HWRM_FUNC_VF_CFG (0xfUL)
  4926. #define RESERVED1 (0x10UL)
  4927. #define HWRM_FUNC_RESET (0x11UL)
  4928. #define HWRM_FUNC_GETFID (0x12UL)
  4929. #define HWRM_FUNC_VF_ALLOC (0x13UL)
  4930. #define HWRM_FUNC_VF_FREE (0x14UL)
  4931. #define HWRM_FUNC_QCAPS (0x15UL)
  4932. #define HWRM_FUNC_QCFG (0x16UL)
  4933. #define HWRM_FUNC_CFG (0x17UL)
  4934. #define HWRM_FUNC_QSTATS (0x18UL)
  4935. #define HWRM_FUNC_CLR_STATS (0x19UL)
  4936. #define HWRM_FUNC_DRV_UNRGTR (0x1aUL)
  4937. #define HWRM_FUNC_VF_RESC_FREE (0x1bUL)
  4938. #define HWRM_FUNC_VF_VNIC_IDS_QUERY (0x1cUL)
  4939. #define HWRM_FUNC_DRV_RGTR (0x1dUL)
  4940. #define HWRM_FUNC_DRV_QVER (0x1eUL)
  4941. #define HWRM_FUNC_BUF_RGTR (0x1fUL)
  4942. #define HWRM_PORT_PHY_CFG (0x20UL)
  4943. #define HWRM_PORT_MAC_CFG (0x21UL)
  4944. #define HWRM_PORT_TS_QUERY (0x22UL)
  4945. #define HWRM_PORT_QSTATS (0x23UL)
  4946. #define HWRM_PORT_LPBK_QSTATS (0x24UL)
  4947. #define HWRM_PORT_CLR_STATS (0x25UL)
  4948. #define HWRM_PORT_LPBK_CLR_STATS (0x26UL)
  4949. #define HWRM_PORT_PHY_QCFG (0x27UL)
  4950. #define HWRM_PORT_MAC_QCFG (0x28UL)
  4951. #define RESERVED7 (0x29UL)
  4952. #define HWRM_PORT_PHY_QCAPS (0x2aUL)
  4953. #define HWRM_PORT_PHY_I2C_WRITE (0x2bUL)
  4954. #define HWRM_PORT_PHY_I2C_READ (0x2cUL)
  4955. #define HWRM_PORT_LED_CFG (0x2dUL)
  4956. #define HWRM_PORT_LED_QCFG (0x2eUL)
  4957. #define HWRM_PORT_LED_QCAPS (0x2fUL)
  4958. #define HWRM_QUEUE_QPORTCFG (0x30UL)
  4959. #define HWRM_QUEUE_QCFG (0x31UL)
  4960. #define HWRM_QUEUE_CFG (0x32UL)
  4961. #define RESERVED2 (0x33UL)
  4962. #define RESERVED3 (0x34UL)
  4963. #define HWRM_QUEUE_PFCENABLE_QCFG (0x35UL)
  4964. #define HWRM_QUEUE_PFCENABLE_CFG (0x36UL)
  4965. #define HWRM_QUEUE_PRI2COS_QCFG (0x37UL)
  4966. #define HWRM_QUEUE_PRI2COS_CFG (0x38UL)
  4967. #define HWRM_QUEUE_COS2BW_QCFG (0x39UL)
  4968. #define HWRM_QUEUE_COS2BW_CFG (0x3aUL)
  4969. #define HWRM_VNIC_ALLOC (0x40UL)
  4970. #define HWRM_VNIC_FREE (0x41UL)
  4971. #define HWRM_VNIC_CFG (0x42UL)
  4972. #define HWRM_VNIC_QCFG (0x43UL)
  4973. #define HWRM_VNIC_TPA_CFG (0x44UL)
  4974. #define HWRM_VNIC_TPA_QCFG (0x45UL)
  4975. #define HWRM_VNIC_RSS_CFG (0x46UL)
  4976. #define HWRM_VNIC_RSS_QCFG (0x47UL)
  4977. #define HWRM_VNIC_PLCMODES_CFG (0x48UL)
  4978. #define HWRM_VNIC_PLCMODES_QCFG (0x49UL)
  4979. #define HWRM_VNIC_QCAPS (0x4aUL)
  4980. #define HWRM_RING_ALLOC (0x50UL)
  4981. #define HWRM_RING_FREE (0x51UL)
  4982. #define HWRM_RING_CMPL_RING_QAGGINT_PARAMS (0x52UL)
  4983. #define HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS (0x53UL)
  4984. #define HWRM_RING_RESET (0x5eUL)
  4985. #define HWRM_RING_GRP_ALLOC (0x60UL)
  4986. #define HWRM_RING_GRP_FREE (0x61UL)
  4987. #define RESERVED5 (0x64UL)
  4988. #define RESERVED6 (0x65UL)
  4989. #define HWRM_VNIC_RSS_COS_LB_CTX_ALLOC (0x70UL)
  4990. #define HWRM_VNIC_RSS_COS_LB_CTX_FREE (0x71UL)
  4991. #define HWRM_CFA_L2_FILTER_ALLOC (0x90UL)
  4992. #define HWRM_CFA_L2_FILTER_FREE (0x91UL)
  4993. #define HWRM_CFA_L2_FILTER_CFG (0x92UL)
  4994. #define HWRM_CFA_L2_SET_RX_MASK (0x93UL)
  4995. #define RESERVED4 (0x94UL)
  4996. #define HWRM_CFA_TUNNEL_FILTER_ALLOC (0x95UL)
  4997. #define HWRM_CFA_TUNNEL_FILTER_FREE (0x96UL)
  4998. #define HWRM_CFA_ENCAP_RECORD_ALLOC (0x97UL)
  4999. #define HWRM_CFA_ENCAP_RECORD_FREE (0x98UL)
  5000. #define HWRM_CFA_NTUPLE_FILTER_ALLOC (0x99UL)
  5001. #define HWRM_CFA_NTUPLE_FILTER_FREE (0x9aUL)
  5002. #define HWRM_CFA_NTUPLE_FILTER_CFG (0x9bUL)
  5003. #define HWRM_CFA_EM_FLOW_ALLOC (0x9cUL)
  5004. #define HWRM_CFA_EM_FLOW_FREE (0x9dUL)
  5005. #define HWRM_CFA_EM_FLOW_CFG (0x9eUL)
  5006. #define HWRM_TUNNEL_DST_PORT_QUERY (0xa0UL)
  5007. #define HWRM_TUNNEL_DST_PORT_ALLOC (0xa1UL)
  5008. #define HWRM_TUNNEL_DST_PORT_FREE (0xa2UL)
  5009. #define HWRM_STAT_CTX_ALLOC (0xb0UL)
  5010. #define HWRM_STAT_CTX_FREE (0xb1UL)
  5011. #define HWRM_STAT_CTX_QUERY (0xb2UL)
  5012. #define HWRM_STAT_CTX_CLR_STATS (0xb3UL)
  5013. #define HWRM_FW_RESET (0xc0UL)
  5014. #define HWRM_FW_QSTATUS (0xc1UL)
  5015. #define HWRM_FW_SET_TIME (0xc8UL)
  5016. #define HWRM_FW_GET_TIME (0xc9UL)
  5017. #define HWRM_FW_SET_STRUCTURED_DATA (0xcaUL)
  5018. #define HWRM_FW_GET_STRUCTURED_DATA (0xcbUL)
  5019. #define HWRM_FW_IPC_MAILBOX (0xccUL)
  5020. #define HWRM_EXEC_FWD_RESP (0xd0UL)
  5021. #define HWRM_REJECT_FWD_RESP (0xd1UL)
  5022. #define HWRM_FWD_RESP (0xd2UL)
  5023. #define HWRM_FWD_ASYNC_EVENT_CMPL (0xd3UL)
  5024. #define HWRM_TEMP_MONITOR_QUERY (0xe0UL)
  5025. #define HWRM_WOL_FILTER_ALLOC (0xf0UL)
  5026. #define HWRM_WOL_FILTER_FREE (0xf1UL)
  5027. #define HWRM_WOL_FILTER_QCFG (0xf2UL)
  5028. #define HWRM_WOL_REASON_QCFG (0xf3UL)
  5029. #define HWRM_CFA_METER_PROFILE_ALLOC (0xf5UL)
  5030. #define HWRM_CFA_METER_PROFILE_FREE (0xf6UL)
  5031. #define HWRM_CFA_METER_PROFILE_CFG (0xf7UL)
  5032. #define HWRM_CFA_METER_INSTANCE_ALLOC (0xf8UL)
  5033. #define HWRM_CFA_METER_INSTANCE_FREE (0xf9UL)
  5034. #define HWRM_CFA_VF_PAIR_ALLOC (0x100UL)
  5035. #define HWRM_CFA_VF_PAIR_FREE (0x101UL)
  5036. #define HWRM_CFA_VF_PAIR_INFO (0x102UL)
  5037. #define HWRM_CFA_FLOW_ALLOC (0x103UL)
  5038. #define HWRM_CFA_FLOW_FREE (0x104UL)
  5039. #define HWRM_CFA_FLOW_FLUSH (0x105UL)
  5040. #define HWRM_CFA_FLOW_STATS (0x106UL)
  5041. #define HWRM_CFA_FLOW_INFO (0x107UL)
  5042. #define HWRM_DBG_READ_DIRECT (0xff10UL)
  5043. #define HWRM_DBG_READ_INDIRECT (0xff11UL)
  5044. #define HWRM_DBG_WRITE_DIRECT (0xff12UL)
  5045. #define HWRM_DBG_WRITE_INDIRECT (0xff13UL)
  5046. #define HWRM_DBG_DUMP (0xff14UL)
  5047. #define HWRM_NVM_VALIDATE_OPTION (0xffefUL)
  5048. #define HWRM_NVM_FLUSH (0xfff0UL)
  5049. #define HWRM_NVM_GET_VARIABLE (0xfff1UL)
  5050. #define HWRM_NVM_SET_VARIABLE (0xfff2UL)
  5051. #define HWRM_NVM_INSTALL_UPDATE (0xfff3UL)
  5052. #define HWRM_NVM_MODIFY (0xfff4UL)
  5053. #define HWRM_NVM_VERIFY_UPDATE (0xfff5UL)
  5054. #define HWRM_NVM_GET_DEV_INFO (0xfff6UL)
  5055. #define HWRM_NVM_ERASE_DIR_ENTRY (0xfff7UL)
  5056. #define HWRM_NVM_MOD_DIR_ENTRY (0xfff8UL)
  5057. #define HWRM_NVM_FIND_DIR_ENTRY (0xfff9UL)
  5058. #define HWRM_NVM_GET_DIR_ENTRIES (0xfffaUL)
  5059. #define HWRM_NVM_GET_DIR_INFO (0xfffbUL)
  5060. #define HWRM_NVM_RAW_DUMP (0xfffcUL)
  5061. #define HWRM_NVM_READ (0xfffdUL)
  5062. #define HWRM_NVM_WRITE (0xfffeUL)
  5063. #define HWRM_NVM_RAW_WRITE_BLK (0xffffUL)
  5064. __le16 unused_0[3];
  5065. };
  5066. /* Return Codes (8 bytes) */
  5067. struct ret_codes {
  5068. __le16 error_code;
  5069. #define HWRM_ERR_CODE_SUCCESS (0x0UL)
  5070. #define HWRM_ERR_CODE_FAIL (0x1UL)
  5071. #define HWRM_ERR_CODE_INVALID_PARAMS (0x2UL)
  5072. #define HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED (0x3UL)
  5073. #define HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR (0x4UL)
  5074. #define HWRM_ERR_CODE_INVALID_FLAGS (0x5UL)
  5075. #define HWRM_ERR_CODE_INVALID_ENABLES (0x6UL)
  5076. #define HWRM_ERR_CODE_HWRM_ERROR (0xfUL)
  5077. #define HWRM_ERR_CODE_UNKNOWN_ERR (0xfffeUL)
  5078. #define HWRM_ERR_CODE_CMD_NOT_SUPPORTED (0xffffUL)
  5079. __le16 unused_0[3];
  5080. };
  5081. /* Output (16 bytes) */
  5082. struct hwrm_err_output {
  5083. __le16 error_code;
  5084. __le16 req_type;
  5085. __le16 seq_id;
  5086. __le16 resp_len;
  5087. __le32 opaque_0;
  5088. __le16 opaque_1;
  5089. u8 cmd_err;
  5090. u8 valid;
  5091. };
  5092. /* Port Tx Statistics Formats (408 bytes) */
  5093. struct tx_port_stats {
  5094. __le64 tx_64b_frames;
  5095. __le64 tx_65b_127b_frames;
  5096. __le64 tx_128b_255b_frames;
  5097. __le64 tx_256b_511b_frames;
  5098. __le64 tx_512b_1023b_frames;
  5099. __le64 tx_1024b_1518_frames;
  5100. __le64 tx_good_vlan_frames;
  5101. __le64 tx_1519b_2047_frames;
  5102. __le64 tx_2048b_4095b_frames;
  5103. __le64 tx_4096b_9216b_frames;
  5104. __le64 tx_9217b_16383b_frames;
  5105. __le64 tx_good_frames;
  5106. __le64 tx_total_frames;
  5107. __le64 tx_ucast_frames;
  5108. __le64 tx_mcast_frames;
  5109. __le64 tx_bcast_frames;
  5110. __le64 tx_pause_frames;
  5111. __le64 tx_pfc_frames;
  5112. __le64 tx_jabber_frames;
  5113. __le64 tx_fcs_err_frames;
  5114. __le64 tx_control_frames;
  5115. __le64 tx_oversz_frames;
  5116. __le64 tx_single_dfrl_frames;
  5117. __le64 tx_multi_dfrl_frames;
  5118. __le64 tx_single_coll_frames;
  5119. __le64 tx_multi_coll_frames;
  5120. __le64 tx_late_coll_frames;
  5121. __le64 tx_excessive_coll_frames;
  5122. __le64 tx_frag_frames;
  5123. __le64 tx_err;
  5124. __le64 tx_tagged_frames;
  5125. __le64 tx_dbl_tagged_frames;
  5126. __le64 tx_runt_frames;
  5127. __le64 tx_fifo_underruns;
  5128. __le64 tx_pfc_ena_frames_pri0;
  5129. __le64 tx_pfc_ena_frames_pri1;
  5130. __le64 tx_pfc_ena_frames_pri2;
  5131. __le64 tx_pfc_ena_frames_pri3;
  5132. __le64 tx_pfc_ena_frames_pri4;
  5133. __le64 tx_pfc_ena_frames_pri5;
  5134. __le64 tx_pfc_ena_frames_pri6;
  5135. __le64 tx_pfc_ena_frames_pri7;
  5136. __le64 tx_eee_lpi_events;
  5137. __le64 tx_eee_lpi_duration;
  5138. __le64 tx_llfc_logical_msgs;
  5139. __le64 tx_hcfc_msgs;
  5140. __le64 tx_total_collisions;
  5141. __le64 tx_bytes;
  5142. __le64 tx_xthol_frames;
  5143. __le64 tx_stat_discard;
  5144. __le64 tx_stat_error;
  5145. };
  5146. /* Port Rx Statistics Formats (528 bytes) */
  5147. struct rx_port_stats {
  5148. __le64 rx_64b_frames;
  5149. __le64 rx_65b_127b_frames;
  5150. __le64 rx_128b_255b_frames;
  5151. __le64 rx_256b_511b_frames;
  5152. __le64 rx_512b_1023b_frames;
  5153. __le64 rx_1024b_1518_frames;
  5154. __le64 rx_good_vlan_frames;
  5155. __le64 rx_1519b_2047b_frames;
  5156. __le64 rx_2048b_4095b_frames;
  5157. __le64 rx_4096b_9216b_frames;
  5158. __le64 rx_9217b_16383b_frames;
  5159. __le64 rx_total_frames;
  5160. __le64 rx_ucast_frames;
  5161. __le64 rx_mcast_frames;
  5162. __le64 rx_bcast_frames;
  5163. __le64 rx_fcs_err_frames;
  5164. __le64 rx_ctrl_frames;
  5165. __le64 rx_pause_frames;
  5166. __le64 rx_pfc_frames;
  5167. __le64 rx_unsupported_opcode_frames;
  5168. __le64 rx_unsupported_da_pausepfc_frames;
  5169. __le64 rx_wrong_sa_frames;
  5170. __le64 rx_align_err_frames;
  5171. __le64 rx_oor_len_frames;
  5172. __le64 rx_code_err_frames;
  5173. __le64 rx_false_carrier_frames;
  5174. __le64 rx_ovrsz_frames;
  5175. __le64 rx_jbr_frames;
  5176. __le64 rx_mtu_err_frames;
  5177. __le64 rx_match_crc_frames;
  5178. __le64 rx_promiscuous_frames;
  5179. __le64 rx_tagged_frames;
  5180. __le64 rx_double_tagged_frames;
  5181. __le64 rx_trunc_frames;
  5182. __le64 rx_good_frames;
  5183. __le64 rx_pfc_xon2xoff_frames_pri0;
  5184. __le64 rx_pfc_xon2xoff_frames_pri1;
  5185. __le64 rx_pfc_xon2xoff_frames_pri2;
  5186. __le64 rx_pfc_xon2xoff_frames_pri3;
  5187. __le64 rx_pfc_xon2xoff_frames_pri4;
  5188. __le64 rx_pfc_xon2xoff_frames_pri5;
  5189. __le64 rx_pfc_xon2xoff_frames_pri6;
  5190. __le64 rx_pfc_xon2xoff_frames_pri7;
  5191. __le64 rx_pfc_ena_frames_pri0;
  5192. __le64 rx_pfc_ena_frames_pri1;
  5193. __le64 rx_pfc_ena_frames_pri2;
  5194. __le64 rx_pfc_ena_frames_pri3;
  5195. __le64 rx_pfc_ena_frames_pri4;
  5196. __le64 rx_pfc_ena_frames_pri5;
  5197. __le64 rx_pfc_ena_frames_pri6;
  5198. __le64 rx_pfc_ena_frames_pri7;
  5199. __le64 rx_sch_crc_err_frames;
  5200. __le64 rx_undrsz_frames;
  5201. __le64 rx_frag_frames;
  5202. __le64 rx_eee_lpi_events;
  5203. __le64 rx_eee_lpi_duration;
  5204. __le64 rx_llfc_physical_msgs;
  5205. __le64 rx_llfc_logical_msgs;
  5206. __le64 rx_llfc_msgs_with_crc_err;
  5207. __le64 rx_hcfc_msgs;
  5208. __le64 rx_hcfc_msgs_with_crc_err;
  5209. __le64 rx_bytes;
  5210. __le64 rx_runt_bytes;
  5211. __le64 rx_runt_frames;
  5212. __le64 rx_stat_discard;
  5213. __le64 rx_stat_err;
  5214. };
  5215. /* Periodic Statistics Context DMA to host (160 bytes) */
  5216. struct ctx_hw_stats {
  5217. __le64 rx_ucast_pkts;
  5218. __le64 rx_mcast_pkts;
  5219. __le64 rx_bcast_pkts;
  5220. __le64 rx_discard_pkts;
  5221. __le64 rx_drop_pkts;
  5222. __le64 rx_ucast_bytes;
  5223. __le64 rx_mcast_bytes;
  5224. __le64 rx_bcast_bytes;
  5225. __le64 tx_ucast_pkts;
  5226. __le64 tx_mcast_pkts;
  5227. __le64 tx_bcast_pkts;
  5228. __le64 tx_discard_pkts;
  5229. __le64 tx_drop_pkts;
  5230. __le64 tx_ucast_bytes;
  5231. __le64 tx_mcast_bytes;
  5232. __le64 tx_bcast_bytes;
  5233. __le64 tpa_pkts;
  5234. __le64 tpa_bytes;
  5235. __le64 tpa_events;
  5236. __le64 tpa_aborts;
  5237. };
  5238. /* Structure data header (16 bytes) */
  5239. struct hwrm_struct_hdr {
  5240. __le16 struct_id;
  5241. #define STRUCT_HDR_STRUCT_ID_LLDP_CFG 0x41bUL
  5242. #define STRUCT_HDR_STRUCT_ID_DCBX_ETS 0x41dUL
  5243. #define STRUCT_HDR_STRUCT_ID_DCBX_PFC 0x41fUL
  5244. #define STRUCT_HDR_STRUCT_ID_DCBX_APP 0x421UL
  5245. #define STRUCT_HDR_STRUCT_ID_DCBX_FEATURE_STATE 0x422UL
  5246. #define STRUCT_HDR_STRUCT_ID_LLDP_GENERIC 0x424UL
  5247. #define STRUCT_HDR_STRUCT_ID_LLDP_DEVICE 0x426UL
  5248. #define STRUCT_HDR_STRUCT_ID_PORT_DESCRIPTION 0xaUL
  5249. __le16 len;
  5250. u8 version;
  5251. u8 count;
  5252. __le16 subtype;
  5253. __le16 next_offset;
  5254. #define STRUCT_HDR_NEXT_OFFSET_LAST 0x0UL
  5255. __le16 unused_0[3];
  5256. };
  5257. /* DCBX Application configuration structure (1057) (8 bytes) */
  5258. struct hwrm_struct_data_dcbx_app {
  5259. __be16 protocol_id;
  5260. u8 protocol_selector;
  5261. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_ETHER_TYPE 0x1UL
  5262. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_PORT 0x2UL
  5263. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_UDP_PORT 0x3UL
  5264. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_UDP_PORT 0x4UL
  5265. u8 priority;
  5266. u8 valid;
  5267. u8 unused_0[3];
  5268. };
  5269. #endif