bnxt.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /* Broadcom NetXtreme-C/E network driver.
  2. *
  3. * Copyright (c) 2014-2016 Broadcom Corporation
  4. * Copyright (c) 2016-2017 Broadcom Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. */
  10. #ifndef BNXT_H
  11. #define BNXT_H
  12. #define DRV_MODULE_NAME "bnxt_en"
  13. #define DRV_MODULE_VERSION "1.7.0"
  14. #define DRV_VER_MAJ 1
  15. #define DRV_VER_MIN 7
  16. #define DRV_VER_UPD 0
  17. struct tx_bd {
  18. __le32 tx_bd_len_flags_type;
  19. #define TX_BD_TYPE (0x3f << 0)
  20. #define TX_BD_TYPE_SHORT_TX_BD (0x00 << 0)
  21. #define TX_BD_TYPE_LONG_TX_BD (0x10 << 0)
  22. #define TX_BD_FLAGS_PACKET_END (1 << 6)
  23. #define TX_BD_FLAGS_NO_CMPL (1 << 7)
  24. #define TX_BD_FLAGS_BD_CNT (0x1f << 8)
  25. #define TX_BD_FLAGS_BD_CNT_SHIFT 8
  26. #define TX_BD_FLAGS_LHINT (3 << 13)
  27. #define TX_BD_FLAGS_LHINT_SHIFT 13
  28. #define TX_BD_FLAGS_LHINT_512_AND_SMALLER (0 << 13)
  29. #define TX_BD_FLAGS_LHINT_512_TO_1023 (1 << 13)
  30. #define TX_BD_FLAGS_LHINT_1024_TO_2047 (2 << 13)
  31. #define TX_BD_FLAGS_LHINT_2048_AND_LARGER (3 << 13)
  32. #define TX_BD_FLAGS_COAL_NOW (1 << 15)
  33. #define TX_BD_LEN (0xffff << 16)
  34. #define TX_BD_LEN_SHIFT 16
  35. u32 tx_bd_opaque;
  36. __le64 tx_bd_haddr;
  37. } __packed;
  38. struct tx_bd_ext {
  39. __le32 tx_bd_hsize_lflags;
  40. #define TX_BD_FLAGS_TCP_UDP_CHKSUM (1 << 0)
  41. #define TX_BD_FLAGS_IP_CKSUM (1 << 1)
  42. #define TX_BD_FLAGS_NO_CRC (1 << 2)
  43. #define TX_BD_FLAGS_STAMP (1 << 3)
  44. #define TX_BD_FLAGS_T_IP_CHKSUM (1 << 4)
  45. #define TX_BD_FLAGS_LSO (1 << 5)
  46. #define TX_BD_FLAGS_IPID_FMT (1 << 6)
  47. #define TX_BD_FLAGS_T_IPID (1 << 7)
  48. #define TX_BD_HSIZE (0xff << 16)
  49. #define TX_BD_HSIZE_SHIFT 16
  50. __le32 tx_bd_mss;
  51. __le32 tx_bd_cfa_action;
  52. #define TX_BD_CFA_ACTION (0xffff << 16)
  53. #define TX_BD_CFA_ACTION_SHIFT 16
  54. __le32 tx_bd_cfa_meta;
  55. #define TX_BD_CFA_META_MASK 0xfffffff
  56. #define TX_BD_CFA_META_VID_MASK 0xfff
  57. #define TX_BD_CFA_META_PRI_MASK (0xf << 12)
  58. #define TX_BD_CFA_META_PRI_SHIFT 12
  59. #define TX_BD_CFA_META_TPID_MASK (3 << 16)
  60. #define TX_BD_CFA_META_TPID_SHIFT 16
  61. #define TX_BD_CFA_META_KEY (0xf << 28)
  62. #define TX_BD_CFA_META_KEY_SHIFT 28
  63. #define TX_BD_CFA_META_KEY_VLAN (1 << 28)
  64. };
  65. struct rx_bd {
  66. __le32 rx_bd_len_flags_type;
  67. #define RX_BD_TYPE (0x3f << 0)
  68. #define RX_BD_TYPE_RX_PACKET_BD 0x4
  69. #define RX_BD_TYPE_RX_BUFFER_BD 0x5
  70. #define RX_BD_TYPE_RX_AGG_BD 0x6
  71. #define RX_BD_TYPE_16B_BD_SIZE (0 << 4)
  72. #define RX_BD_TYPE_32B_BD_SIZE (1 << 4)
  73. #define RX_BD_TYPE_48B_BD_SIZE (2 << 4)
  74. #define RX_BD_TYPE_64B_BD_SIZE (3 << 4)
  75. #define RX_BD_FLAGS_SOP (1 << 6)
  76. #define RX_BD_FLAGS_EOP (1 << 7)
  77. #define RX_BD_FLAGS_BUFFERS (3 << 8)
  78. #define RX_BD_FLAGS_1_BUFFER_PACKET (0 << 8)
  79. #define RX_BD_FLAGS_2_BUFFER_PACKET (1 << 8)
  80. #define RX_BD_FLAGS_3_BUFFER_PACKET (2 << 8)
  81. #define RX_BD_FLAGS_4_BUFFER_PACKET (3 << 8)
  82. #define RX_BD_LEN (0xffff << 16)
  83. #define RX_BD_LEN_SHIFT 16
  84. u32 rx_bd_opaque;
  85. __le64 rx_bd_haddr;
  86. };
  87. struct tx_cmp {
  88. __le32 tx_cmp_flags_type;
  89. #define CMP_TYPE (0x3f << 0)
  90. #define CMP_TYPE_TX_L2_CMP 0
  91. #define CMP_TYPE_RX_L2_CMP 17
  92. #define CMP_TYPE_RX_AGG_CMP 18
  93. #define CMP_TYPE_RX_L2_TPA_START_CMP 19
  94. #define CMP_TYPE_RX_L2_TPA_END_CMP 21
  95. #define CMP_TYPE_STATUS_CMP 32
  96. #define CMP_TYPE_REMOTE_DRIVER_REQ 34
  97. #define CMP_TYPE_REMOTE_DRIVER_RESP 36
  98. #define CMP_TYPE_ERROR_STATUS 48
  99. #define CMPL_BASE_TYPE_STAT_EJECT 0x1aUL
  100. #define CMPL_BASE_TYPE_HWRM_DONE 0x20UL
  101. #define CMPL_BASE_TYPE_HWRM_FWD_REQ 0x22UL
  102. #define CMPL_BASE_TYPE_HWRM_FWD_RESP 0x24UL
  103. #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  104. #define TX_CMP_FLAGS_ERROR (1 << 6)
  105. #define TX_CMP_FLAGS_PUSH (1 << 7)
  106. u32 tx_cmp_opaque;
  107. __le32 tx_cmp_errors_v;
  108. #define TX_CMP_V (1 << 0)
  109. #define TX_CMP_ERRORS_BUFFER_ERROR (7 << 1)
  110. #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR 0
  111. #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT 2
  112. #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG 4
  113. #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS 5
  114. #define TX_CMP_ERRORS_ZERO_LENGTH_PKT (1 << 4)
  115. #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN (1 << 5)
  116. #define TX_CMP_ERRORS_DMA_ERROR (1 << 6)
  117. #define TX_CMP_ERRORS_HINT_TOO_SHORT (1 << 7)
  118. __le32 tx_cmp_unsed_3;
  119. };
  120. struct rx_cmp {
  121. __le32 rx_cmp_len_flags_type;
  122. #define RX_CMP_CMP_TYPE (0x3f << 0)
  123. #define RX_CMP_FLAGS_ERROR (1 << 6)
  124. #define RX_CMP_FLAGS_PLACEMENT (7 << 7)
  125. #define RX_CMP_FLAGS_RSS_VALID (1 << 10)
  126. #define RX_CMP_FLAGS_UNUSED (1 << 11)
  127. #define RX_CMP_FLAGS_ITYPES_SHIFT 12
  128. #define RX_CMP_FLAGS_ITYPE_UNKNOWN (0 << 12)
  129. #define RX_CMP_FLAGS_ITYPE_IP (1 << 12)
  130. #define RX_CMP_FLAGS_ITYPE_TCP (2 << 12)
  131. #define RX_CMP_FLAGS_ITYPE_UDP (3 << 12)
  132. #define RX_CMP_FLAGS_ITYPE_FCOE (4 << 12)
  133. #define RX_CMP_FLAGS_ITYPE_ROCE (5 << 12)
  134. #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS (8 << 12)
  135. #define RX_CMP_FLAGS_ITYPE_PTP_W_TS (9 << 12)
  136. #define RX_CMP_LEN (0xffff << 16)
  137. #define RX_CMP_LEN_SHIFT 16
  138. u32 rx_cmp_opaque;
  139. __le32 rx_cmp_misc_v1;
  140. #define RX_CMP_V1 (1 << 0)
  141. #define RX_CMP_AGG_BUFS (0x1f << 1)
  142. #define RX_CMP_AGG_BUFS_SHIFT 1
  143. #define RX_CMP_RSS_HASH_TYPE (0x7f << 9)
  144. #define RX_CMP_RSS_HASH_TYPE_SHIFT 9
  145. #define RX_CMP_PAYLOAD_OFFSET (0xff << 16)
  146. #define RX_CMP_PAYLOAD_OFFSET_SHIFT 16
  147. __le32 rx_cmp_rss_hash;
  148. };
  149. #define RX_CMP_HASH_VALID(rxcmp) \
  150. ((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID))
  151. #define RSS_PROFILE_ID_MASK 0x1f
  152. #define RX_CMP_HASH_TYPE(rxcmp) \
  153. (((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\
  154. RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
  155. struct rx_cmp_ext {
  156. __le32 rx_cmp_flags2;
  157. #define RX_CMP_FLAGS2_IP_CS_CALC 0x1
  158. #define RX_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
  159. #define RX_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
  160. #define RX_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
  161. #define RX_CMP_FLAGS2_META_FORMAT_VLAN (0x1 << 4)
  162. __le32 rx_cmp_meta_data;
  163. #define RX_CMP_FLAGS2_METADATA_VID_MASK 0xfff
  164. #define RX_CMP_FLAGS2_METADATA_TPID_MASK 0xffff0000
  165. #define RX_CMP_FLAGS2_METADATA_TPID_SFT 16
  166. __le32 rx_cmp_cfa_code_errors_v2;
  167. #define RX_CMP_V (1 << 0)
  168. #define RX_CMPL_ERRORS_MASK (0x7fff << 1)
  169. #define RX_CMPL_ERRORS_SFT 1
  170. #define RX_CMPL_ERRORS_BUFFER_ERROR_MASK (0x7 << 1)
  171. #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
  172. #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT (0x1 << 1)
  173. #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1)
  174. #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
  175. #define RX_CMPL_ERRORS_IP_CS_ERROR (0x1 << 4)
  176. #define RX_CMPL_ERRORS_L4_CS_ERROR (0x1 << 5)
  177. #define RX_CMPL_ERRORS_T_IP_CS_ERROR (0x1 << 6)
  178. #define RX_CMPL_ERRORS_T_L4_CS_ERROR (0x1 << 7)
  179. #define RX_CMPL_ERRORS_CRC_ERROR (0x1 << 8)
  180. #define RX_CMPL_ERRORS_T_PKT_ERROR_MASK (0x7 << 9)
  181. #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR (0x0 << 9)
  182. #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION (0x1 << 9)
  183. #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN (0x2 << 9)
  184. #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR (0x3 << 9)
  185. #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR (0x4 << 9)
  186. #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR (0x5 << 9)
  187. #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL (0x6 << 9)
  188. #define RX_CMPL_ERRORS_PKT_ERROR_MASK (0xf << 12)
  189. #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR (0x0 << 12)
  190. #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION (0x1 << 12)
  191. #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN (0x2 << 12)
  192. #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL (0x3 << 12)
  193. #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR (0x4 << 12)
  194. #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR (0x5 << 12)
  195. #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN (0x6 << 12)
  196. #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12)
  197. #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN (0x8 << 12)
  198. #define RX_CMPL_CFA_CODE_MASK (0xffff << 16)
  199. #define RX_CMPL_CFA_CODE_SFT 16
  200. __le32 rx_cmp_unused3;
  201. };
  202. #define RX_CMP_L2_ERRORS \
  203. cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR)
  204. #define RX_CMP_L4_CS_BITS \
  205. (cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC))
  206. #define RX_CMP_L4_CS_ERR_BITS \
  207. (cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR))
  208. #define RX_CMP_L4_CS_OK(rxcmp1) \
  209. (((rxcmp1)->rx_cmp_flags2 & RX_CMP_L4_CS_BITS) && \
  210. !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS))
  211. #define RX_CMP_ENCAP(rxcmp1) \
  212. ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) & \
  213. RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3)
  214. struct rx_agg_cmp {
  215. __le32 rx_agg_cmp_len_flags_type;
  216. #define RX_AGG_CMP_TYPE (0x3f << 0)
  217. #define RX_AGG_CMP_LEN (0xffff << 16)
  218. #define RX_AGG_CMP_LEN_SHIFT 16
  219. u32 rx_agg_cmp_opaque;
  220. __le32 rx_agg_cmp_v;
  221. #define RX_AGG_CMP_V (1 << 0)
  222. __le32 rx_agg_cmp_unused;
  223. };
  224. struct rx_tpa_start_cmp {
  225. __le32 rx_tpa_start_cmp_len_flags_type;
  226. #define RX_TPA_START_CMP_TYPE (0x3f << 0)
  227. #define RX_TPA_START_CMP_FLAGS (0x3ff << 6)
  228. #define RX_TPA_START_CMP_FLAGS_SHIFT 6
  229. #define RX_TPA_START_CMP_FLAGS_PLACEMENT (0x7 << 7)
  230. #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT 7
  231. #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
  232. #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
  233. #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
  234. #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
  235. #define RX_TPA_START_CMP_FLAGS_RSS_VALID (0x1 << 10)
  236. #define RX_TPA_START_CMP_FLAGS_ITYPES (0xf << 12)
  237. #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT 12
  238. #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
  239. #define RX_TPA_START_CMP_LEN (0xffff << 16)
  240. #define RX_TPA_START_CMP_LEN_SHIFT 16
  241. u32 rx_tpa_start_cmp_opaque;
  242. __le32 rx_tpa_start_cmp_misc_v1;
  243. #define RX_TPA_START_CMP_V1 (0x1 << 0)
  244. #define RX_TPA_START_CMP_RSS_HASH_TYPE (0x7f << 9)
  245. #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT 9
  246. #define RX_TPA_START_CMP_AGG_ID (0x7f << 25)
  247. #define RX_TPA_START_CMP_AGG_ID_SHIFT 25
  248. __le32 rx_tpa_start_cmp_rss_hash;
  249. };
  250. #define TPA_START_HASH_VALID(rx_tpa_start) \
  251. ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \
  252. cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID))
  253. #define TPA_START_HASH_TYPE(rx_tpa_start) \
  254. (((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
  255. RX_TPA_START_CMP_RSS_HASH_TYPE) >> \
  256. RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
  257. #define TPA_START_AGG_ID(rx_tpa_start) \
  258. ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
  259. RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT)
  260. struct rx_tpa_start_cmp_ext {
  261. __le32 rx_tpa_start_cmp_flags2;
  262. #define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC (0x1 << 0)
  263. #define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
  264. #define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
  265. #define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
  266. #define RX_TPA_START_CMP_FLAGS2_IP_TYPE (0x1 << 8)
  267. __le32 rx_tpa_start_cmp_metadata;
  268. __le32 rx_tpa_start_cmp_cfa_code_v2;
  269. #define RX_TPA_START_CMP_V2 (0x1 << 0)
  270. #define RX_TPA_START_CMP_CFA_CODE (0xffff << 16)
  271. #define RX_TPA_START_CMPL_CFA_CODE_SHIFT 16
  272. __le32 rx_tpa_start_cmp_hdr_info;
  273. };
  274. struct rx_tpa_end_cmp {
  275. __le32 rx_tpa_end_cmp_len_flags_type;
  276. #define RX_TPA_END_CMP_TYPE (0x3f << 0)
  277. #define RX_TPA_END_CMP_FLAGS (0x3ff << 6)
  278. #define RX_TPA_END_CMP_FLAGS_SHIFT 6
  279. #define RX_TPA_END_CMP_FLAGS_PLACEMENT (0x7 << 7)
  280. #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT 7
  281. #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
  282. #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
  283. #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
  284. #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
  285. #define RX_TPA_END_CMP_FLAGS_RSS_VALID (0x1 << 10)
  286. #define RX_TPA_END_CMP_FLAGS_ITYPES (0xf << 12)
  287. #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT 12
  288. #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
  289. #define RX_TPA_END_CMP_LEN (0xffff << 16)
  290. #define RX_TPA_END_CMP_LEN_SHIFT 16
  291. u32 rx_tpa_end_cmp_opaque;
  292. __le32 rx_tpa_end_cmp_misc_v1;
  293. #define RX_TPA_END_CMP_V1 (0x1 << 0)
  294. #define RX_TPA_END_CMP_AGG_BUFS (0x3f << 1)
  295. #define RX_TPA_END_CMP_AGG_BUFS_SHIFT 1
  296. #define RX_TPA_END_CMP_TPA_SEGS (0xff << 8)
  297. #define RX_TPA_END_CMP_TPA_SEGS_SHIFT 8
  298. #define RX_TPA_END_CMP_PAYLOAD_OFFSET (0xff << 16)
  299. #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT 16
  300. #define RX_TPA_END_CMP_AGG_ID (0x7f << 25)
  301. #define RX_TPA_END_CMP_AGG_ID_SHIFT 25
  302. __le32 rx_tpa_end_cmp_tsdelta;
  303. #define RX_TPA_END_GRO_TS (0x1 << 31)
  304. };
  305. #define TPA_END_AGG_ID(rx_tpa_end) \
  306. ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
  307. RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT)
  308. #define TPA_END_TPA_SEGS(rx_tpa_end) \
  309. ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
  310. RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT)
  311. #define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO \
  312. cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO & \
  313. RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS)
  314. #define TPA_END_GRO(rx_tpa_end) \
  315. ((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type & \
  316. RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO)
  317. #define TPA_END_GRO_TS(rx_tpa_end) \
  318. (!!((rx_tpa_end)->rx_tpa_end_cmp_tsdelta & \
  319. cpu_to_le32(RX_TPA_END_GRO_TS)))
  320. struct rx_tpa_end_cmp_ext {
  321. __le32 rx_tpa_end_cmp_dup_acks;
  322. #define RX_TPA_END_CMP_TPA_DUP_ACKS (0xf << 0)
  323. __le32 rx_tpa_end_cmp_seg_len;
  324. #define RX_TPA_END_CMP_TPA_SEG_LEN (0xffff << 0)
  325. __le32 rx_tpa_end_cmp_errors_v2;
  326. #define RX_TPA_END_CMP_V2 (0x1 << 0)
  327. #define RX_TPA_END_CMP_ERRORS (0x7fff << 1)
  328. #define RX_TPA_END_CMPL_ERRORS_SHIFT 1
  329. u32 rx_tpa_end_cmp_start_opaque;
  330. };
  331. #define DB_IDX_MASK 0xffffff
  332. #define DB_IDX_VALID (0x1 << 26)
  333. #define DB_IRQ_DIS (0x1 << 27)
  334. #define DB_KEY_TX (0x0 << 28)
  335. #define DB_KEY_RX (0x1 << 28)
  336. #define DB_KEY_CP (0x2 << 28)
  337. #define DB_KEY_ST (0x3 << 28)
  338. #define DB_KEY_TX_PUSH (0x4 << 28)
  339. #define DB_LONG_TX_PUSH (0x2 << 24)
  340. #define BNXT_MIN_ROCE_CP_RINGS 2
  341. #define BNXT_MIN_ROCE_STAT_CTXS 1
  342. #define INVALID_HW_RING_ID ((u16)-1)
  343. /* The hardware supports certain page sizes. Use the supported page sizes
  344. * to allocate the rings.
  345. */
  346. #if (PAGE_SHIFT < 12)
  347. #define BNXT_PAGE_SHIFT 12
  348. #elif (PAGE_SHIFT <= 13)
  349. #define BNXT_PAGE_SHIFT PAGE_SHIFT
  350. #elif (PAGE_SHIFT < 16)
  351. #define BNXT_PAGE_SHIFT 13
  352. #else
  353. #define BNXT_PAGE_SHIFT 16
  354. #endif
  355. #define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHIFT)
  356. /* The RXBD length is 16-bit so we can only support page sizes < 64K */
  357. #if (PAGE_SHIFT > 15)
  358. #define BNXT_RX_PAGE_SHIFT 15
  359. #else
  360. #define BNXT_RX_PAGE_SHIFT PAGE_SHIFT
  361. #endif
  362. #define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT)
  363. #define BNXT_MAX_MTU 9500
  364. #define BNXT_MAX_PAGE_MODE_MTU \
  365. ((unsigned int)PAGE_SIZE - VLAN_ETH_HLEN - NET_IP_ALIGN - \
  366. XDP_PACKET_HEADROOM)
  367. #define BNXT_MIN_PKT_SIZE 52
  368. #define BNXT_NUM_TESTS(bp) 0
  369. #define BNXT_DEFAULT_RX_RING_SIZE 511
  370. #define BNXT_DEFAULT_TX_RING_SIZE 511
  371. #define MAX_TPA 64
  372. #if (BNXT_PAGE_SHIFT == 16)
  373. #define MAX_RX_PAGES 1
  374. #define MAX_RX_AGG_PAGES 4
  375. #define MAX_TX_PAGES 1
  376. #define MAX_CP_PAGES 8
  377. #else
  378. #define MAX_RX_PAGES 8
  379. #define MAX_RX_AGG_PAGES 32
  380. #define MAX_TX_PAGES 8
  381. #define MAX_CP_PAGES 64
  382. #endif
  383. #define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd))
  384. #define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd))
  385. #define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp))
  386. #define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT)
  387. #define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
  388. #define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT)
  389. #define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT)
  390. #define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
  391. #define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT)
  392. #define BNXT_MAX_RX_DESC_CNT (RX_DESC_CNT * MAX_RX_PAGES - 1)
  393. #define BNXT_MAX_RX_JUM_DESC_CNT (RX_DESC_CNT * MAX_RX_AGG_PAGES - 1)
  394. #define BNXT_MAX_TX_DESC_CNT (TX_DESC_CNT * MAX_TX_PAGES - 1)
  395. #define RX_RING(x) (((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
  396. #define RX_IDX(x) ((x) & (RX_DESC_CNT - 1))
  397. #define TX_RING(x) (((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
  398. #define TX_IDX(x) ((x) & (TX_DESC_CNT - 1))
  399. #define CP_RING(x) (((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
  400. #define CP_IDX(x) ((x) & (CP_DESC_CNT - 1))
  401. #define TX_CMP_VALID(txcmp, raw_cons) \
  402. (!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) == \
  403. !((raw_cons) & bp->cp_bit))
  404. #define RX_CMP_VALID(rxcmp1, raw_cons) \
  405. (!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\
  406. !((raw_cons) & bp->cp_bit))
  407. #define RX_AGG_CMP_VALID(agg, raw_cons) \
  408. (!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) == \
  409. !((raw_cons) & bp->cp_bit))
  410. #define TX_CMP_TYPE(txcmp) \
  411. (le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE)
  412. #define RX_CMP_TYPE(rxcmp) \
  413. (le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE)
  414. #define NEXT_RX(idx) (((idx) + 1) & bp->rx_ring_mask)
  415. #define NEXT_RX_AGG(idx) (((idx) + 1) & bp->rx_agg_ring_mask)
  416. #define NEXT_TX(idx) (((idx) + 1) & bp->tx_ring_mask)
  417. #define ADV_RAW_CMP(idx, n) ((idx) + (n))
  418. #define NEXT_RAW_CMP(idx) ADV_RAW_CMP(idx, 1)
  419. #define RING_CMP(idx) ((idx) & bp->cp_ring_mask)
  420. #define NEXT_CMP(idx) RING_CMP(ADV_RAW_CMP(idx, 1))
  421. #define BNXT_HWRM_MAX_REQ_LEN (bp->hwrm_max_req_len)
  422. #define DFLT_HWRM_CMD_TIMEOUT 500
  423. #define HWRM_CMD_TIMEOUT (bp->hwrm_cmd_timeout)
  424. #define HWRM_RESET_TIMEOUT ((HWRM_CMD_TIMEOUT) * 4)
  425. #define HWRM_RESP_ERR_CODE_MASK 0xffff
  426. #define HWRM_RESP_LEN_OFFSET 4
  427. #define HWRM_RESP_LEN_MASK 0xffff0000
  428. #define HWRM_RESP_LEN_SFT 16
  429. #define HWRM_RESP_VALID_MASK 0xff000000
  430. #define HWRM_SEQ_ID_INVALID -1
  431. #define BNXT_HWRM_REQ_MAX_SIZE 128
  432. #define BNXT_HWRM_REQS_PER_PAGE (BNXT_PAGE_SIZE / \
  433. BNXT_HWRM_REQ_MAX_SIZE)
  434. #define BNXT_RX_EVENT 1
  435. #define BNXT_AGG_EVENT 2
  436. #define BNXT_TX_EVENT 4
  437. struct bnxt_sw_tx_bd {
  438. struct sk_buff *skb;
  439. DEFINE_DMA_UNMAP_ADDR(mapping);
  440. u8 is_gso;
  441. u8 is_push;
  442. union {
  443. unsigned short nr_frags;
  444. u16 rx_prod;
  445. };
  446. };
  447. struct bnxt_sw_rx_bd {
  448. void *data;
  449. u8 *data_ptr;
  450. dma_addr_t mapping;
  451. };
  452. struct bnxt_sw_rx_agg_bd {
  453. struct page *page;
  454. unsigned int offset;
  455. dma_addr_t mapping;
  456. };
  457. struct bnxt_ring_struct {
  458. int nr_pages;
  459. int page_size;
  460. void **pg_arr;
  461. dma_addr_t *dma_arr;
  462. __le64 *pg_tbl;
  463. dma_addr_t pg_tbl_map;
  464. int vmem_size;
  465. void **vmem;
  466. u16 fw_ring_id; /* Ring id filled by Chimp FW */
  467. u8 queue_id;
  468. };
  469. struct tx_push_bd {
  470. __le32 doorbell;
  471. __le32 tx_bd_len_flags_type;
  472. u32 tx_bd_opaque;
  473. struct tx_bd_ext txbd2;
  474. };
  475. struct tx_push_buffer {
  476. struct tx_push_bd push_bd;
  477. u32 data[25];
  478. };
  479. struct bnxt_tx_ring_info {
  480. struct bnxt_napi *bnapi;
  481. u16 tx_prod;
  482. u16 tx_cons;
  483. u16 txq_index;
  484. void __iomem *tx_doorbell;
  485. struct tx_bd *tx_desc_ring[MAX_TX_PAGES];
  486. struct bnxt_sw_tx_bd *tx_buf_ring;
  487. dma_addr_t tx_desc_mapping[MAX_TX_PAGES];
  488. struct tx_push_buffer *tx_push;
  489. dma_addr_t tx_push_mapping;
  490. __le64 data_mapping;
  491. #define BNXT_DEV_STATE_CLOSING 0x1
  492. u32 dev_state;
  493. struct bnxt_ring_struct tx_ring_struct;
  494. };
  495. struct bnxt_tpa_info {
  496. void *data;
  497. u8 *data_ptr;
  498. dma_addr_t mapping;
  499. u16 len;
  500. unsigned short gso_type;
  501. u32 flags2;
  502. u32 metadata;
  503. enum pkt_hash_types hash_type;
  504. u32 rss_hash;
  505. u32 hdr_info;
  506. #define BNXT_TPA_L4_SIZE(hdr_info) \
  507. (((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32)
  508. #define BNXT_TPA_INNER_L3_OFF(hdr_info) \
  509. (((hdr_info) >> 18) & 0x1ff)
  510. #define BNXT_TPA_INNER_L2_OFF(hdr_info) \
  511. (((hdr_info) >> 9) & 0x1ff)
  512. #define BNXT_TPA_OUTER_L3_OFF(hdr_info) \
  513. ((hdr_info) & 0x1ff)
  514. };
  515. struct bnxt_rx_ring_info {
  516. struct bnxt_napi *bnapi;
  517. u16 rx_prod;
  518. u16 rx_agg_prod;
  519. u16 rx_sw_agg_prod;
  520. u16 rx_next_cons;
  521. void __iomem *rx_doorbell;
  522. void __iomem *rx_agg_doorbell;
  523. struct bpf_prog *xdp_prog;
  524. struct rx_bd *rx_desc_ring[MAX_RX_PAGES];
  525. struct bnxt_sw_rx_bd *rx_buf_ring;
  526. struct rx_bd *rx_agg_desc_ring[MAX_RX_AGG_PAGES];
  527. struct bnxt_sw_rx_agg_bd *rx_agg_ring;
  528. unsigned long *rx_agg_bmap;
  529. u16 rx_agg_bmap_size;
  530. struct page *rx_page;
  531. unsigned int rx_page_offset;
  532. dma_addr_t rx_desc_mapping[MAX_RX_PAGES];
  533. dma_addr_t rx_agg_desc_mapping[MAX_RX_AGG_PAGES];
  534. struct bnxt_tpa_info *rx_tpa;
  535. struct bnxt_ring_struct rx_ring_struct;
  536. struct bnxt_ring_struct rx_agg_ring_struct;
  537. };
  538. struct bnxt_cp_ring_info {
  539. u32 cp_raw_cons;
  540. void __iomem *cp_doorbell;
  541. struct tx_cmp *cp_desc_ring[MAX_CP_PAGES];
  542. dma_addr_t cp_desc_mapping[MAX_CP_PAGES];
  543. struct ctx_hw_stats *hw_stats;
  544. dma_addr_t hw_stats_map;
  545. u32 hw_stats_ctx_id;
  546. u64 rx_l4_csum_errors;
  547. struct bnxt_ring_struct cp_ring_struct;
  548. };
  549. struct bnxt_napi {
  550. struct napi_struct napi;
  551. struct bnxt *bp;
  552. int index;
  553. struct bnxt_cp_ring_info cp_ring;
  554. struct bnxt_rx_ring_info *rx_ring;
  555. struct bnxt_tx_ring_info *tx_ring;
  556. void (*tx_int)(struct bnxt *, struct bnxt_napi *,
  557. int);
  558. u32 flags;
  559. #define BNXT_NAPI_FLAG_XDP 0x1
  560. bool in_reset;
  561. };
  562. struct bnxt_irq {
  563. irq_handler_t handler;
  564. unsigned int vector;
  565. u8 requested;
  566. char name[IFNAMSIZ + 2];
  567. };
  568. #define HWRM_RING_ALLOC_TX 0x1
  569. #define HWRM_RING_ALLOC_RX 0x2
  570. #define HWRM_RING_ALLOC_AGG 0x4
  571. #define HWRM_RING_ALLOC_CMPL 0x8
  572. #define INVALID_STATS_CTX_ID -1
  573. struct bnxt_ring_grp_info {
  574. u16 fw_stats_ctx;
  575. u16 fw_grp_id;
  576. u16 rx_fw_ring_id;
  577. u16 agg_fw_ring_id;
  578. u16 cp_fw_ring_id;
  579. };
  580. struct bnxt_vnic_info {
  581. u16 fw_vnic_id; /* returned by Chimp during alloc */
  582. #define BNXT_MAX_CTX_PER_VNIC 2
  583. u16 fw_rss_cos_lb_ctx[BNXT_MAX_CTX_PER_VNIC];
  584. u16 fw_l2_ctx_id;
  585. #define BNXT_MAX_UC_ADDRS 4
  586. __le64 fw_l2_filter_id[BNXT_MAX_UC_ADDRS];
  587. /* index 0 always dev_addr */
  588. u16 uc_filter_count;
  589. u8 *uc_list;
  590. u16 *fw_grp_ids;
  591. dma_addr_t rss_table_dma_addr;
  592. __le16 *rss_table;
  593. dma_addr_t rss_hash_key_dma_addr;
  594. u64 *rss_hash_key;
  595. u32 rx_mask;
  596. u8 *mc_list;
  597. int mc_list_size;
  598. int mc_list_count;
  599. dma_addr_t mc_list_mapping;
  600. #define BNXT_MAX_MC_ADDRS 16
  601. u32 flags;
  602. #define BNXT_VNIC_RSS_FLAG 1
  603. #define BNXT_VNIC_RFS_FLAG 2
  604. #define BNXT_VNIC_MCAST_FLAG 4
  605. #define BNXT_VNIC_UCAST_FLAG 8
  606. #define BNXT_VNIC_RFS_NEW_RSS_FLAG 0x10
  607. };
  608. #if defined(CONFIG_BNXT_SRIOV)
  609. struct bnxt_vf_info {
  610. u16 fw_fid;
  611. u8 mac_addr[ETH_ALEN];
  612. u16 max_rsscos_ctxs;
  613. u16 max_cp_rings;
  614. u16 max_tx_rings;
  615. u16 max_rx_rings;
  616. u16 max_hw_ring_grps;
  617. u16 max_l2_ctxs;
  618. u16 max_irqs;
  619. u16 max_vnics;
  620. u16 max_stat_ctxs;
  621. u16 vlan;
  622. u32 flags;
  623. #define BNXT_VF_QOS 0x1
  624. #define BNXT_VF_SPOOFCHK 0x2
  625. #define BNXT_VF_LINK_FORCED 0x4
  626. #define BNXT_VF_LINK_UP 0x8
  627. u32 func_flags; /* func cfg flags */
  628. u32 min_tx_rate;
  629. u32 max_tx_rate;
  630. void *hwrm_cmd_req_addr;
  631. dma_addr_t hwrm_cmd_req_dma_addr;
  632. };
  633. #endif
  634. struct bnxt_pf_info {
  635. #define BNXT_FIRST_PF_FID 1
  636. #define BNXT_FIRST_VF_FID 128
  637. u16 fw_fid;
  638. u16 port_id;
  639. u8 mac_addr[ETH_ALEN];
  640. u16 max_rsscos_ctxs;
  641. u16 max_cp_rings;
  642. u16 max_tx_rings; /* HW assigned max tx rings for this PF */
  643. u16 max_rx_rings; /* HW assigned max rx rings for this PF */
  644. u16 max_hw_ring_grps;
  645. u16 max_irqs;
  646. u16 max_l2_ctxs;
  647. u16 max_vnics;
  648. u16 max_stat_ctxs;
  649. u32 first_vf_id;
  650. u16 active_vfs;
  651. u16 max_vfs;
  652. u32 max_encap_records;
  653. u32 max_decap_records;
  654. u32 max_tx_em_flows;
  655. u32 max_tx_wm_flows;
  656. u32 max_rx_em_flows;
  657. u32 max_rx_wm_flows;
  658. unsigned long *vf_event_bmap;
  659. u16 hwrm_cmd_req_pages;
  660. void *hwrm_cmd_req_addr[4];
  661. dma_addr_t hwrm_cmd_req_dma_addr[4];
  662. struct bnxt_vf_info *vf;
  663. };
  664. struct bnxt_ntuple_filter {
  665. struct hlist_node hash;
  666. u8 dst_mac_addr[ETH_ALEN];
  667. u8 src_mac_addr[ETH_ALEN];
  668. struct flow_keys fkeys;
  669. __le64 filter_id;
  670. u16 sw_id;
  671. u8 l2_fltr_idx;
  672. u16 rxq;
  673. u32 flow_id;
  674. unsigned long state;
  675. #define BNXT_FLTR_VALID 0
  676. #define BNXT_FLTR_UPDATE 1
  677. };
  678. struct bnxt_link_info {
  679. u8 phy_type;
  680. u8 media_type;
  681. u8 transceiver;
  682. u8 phy_addr;
  683. u8 phy_link_status;
  684. #define BNXT_LINK_NO_LINK PORT_PHY_QCFG_RESP_LINK_NO_LINK
  685. #define BNXT_LINK_SIGNAL PORT_PHY_QCFG_RESP_LINK_SIGNAL
  686. #define BNXT_LINK_LINK PORT_PHY_QCFG_RESP_LINK_LINK
  687. u8 wire_speed;
  688. u8 loop_back;
  689. u8 link_up;
  690. u8 duplex;
  691. #define BNXT_LINK_DUPLEX_HALF PORT_PHY_QCFG_RESP_DUPLEX_HALF
  692. #define BNXT_LINK_DUPLEX_FULL PORT_PHY_QCFG_RESP_DUPLEX_FULL
  693. u8 pause;
  694. #define BNXT_LINK_PAUSE_TX PORT_PHY_QCFG_RESP_PAUSE_TX
  695. #define BNXT_LINK_PAUSE_RX PORT_PHY_QCFG_RESP_PAUSE_RX
  696. #define BNXT_LINK_PAUSE_BOTH (PORT_PHY_QCFG_RESP_PAUSE_RX | \
  697. PORT_PHY_QCFG_RESP_PAUSE_TX)
  698. u8 lp_pause;
  699. u8 auto_pause_setting;
  700. u8 force_pause_setting;
  701. u8 duplex_setting;
  702. u8 auto_mode;
  703. #define BNXT_AUTO_MODE(mode) ((mode) > BNXT_LINK_AUTO_NONE && \
  704. (mode) <= BNXT_LINK_AUTO_MSK)
  705. #define BNXT_LINK_AUTO_NONE PORT_PHY_QCFG_RESP_AUTO_MODE_NONE
  706. #define BNXT_LINK_AUTO_ALLSPDS PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS
  707. #define BNXT_LINK_AUTO_ONESPD PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED
  708. #define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW
  709. #define BNXT_LINK_AUTO_MSK PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
  710. #define PHY_VER_LEN 3
  711. u8 phy_ver[PHY_VER_LEN];
  712. u16 link_speed;
  713. #define BNXT_LINK_SPEED_100MB PORT_PHY_QCFG_RESP_LINK_SPEED_100MB
  714. #define BNXT_LINK_SPEED_1GB PORT_PHY_QCFG_RESP_LINK_SPEED_1GB
  715. #define BNXT_LINK_SPEED_2GB PORT_PHY_QCFG_RESP_LINK_SPEED_2GB
  716. #define BNXT_LINK_SPEED_2_5GB PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB
  717. #define BNXT_LINK_SPEED_10GB PORT_PHY_QCFG_RESP_LINK_SPEED_10GB
  718. #define BNXT_LINK_SPEED_20GB PORT_PHY_QCFG_RESP_LINK_SPEED_20GB
  719. #define BNXT_LINK_SPEED_25GB PORT_PHY_QCFG_RESP_LINK_SPEED_25GB
  720. #define BNXT_LINK_SPEED_40GB PORT_PHY_QCFG_RESP_LINK_SPEED_40GB
  721. #define BNXT_LINK_SPEED_50GB PORT_PHY_QCFG_RESP_LINK_SPEED_50GB
  722. u16 support_speeds;
  723. u16 auto_link_speeds; /* fw adv setting */
  724. #define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB
  725. #define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB
  726. #define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB
  727. #define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB
  728. #define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB
  729. #define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB
  730. #define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB
  731. #define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB
  732. #define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB
  733. u16 support_auto_speeds;
  734. u16 lp_auto_link_speeds;
  735. u16 force_link_speed;
  736. u32 preemphasis;
  737. u8 module_status;
  738. u16 fec_cfg;
  739. #define BNXT_FEC_AUTONEG PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED
  740. #define BNXT_FEC_ENC_BASE_R PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED
  741. #define BNXT_FEC_ENC_RS PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED
  742. /* copy of requested setting from ethtool cmd */
  743. u8 autoneg;
  744. #define BNXT_AUTONEG_SPEED 1
  745. #define BNXT_AUTONEG_FLOW_CTRL 2
  746. u8 req_duplex;
  747. u8 req_flow_ctrl;
  748. u16 req_link_speed;
  749. u16 advertising; /* user adv setting */
  750. bool force_link_chng;
  751. /* a copy of phy_qcfg output used to report link
  752. * info to VF
  753. */
  754. struct hwrm_port_phy_qcfg_output phy_qcfg_resp;
  755. };
  756. #define BNXT_MAX_QUEUE 8
  757. struct bnxt_queue_info {
  758. u8 queue_id;
  759. u8 queue_profile;
  760. };
  761. #define BNXT_MAX_LED 4
  762. struct bnxt_led_info {
  763. u8 led_id;
  764. u8 led_type;
  765. u8 led_group_id;
  766. u8 unused;
  767. __le16 led_state_caps;
  768. #define BNXT_LED_ALT_BLINK_CAP(x) ((x) & \
  769. cpu_to_le16(PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED))
  770. __le16 led_color_caps;
  771. };
  772. #define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400
  773. #define BNXT_CAG_REG_LEGACY_INT_STATUS 0x4014
  774. #define BNXT_CAG_REG_BASE 0x300000
  775. struct bnxt {
  776. void __iomem *bar0;
  777. void __iomem *bar1;
  778. void __iomem *bar2;
  779. u32 reg_base;
  780. u16 chip_num;
  781. #define CHIP_NUM_57301 0x16c8
  782. #define CHIP_NUM_57302 0x16c9
  783. #define CHIP_NUM_57304 0x16ca
  784. #define CHIP_NUM_58700 0x16cd
  785. #define CHIP_NUM_57402 0x16d0
  786. #define CHIP_NUM_57404 0x16d1
  787. #define CHIP_NUM_57406 0x16d2
  788. #define CHIP_NUM_57311 0x16ce
  789. #define CHIP_NUM_57312 0x16cf
  790. #define CHIP_NUM_57314 0x16df
  791. #define CHIP_NUM_57412 0x16d6
  792. #define CHIP_NUM_57414 0x16d7
  793. #define CHIP_NUM_57416 0x16d8
  794. #define CHIP_NUM_57417 0x16d9
  795. #define BNXT_CHIP_NUM_5730X(chip_num) \
  796. ((chip_num) >= CHIP_NUM_57301 && \
  797. (chip_num) <= CHIP_NUM_57304)
  798. #define BNXT_CHIP_NUM_5740X(chip_num) \
  799. ((chip_num) >= CHIP_NUM_57402 && \
  800. (chip_num) <= CHIP_NUM_57406)
  801. #define BNXT_CHIP_NUM_5731X(chip_num) \
  802. ((chip_num) == CHIP_NUM_57311 || \
  803. (chip_num) == CHIP_NUM_57312 || \
  804. (chip_num) == CHIP_NUM_57314)
  805. #define BNXT_CHIP_NUM_5741X(chip_num) \
  806. ((chip_num) >= CHIP_NUM_57412 && \
  807. (chip_num) <= CHIP_NUM_57417)
  808. #define BNXT_CHIP_NUM_57X0X(chip_num) \
  809. (BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num))
  810. #define BNXT_CHIP_NUM_57X1X(chip_num) \
  811. (BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num))
  812. struct net_device *dev;
  813. struct pci_dev *pdev;
  814. atomic_t intr_sem;
  815. u32 flags;
  816. #define BNXT_FLAG_DCB_ENABLED 0x1
  817. #define BNXT_FLAG_VF 0x2
  818. #define BNXT_FLAG_LRO 0x4
  819. #ifdef CONFIG_INET
  820. #define BNXT_FLAG_GRO 0x8
  821. #else
  822. /* Cannot support hardware GRO if CONFIG_INET is not set */
  823. #define BNXT_FLAG_GRO 0x0
  824. #endif
  825. #define BNXT_FLAG_TPA (BNXT_FLAG_LRO | BNXT_FLAG_GRO)
  826. #define BNXT_FLAG_JUMBO 0x10
  827. #define BNXT_FLAG_STRIP_VLAN 0x20
  828. #define BNXT_FLAG_AGG_RINGS (BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \
  829. BNXT_FLAG_LRO)
  830. #define BNXT_FLAG_USING_MSIX 0x40
  831. #define BNXT_FLAG_MSIX_CAP 0x80
  832. #define BNXT_FLAG_RFS 0x100
  833. #define BNXT_FLAG_SHARED_RINGS 0x200
  834. #define BNXT_FLAG_PORT_STATS 0x400
  835. #define BNXT_FLAG_UDP_RSS_CAP 0x800
  836. #define BNXT_FLAG_EEE_CAP 0x1000
  837. #define BNXT_FLAG_NEW_RSS_CAP 0x2000
  838. #define BNXT_FLAG_ROCEV1_CAP 0x8000
  839. #define BNXT_FLAG_ROCEV2_CAP 0x10000
  840. #define BNXT_FLAG_ROCE_CAP (BNXT_FLAG_ROCEV1_CAP | \
  841. BNXT_FLAG_ROCEV2_CAP)
  842. #define BNXT_FLAG_NO_AGG_RINGS 0x20000
  843. #define BNXT_FLAG_RX_PAGE_MODE 0x40000
  844. #define BNXT_FLAG_FW_LLDP_AGENT 0x80000
  845. #define BNXT_FLAG_CHIP_NITRO_A0 0x1000000
  846. #define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA | \
  847. BNXT_FLAG_RFS | \
  848. BNXT_FLAG_STRIP_VLAN)
  849. #define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF))
  850. #define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF)
  851. #define BNXT_NPAR(bp) ((bp)->port_partition_type)
  852. #define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp))
  853. #define BNXT_CHIP_TYPE_NITRO_A0(bp) ((bp)->flags & BNXT_FLAG_CHIP_NITRO_A0)
  854. #define BNXT_RX_PAGE_MODE(bp) ((bp)->flags & BNXT_FLAG_RX_PAGE_MODE)
  855. struct bnxt_en_dev *edev;
  856. struct bnxt_en_dev * (*ulp_probe)(struct net_device *);
  857. struct bnxt_napi **bnapi;
  858. struct bnxt_rx_ring_info *rx_ring;
  859. struct bnxt_tx_ring_info *tx_ring;
  860. u16 *tx_ring_map;
  861. struct sk_buff * (*gro_func)(struct bnxt_tpa_info *, int, int,
  862. struct sk_buff *);
  863. struct sk_buff * (*rx_skb_func)(struct bnxt *,
  864. struct bnxt_rx_ring_info *,
  865. u16, void *, u8 *, dma_addr_t,
  866. unsigned int);
  867. u32 rx_buf_size;
  868. u32 rx_buf_use_size; /* useable size */
  869. u16 rx_offset;
  870. u16 rx_dma_offset;
  871. enum dma_data_direction rx_dir;
  872. u32 rx_ring_size;
  873. u32 rx_agg_ring_size;
  874. u32 rx_copy_thresh;
  875. u32 rx_ring_mask;
  876. u32 rx_agg_ring_mask;
  877. int rx_nr_pages;
  878. int rx_agg_nr_pages;
  879. int rx_nr_rings;
  880. int rsscos_nr_ctxs;
  881. u32 tx_ring_size;
  882. u32 tx_ring_mask;
  883. int tx_nr_pages;
  884. int tx_nr_rings;
  885. int tx_nr_rings_per_tc;
  886. int tx_nr_rings_xdp;
  887. int tx_wake_thresh;
  888. int tx_push_thresh;
  889. int tx_push_size;
  890. u32 cp_ring_size;
  891. u32 cp_ring_mask;
  892. u32 cp_bit;
  893. int cp_nr_pages;
  894. int cp_nr_rings;
  895. int num_stat_ctxs;
  896. /* grp_info indexed by completion ring index */
  897. struct bnxt_ring_grp_info *grp_info;
  898. struct bnxt_vnic_info *vnic_info;
  899. int nr_vnics;
  900. u32 rss_hash_cfg;
  901. u8 max_tc;
  902. u8 max_lltc; /* lossless TCs */
  903. struct bnxt_queue_info q_info[BNXT_MAX_QUEUE];
  904. unsigned int current_interval;
  905. #define BNXT_TIMER_INTERVAL HZ
  906. struct timer_list timer;
  907. unsigned long state;
  908. #define BNXT_STATE_OPEN 0
  909. #define BNXT_STATE_IN_SP_TASK 1
  910. struct bnxt_irq *irq_tbl;
  911. int total_irqs;
  912. u8 mac_addr[ETH_ALEN];
  913. #ifdef CONFIG_BNXT_DCB
  914. struct ieee_pfc *ieee_pfc;
  915. struct ieee_ets *ieee_ets;
  916. u8 dcbx_cap;
  917. u8 default_pri;
  918. #endif /* CONFIG_BNXT_DCB */
  919. u32 msg_enable;
  920. u32 hwrm_spec_code;
  921. u16 hwrm_cmd_seq;
  922. u32 hwrm_intr_seq_id;
  923. void *hwrm_cmd_resp_addr;
  924. dma_addr_t hwrm_cmd_resp_dma_addr;
  925. void *hwrm_dbg_resp_addr;
  926. dma_addr_t hwrm_dbg_resp_dma_addr;
  927. #define HWRM_DBG_REG_BUF_SIZE 128
  928. struct rx_port_stats *hw_rx_port_stats;
  929. struct tx_port_stats *hw_tx_port_stats;
  930. dma_addr_t hw_rx_port_stats_map;
  931. dma_addr_t hw_tx_port_stats_map;
  932. int hw_port_stats_size;
  933. u16 hwrm_max_req_len;
  934. int hwrm_cmd_timeout;
  935. struct mutex hwrm_cmd_lock; /* serialize hwrm messages */
  936. struct hwrm_ver_get_output ver_resp;
  937. #define FW_VER_STR_LEN 32
  938. #define BC_HWRM_STR_LEN 21
  939. #define PHY_VER_STR_LEN (FW_VER_STR_LEN - BC_HWRM_STR_LEN)
  940. char fw_ver_str[FW_VER_STR_LEN];
  941. __be16 vxlan_port;
  942. u8 vxlan_port_cnt;
  943. __le16 vxlan_fw_dst_port_id;
  944. __be16 nge_port;
  945. u8 nge_port_cnt;
  946. __le16 nge_fw_dst_port_id;
  947. u8 port_partition_type;
  948. u16 rx_coal_ticks;
  949. u16 rx_coal_ticks_irq;
  950. u16 rx_coal_bufs;
  951. u16 rx_coal_bufs_irq;
  952. u16 tx_coal_ticks;
  953. u16 tx_coal_ticks_irq;
  954. u16 tx_coal_bufs;
  955. u16 tx_coal_bufs_irq;
  956. #define BNXT_USEC_TO_COAL_TIMER(x) ((x) * 25 / 2)
  957. u32 stats_coal_ticks;
  958. #define BNXT_DEF_STATS_COAL_TICKS 1000000
  959. #define BNXT_MIN_STATS_COAL_TICKS 250000
  960. #define BNXT_MAX_STATS_COAL_TICKS 1000000
  961. struct work_struct sp_task;
  962. unsigned long sp_event;
  963. #define BNXT_RX_MASK_SP_EVENT 0
  964. #define BNXT_RX_NTP_FLTR_SP_EVENT 1
  965. #define BNXT_LINK_CHNG_SP_EVENT 2
  966. #define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT 3
  967. #define BNXT_VXLAN_ADD_PORT_SP_EVENT 4
  968. #define BNXT_VXLAN_DEL_PORT_SP_EVENT 5
  969. #define BNXT_RESET_TASK_SP_EVENT 6
  970. #define BNXT_RST_RING_SP_EVENT 7
  971. #define BNXT_HWRM_PF_UNLOAD_SP_EVENT 8
  972. #define BNXT_PERIODIC_STATS_SP_EVENT 9
  973. #define BNXT_HWRM_PORT_MODULE_SP_EVENT 10
  974. #define BNXT_RESET_TASK_SILENT_SP_EVENT 11
  975. #define BNXT_GENEVE_ADD_PORT_SP_EVENT 12
  976. #define BNXT_GENEVE_DEL_PORT_SP_EVENT 13
  977. #define BNXT_LINK_SPEED_CHNG_SP_EVENT 14
  978. struct bnxt_pf_info pf;
  979. #ifdef CONFIG_BNXT_SRIOV
  980. int nr_vfs;
  981. struct bnxt_vf_info vf;
  982. wait_queue_head_t sriov_cfg_wait;
  983. bool sriov_cfg;
  984. #define BNXT_SRIOV_CFG_WAIT_TMO msecs_to_jiffies(10000)
  985. #endif
  986. #define BNXT_NTP_FLTR_MAX_FLTR 4096
  987. #define BNXT_NTP_FLTR_HASH_SIZE 512
  988. #define BNXT_NTP_FLTR_HASH_MASK (BNXT_NTP_FLTR_HASH_SIZE - 1)
  989. struct hlist_head ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE];
  990. spinlock_t ntp_fltr_lock; /* for hash table add, del */
  991. unsigned long *ntp_fltr_bmap;
  992. int ntp_fltr_count;
  993. struct bnxt_link_info link_info;
  994. struct ethtool_eee eee;
  995. u32 lpi_tmr_lo;
  996. u32 lpi_tmr_hi;
  997. u8 num_leds;
  998. struct bnxt_led_info leds[BNXT_MAX_LED];
  999. struct bpf_prog *xdp_prog;
  1000. };
  1001. #define BNXT_RX_STATS_OFFSET(counter) \
  1002. (offsetof(struct rx_port_stats, counter) / 8)
  1003. #define BNXT_TX_STATS_OFFSET(counter) \
  1004. ((offsetof(struct tx_port_stats, counter) + \
  1005. sizeof(struct rx_port_stats) + 512) / 8)
  1006. #define I2C_DEV_ADDR_A0 0xa0
  1007. #define I2C_DEV_ADDR_A2 0xa2
  1008. #define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e
  1009. #define SFP_EEPROM_SFF_8472_COMP_SIZE 1
  1010. #define SFF_MODULE_ID_SFP 0x3
  1011. #define SFF_MODULE_ID_QSFP 0xc
  1012. #define SFF_MODULE_ID_QSFP_PLUS 0xd
  1013. #define SFF_MODULE_ID_QSFP28 0x11
  1014. #define BNXT_MAX_PHY_I2C_RESP_SIZE 64
  1015. static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
  1016. {
  1017. /* Tell compiler to fetch tx indices from memory. */
  1018. barrier();
  1019. return bp->tx_ring_size -
  1020. ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
  1021. }
  1022. extern const u16 bnxt_lhint_arr[];
  1023. int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
  1024. u16 prod, gfp_t gfp);
  1025. void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data);
  1026. void bnxt_set_tpa_flags(struct bnxt *bp);
  1027. void bnxt_set_ring_params(struct bnxt *);
  1028. int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode);
  1029. void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16);
  1030. int _hwrm_send_message(struct bnxt *, void *, u32, int);
  1031. int hwrm_send_message(struct bnxt *, void *, u32, int);
  1032. int hwrm_send_message_silent(struct bnxt *, void *, u32, int);
  1033. int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
  1034. int bmap_size);
  1035. int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id);
  1036. int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings);
  1037. int bnxt_hwrm_set_coal(struct bnxt *);
  1038. unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp);
  1039. void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max);
  1040. unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp);
  1041. void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max);
  1042. void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max);
  1043. void bnxt_tx_disable(struct bnxt *bp);
  1044. void bnxt_tx_enable(struct bnxt *bp);
  1045. int bnxt_hwrm_set_pause(struct bnxt *);
  1046. int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool);
  1047. int bnxt_hwrm_fw_set_time(struct bnxt *);
  1048. int bnxt_open_nic(struct bnxt *, bool, bool);
  1049. int bnxt_close_nic(struct bnxt *, bool, bool);
  1050. int bnxt_reserve_rings(struct bnxt *bp, int tx, int rx, int tcs, int tx_xdp);
  1051. int bnxt_setup_mq_tc(struct net_device *dev, u8 tc);
  1052. int bnxt_get_max_rings(struct bnxt *, int *, int *, bool);
  1053. void bnxt_restore_pf_fw_resources(struct bnxt *bp);
  1054. #endif