bcmsysport.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
  49. * same layout, except it has been moved by 4 bytes up, *sigh*
  50. */
  51. static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
  52. {
  53. if (priv->is_lite && off >= RDMA_STATUS)
  54. off += 4;
  55. return __raw_readl(priv->base + SYS_PORT_RDMA_OFFSET + off);
  56. }
  57. static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
  58. {
  59. if (priv->is_lite && off >= RDMA_STATUS)
  60. off += 4;
  61. __raw_writel(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
  62. }
  63. static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
  64. {
  65. if (!priv->is_lite) {
  66. return BIT(bit);
  67. } else {
  68. if (bit >= ACB_ALGO)
  69. return BIT(bit + 1);
  70. else
  71. return BIT(bit);
  72. }
  73. }
  74. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  75. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  76. */
  77. #define BCM_SYSPORT_INTR_L2(which) \
  78. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  79. u32 mask) \
  80. { \
  81. priv->irq##which##_mask &= ~(mask); \
  82. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  83. } \
  84. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  85. u32 mask) \
  86. { \
  87. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  88. priv->irq##which##_mask |= (mask); \
  89. } \
  90. BCM_SYSPORT_INTR_L2(0)
  91. BCM_SYSPORT_INTR_L2(1)
  92. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  93. * nanoseconds), so keep the check for 64-bits explicit here to save
  94. * one register write per-packet on 32-bits platforms.
  95. */
  96. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  97. void __iomem *d,
  98. dma_addr_t addr)
  99. {
  100. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  101. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  102. d + DESC_ADDR_HI_STATUS_LEN);
  103. #endif
  104. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  105. }
  106. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  107. struct dma_desc *desc,
  108. unsigned int port)
  109. {
  110. /* Ports are latched, so write upper address first */
  111. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  112. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  113. }
  114. /* Ethtool operations */
  115. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  116. netdev_features_t wanted)
  117. {
  118. struct bcm_sysport_priv *priv = netdev_priv(dev);
  119. u32 reg;
  120. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  121. reg = rxchk_readl(priv, RXCHK_CONTROL);
  122. if (priv->rx_chk_en)
  123. reg |= RXCHK_EN;
  124. else
  125. reg &= ~RXCHK_EN;
  126. /* If UniMAC forwards CRC, we need to skip over it to get
  127. * a valid CHK bit to be set in the per-packet status word
  128. */
  129. if (priv->rx_chk_en && priv->crc_fwd)
  130. reg |= RXCHK_SKIP_FCS;
  131. else
  132. reg &= ~RXCHK_SKIP_FCS;
  133. /* If Broadcom tags are enabled (e.g: using a switch), make
  134. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  135. * tag after the Ethernet MAC Source Address.
  136. */
  137. if (netdev_uses_dsa(dev))
  138. reg |= RXCHK_BRCM_TAG_EN;
  139. else
  140. reg &= ~RXCHK_BRCM_TAG_EN;
  141. rxchk_writel(priv, reg, RXCHK_CONTROL);
  142. return 0;
  143. }
  144. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  145. netdev_features_t wanted)
  146. {
  147. struct bcm_sysport_priv *priv = netdev_priv(dev);
  148. u32 reg;
  149. /* Hardware transmit checksum requires us to enable the Transmit status
  150. * block prepended to the packet contents
  151. */
  152. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  153. reg = tdma_readl(priv, TDMA_CONTROL);
  154. if (priv->tsb_en)
  155. reg |= tdma_control_bit(priv, TSB_EN);
  156. else
  157. reg &= ~tdma_control_bit(priv, TSB_EN);
  158. tdma_writel(priv, reg, TDMA_CONTROL);
  159. return 0;
  160. }
  161. static int bcm_sysport_set_features(struct net_device *dev,
  162. netdev_features_t features)
  163. {
  164. netdev_features_t changed = features ^ dev->features;
  165. netdev_features_t wanted = dev->wanted_features;
  166. int ret = 0;
  167. if (changed & NETIF_F_RXCSUM)
  168. ret = bcm_sysport_set_rx_csum(dev, wanted);
  169. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  170. ret = bcm_sysport_set_tx_csum(dev, wanted);
  171. return ret;
  172. }
  173. /* Hardware counters must be kept in sync because the order/offset
  174. * is important here (order in structure declaration = order in hardware)
  175. */
  176. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  177. /* general stats */
  178. STAT_NETDEV(rx_packets),
  179. STAT_NETDEV(tx_packets),
  180. STAT_NETDEV(rx_bytes),
  181. STAT_NETDEV(tx_bytes),
  182. STAT_NETDEV(rx_errors),
  183. STAT_NETDEV(tx_errors),
  184. STAT_NETDEV(rx_dropped),
  185. STAT_NETDEV(tx_dropped),
  186. STAT_NETDEV(multicast),
  187. /* UniMAC RSV counters */
  188. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  189. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  190. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  191. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  192. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  193. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  194. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  195. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  196. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  197. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  198. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  199. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  200. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  201. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  202. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  203. STAT_MIB_RX("rx_control", mib.rx.cf),
  204. STAT_MIB_RX("rx_pause", mib.rx.pf),
  205. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  206. STAT_MIB_RX("rx_align", mib.rx.aln),
  207. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  208. STAT_MIB_RX("rx_code", mib.rx.cde),
  209. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  210. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  211. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  212. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  213. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  214. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  215. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  216. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  217. /* UniMAC TSV counters */
  218. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  219. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  220. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  221. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  222. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  223. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  224. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  225. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  226. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  227. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  228. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  229. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  230. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  231. STAT_MIB_TX("tx_pause", mib.tx.pf),
  232. STAT_MIB_TX("tx_control", mib.tx.cf),
  233. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  234. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  235. STAT_MIB_TX("tx_defer", mib.tx.drf),
  236. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  237. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  238. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  239. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  240. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  241. STAT_MIB_TX("tx_frags", mib.tx.frg),
  242. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  243. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  244. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  245. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  246. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  247. /* UniMAC RUNT counters */
  248. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  249. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  250. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  251. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  252. /* RXCHK misc statistics */
  253. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  254. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  255. RXCHK_OTHER_DISC_CNTR),
  256. /* RBUF misc statistics */
  257. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  258. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  259. STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  260. STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
  261. STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
  262. };
  263. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  264. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  265. struct ethtool_drvinfo *info)
  266. {
  267. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  268. strlcpy(info->version, "0.1", sizeof(info->version));
  269. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  270. }
  271. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  272. {
  273. struct bcm_sysport_priv *priv = netdev_priv(dev);
  274. return priv->msg_enable;
  275. }
  276. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  277. {
  278. struct bcm_sysport_priv *priv = netdev_priv(dev);
  279. priv->msg_enable = enable;
  280. }
  281. static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
  282. {
  283. switch (type) {
  284. case BCM_SYSPORT_STAT_NETDEV:
  285. case BCM_SYSPORT_STAT_RXCHK:
  286. case BCM_SYSPORT_STAT_RBUF:
  287. case BCM_SYSPORT_STAT_SOFT:
  288. return true;
  289. default:
  290. return false;
  291. }
  292. }
  293. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  294. {
  295. struct bcm_sysport_priv *priv = netdev_priv(dev);
  296. const struct bcm_sysport_stats *s;
  297. unsigned int i, j;
  298. switch (string_set) {
  299. case ETH_SS_STATS:
  300. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  301. s = &bcm_sysport_gstrings_stats[i];
  302. if (priv->is_lite &&
  303. !bcm_sysport_lite_stat_valid(s->type))
  304. continue;
  305. j++;
  306. }
  307. return j;
  308. default:
  309. return -EOPNOTSUPP;
  310. }
  311. }
  312. static void bcm_sysport_get_strings(struct net_device *dev,
  313. u32 stringset, u8 *data)
  314. {
  315. struct bcm_sysport_priv *priv = netdev_priv(dev);
  316. const struct bcm_sysport_stats *s;
  317. int i, j;
  318. switch (stringset) {
  319. case ETH_SS_STATS:
  320. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  321. s = &bcm_sysport_gstrings_stats[i];
  322. if (priv->is_lite &&
  323. !bcm_sysport_lite_stat_valid(s->type))
  324. continue;
  325. memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
  326. ETH_GSTRING_LEN);
  327. j++;
  328. }
  329. break;
  330. default:
  331. break;
  332. }
  333. }
  334. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  335. {
  336. int i, j = 0;
  337. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  338. const struct bcm_sysport_stats *s;
  339. u8 offset = 0;
  340. u32 val = 0;
  341. char *p;
  342. s = &bcm_sysport_gstrings_stats[i];
  343. switch (s->type) {
  344. case BCM_SYSPORT_STAT_NETDEV:
  345. case BCM_SYSPORT_STAT_SOFT:
  346. continue;
  347. case BCM_SYSPORT_STAT_MIB_RX:
  348. case BCM_SYSPORT_STAT_MIB_TX:
  349. case BCM_SYSPORT_STAT_RUNT:
  350. if (priv->is_lite)
  351. continue;
  352. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  353. offset = UMAC_MIB_STAT_OFFSET;
  354. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  355. break;
  356. case BCM_SYSPORT_STAT_RXCHK:
  357. val = rxchk_readl(priv, s->reg_offset);
  358. if (val == ~0)
  359. rxchk_writel(priv, 0, s->reg_offset);
  360. break;
  361. case BCM_SYSPORT_STAT_RBUF:
  362. val = rbuf_readl(priv, s->reg_offset);
  363. if (val == ~0)
  364. rbuf_writel(priv, 0, s->reg_offset);
  365. break;
  366. }
  367. j += s->stat_sizeof;
  368. p = (char *)priv + s->stat_offset;
  369. *(u32 *)p = val;
  370. }
  371. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  372. }
  373. static void bcm_sysport_get_stats(struct net_device *dev,
  374. struct ethtool_stats *stats, u64 *data)
  375. {
  376. struct bcm_sysport_priv *priv = netdev_priv(dev);
  377. int i, j;
  378. if (netif_running(dev))
  379. bcm_sysport_update_mib_counters(priv);
  380. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  381. const struct bcm_sysport_stats *s;
  382. char *p;
  383. s = &bcm_sysport_gstrings_stats[i];
  384. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  385. p = (char *)&dev->stats;
  386. else
  387. p = (char *)priv;
  388. p += s->stat_offset;
  389. data[j] = *(unsigned long *)p;
  390. j++;
  391. }
  392. }
  393. static void bcm_sysport_get_wol(struct net_device *dev,
  394. struct ethtool_wolinfo *wol)
  395. {
  396. struct bcm_sysport_priv *priv = netdev_priv(dev);
  397. u32 reg;
  398. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  399. wol->wolopts = priv->wolopts;
  400. if (!(priv->wolopts & WAKE_MAGICSECURE))
  401. return;
  402. /* Return the programmed SecureOn password */
  403. reg = umac_readl(priv, UMAC_PSW_MS);
  404. put_unaligned_be16(reg, &wol->sopass[0]);
  405. reg = umac_readl(priv, UMAC_PSW_LS);
  406. put_unaligned_be32(reg, &wol->sopass[2]);
  407. }
  408. static int bcm_sysport_set_wol(struct net_device *dev,
  409. struct ethtool_wolinfo *wol)
  410. {
  411. struct bcm_sysport_priv *priv = netdev_priv(dev);
  412. struct device *kdev = &priv->pdev->dev;
  413. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  414. if (!device_can_wakeup(kdev))
  415. return -ENOTSUPP;
  416. if (wol->wolopts & ~supported)
  417. return -EINVAL;
  418. /* Program the SecureOn password */
  419. if (wol->wolopts & WAKE_MAGICSECURE) {
  420. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  421. UMAC_PSW_MS);
  422. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  423. UMAC_PSW_LS);
  424. }
  425. /* Flag the device and relevant IRQ as wakeup capable */
  426. if (wol->wolopts) {
  427. device_set_wakeup_enable(kdev, 1);
  428. if (priv->wol_irq_disabled)
  429. enable_irq_wake(priv->wol_irq);
  430. priv->wol_irq_disabled = 0;
  431. } else {
  432. device_set_wakeup_enable(kdev, 0);
  433. /* Avoid unbalanced disable_irq_wake calls */
  434. if (!priv->wol_irq_disabled)
  435. disable_irq_wake(priv->wol_irq);
  436. priv->wol_irq_disabled = 1;
  437. }
  438. priv->wolopts = wol->wolopts;
  439. return 0;
  440. }
  441. static int bcm_sysport_get_coalesce(struct net_device *dev,
  442. struct ethtool_coalesce *ec)
  443. {
  444. struct bcm_sysport_priv *priv = netdev_priv(dev);
  445. u32 reg;
  446. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
  447. ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
  448. ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
  449. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  450. ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
  451. ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
  452. return 0;
  453. }
  454. static int bcm_sysport_set_coalesce(struct net_device *dev,
  455. struct ethtool_coalesce *ec)
  456. {
  457. struct bcm_sysport_priv *priv = netdev_priv(dev);
  458. unsigned int i;
  459. u32 reg;
  460. /* Base system clock is 125Mhz, DMA timeout is this reference clock
  461. * divided by 1024, which yield roughly 8.192 us, our maximum value has
  462. * to fit in the RING_TIMEOUT_MASK (16 bits).
  463. */
  464. if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
  465. ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
  466. ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
  467. ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
  468. return -EINVAL;
  469. if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
  470. (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
  471. return -EINVAL;
  472. for (i = 0; i < dev->num_tx_queues; i++) {
  473. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
  474. reg &= ~(RING_INTR_THRESH_MASK |
  475. RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
  476. reg |= ec->tx_max_coalesced_frames;
  477. reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
  478. RING_TIMEOUT_SHIFT;
  479. tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
  480. }
  481. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  482. reg &= ~(RDMA_INTR_THRESH_MASK |
  483. RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
  484. reg |= ec->rx_max_coalesced_frames;
  485. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
  486. RDMA_TIMEOUT_SHIFT;
  487. rdma_writel(priv, reg, RDMA_MBDONE_INTR);
  488. return 0;
  489. }
  490. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  491. {
  492. dev_kfree_skb_any(cb->skb);
  493. cb->skb = NULL;
  494. dma_unmap_addr_set(cb, dma_addr, 0);
  495. }
  496. static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  497. struct bcm_sysport_cb *cb)
  498. {
  499. struct device *kdev = &priv->pdev->dev;
  500. struct net_device *ndev = priv->netdev;
  501. struct sk_buff *skb, *rx_skb;
  502. dma_addr_t mapping;
  503. /* Allocate a new SKB for a new packet */
  504. skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  505. if (!skb) {
  506. priv->mib.alloc_rx_buff_failed++;
  507. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  508. return NULL;
  509. }
  510. mapping = dma_map_single(kdev, skb->data,
  511. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  512. if (dma_mapping_error(kdev, mapping)) {
  513. priv->mib.rx_dma_failed++;
  514. dev_kfree_skb_any(skb);
  515. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  516. return NULL;
  517. }
  518. /* Grab the current SKB on the ring */
  519. rx_skb = cb->skb;
  520. if (likely(rx_skb))
  521. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  522. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  523. /* Put the new SKB on the ring */
  524. cb->skb = skb;
  525. dma_unmap_addr_set(cb, dma_addr, mapping);
  526. dma_desc_set_addr(priv, cb->bd_addr, mapping);
  527. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  528. /* Return the current SKB to the caller */
  529. return rx_skb;
  530. }
  531. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  532. {
  533. struct bcm_sysport_cb *cb;
  534. struct sk_buff *skb;
  535. unsigned int i;
  536. for (i = 0; i < priv->num_rx_bds; i++) {
  537. cb = &priv->rx_cbs[i];
  538. skb = bcm_sysport_rx_refill(priv, cb);
  539. if (skb)
  540. dev_kfree_skb(skb);
  541. if (!cb->skb)
  542. return -ENOMEM;
  543. }
  544. return 0;
  545. }
  546. /* Poll the hardware for up to budget packets to process */
  547. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  548. unsigned int budget)
  549. {
  550. struct net_device *ndev = priv->netdev;
  551. unsigned int processed = 0, to_process;
  552. struct bcm_sysport_cb *cb;
  553. struct sk_buff *skb;
  554. unsigned int p_index;
  555. u16 len, status;
  556. struct bcm_rsb *rsb;
  557. /* Determine how much we should process since last call, SYSTEMPORT Lite
  558. * groups the producer and consumer indexes into the same 32-bit
  559. * which we access using RDMA_CONS_INDEX
  560. */
  561. if (!priv->is_lite)
  562. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  563. else
  564. p_index = rdma_readl(priv, RDMA_CONS_INDEX);
  565. p_index &= RDMA_PROD_INDEX_MASK;
  566. if (p_index < priv->rx_c_index)
  567. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  568. priv->rx_c_index + p_index;
  569. else
  570. to_process = p_index - priv->rx_c_index;
  571. netif_dbg(priv, rx_status, ndev,
  572. "p_index=%d rx_c_index=%d to_process=%d\n",
  573. p_index, priv->rx_c_index, to_process);
  574. while ((processed < to_process) && (processed < budget)) {
  575. cb = &priv->rx_cbs[priv->rx_read_ptr];
  576. skb = bcm_sysport_rx_refill(priv, cb);
  577. /* We do not have a backing SKB, so we do not a corresponding
  578. * DMA mapping for this incoming packet since
  579. * bcm_sysport_rx_refill always either has both skb and mapping
  580. * or none.
  581. */
  582. if (unlikely(!skb)) {
  583. netif_err(priv, rx_err, ndev, "out of memory!\n");
  584. ndev->stats.rx_dropped++;
  585. ndev->stats.rx_errors++;
  586. goto next;
  587. }
  588. /* Extract the Receive Status Block prepended */
  589. rsb = (struct bcm_rsb *)skb->data;
  590. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  591. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  592. DESC_STATUS_MASK;
  593. netif_dbg(priv, rx_status, ndev,
  594. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  595. p_index, priv->rx_c_index, priv->rx_read_ptr,
  596. len, status);
  597. if (unlikely(len > RX_BUF_LENGTH)) {
  598. netif_err(priv, rx_status, ndev, "oversized packet\n");
  599. ndev->stats.rx_length_errors++;
  600. ndev->stats.rx_errors++;
  601. dev_kfree_skb_any(skb);
  602. goto next;
  603. }
  604. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  605. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  606. ndev->stats.rx_dropped++;
  607. ndev->stats.rx_errors++;
  608. dev_kfree_skb_any(skb);
  609. goto next;
  610. }
  611. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  612. netif_err(priv, rx_err, ndev, "error packet\n");
  613. if (status & RX_STATUS_OVFLOW)
  614. ndev->stats.rx_over_errors++;
  615. ndev->stats.rx_dropped++;
  616. ndev->stats.rx_errors++;
  617. dev_kfree_skb_any(skb);
  618. goto next;
  619. }
  620. skb_put(skb, len);
  621. /* Hardware validated our checksum */
  622. if (likely(status & DESC_L4_CSUM))
  623. skb->ip_summed = CHECKSUM_UNNECESSARY;
  624. /* Hardware pre-pends packets with 2bytes before Ethernet
  625. * header plus we have the Receive Status Block, strip off all
  626. * of this from the SKB.
  627. */
  628. skb_pull(skb, sizeof(*rsb) + 2);
  629. len -= (sizeof(*rsb) + 2);
  630. /* UniMAC may forward CRC */
  631. if (priv->crc_fwd) {
  632. skb_trim(skb, len - ETH_FCS_LEN);
  633. len -= ETH_FCS_LEN;
  634. }
  635. skb->protocol = eth_type_trans(skb, ndev);
  636. ndev->stats.rx_packets++;
  637. ndev->stats.rx_bytes += len;
  638. napi_gro_receive(&priv->napi, skb);
  639. next:
  640. processed++;
  641. priv->rx_read_ptr++;
  642. if (priv->rx_read_ptr == priv->num_rx_bds)
  643. priv->rx_read_ptr = 0;
  644. }
  645. return processed;
  646. }
  647. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  648. struct bcm_sysport_cb *cb,
  649. unsigned int *bytes_compl,
  650. unsigned int *pkts_compl)
  651. {
  652. struct device *kdev = &priv->pdev->dev;
  653. struct net_device *ndev = priv->netdev;
  654. if (cb->skb) {
  655. ndev->stats.tx_bytes += cb->skb->len;
  656. *bytes_compl += cb->skb->len;
  657. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  658. dma_unmap_len(cb, dma_len),
  659. DMA_TO_DEVICE);
  660. ndev->stats.tx_packets++;
  661. (*pkts_compl)++;
  662. bcm_sysport_free_cb(cb);
  663. /* SKB fragment */
  664. } else if (dma_unmap_addr(cb, dma_addr)) {
  665. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  666. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  667. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  668. dma_unmap_addr_set(cb, dma_addr, 0);
  669. }
  670. }
  671. /* Reclaim queued SKBs for transmission completion, lockless version */
  672. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  673. struct bcm_sysport_tx_ring *ring)
  674. {
  675. struct net_device *ndev = priv->netdev;
  676. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  677. unsigned int pkts_compl = 0, bytes_compl = 0;
  678. struct bcm_sysport_cb *cb;
  679. u32 hw_ind;
  680. /* Compute how many descriptors have been processed since last call */
  681. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  682. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  683. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  684. last_c_index = ring->c_index;
  685. num_tx_cbs = ring->size;
  686. c_index &= (num_tx_cbs - 1);
  687. if (c_index >= last_c_index)
  688. last_tx_cn = c_index - last_c_index;
  689. else
  690. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  691. netif_dbg(priv, tx_done, ndev,
  692. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  693. ring->index, c_index, last_tx_cn, last_c_index);
  694. while (last_tx_cn-- > 0) {
  695. cb = ring->cbs + last_c_index;
  696. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  697. ring->desc_count++;
  698. last_c_index++;
  699. last_c_index &= (num_tx_cbs - 1);
  700. }
  701. ring->c_index = c_index;
  702. netif_dbg(priv, tx_done, ndev,
  703. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  704. ring->index, ring->c_index, pkts_compl, bytes_compl);
  705. return pkts_compl;
  706. }
  707. /* Locked version of the per-ring TX reclaim routine */
  708. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  709. struct bcm_sysport_tx_ring *ring)
  710. {
  711. struct netdev_queue *txq;
  712. unsigned int released;
  713. unsigned long flags;
  714. txq = netdev_get_tx_queue(priv->netdev, ring->index);
  715. spin_lock_irqsave(&ring->lock, flags);
  716. released = __bcm_sysport_tx_reclaim(priv, ring);
  717. if (released)
  718. netif_tx_wake_queue(txq);
  719. spin_unlock_irqrestore(&ring->lock, flags);
  720. return released;
  721. }
  722. /* Locked version of the per-ring TX reclaim, but does not wake the queue */
  723. static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
  724. struct bcm_sysport_tx_ring *ring)
  725. {
  726. unsigned long flags;
  727. spin_lock_irqsave(&ring->lock, flags);
  728. __bcm_sysport_tx_reclaim(priv, ring);
  729. spin_unlock_irqrestore(&ring->lock, flags);
  730. }
  731. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  732. {
  733. struct bcm_sysport_tx_ring *ring =
  734. container_of(napi, struct bcm_sysport_tx_ring, napi);
  735. unsigned int work_done = 0;
  736. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  737. if (work_done == 0) {
  738. napi_complete(napi);
  739. /* re-enable TX interrupt */
  740. if (!ring->priv->is_lite)
  741. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  742. else
  743. intrl2_0_mask_clear(ring->priv, BIT(ring->index +
  744. INTRL2_0_TDMA_MBDONE_SHIFT));
  745. return 0;
  746. }
  747. return budget;
  748. }
  749. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  750. {
  751. unsigned int q;
  752. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  753. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  754. }
  755. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  756. {
  757. struct bcm_sysport_priv *priv =
  758. container_of(napi, struct bcm_sysport_priv, napi);
  759. unsigned int work_done = 0;
  760. work_done = bcm_sysport_desc_rx(priv, budget);
  761. priv->rx_c_index += work_done;
  762. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  763. /* SYSTEMPORT Lite groups the producer/consumer index, producer is
  764. * maintained by HW, but writes to it will be ignore while RDMA
  765. * is active
  766. */
  767. if (!priv->is_lite)
  768. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  769. else
  770. rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
  771. if (work_done < budget) {
  772. napi_complete_done(napi, work_done);
  773. /* re-enable RX interrupts */
  774. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  775. }
  776. return work_done;
  777. }
  778. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  779. {
  780. u32 reg;
  781. /* Stop monitoring MPD interrupt */
  782. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  783. /* Clear the MagicPacket detection logic */
  784. reg = umac_readl(priv, UMAC_MPD_CTRL);
  785. reg &= ~MPD_EN;
  786. umac_writel(priv, reg, UMAC_MPD_CTRL);
  787. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  788. }
  789. /* RX and misc interrupt routine */
  790. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  791. {
  792. struct net_device *dev = dev_id;
  793. struct bcm_sysport_priv *priv = netdev_priv(dev);
  794. struct bcm_sysport_tx_ring *txr;
  795. unsigned int ring, ring_bit;
  796. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  797. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  798. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  799. if (unlikely(priv->irq0_stat == 0)) {
  800. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  801. return IRQ_NONE;
  802. }
  803. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  804. if (likely(napi_schedule_prep(&priv->napi))) {
  805. /* disable RX interrupts */
  806. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  807. __napi_schedule_irqoff(&priv->napi);
  808. }
  809. }
  810. /* TX ring is full, perform a full reclaim since we do not know
  811. * which one would trigger this interrupt
  812. */
  813. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  814. bcm_sysport_tx_reclaim_all(priv);
  815. if (priv->irq0_stat & INTRL2_0_MPD) {
  816. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  817. bcm_sysport_resume_from_wol(priv);
  818. }
  819. if (!priv->is_lite)
  820. goto out;
  821. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  822. ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
  823. if (!(priv->irq0_stat & ring_bit))
  824. continue;
  825. txr = &priv->tx_rings[ring];
  826. if (likely(napi_schedule_prep(&txr->napi))) {
  827. intrl2_0_mask_set(priv, ring_bit);
  828. __napi_schedule(&txr->napi);
  829. }
  830. }
  831. out:
  832. return IRQ_HANDLED;
  833. }
  834. /* TX interrupt service routine */
  835. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  836. {
  837. struct net_device *dev = dev_id;
  838. struct bcm_sysport_priv *priv = netdev_priv(dev);
  839. struct bcm_sysport_tx_ring *txr;
  840. unsigned int ring;
  841. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  842. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  843. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  844. if (unlikely(priv->irq1_stat == 0)) {
  845. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  846. return IRQ_NONE;
  847. }
  848. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  849. if (!(priv->irq1_stat & BIT(ring)))
  850. continue;
  851. txr = &priv->tx_rings[ring];
  852. if (likely(napi_schedule_prep(&txr->napi))) {
  853. intrl2_1_mask_set(priv, BIT(ring));
  854. __napi_schedule_irqoff(&txr->napi);
  855. }
  856. }
  857. return IRQ_HANDLED;
  858. }
  859. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  860. {
  861. struct bcm_sysport_priv *priv = dev_id;
  862. pm_wakeup_event(&priv->pdev->dev, 0);
  863. return IRQ_HANDLED;
  864. }
  865. #ifdef CONFIG_NET_POLL_CONTROLLER
  866. static void bcm_sysport_poll_controller(struct net_device *dev)
  867. {
  868. struct bcm_sysport_priv *priv = netdev_priv(dev);
  869. disable_irq(priv->irq0);
  870. bcm_sysport_rx_isr(priv->irq0, priv);
  871. enable_irq(priv->irq0);
  872. if (!priv->is_lite) {
  873. disable_irq(priv->irq1);
  874. bcm_sysport_tx_isr(priv->irq1, priv);
  875. enable_irq(priv->irq1);
  876. }
  877. }
  878. #endif
  879. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  880. struct net_device *dev)
  881. {
  882. struct sk_buff *nskb;
  883. struct bcm_tsb *tsb;
  884. u32 csum_info;
  885. u8 ip_proto;
  886. u16 csum_start;
  887. u16 ip_ver;
  888. /* Re-allocate SKB if needed */
  889. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  890. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  891. dev_kfree_skb(skb);
  892. if (!nskb) {
  893. dev->stats.tx_errors++;
  894. dev->stats.tx_dropped++;
  895. return NULL;
  896. }
  897. skb = nskb;
  898. }
  899. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  900. /* Zero-out TSB by default */
  901. memset(tsb, 0, sizeof(*tsb));
  902. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  903. ip_ver = htons(skb->protocol);
  904. switch (ip_ver) {
  905. case ETH_P_IP:
  906. ip_proto = ip_hdr(skb)->protocol;
  907. break;
  908. case ETH_P_IPV6:
  909. ip_proto = ipv6_hdr(skb)->nexthdr;
  910. break;
  911. default:
  912. return skb;
  913. }
  914. /* Get the checksum offset and the L4 (transport) offset */
  915. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  916. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  917. csum_info |= (csum_start << L4_PTR_SHIFT);
  918. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  919. csum_info |= L4_LENGTH_VALID;
  920. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  921. csum_info |= L4_UDP;
  922. } else {
  923. csum_info = 0;
  924. }
  925. tsb->l4_ptr_dest_map = csum_info;
  926. }
  927. return skb;
  928. }
  929. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  930. struct net_device *dev)
  931. {
  932. struct bcm_sysport_priv *priv = netdev_priv(dev);
  933. struct device *kdev = &priv->pdev->dev;
  934. struct bcm_sysport_tx_ring *ring;
  935. struct bcm_sysport_cb *cb;
  936. struct netdev_queue *txq;
  937. struct dma_desc *desc;
  938. unsigned int skb_len;
  939. unsigned long flags;
  940. dma_addr_t mapping;
  941. u32 len_status;
  942. u16 queue;
  943. int ret;
  944. queue = skb_get_queue_mapping(skb);
  945. txq = netdev_get_tx_queue(dev, queue);
  946. ring = &priv->tx_rings[queue];
  947. /* lock against tx reclaim in BH context and TX ring full interrupt */
  948. spin_lock_irqsave(&ring->lock, flags);
  949. if (unlikely(ring->desc_count == 0)) {
  950. netif_tx_stop_queue(txq);
  951. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  952. ret = NETDEV_TX_BUSY;
  953. goto out;
  954. }
  955. /* The Ethernet switch we are interfaced with needs packets to be at
  956. * least 64 bytes (including FCS) otherwise they will be discarded when
  957. * they enter the switch port logic. When Broadcom tags are enabled, we
  958. * need to make sure that packets are at least 68 bytes
  959. * (including FCS and tag) because the length verification is done after
  960. * the Broadcom tag is stripped off the ingress packet.
  961. */
  962. if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  963. ret = NETDEV_TX_OK;
  964. goto out;
  965. }
  966. /* Insert TSB and checksum infos */
  967. if (priv->tsb_en) {
  968. skb = bcm_sysport_insert_tsb(skb, dev);
  969. if (!skb) {
  970. ret = NETDEV_TX_OK;
  971. goto out;
  972. }
  973. }
  974. skb_len = skb->len;
  975. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  976. if (dma_mapping_error(kdev, mapping)) {
  977. priv->mib.tx_dma_failed++;
  978. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  979. skb->data, skb_len);
  980. ret = NETDEV_TX_OK;
  981. goto out;
  982. }
  983. /* Remember the SKB for future freeing */
  984. cb = &ring->cbs[ring->curr_desc];
  985. cb->skb = skb;
  986. dma_unmap_addr_set(cb, dma_addr, mapping);
  987. dma_unmap_len_set(cb, dma_len, skb_len);
  988. /* Fetch a descriptor entry from our pool */
  989. desc = ring->desc_cpu;
  990. desc->addr_lo = lower_32_bits(mapping);
  991. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  992. len_status |= (skb_len << DESC_LEN_SHIFT);
  993. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  994. DESC_STATUS_SHIFT;
  995. if (skb->ip_summed == CHECKSUM_PARTIAL)
  996. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  997. ring->curr_desc++;
  998. if (ring->curr_desc == ring->size)
  999. ring->curr_desc = 0;
  1000. ring->desc_count--;
  1001. /* Ensure write completion of the descriptor status/length
  1002. * in DRAM before the System Port WRITE_PORT register latches
  1003. * the value
  1004. */
  1005. wmb();
  1006. desc->addr_status_len = len_status;
  1007. wmb();
  1008. /* Write this descriptor address to the RING write port */
  1009. tdma_port_write_desc_addr(priv, desc, ring->index);
  1010. /* Check ring space and update SW control flow */
  1011. if (ring->desc_count == 0)
  1012. netif_tx_stop_queue(txq);
  1013. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  1014. ring->index, ring->desc_count, ring->curr_desc);
  1015. ret = NETDEV_TX_OK;
  1016. out:
  1017. spin_unlock_irqrestore(&ring->lock, flags);
  1018. return ret;
  1019. }
  1020. static void bcm_sysport_tx_timeout(struct net_device *dev)
  1021. {
  1022. netdev_warn(dev, "transmit timeout!\n");
  1023. netif_trans_update(dev);
  1024. dev->stats.tx_errors++;
  1025. netif_tx_wake_all_queues(dev);
  1026. }
  1027. /* phylib adjust link callback */
  1028. static void bcm_sysport_adj_link(struct net_device *dev)
  1029. {
  1030. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1031. struct phy_device *phydev = dev->phydev;
  1032. unsigned int changed = 0;
  1033. u32 cmd_bits = 0, reg;
  1034. if (priv->old_link != phydev->link) {
  1035. changed = 1;
  1036. priv->old_link = phydev->link;
  1037. }
  1038. if (priv->old_duplex != phydev->duplex) {
  1039. changed = 1;
  1040. priv->old_duplex = phydev->duplex;
  1041. }
  1042. if (priv->is_lite)
  1043. goto out;
  1044. switch (phydev->speed) {
  1045. case SPEED_2500:
  1046. cmd_bits = CMD_SPEED_2500;
  1047. break;
  1048. case SPEED_1000:
  1049. cmd_bits = CMD_SPEED_1000;
  1050. break;
  1051. case SPEED_100:
  1052. cmd_bits = CMD_SPEED_100;
  1053. break;
  1054. case SPEED_10:
  1055. cmd_bits = CMD_SPEED_10;
  1056. break;
  1057. default:
  1058. break;
  1059. }
  1060. cmd_bits <<= CMD_SPEED_SHIFT;
  1061. if (phydev->duplex == DUPLEX_HALF)
  1062. cmd_bits |= CMD_HD_EN;
  1063. if (priv->old_pause != phydev->pause) {
  1064. changed = 1;
  1065. priv->old_pause = phydev->pause;
  1066. }
  1067. if (!phydev->pause)
  1068. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  1069. if (!changed)
  1070. return;
  1071. if (phydev->link) {
  1072. reg = umac_readl(priv, UMAC_CMD);
  1073. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  1074. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  1075. CMD_TX_PAUSE_IGNORE);
  1076. reg |= cmd_bits;
  1077. umac_writel(priv, reg, UMAC_CMD);
  1078. }
  1079. out:
  1080. if (changed)
  1081. phy_print_status(phydev);
  1082. }
  1083. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  1084. unsigned int index)
  1085. {
  1086. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1087. struct device *kdev = &priv->pdev->dev;
  1088. size_t size;
  1089. void *p;
  1090. u32 reg;
  1091. /* Simple descriptors partitioning for now */
  1092. size = 256;
  1093. /* We just need one DMA descriptor which is DMA-able, since writing to
  1094. * the port will allocate a new descriptor in its internal linked-list
  1095. */
  1096. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  1097. GFP_KERNEL);
  1098. if (!p) {
  1099. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  1100. return -ENOMEM;
  1101. }
  1102. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  1103. if (!ring->cbs) {
  1104. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1105. return -ENOMEM;
  1106. }
  1107. /* Initialize SW view of the ring */
  1108. spin_lock_init(&ring->lock);
  1109. ring->priv = priv;
  1110. netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  1111. ring->index = index;
  1112. ring->size = size;
  1113. ring->alloc_size = ring->size;
  1114. ring->desc_cpu = p;
  1115. ring->desc_count = ring->size;
  1116. ring->curr_desc = 0;
  1117. /* Initialize HW ring */
  1118. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  1119. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  1120. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  1121. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  1122. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  1123. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  1124. /* Program the number of descriptors as MAX_THRESHOLD and half of
  1125. * its size for the hysteresis trigger
  1126. */
  1127. tdma_writel(priv, ring->size |
  1128. 1 << RING_HYST_THRESH_SHIFT,
  1129. TDMA_DESC_RING_MAX_HYST(index));
  1130. /* Enable the ring queue in the arbiter */
  1131. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  1132. reg |= (1 << index);
  1133. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  1134. napi_enable(&ring->napi);
  1135. netif_dbg(priv, hw, priv->netdev,
  1136. "TDMA cfg, size=%d, desc_cpu=%p\n",
  1137. ring->size, ring->desc_cpu);
  1138. return 0;
  1139. }
  1140. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  1141. unsigned int index)
  1142. {
  1143. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1144. struct device *kdev = &priv->pdev->dev;
  1145. u32 reg;
  1146. /* Caller should stop the TDMA engine */
  1147. reg = tdma_readl(priv, TDMA_STATUS);
  1148. if (!(reg & TDMA_DISABLED))
  1149. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  1150. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  1151. * fail, so by checking this pointer we know whether the TX ring was
  1152. * fully initialized or not.
  1153. */
  1154. if (!ring->cbs)
  1155. return;
  1156. napi_disable(&ring->napi);
  1157. netif_napi_del(&ring->napi);
  1158. bcm_sysport_tx_clean(priv, ring);
  1159. kfree(ring->cbs);
  1160. ring->cbs = NULL;
  1161. if (ring->desc_dma) {
  1162. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1163. ring->desc_cpu, ring->desc_dma);
  1164. ring->desc_dma = 0;
  1165. }
  1166. ring->size = 0;
  1167. ring->alloc_size = 0;
  1168. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1169. }
  1170. /* RDMA helper */
  1171. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1172. unsigned int enable)
  1173. {
  1174. unsigned int timeout = 1000;
  1175. u32 reg;
  1176. reg = rdma_readl(priv, RDMA_CONTROL);
  1177. if (enable)
  1178. reg |= RDMA_EN;
  1179. else
  1180. reg &= ~RDMA_EN;
  1181. rdma_writel(priv, reg, RDMA_CONTROL);
  1182. /* Poll for RMDA disabling completion */
  1183. do {
  1184. reg = rdma_readl(priv, RDMA_STATUS);
  1185. if (!!(reg & RDMA_DISABLED) == !enable)
  1186. return 0;
  1187. usleep_range(1000, 2000);
  1188. } while (timeout-- > 0);
  1189. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1190. return -ETIMEDOUT;
  1191. }
  1192. /* TDMA helper */
  1193. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1194. unsigned int enable)
  1195. {
  1196. unsigned int timeout = 1000;
  1197. u32 reg;
  1198. reg = tdma_readl(priv, TDMA_CONTROL);
  1199. if (enable)
  1200. reg |= tdma_control_bit(priv, TDMA_EN);
  1201. else
  1202. reg &= ~tdma_control_bit(priv, TDMA_EN);
  1203. tdma_writel(priv, reg, TDMA_CONTROL);
  1204. /* Poll for TMDA disabling completion */
  1205. do {
  1206. reg = tdma_readl(priv, TDMA_STATUS);
  1207. if (!!(reg & TDMA_DISABLED) == !enable)
  1208. return 0;
  1209. usleep_range(1000, 2000);
  1210. } while (timeout-- > 0);
  1211. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1212. return -ETIMEDOUT;
  1213. }
  1214. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1215. {
  1216. struct bcm_sysport_cb *cb;
  1217. u32 reg;
  1218. int ret;
  1219. int i;
  1220. /* Initialize SW view of the RX ring */
  1221. priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
  1222. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1223. priv->rx_c_index = 0;
  1224. priv->rx_read_ptr = 0;
  1225. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1226. GFP_KERNEL);
  1227. if (!priv->rx_cbs) {
  1228. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1229. return -ENOMEM;
  1230. }
  1231. for (i = 0; i < priv->num_rx_bds; i++) {
  1232. cb = priv->rx_cbs + i;
  1233. cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
  1234. }
  1235. ret = bcm_sysport_alloc_rx_bufs(priv);
  1236. if (ret) {
  1237. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1238. return ret;
  1239. }
  1240. /* Initialize HW, ensure RDMA is disabled */
  1241. reg = rdma_readl(priv, RDMA_STATUS);
  1242. if (!(reg & RDMA_DISABLED))
  1243. rdma_enable_set(priv, 0);
  1244. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1245. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1246. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1247. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1248. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1249. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1250. /* Operate the queue in ring mode */
  1251. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1252. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1253. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1254. rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
  1255. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1256. netif_dbg(priv, hw, priv->netdev,
  1257. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1258. priv->num_rx_bds, priv->rx_bds);
  1259. return 0;
  1260. }
  1261. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1262. {
  1263. struct bcm_sysport_cb *cb;
  1264. unsigned int i;
  1265. u32 reg;
  1266. /* Caller should ensure RDMA is disabled */
  1267. reg = rdma_readl(priv, RDMA_STATUS);
  1268. if (!(reg & RDMA_DISABLED))
  1269. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1270. for (i = 0; i < priv->num_rx_bds; i++) {
  1271. cb = &priv->rx_cbs[i];
  1272. if (dma_unmap_addr(cb, dma_addr))
  1273. dma_unmap_single(&priv->pdev->dev,
  1274. dma_unmap_addr(cb, dma_addr),
  1275. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1276. bcm_sysport_free_cb(cb);
  1277. }
  1278. kfree(priv->rx_cbs);
  1279. priv->rx_cbs = NULL;
  1280. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1281. }
  1282. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1283. {
  1284. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1285. u32 reg;
  1286. if (priv->is_lite)
  1287. return;
  1288. reg = umac_readl(priv, UMAC_CMD);
  1289. if (dev->flags & IFF_PROMISC)
  1290. reg |= CMD_PROMISC;
  1291. else
  1292. reg &= ~CMD_PROMISC;
  1293. umac_writel(priv, reg, UMAC_CMD);
  1294. /* No support for ALLMULTI */
  1295. if (dev->flags & IFF_ALLMULTI)
  1296. return;
  1297. }
  1298. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1299. u32 mask, unsigned int enable)
  1300. {
  1301. u32 reg;
  1302. if (!priv->is_lite) {
  1303. reg = umac_readl(priv, UMAC_CMD);
  1304. if (enable)
  1305. reg |= mask;
  1306. else
  1307. reg &= ~mask;
  1308. umac_writel(priv, reg, UMAC_CMD);
  1309. } else {
  1310. reg = gib_readl(priv, GIB_CONTROL);
  1311. if (enable)
  1312. reg |= mask;
  1313. else
  1314. reg &= ~mask;
  1315. gib_writel(priv, reg, GIB_CONTROL);
  1316. }
  1317. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1318. * to be processed (1 msec).
  1319. */
  1320. if (enable == 0)
  1321. usleep_range(1000, 2000);
  1322. }
  1323. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1324. {
  1325. u32 reg;
  1326. if (priv->is_lite)
  1327. return;
  1328. reg = umac_readl(priv, UMAC_CMD);
  1329. reg |= CMD_SW_RESET;
  1330. umac_writel(priv, reg, UMAC_CMD);
  1331. udelay(10);
  1332. reg = umac_readl(priv, UMAC_CMD);
  1333. reg &= ~CMD_SW_RESET;
  1334. umac_writel(priv, reg, UMAC_CMD);
  1335. }
  1336. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1337. unsigned char *addr)
  1338. {
  1339. u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  1340. addr[3];
  1341. u32 mac1 = (addr[4] << 8) | addr[5];
  1342. if (!priv->is_lite) {
  1343. umac_writel(priv, mac0, UMAC_MAC0);
  1344. umac_writel(priv, mac1, UMAC_MAC1);
  1345. } else {
  1346. gib_writel(priv, mac0, GIB_MAC0);
  1347. gib_writel(priv, mac1, GIB_MAC1);
  1348. }
  1349. }
  1350. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1351. {
  1352. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1353. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1354. mdelay(1);
  1355. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1356. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1357. }
  1358. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1359. {
  1360. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1361. struct sockaddr *addr = p;
  1362. if (!is_valid_ether_addr(addr->sa_data))
  1363. return -EINVAL;
  1364. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1365. /* interface is disabled, changes to MAC will be reflected on next
  1366. * open call
  1367. */
  1368. if (!netif_running(dev))
  1369. return 0;
  1370. umac_set_hw_addr(priv, dev->dev_addr);
  1371. return 0;
  1372. }
  1373. static void bcm_sysport_netif_start(struct net_device *dev)
  1374. {
  1375. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1376. /* Enable NAPI */
  1377. napi_enable(&priv->napi);
  1378. /* Enable RX interrupt and TX ring full interrupt */
  1379. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1380. phy_start(dev->phydev);
  1381. /* Enable TX interrupts for the TXQs */
  1382. if (!priv->is_lite)
  1383. intrl2_1_mask_clear(priv, 0xffffffff);
  1384. else
  1385. intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
  1386. /* Last call before we start the real business */
  1387. netif_tx_start_all_queues(dev);
  1388. }
  1389. static void rbuf_init(struct bcm_sysport_priv *priv)
  1390. {
  1391. u32 reg;
  1392. reg = rbuf_readl(priv, RBUF_CONTROL);
  1393. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1394. /* Set a correct RSB format on SYSTEMPORT Lite */
  1395. if (priv->is_lite) {
  1396. reg &= ~RBUF_RSB_SWAP1;
  1397. reg |= RBUF_RSB_SWAP0;
  1398. }
  1399. rbuf_writel(priv, reg, RBUF_CONTROL);
  1400. }
  1401. static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
  1402. {
  1403. intrl2_0_mask_set(priv, 0xffffffff);
  1404. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1405. if (!priv->is_lite) {
  1406. intrl2_1_mask_set(priv, 0xffffffff);
  1407. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1408. }
  1409. }
  1410. static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
  1411. {
  1412. u32 __maybe_unused reg;
  1413. /* Include Broadcom tag in pad extension */
  1414. if (netdev_uses_dsa(priv->netdev)) {
  1415. reg = gib_readl(priv, GIB_CONTROL);
  1416. reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
  1417. reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
  1418. gib_writel(priv, reg, GIB_CONTROL);
  1419. }
  1420. }
  1421. static int bcm_sysport_open(struct net_device *dev)
  1422. {
  1423. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1424. struct phy_device *phydev;
  1425. unsigned int i;
  1426. int ret;
  1427. /* Reset UniMAC */
  1428. umac_reset(priv);
  1429. /* Flush TX and RX FIFOs at TOPCTRL level */
  1430. topctrl_flush(priv);
  1431. /* Disable the UniMAC RX/TX */
  1432. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1433. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1434. rbuf_init(priv);
  1435. /* Set maximum frame length */
  1436. if (!priv->is_lite)
  1437. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1438. else
  1439. gib_set_pad_extension(priv);
  1440. /* Set MAC address */
  1441. umac_set_hw_addr(priv, dev->dev_addr);
  1442. /* Read CRC forward */
  1443. if (!priv->is_lite)
  1444. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1445. else
  1446. priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
  1447. GIB_FCS_STRIP);
  1448. phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1449. 0, priv->phy_interface);
  1450. if (!phydev) {
  1451. netdev_err(dev, "could not attach to PHY\n");
  1452. return -ENODEV;
  1453. }
  1454. /* Reset house keeping link status */
  1455. priv->old_duplex = -1;
  1456. priv->old_link = -1;
  1457. priv->old_pause = -1;
  1458. /* mask all interrupts and request them */
  1459. bcm_sysport_mask_all_intrs(priv);
  1460. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1461. if (ret) {
  1462. netdev_err(dev, "failed to request RX interrupt\n");
  1463. goto out_phy_disconnect;
  1464. }
  1465. if (!priv->is_lite) {
  1466. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
  1467. dev->name, dev);
  1468. if (ret) {
  1469. netdev_err(dev, "failed to request TX interrupt\n");
  1470. goto out_free_irq0;
  1471. }
  1472. }
  1473. /* Initialize both hardware and software ring */
  1474. for (i = 0; i < dev->num_tx_queues; i++) {
  1475. ret = bcm_sysport_init_tx_ring(priv, i);
  1476. if (ret) {
  1477. netdev_err(dev, "failed to initialize TX ring %d\n",
  1478. i);
  1479. goto out_free_tx_ring;
  1480. }
  1481. }
  1482. /* Initialize linked-list */
  1483. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1484. /* Initialize RX ring */
  1485. ret = bcm_sysport_init_rx_ring(priv);
  1486. if (ret) {
  1487. netdev_err(dev, "failed to initialize RX ring\n");
  1488. goto out_free_rx_ring;
  1489. }
  1490. /* Turn on RDMA */
  1491. ret = rdma_enable_set(priv, 1);
  1492. if (ret)
  1493. goto out_free_rx_ring;
  1494. /* Turn on TDMA */
  1495. ret = tdma_enable_set(priv, 1);
  1496. if (ret)
  1497. goto out_clear_rx_int;
  1498. /* Turn on UniMAC TX/RX */
  1499. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1500. bcm_sysport_netif_start(dev);
  1501. return 0;
  1502. out_clear_rx_int:
  1503. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1504. out_free_rx_ring:
  1505. bcm_sysport_fini_rx_ring(priv);
  1506. out_free_tx_ring:
  1507. for (i = 0; i < dev->num_tx_queues; i++)
  1508. bcm_sysport_fini_tx_ring(priv, i);
  1509. if (!priv->is_lite)
  1510. free_irq(priv->irq1, dev);
  1511. out_free_irq0:
  1512. free_irq(priv->irq0, dev);
  1513. out_phy_disconnect:
  1514. phy_disconnect(phydev);
  1515. return ret;
  1516. }
  1517. static void bcm_sysport_netif_stop(struct net_device *dev)
  1518. {
  1519. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1520. /* stop all software from updating hardware */
  1521. netif_tx_stop_all_queues(dev);
  1522. napi_disable(&priv->napi);
  1523. phy_stop(dev->phydev);
  1524. /* mask all interrupts */
  1525. bcm_sysport_mask_all_intrs(priv);
  1526. }
  1527. static int bcm_sysport_stop(struct net_device *dev)
  1528. {
  1529. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1530. unsigned int i;
  1531. int ret;
  1532. bcm_sysport_netif_stop(dev);
  1533. /* Disable UniMAC RX */
  1534. umac_enable_set(priv, CMD_RX_EN, 0);
  1535. ret = tdma_enable_set(priv, 0);
  1536. if (ret) {
  1537. netdev_err(dev, "timeout disabling RDMA\n");
  1538. return ret;
  1539. }
  1540. /* Wait for a maximum packet size to be drained */
  1541. usleep_range(2000, 3000);
  1542. ret = rdma_enable_set(priv, 0);
  1543. if (ret) {
  1544. netdev_err(dev, "timeout disabling TDMA\n");
  1545. return ret;
  1546. }
  1547. /* Disable UniMAC TX */
  1548. umac_enable_set(priv, CMD_TX_EN, 0);
  1549. /* Free RX/TX rings SW structures */
  1550. for (i = 0; i < dev->num_tx_queues; i++)
  1551. bcm_sysport_fini_tx_ring(priv, i);
  1552. bcm_sysport_fini_rx_ring(priv);
  1553. free_irq(priv->irq0, dev);
  1554. if (!priv->is_lite)
  1555. free_irq(priv->irq1, dev);
  1556. /* Disconnect from PHY */
  1557. phy_disconnect(dev->phydev);
  1558. return 0;
  1559. }
  1560. static const struct ethtool_ops bcm_sysport_ethtool_ops = {
  1561. .get_drvinfo = bcm_sysport_get_drvinfo,
  1562. .get_msglevel = bcm_sysport_get_msglvl,
  1563. .set_msglevel = bcm_sysport_set_msglvl,
  1564. .get_link = ethtool_op_get_link,
  1565. .get_strings = bcm_sysport_get_strings,
  1566. .get_ethtool_stats = bcm_sysport_get_stats,
  1567. .get_sset_count = bcm_sysport_get_sset_count,
  1568. .get_wol = bcm_sysport_get_wol,
  1569. .set_wol = bcm_sysport_set_wol,
  1570. .get_coalesce = bcm_sysport_get_coalesce,
  1571. .set_coalesce = bcm_sysport_set_coalesce,
  1572. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1573. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1574. };
  1575. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1576. .ndo_start_xmit = bcm_sysport_xmit,
  1577. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1578. .ndo_open = bcm_sysport_open,
  1579. .ndo_stop = bcm_sysport_stop,
  1580. .ndo_set_features = bcm_sysport_set_features,
  1581. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1582. .ndo_set_mac_address = bcm_sysport_change_mac,
  1583. #ifdef CONFIG_NET_POLL_CONTROLLER
  1584. .ndo_poll_controller = bcm_sysport_poll_controller,
  1585. #endif
  1586. };
  1587. #define REV_FMT "v%2x.%02x"
  1588. static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
  1589. [SYSTEMPORT] = {
  1590. .is_lite = false,
  1591. .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
  1592. },
  1593. [SYSTEMPORT_LITE] = {
  1594. .is_lite = true,
  1595. .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
  1596. },
  1597. };
  1598. static const struct of_device_id bcm_sysport_of_match[] = {
  1599. { .compatible = "brcm,systemportlite-v1.00",
  1600. .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
  1601. { .compatible = "brcm,systemport-v1.00",
  1602. .data = &bcm_sysport_params[SYSTEMPORT] },
  1603. { .compatible = "brcm,systemport",
  1604. .data = &bcm_sysport_params[SYSTEMPORT] },
  1605. { /* sentinel */ }
  1606. };
  1607. MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
  1608. static int bcm_sysport_probe(struct platform_device *pdev)
  1609. {
  1610. const struct bcm_sysport_hw_params *params;
  1611. const struct of_device_id *of_id = NULL;
  1612. struct bcm_sysport_priv *priv;
  1613. struct device_node *dn;
  1614. struct net_device *dev;
  1615. const void *macaddr;
  1616. struct resource *r;
  1617. u32 txq, rxq;
  1618. int ret;
  1619. dn = pdev->dev.of_node;
  1620. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1621. of_id = of_match_node(bcm_sysport_of_match, dn);
  1622. if (!of_id || !of_id->data)
  1623. return -EINVAL;
  1624. /* Fairly quickly we need to know the type of adapter we have */
  1625. params = of_id->data;
  1626. /* Read the Transmit/Receive Queue properties */
  1627. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1628. txq = TDMA_NUM_RINGS;
  1629. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1630. rxq = 1;
  1631. /* Sanity check the number of transmit queues */
  1632. if (!txq || txq > TDMA_NUM_RINGS)
  1633. return -EINVAL;
  1634. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1635. if (!dev)
  1636. return -ENOMEM;
  1637. /* Initialize private members */
  1638. priv = netdev_priv(dev);
  1639. /* Allocate number of TX rings */
  1640. priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
  1641. sizeof(struct bcm_sysport_tx_ring),
  1642. GFP_KERNEL);
  1643. if (!priv->tx_rings)
  1644. return -ENOMEM;
  1645. priv->is_lite = params->is_lite;
  1646. priv->num_rx_desc_words = params->num_rx_desc_words;
  1647. priv->irq0 = platform_get_irq(pdev, 0);
  1648. if (!priv->is_lite)
  1649. priv->irq1 = platform_get_irq(pdev, 1);
  1650. priv->wol_irq = platform_get_irq(pdev, 2);
  1651. if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
  1652. dev_err(&pdev->dev, "invalid interrupts\n");
  1653. ret = -EINVAL;
  1654. goto err_free_netdev;
  1655. }
  1656. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1657. if (IS_ERR(priv->base)) {
  1658. ret = PTR_ERR(priv->base);
  1659. goto err_free_netdev;
  1660. }
  1661. priv->netdev = dev;
  1662. priv->pdev = pdev;
  1663. priv->phy_interface = of_get_phy_mode(dn);
  1664. /* Default to GMII interface mode */
  1665. if (priv->phy_interface < 0)
  1666. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1667. /* In the case of a fixed PHY, the DT node associated
  1668. * to the PHY is the Ethernet MAC DT node.
  1669. */
  1670. if (of_phy_is_fixed_link(dn)) {
  1671. ret = of_phy_register_fixed_link(dn);
  1672. if (ret) {
  1673. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1674. goto err_free_netdev;
  1675. }
  1676. priv->phy_dn = dn;
  1677. }
  1678. /* Initialize netdevice members */
  1679. macaddr = of_get_mac_address(dn);
  1680. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1681. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1682. eth_hw_addr_random(dev);
  1683. } else {
  1684. ether_addr_copy(dev->dev_addr, macaddr);
  1685. }
  1686. SET_NETDEV_DEV(dev, &pdev->dev);
  1687. dev_set_drvdata(&pdev->dev, dev);
  1688. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1689. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1690. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1691. /* HW supported features, none enabled by default */
  1692. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1693. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1694. /* Request the WOL interrupt and advertise suspend if available */
  1695. priv->wol_irq_disabled = 1;
  1696. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1697. bcm_sysport_wol_isr, 0, dev->name, priv);
  1698. if (!ret)
  1699. device_set_wakeup_capable(&pdev->dev, 1);
  1700. /* Set the needed headroom once and for all */
  1701. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1702. dev->needed_headroom += sizeof(struct bcm_tsb);
  1703. /* libphy will adjust the link state accordingly */
  1704. netif_carrier_off(dev);
  1705. ret = register_netdev(dev);
  1706. if (ret) {
  1707. dev_err(&pdev->dev, "failed to register net_device\n");
  1708. goto err_deregister_fixed_link;
  1709. }
  1710. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1711. dev_info(&pdev->dev,
  1712. "Broadcom SYSTEMPORT%s" REV_FMT
  1713. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1714. priv->is_lite ? " Lite" : "",
  1715. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1716. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1717. return 0;
  1718. err_deregister_fixed_link:
  1719. if (of_phy_is_fixed_link(dn))
  1720. of_phy_deregister_fixed_link(dn);
  1721. err_free_netdev:
  1722. free_netdev(dev);
  1723. return ret;
  1724. }
  1725. static int bcm_sysport_remove(struct platform_device *pdev)
  1726. {
  1727. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1728. struct device_node *dn = pdev->dev.of_node;
  1729. /* Not much to do, ndo_close has been called
  1730. * and we use managed allocations
  1731. */
  1732. unregister_netdev(dev);
  1733. if (of_phy_is_fixed_link(dn))
  1734. of_phy_deregister_fixed_link(dn);
  1735. free_netdev(dev);
  1736. dev_set_drvdata(&pdev->dev, NULL);
  1737. return 0;
  1738. }
  1739. #ifdef CONFIG_PM_SLEEP
  1740. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1741. {
  1742. struct net_device *ndev = priv->netdev;
  1743. unsigned int timeout = 1000;
  1744. u32 reg;
  1745. /* Password has already been programmed */
  1746. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1747. reg |= MPD_EN;
  1748. reg &= ~PSW_EN;
  1749. if (priv->wolopts & WAKE_MAGICSECURE)
  1750. reg |= PSW_EN;
  1751. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1752. /* Make sure RBUF entered WoL mode as result */
  1753. do {
  1754. reg = rbuf_readl(priv, RBUF_STATUS);
  1755. if (reg & RBUF_WOL_MODE)
  1756. break;
  1757. udelay(10);
  1758. } while (timeout-- > 0);
  1759. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1760. if (!timeout) {
  1761. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1762. reg &= ~MPD_EN;
  1763. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1764. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1765. return -ETIMEDOUT;
  1766. }
  1767. /* UniMAC receive needs to be turned on */
  1768. umac_enable_set(priv, CMD_RX_EN, 1);
  1769. /* Enable the interrupt wake-up source */
  1770. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1771. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1772. return 0;
  1773. }
  1774. static int bcm_sysport_suspend(struct device *d)
  1775. {
  1776. struct net_device *dev = dev_get_drvdata(d);
  1777. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1778. unsigned int i;
  1779. int ret = 0;
  1780. u32 reg;
  1781. if (!netif_running(dev))
  1782. return 0;
  1783. bcm_sysport_netif_stop(dev);
  1784. phy_suspend(dev->phydev);
  1785. netif_device_detach(dev);
  1786. /* Disable UniMAC RX */
  1787. umac_enable_set(priv, CMD_RX_EN, 0);
  1788. ret = rdma_enable_set(priv, 0);
  1789. if (ret) {
  1790. netdev_err(dev, "RDMA timeout!\n");
  1791. return ret;
  1792. }
  1793. /* Disable RXCHK if enabled */
  1794. if (priv->rx_chk_en) {
  1795. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1796. reg &= ~RXCHK_EN;
  1797. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1798. }
  1799. /* Flush RX pipe */
  1800. if (!priv->wolopts)
  1801. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1802. ret = tdma_enable_set(priv, 0);
  1803. if (ret) {
  1804. netdev_err(dev, "TDMA timeout!\n");
  1805. return ret;
  1806. }
  1807. /* Wait for a packet boundary */
  1808. usleep_range(2000, 3000);
  1809. umac_enable_set(priv, CMD_TX_EN, 0);
  1810. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1811. /* Free RX/TX rings SW structures */
  1812. for (i = 0; i < dev->num_tx_queues; i++)
  1813. bcm_sysport_fini_tx_ring(priv, i);
  1814. bcm_sysport_fini_rx_ring(priv);
  1815. /* Get prepared for Wake-on-LAN */
  1816. if (device_may_wakeup(d) && priv->wolopts)
  1817. ret = bcm_sysport_suspend_to_wol(priv);
  1818. return ret;
  1819. }
  1820. static int bcm_sysport_resume(struct device *d)
  1821. {
  1822. struct net_device *dev = dev_get_drvdata(d);
  1823. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1824. unsigned int i;
  1825. u32 reg;
  1826. int ret;
  1827. if (!netif_running(dev))
  1828. return 0;
  1829. umac_reset(priv);
  1830. /* We may have been suspended and never received a WOL event that
  1831. * would turn off MPD detection, take care of that now
  1832. */
  1833. bcm_sysport_resume_from_wol(priv);
  1834. /* Initialize both hardware and software ring */
  1835. for (i = 0; i < dev->num_tx_queues; i++) {
  1836. ret = bcm_sysport_init_tx_ring(priv, i);
  1837. if (ret) {
  1838. netdev_err(dev, "failed to initialize TX ring %d\n",
  1839. i);
  1840. goto out_free_tx_rings;
  1841. }
  1842. }
  1843. /* Initialize linked-list */
  1844. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1845. /* Initialize RX ring */
  1846. ret = bcm_sysport_init_rx_ring(priv);
  1847. if (ret) {
  1848. netdev_err(dev, "failed to initialize RX ring\n");
  1849. goto out_free_rx_ring;
  1850. }
  1851. netif_device_attach(dev);
  1852. /* RX pipe enable */
  1853. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1854. ret = rdma_enable_set(priv, 1);
  1855. if (ret) {
  1856. netdev_err(dev, "failed to enable RDMA\n");
  1857. goto out_free_rx_ring;
  1858. }
  1859. /* Enable rxhck */
  1860. if (priv->rx_chk_en) {
  1861. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1862. reg |= RXCHK_EN;
  1863. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1864. }
  1865. rbuf_init(priv);
  1866. /* Set maximum frame length */
  1867. if (!priv->is_lite)
  1868. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1869. else
  1870. gib_set_pad_extension(priv);
  1871. /* Set MAC address */
  1872. umac_set_hw_addr(priv, dev->dev_addr);
  1873. umac_enable_set(priv, CMD_RX_EN, 1);
  1874. /* TX pipe enable */
  1875. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1876. umac_enable_set(priv, CMD_TX_EN, 1);
  1877. ret = tdma_enable_set(priv, 1);
  1878. if (ret) {
  1879. netdev_err(dev, "TDMA timeout!\n");
  1880. goto out_free_rx_ring;
  1881. }
  1882. phy_resume(dev->phydev);
  1883. bcm_sysport_netif_start(dev);
  1884. return 0;
  1885. out_free_rx_ring:
  1886. bcm_sysport_fini_rx_ring(priv);
  1887. out_free_tx_rings:
  1888. for (i = 0; i < dev->num_tx_queues; i++)
  1889. bcm_sysport_fini_tx_ring(priv, i);
  1890. return ret;
  1891. }
  1892. #endif
  1893. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1894. bcm_sysport_suspend, bcm_sysport_resume);
  1895. static struct platform_driver bcm_sysport_driver = {
  1896. .probe = bcm_sysport_probe,
  1897. .remove = bcm_sysport_remove,
  1898. .driver = {
  1899. .name = "brcm-systemport",
  1900. .of_match_table = bcm_sysport_of_match,
  1901. .pm = &bcm_sysport_pm_ops,
  1902. },
  1903. };
  1904. module_platform_driver(bcm_sysport_driver);
  1905. MODULE_AUTHOR("Broadcom Corporation");
  1906. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1907. MODULE_ALIAS("platform:brcm-systemport");
  1908. MODULE_LICENSE("GPL");