xgene_enet_main.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/gpio.h>
  22. #include "xgene_enet_main.h"
  23. #include "xgene_enet_hw.h"
  24. #include "xgene_enet_sgmac.h"
  25. #include "xgene_enet_xgmac.h"
  26. #define RES_ENET_CSR 0
  27. #define RES_RING_CSR 1
  28. #define RES_RING_CMD 2
  29. static const struct of_device_id xgene_enet_of_match[];
  30. static const struct acpi_device_id xgene_enet_acpi_match[];
  31. static void xgene_enet_init_bufpool(struct xgene_enet_desc_ring *buf_pool)
  32. {
  33. struct xgene_enet_raw_desc16 *raw_desc;
  34. int i;
  35. if (!buf_pool)
  36. return;
  37. for (i = 0; i < buf_pool->slots; i++) {
  38. raw_desc = &buf_pool->raw_desc16[i];
  39. /* Hardware expects descriptor in little endian format */
  40. raw_desc->m0 = cpu_to_le64(i |
  41. SET_VAL(FPQNUM, buf_pool->dst_ring_num) |
  42. SET_VAL(STASH, 3));
  43. }
  44. }
  45. static u16 xgene_enet_get_data_len(u64 bufdatalen)
  46. {
  47. u16 hw_len, mask;
  48. hw_len = GET_VAL(BUFDATALEN, bufdatalen);
  49. if (unlikely(hw_len == 0x7800)) {
  50. return 0;
  51. } else if (!(hw_len & BIT(14))) {
  52. mask = GENMASK(13, 0);
  53. return (hw_len & mask) ? (hw_len & mask) : SIZE_16K;
  54. } else if (!(hw_len & GENMASK(13, 12))) {
  55. mask = GENMASK(11, 0);
  56. return (hw_len & mask) ? (hw_len & mask) : SIZE_4K;
  57. } else {
  58. mask = GENMASK(11, 0);
  59. return (hw_len & mask) ? (hw_len & mask) : SIZE_2K;
  60. }
  61. }
  62. static u16 xgene_enet_set_data_len(u32 size)
  63. {
  64. u16 hw_len;
  65. hw_len = (size == SIZE_4K) ? BIT(14) : 0;
  66. return hw_len;
  67. }
  68. static int xgene_enet_refill_pagepool(struct xgene_enet_desc_ring *buf_pool,
  69. u32 nbuf)
  70. {
  71. struct xgene_enet_raw_desc16 *raw_desc;
  72. struct xgene_enet_pdata *pdata;
  73. struct net_device *ndev;
  74. dma_addr_t dma_addr;
  75. struct device *dev;
  76. struct page *page;
  77. u32 slots, tail;
  78. u16 hw_len;
  79. int i;
  80. if (unlikely(!buf_pool))
  81. return 0;
  82. ndev = buf_pool->ndev;
  83. pdata = netdev_priv(ndev);
  84. dev = ndev_to_dev(ndev);
  85. slots = buf_pool->slots - 1;
  86. tail = buf_pool->tail;
  87. for (i = 0; i < nbuf; i++) {
  88. raw_desc = &buf_pool->raw_desc16[tail];
  89. page = dev_alloc_page();
  90. if (unlikely(!page))
  91. return -ENOMEM;
  92. dma_addr = dma_map_page(dev, page, 0,
  93. PAGE_SIZE, DMA_FROM_DEVICE);
  94. if (unlikely(dma_mapping_error(dev, dma_addr))) {
  95. put_page(page);
  96. return -ENOMEM;
  97. }
  98. hw_len = xgene_enet_set_data_len(PAGE_SIZE);
  99. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  100. SET_VAL(BUFDATALEN, hw_len) |
  101. SET_BIT(COHERENT));
  102. buf_pool->frag_page[tail] = page;
  103. tail = (tail + 1) & slots;
  104. }
  105. pdata->ring_ops->wr_cmd(buf_pool, nbuf);
  106. buf_pool->tail = tail;
  107. return 0;
  108. }
  109. static int xgene_enet_refill_bufpool(struct xgene_enet_desc_ring *buf_pool,
  110. u32 nbuf)
  111. {
  112. struct sk_buff *skb;
  113. struct xgene_enet_raw_desc16 *raw_desc;
  114. struct xgene_enet_pdata *pdata;
  115. struct net_device *ndev;
  116. struct device *dev;
  117. dma_addr_t dma_addr;
  118. u32 tail = buf_pool->tail;
  119. u32 slots = buf_pool->slots - 1;
  120. u16 bufdatalen, len;
  121. int i;
  122. ndev = buf_pool->ndev;
  123. dev = ndev_to_dev(buf_pool->ndev);
  124. pdata = netdev_priv(ndev);
  125. bufdatalen = BUF_LEN_CODE_2K | (SKB_BUFFER_SIZE & GENMASK(11, 0));
  126. len = XGENE_ENET_STD_MTU;
  127. for (i = 0; i < nbuf; i++) {
  128. raw_desc = &buf_pool->raw_desc16[tail];
  129. skb = netdev_alloc_skb_ip_align(ndev, len);
  130. if (unlikely(!skb))
  131. return -ENOMEM;
  132. dma_addr = dma_map_single(dev, skb->data, len, DMA_FROM_DEVICE);
  133. if (dma_mapping_error(dev, dma_addr)) {
  134. netdev_err(ndev, "DMA mapping error\n");
  135. dev_kfree_skb_any(skb);
  136. return -EINVAL;
  137. }
  138. buf_pool->rx_skb[tail] = skb;
  139. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  140. SET_VAL(BUFDATALEN, bufdatalen) |
  141. SET_BIT(COHERENT));
  142. tail = (tail + 1) & slots;
  143. }
  144. pdata->ring_ops->wr_cmd(buf_pool, nbuf);
  145. buf_pool->tail = tail;
  146. return 0;
  147. }
  148. static u8 xgene_enet_hdr_len(const void *data)
  149. {
  150. const struct ethhdr *eth = data;
  151. return (eth->h_proto == htons(ETH_P_8021Q)) ? VLAN_ETH_HLEN : ETH_HLEN;
  152. }
  153. static void xgene_enet_delete_bufpool(struct xgene_enet_desc_ring *buf_pool)
  154. {
  155. struct device *dev = ndev_to_dev(buf_pool->ndev);
  156. struct xgene_enet_raw_desc16 *raw_desc;
  157. dma_addr_t dma_addr;
  158. int i;
  159. /* Free up the buffers held by hardware */
  160. for (i = 0; i < buf_pool->slots; i++) {
  161. if (buf_pool->rx_skb[i]) {
  162. dev_kfree_skb_any(buf_pool->rx_skb[i]);
  163. raw_desc = &buf_pool->raw_desc16[i];
  164. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1));
  165. dma_unmap_single(dev, dma_addr, XGENE_ENET_MAX_MTU,
  166. DMA_FROM_DEVICE);
  167. }
  168. }
  169. }
  170. static void xgene_enet_delete_pagepool(struct xgene_enet_desc_ring *buf_pool)
  171. {
  172. struct device *dev = ndev_to_dev(buf_pool->ndev);
  173. dma_addr_t dma_addr;
  174. struct page *page;
  175. int i;
  176. /* Free up the buffers held by hardware */
  177. for (i = 0; i < buf_pool->slots; i++) {
  178. page = buf_pool->frag_page[i];
  179. if (page) {
  180. dma_addr = buf_pool->frag_dma_addr[i];
  181. dma_unmap_page(dev, dma_addr, PAGE_SIZE,
  182. DMA_FROM_DEVICE);
  183. put_page(page);
  184. }
  185. }
  186. }
  187. static irqreturn_t xgene_enet_rx_irq(const int irq, void *data)
  188. {
  189. struct xgene_enet_desc_ring *rx_ring = data;
  190. if (napi_schedule_prep(&rx_ring->napi)) {
  191. disable_irq_nosync(irq);
  192. __napi_schedule(&rx_ring->napi);
  193. }
  194. return IRQ_HANDLED;
  195. }
  196. static int xgene_enet_tx_completion(struct xgene_enet_desc_ring *cp_ring,
  197. struct xgene_enet_raw_desc *raw_desc)
  198. {
  199. struct xgene_enet_pdata *pdata = netdev_priv(cp_ring->ndev);
  200. struct sk_buff *skb;
  201. struct device *dev;
  202. skb_frag_t *frag;
  203. dma_addr_t *frag_dma_addr;
  204. u16 skb_index;
  205. u8 status;
  206. int i, ret = 0;
  207. u8 mss_index;
  208. skb_index = GET_VAL(USERINFO, le64_to_cpu(raw_desc->m0));
  209. skb = cp_ring->cp_skb[skb_index];
  210. frag_dma_addr = &cp_ring->frag_dma_addr[skb_index * MAX_SKB_FRAGS];
  211. dev = ndev_to_dev(cp_ring->ndev);
  212. dma_unmap_single(dev, GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1)),
  213. skb_headlen(skb),
  214. DMA_TO_DEVICE);
  215. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  216. frag = &skb_shinfo(skb)->frags[i];
  217. dma_unmap_page(dev, frag_dma_addr[i], skb_frag_size(frag),
  218. DMA_TO_DEVICE);
  219. }
  220. if (GET_BIT(ET, le64_to_cpu(raw_desc->m3))) {
  221. mss_index = GET_VAL(MSS, le64_to_cpu(raw_desc->m3));
  222. spin_lock(&pdata->mss_lock);
  223. pdata->mss_refcnt[mss_index]--;
  224. spin_unlock(&pdata->mss_lock);
  225. }
  226. /* Checking for error */
  227. status = GET_VAL(LERR, le64_to_cpu(raw_desc->m0));
  228. if (unlikely(status > 2)) {
  229. xgene_enet_parse_error(cp_ring, netdev_priv(cp_ring->ndev),
  230. status);
  231. ret = -EIO;
  232. }
  233. if (likely(skb)) {
  234. dev_kfree_skb_any(skb);
  235. } else {
  236. netdev_err(cp_ring->ndev, "completion skb is NULL\n");
  237. ret = -EIO;
  238. }
  239. return ret;
  240. }
  241. static int xgene_enet_setup_mss(struct net_device *ndev, u32 mss)
  242. {
  243. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  244. int mss_index = -EBUSY;
  245. int i;
  246. spin_lock(&pdata->mss_lock);
  247. /* Reuse the slot if MSS matches */
  248. for (i = 0; mss_index < 0 && i < NUM_MSS_REG; i++) {
  249. if (pdata->mss[i] == mss) {
  250. pdata->mss_refcnt[i]++;
  251. mss_index = i;
  252. }
  253. }
  254. /* Overwrite the slot with ref_count = 0 */
  255. for (i = 0; mss_index < 0 && i < NUM_MSS_REG; i++) {
  256. if (!pdata->mss_refcnt[i]) {
  257. pdata->mss_refcnt[i]++;
  258. pdata->mac_ops->set_mss(pdata, mss, i);
  259. pdata->mss[i] = mss;
  260. mss_index = i;
  261. }
  262. }
  263. spin_unlock(&pdata->mss_lock);
  264. return mss_index;
  265. }
  266. static int xgene_enet_work_msg(struct sk_buff *skb, u64 *hopinfo)
  267. {
  268. struct net_device *ndev = skb->dev;
  269. struct iphdr *iph;
  270. u8 l3hlen = 0, l4hlen = 0;
  271. u8 ethhdr, proto = 0, csum_enable = 0;
  272. u32 hdr_len, mss = 0;
  273. u32 i, len, nr_frags;
  274. int mss_index;
  275. ethhdr = xgene_enet_hdr_len(skb->data);
  276. if (unlikely(skb->protocol != htons(ETH_P_IP)) &&
  277. unlikely(skb->protocol != htons(ETH_P_8021Q)))
  278. goto out;
  279. if (unlikely(!(skb->dev->features & NETIF_F_IP_CSUM)))
  280. goto out;
  281. iph = ip_hdr(skb);
  282. if (unlikely(ip_is_fragment(iph)))
  283. goto out;
  284. if (likely(iph->protocol == IPPROTO_TCP)) {
  285. l4hlen = tcp_hdrlen(skb) >> 2;
  286. csum_enable = 1;
  287. proto = TSO_IPPROTO_TCP;
  288. if (ndev->features & NETIF_F_TSO) {
  289. hdr_len = ethhdr + ip_hdrlen(skb) + tcp_hdrlen(skb);
  290. mss = skb_shinfo(skb)->gso_size;
  291. if (skb_is_nonlinear(skb)) {
  292. len = skb_headlen(skb);
  293. nr_frags = skb_shinfo(skb)->nr_frags;
  294. for (i = 0; i < 2 && i < nr_frags; i++)
  295. len += skb_shinfo(skb)->frags[i].size;
  296. /* HW requires header must reside in 3 buffer */
  297. if (unlikely(hdr_len > len)) {
  298. if (skb_linearize(skb))
  299. return 0;
  300. }
  301. }
  302. if (!mss || ((skb->len - hdr_len) <= mss))
  303. goto out;
  304. mss_index = xgene_enet_setup_mss(ndev, mss);
  305. if (unlikely(mss_index < 0))
  306. return -EBUSY;
  307. *hopinfo |= SET_BIT(ET) | SET_VAL(MSS, mss_index);
  308. }
  309. } else if (iph->protocol == IPPROTO_UDP) {
  310. l4hlen = UDP_HDR_SIZE;
  311. csum_enable = 1;
  312. }
  313. out:
  314. l3hlen = ip_hdrlen(skb) >> 2;
  315. *hopinfo |= SET_VAL(TCPHDR, l4hlen) |
  316. SET_VAL(IPHDR, l3hlen) |
  317. SET_VAL(ETHHDR, ethhdr) |
  318. SET_VAL(EC, csum_enable) |
  319. SET_VAL(IS, proto) |
  320. SET_BIT(IC) |
  321. SET_BIT(TYPE_ETH_WORK_MESSAGE);
  322. return 0;
  323. }
  324. static u16 xgene_enet_encode_len(u16 len)
  325. {
  326. return (len == BUFLEN_16K) ? 0 : len;
  327. }
  328. static void xgene_set_addr_len(__le64 *desc, u32 idx, dma_addr_t addr, u32 len)
  329. {
  330. desc[idx ^ 1] = cpu_to_le64(SET_VAL(DATAADDR, addr) |
  331. SET_VAL(BUFDATALEN, len));
  332. }
  333. static __le64 *xgene_enet_get_exp_bufs(struct xgene_enet_desc_ring *ring)
  334. {
  335. __le64 *exp_bufs;
  336. exp_bufs = &ring->exp_bufs[ring->exp_buf_tail * MAX_EXP_BUFFS];
  337. memset(exp_bufs, 0, sizeof(__le64) * MAX_EXP_BUFFS);
  338. ring->exp_buf_tail = (ring->exp_buf_tail + 1) & ((ring->slots / 2) - 1);
  339. return exp_bufs;
  340. }
  341. static dma_addr_t *xgene_get_frag_dma_array(struct xgene_enet_desc_ring *ring)
  342. {
  343. return &ring->cp_ring->frag_dma_addr[ring->tail * MAX_SKB_FRAGS];
  344. }
  345. static int xgene_enet_setup_tx_desc(struct xgene_enet_desc_ring *tx_ring,
  346. struct sk_buff *skb)
  347. {
  348. struct device *dev = ndev_to_dev(tx_ring->ndev);
  349. struct xgene_enet_pdata *pdata = netdev_priv(tx_ring->ndev);
  350. struct xgene_enet_raw_desc *raw_desc;
  351. __le64 *exp_desc = NULL, *exp_bufs = NULL;
  352. dma_addr_t dma_addr, pbuf_addr, *frag_dma_addr;
  353. skb_frag_t *frag;
  354. u16 tail = tx_ring->tail;
  355. u64 hopinfo = 0;
  356. u32 len, hw_len;
  357. u8 ll = 0, nv = 0, idx = 0;
  358. bool split = false;
  359. u32 size, offset, ell_bytes = 0;
  360. u32 i, fidx, nr_frags, count = 1;
  361. int ret;
  362. raw_desc = &tx_ring->raw_desc[tail];
  363. tail = (tail + 1) & (tx_ring->slots - 1);
  364. memset(raw_desc, 0, sizeof(struct xgene_enet_raw_desc));
  365. ret = xgene_enet_work_msg(skb, &hopinfo);
  366. if (ret)
  367. return ret;
  368. raw_desc->m3 = cpu_to_le64(SET_VAL(HENQNUM, tx_ring->dst_ring_num) |
  369. hopinfo);
  370. len = skb_headlen(skb);
  371. hw_len = xgene_enet_encode_len(len);
  372. dma_addr = dma_map_single(dev, skb->data, len, DMA_TO_DEVICE);
  373. if (dma_mapping_error(dev, dma_addr)) {
  374. netdev_err(tx_ring->ndev, "DMA mapping error\n");
  375. return -EINVAL;
  376. }
  377. /* Hardware expects descriptor in little endian format */
  378. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  379. SET_VAL(BUFDATALEN, hw_len) |
  380. SET_BIT(COHERENT));
  381. if (!skb_is_nonlinear(skb))
  382. goto out;
  383. /* scatter gather */
  384. nv = 1;
  385. exp_desc = (void *)&tx_ring->raw_desc[tail];
  386. tail = (tail + 1) & (tx_ring->slots - 1);
  387. memset(exp_desc, 0, sizeof(struct xgene_enet_raw_desc));
  388. nr_frags = skb_shinfo(skb)->nr_frags;
  389. for (i = nr_frags; i < 4 ; i++)
  390. exp_desc[i ^ 1] = cpu_to_le64(LAST_BUFFER);
  391. frag_dma_addr = xgene_get_frag_dma_array(tx_ring);
  392. for (i = 0, fidx = 0; split || (fidx < nr_frags); i++) {
  393. if (!split) {
  394. frag = &skb_shinfo(skb)->frags[fidx];
  395. size = skb_frag_size(frag);
  396. offset = 0;
  397. pbuf_addr = skb_frag_dma_map(dev, frag, 0, size,
  398. DMA_TO_DEVICE);
  399. if (dma_mapping_error(dev, pbuf_addr))
  400. return -EINVAL;
  401. frag_dma_addr[fidx] = pbuf_addr;
  402. fidx++;
  403. if (size > BUFLEN_16K)
  404. split = true;
  405. }
  406. if (size > BUFLEN_16K) {
  407. len = BUFLEN_16K;
  408. size -= BUFLEN_16K;
  409. } else {
  410. len = size;
  411. split = false;
  412. }
  413. dma_addr = pbuf_addr + offset;
  414. hw_len = xgene_enet_encode_len(len);
  415. switch (i) {
  416. case 0:
  417. case 1:
  418. case 2:
  419. xgene_set_addr_len(exp_desc, i, dma_addr, hw_len);
  420. break;
  421. case 3:
  422. if (split || (fidx != nr_frags)) {
  423. exp_bufs = xgene_enet_get_exp_bufs(tx_ring);
  424. xgene_set_addr_len(exp_bufs, idx, dma_addr,
  425. hw_len);
  426. idx++;
  427. ell_bytes += len;
  428. } else {
  429. xgene_set_addr_len(exp_desc, i, dma_addr,
  430. hw_len);
  431. }
  432. break;
  433. default:
  434. xgene_set_addr_len(exp_bufs, idx, dma_addr, hw_len);
  435. idx++;
  436. ell_bytes += len;
  437. break;
  438. }
  439. if (split)
  440. offset += BUFLEN_16K;
  441. }
  442. count++;
  443. if (idx) {
  444. ll = 1;
  445. dma_addr = dma_map_single(dev, exp_bufs,
  446. sizeof(u64) * MAX_EXP_BUFFS,
  447. DMA_TO_DEVICE);
  448. if (dma_mapping_error(dev, dma_addr)) {
  449. dev_kfree_skb_any(skb);
  450. return -EINVAL;
  451. }
  452. i = ell_bytes >> LL_BYTES_LSB_LEN;
  453. exp_desc[2] = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  454. SET_VAL(LL_BYTES_MSB, i) |
  455. SET_VAL(LL_LEN, idx));
  456. raw_desc->m2 = cpu_to_le64(SET_VAL(LL_BYTES_LSB, ell_bytes));
  457. }
  458. out:
  459. raw_desc->m0 = cpu_to_le64(SET_VAL(LL, ll) | SET_VAL(NV, nv) |
  460. SET_VAL(USERINFO, tx_ring->tail));
  461. tx_ring->cp_ring->cp_skb[tx_ring->tail] = skb;
  462. pdata->tx_level[tx_ring->cp_ring->index] += count;
  463. tx_ring->tail = tail;
  464. return count;
  465. }
  466. static netdev_tx_t xgene_enet_start_xmit(struct sk_buff *skb,
  467. struct net_device *ndev)
  468. {
  469. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  470. struct xgene_enet_desc_ring *tx_ring;
  471. int index = skb->queue_mapping;
  472. u32 tx_level = pdata->tx_level[index];
  473. int count;
  474. tx_ring = pdata->tx_ring[index];
  475. if (tx_level < pdata->txc_level[index])
  476. tx_level += ((typeof(pdata->tx_level[index]))~0U);
  477. if ((tx_level - pdata->txc_level[index]) > pdata->tx_qcnt_hi) {
  478. netif_stop_subqueue(ndev, index);
  479. return NETDEV_TX_BUSY;
  480. }
  481. if (skb_padto(skb, XGENE_MIN_ENET_FRAME_SIZE))
  482. return NETDEV_TX_OK;
  483. count = xgene_enet_setup_tx_desc(tx_ring, skb);
  484. if (count == -EBUSY)
  485. return NETDEV_TX_BUSY;
  486. if (count <= 0) {
  487. dev_kfree_skb_any(skb);
  488. return NETDEV_TX_OK;
  489. }
  490. skb_tx_timestamp(skb);
  491. tx_ring->tx_packets++;
  492. tx_ring->tx_bytes += skb->len;
  493. pdata->ring_ops->wr_cmd(tx_ring, count);
  494. return NETDEV_TX_OK;
  495. }
  496. static void xgene_enet_skip_csum(struct sk_buff *skb)
  497. {
  498. struct iphdr *iph = ip_hdr(skb);
  499. if (!ip_is_fragment(iph) ||
  500. (iph->protocol != IPPROTO_TCP && iph->protocol != IPPROTO_UDP)) {
  501. skb->ip_summed = CHECKSUM_UNNECESSARY;
  502. }
  503. }
  504. static void xgene_enet_free_pagepool(struct xgene_enet_desc_ring *buf_pool,
  505. struct xgene_enet_raw_desc *raw_desc,
  506. struct xgene_enet_raw_desc *exp_desc)
  507. {
  508. __le64 *desc = (void *)exp_desc;
  509. dma_addr_t dma_addr;
  510. struct device *dev;
  511. struct page *page;
  512. u16 slots, head;
  513. u32 frag_size;
  514. int i;
  515. if (!buf_pool || !raw_desc || !exp_desc ||
  516. (!GET_VAL(NV, le64_to_cpu(raw_desc->m0))))
  517. return;
  518. dev = ndev_to_dev(buf_pool->ndev);
  519. slots = buf_pool->slots - 1;
  520. head = buf_pool->head;
  521. for (i = 0; i < 4; i++) {
  522. frag_size = xgene_enet_get_data_len(le64_to_cpu(desc[i ^ 1]));
  523. if (!frag_size)
  524. break;
  525. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(desc[i ^ 1]));
  526. dma_unmap_page(dev, dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
  527. page = buf_pool->frag_page[head];
  528. put_page(page);
  529. buf_pool->frag_page[head] = NULL;
  530. head = (head + 1) & slots;
  531. }
  532. buf_pool->head = head;
  533. }
  534. static int xgene_enet_rx_frame(struct xgene_enet_desc_ring *rx_ring,
  535. struct xgene_enet_raw_desc *raw_desc,
  536. struct xgene_enet_raw_desc *exp_desc)
  537. {
  538. struct xgene_enet_desc_ring *buf_pool, *page_pool;
  539. u32 datalen, frag_size, skb_index;
  540. struct net_device *ndev;
  541. dma_addr_t dma_addr;
  542. struct sk_buff *skb;
  543. struct device *dev;
  544. struct page *page;
  545. u16 slots, head;
  546. int i, ret = 0;
  547. __le64 *desc;
  548. u8 status;
  549. bool nv;
  550. ndev = rx_ring->ndev;
  551. dev = ndev_to_dev(rx_ring->ndev);
  552. buf_pool = rx_ring->buf_pool;
  553. page_pool = rx_ring->page_pool;
  554. dma_unmap_single(dev, GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1)),
  555. XGENE_ENET_STD_MTU, DMA_FROM_DEVICE);
  556. skb_index = GET_VAL(USERINFO, le64_to_cpu(raw_desc->m0));
  557. skb = buf_pool->rx_skb[skb_index];
  558. buf_pool->rx_skb[skb_index] = NULL;
  559. /* checking for error */
  560. status = (GET_VAL(ELERR, le64_to_cpu(raw_desc->m0)) << LERR_LEN) ||
  561. GET_VAL(LERR, le64_to_cpu(raw_desc->m0));
  562. if (unlikely(status > 2)) {
  563. dev_kfree_skb_any(skb);
  564. xgene_enet_free_pagepool(page_pool, raw_desc, exp_desc);
  565. xgene_enet_parse_error(rx_ring, netdev_priv(rx_ring->ndev),
  566. status);
  567. ret = -EIO;
  568. goto out;
  569. }
  570. /* strip off CRC as HW isn't doing this */
  571. datalen = xgene_enet_get_data_len(le64_to_cpu(raw_desc->m1));
  572. nv = GET_VAL(NV, le64_to_cpu(raw_desc->m0));
  573. if (!nv)
  574. datalen -= 4;
  575. skb_put(skb, datalen);
  576. prefetch(skb->data - NET_IP_ALIGN);
  577. if (!nv)
  578. goto skip_jumbo;
  579. slots = page_pool->slots - 1;
  580. head = page_pool->head;
  581. desc = (void *)exp_desc;
  582. for (i = 0; i < 4; i++) {
  583. frag_size = xgene_enet_get_data_len(le64_to_cpu(desc[i ^ 1]));
  584. if (!frag_size)
  585. break;
  586. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(desc[i ^ 1]));
  587. dma_unmap_page(dev, dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
  588. page = page_pool->frag_page[head];
  589. skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page, 0,
  590. frag_size, PAGE_SIZE);
  591. datalen += frag_size;
  592. page_pool->frag_page[head] = NULL;
  593. head = (head + 1) & slots;
  594. }
  595. page_pool->head = head;
  596. rx_ring->npagepool -= skb_shinfo(skb)->nr_frags;
  597. skip_jumbo:
  598. skb_checksum_none_assert(skb);
  599. skb->protocol = eth_type_trans(skb, ndev);
  600. if (likely((ndev->features & NETIF_F_IP_CSUM) &&
  601. skb->protocol == htons(ETH_P_IP))) {
  602. xgene_enet_skip_csum(skb);
  603. }
  604. rx_ring->rx_packets++;
  605. rx_ring->rx_bytes += datalen;
  606. napi_gro_receive(&rx_ring->napi, skb);
  607. out:
  608. if (rx_ring->npagepool <= 0) {
  609. ret = xgene_enet_refill_pagepool(page_pool, NUM_NXTBUFPOOL);
  610. rx_ring->npagepool = NUM_NXTBUFPOOL;
  611. if (ret)
  612. return ret;
  613. }
  614. if (--rx_ring->nbufpool == 0) {
  615. ret = xgene_enet_refill_bufpool(buf_pool, NUM_BUFPOOL);
  616. rx_ring->nbufpool = NUM_BUFPOOL;
  617. }
  618. return ret;
  619. }
  620. static bool is_rx_desc(struct xgene_enet_raw_desc *raw_desc)
  621. {
  622. return GET_VAL(FPQNUM, le64_to_cpu(raw_desc->m0)) ? true : false;
  623. }
  624. static int xgene_enet_process_ring(struct xgene_enet_desc_ring *ring,
  625. int budget)
  626. {
  627. struct net_device *ndev = ring->ndev;
  628. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  629. struct xgene_enet_raw_desc *raw_desc, *exp_desc;
  630. u16 head = ring->head;
  631. u16 slots = ring->slots - 1;
  632. int ret, desc_count, count = 0, processed = 0;
  633. bool is_completion;
  634. do {
  635. raw_desc = &ring->raw_desc[head];
  636. desc_count = 0;
  637. is_completion = false;
  638. exp_desc = NULL;
  639. if (unlikely(xgene_enet_is_desc_slot_empty(raw_desc)))
  640. break;
  641. /* read fpqnum field after dataaddr field */
  642. dma_rmb();
  643. if (GET_BIT(NV, le64_to_cpu(raw_desc->m0))) {
  644. head = (head + 1) & slots;
  645. exp_desc = &ring->raw_desc[head];
  646. if (unlikely(xgene_enet_is_desc_slot_empty(exp_desc))) {
  647. head = (head - 1) & slots;
  648. break;
  649. }
  650. dma_rmb();
  651. count++;
  652. desc_count++;
  653. }
  654. if (is_rx_desc(raw_desc)) {
  655. ret = xgene_enet_rx_frame(ring, raw_desc, exp_desc);
  656. } else {
  657. ret = xgene_enet_tx_completion(ring, raw_desc);
  658. is_completion = true;
  659. }
  660. xgene_enet_mark_desc_slot_empty(raw_desc);
  661. if (exp_desc)
  662. xgene_enet_mark_desc_slot_empty(exp_desc);
  663. head = (head + 1) & slots;
  664. count++;
  665. desc_count++;
  666. processed++;
  667. if (is_completion)
  668. pdata->txc_level[ring->index] += desc_count;
  669. if (ret)
  670. break;
  671. } while (--budget);
  672. if (likely(count)) {
  673. pdata->ring_ops->wr_cmd(ring, -count);
  674. ring->head = head;
  675. if (__netif_subqueue_stopped(ndev, ring->index))
  676. netif_start_subqueue(ndev, ring->index);
  677. }
  678. return processed;
  679. }
  680. static int xgene_enet_napi(struct napi_struct *napi, const int budget)
  681. {
  682. struct xgene_enet_desc_ring *ring;
  683. int processed;
  684. ring = container_of(napi, struct xgene_enet_desc_ring, napi);
  685. processed = xgene_enet_process_ring(ring, budget);
  686. if (processed != budget) {
  687. napi_complete_done(napi, processed);
  688. enable_irq(ring->irq);
  689. }
  690. return processed;
  691. }
  692. static void xgene_enet_timeout(struct net_device *ndev)
  693. {
  694. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  695. struct netdev_queue *txq;
  696. int i;
  697. pdata->mac_ops->reset(pdata);
  698. for (i = 0; i < pdata->txq_cnt; i++) {
  699. txq = netdev_get_tx_queue(ndev, i);
  700. txq->trans_start = jiffies;
  701. netif_tx_start_queue(txq);
  702. }
  703. }
  704. static void xgene_enet_set_irq_name(struct net_device *ndev)
  705. {
  706. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  707. struct xgene_enet_desc_ring *ring;
  708. int i;
  709. for (i = 0; i < pdata->rxq_cnt; i++) {
  710. ring = pdata->rx_ring[i];
  711. if (!pdata->cq_cnt) {
  712. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-rx-txc",
  713. ndev->name);
  714. } else {
  715. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-rx-%d",
  716. ndev->name, i);
  717. }
  718. }
  719. for (i = 0; i < pdata->cq_cnt; i++) {
  720. ring = pdata->tx_ring[i]->cp_ring;
  721. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-txc-%d",
  722. ndev->name, i);
  723. }
  724. }
  725. static int xgene_enet_register_irq(struct net_device *ndev)
  726. {
  727. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  728. struct device *dev = ndev_to_dev(ndev);
  729. struct xgene_enet_desc_ring *ring;
  730. int ret = 0, i;
  731. xgene_enet_set_irq_name(ndev);
  732. for (i = 0; i < pdata->rxq_cnt; i++) {
  733. ring = pdata->rx_ring[i];
  734. irq_set_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  735. ret = devm_request_irq(dev, ring->irq, xgene_enet_rx_irq,
  736. 0, ring->irq_name, ring);
  737. if (ret) {
  738. netdev_err(ndev, "Failed to request irq %s\n",
  739. ring->irq_name);
  740. }
  741. }
  742. for (i = 0; i < pdata->cq_cnt; i++) {
  743. ring = pdata->tx_ring[i]->cp_ring;
  744. irq_set_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  745. ret = devm_request_irq(dev, ring->irq, xgene_enet_rx_irq,
  746. 0, ring->irq_name, ring);
  747. if (ret) {
  748. netdev_err(ndev, "Failed to request irq %s\n",
  749. ring->irq_name);
  750. }
  751. }
  752. return ret;
  753. }
  754. static void xgene_enet_free_irq(struct net_device *ndev)
  755. {
  756. struct xgene_enet_pdata *pdata;
  757. struct xgene_enet_desc_ring *ring;
  758. struct device *dev;
  759. int i;
  760. pdata = netdev_priv(ndev);
  761. dev = ndev_to_dev(ndev);
  762. for (i = 0; i < pdata->rxq_cnt; i++) {
  763. ring = pdata->rx_ring[i];
  764. irq_clear_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  765. devm_free_irq(dev, ring->irq, ring);
  766. }
  767. for (i = 0; i < pdata->cq_cnt; i++) {
  768. ring = pdata->tx_ring[i]->cp_ring;
  769. irq_clear_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  770. devm_free_irq(dev, ring->irq, ring);
  771. }
  772. }
  773. static void xgene_enet_napi_enable(struct xgene_enet_pdata *pdata)
  774. {
  775. struct napi_struct *napi;
  776. int i;
  777. for (i = 0; i < pdata->rxq_cnt; i++) {
  778. napi = &pdata->rx_ring[i]->napi;
  779. napi_enable(napi);
  780. }
  781. for (i = 0; i < pdata->cq_cnt; i++) {
  782. napi = &pdata->tx_ring[i]->cp_ring->napi;
  783. napi_enable(napi);
  784. }
  785. }
  786. static void xgene_enet_napi_disable(struct xgene_enet_pdata *pdata)
  787. {
  788. struct napi_struct *napi;
  789. int i;
  790. for (i = 0; i < pdata->rxq_cnt; i++) {
  791. napi = &pdata->rx_ring[i]->napi;
  792. napi_disable(napi);
  793. }
  794. for (i = 0; i < pdata->cq_cnt; i++) {
  795. napi = &pdata->tx_ring[i]->cp_ring->napi;
  796. napi_disable(napi);
  797. }
  798. }
  799. static int xgene_enet_open(struct net_device *ndev)
  800. {
  801. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  802. const struct xgene_mac_ops *mac_ops = pdata->mac_ops;
  803. int ret;
  804. ret = netif_set_real_num_tx_queues(ndev, pdata->txq_cnt);
  805. if (ret)
  806. return ret;
  807. ret = netif_set_real_num_rx_queues(ndev, pdata->rxq_cnt);
  808. if (ret)
  809. return ret;
  810. xgene_enet_napi_enable(pdata);
  811. ret = xgene_enet_register_irq(ndev);
  812. if (ret)
  813. return ret;
  814. if (ndev->phydev) {
  815. phy_start(ndev->phydev);
  816. } else {
  817. schedule_delayed_work(&pdata->link_work, PHY_POLL_LINK_OFF);
  818. netif_carrier_off(ndev);
  819. }
  820. mac_ops->tx_enable(pdata);
  821. mac_ops->rx_enable(pdata);
  822. netif_tx_start_all_queues(ndev);
  823. return ret;
  824. }
  825. static int xgene_enet_close(struct net_device *ndev)
  826. {
  827. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  828. const struct xgene_mac_ops *mac_ops = pdata->mac_ops;
  829. int i;
  830. netif_tx_stop_all_queues(ndev);
  831. mac_ops->tx_disable(pdata);
  832. mac_ops->rx_disable(pdata);
  833. if (ndev->phydev)
  834. phy_stop(ndev->phydev);
  835. else
  836. cancel_delayed_work_sync(&pdata->link_work);
  837. xgene_enet_free_irq(ndev);
  838. xgene_enet_napi_disable(pdata);
  839. for (i = 0; i < pdata->rxq_cnt; i++)
  840. xgene_enet_process_ring(pdata->rx_ring[i], -1);
  841. return 0;
  842. }
  843. static void xgene_enet_delete_ring(struct xgene_enet_desc_ring *ring)
  844. {
  845. struct xgene_enet_pdata *pdata;
  846. struct device *dev;
  847. pdata = netdev_priv(ring->ndev);
  848. dev = ndev_to_dev(ring->ndev);
  849. pdata->ring_ops->clear(ring);
  850. dmam_free_coherent(dev, ring->size, ring->desc_addr, ring->dma);
  851. }
  852. static void xgene_enet_delete_desc_rings(struct xgene_enet_pdata *pdata)
  853. {
  854. struct xgene_enet_desc_ring *buf_pool, *page_pool;
  855. struct xgene_enet_desc_ring *ring;
  856. int i;
  857. for (i = 0; i < pdata->txq_cnt; i++) {
  858. ring = pdata->tx_ring[i];
  859. if (ring) {
  860. xgene_enet_delete_ring(ring);
  861. pdata->port_ops->clear(pdata, ring);
  862. if (pdata->cq_cnt)
  863. xgene_enet_delete_ring(ring->cp_ring);
  864. pdata->tx_ring[i] = NULL;
  865. }
  866. }
  867. for (i = 0; i < pdata->rxq_cnt; i++) {
  868. ring = pdata->rx_ring[i];
  869. if (ring) {
  870. page_pool = ring->page_pool;
  871. if (page_pool) {
  872. xgene_enet_delete_pagepool(page_pool);
  873. xgene_enet_delete_ring(page_pool);
  874. pdata->port_ops->clear(pdata, page_pool);
  875. }
  876. buf_pool = ring->buf_pool;
  877. xgene_enet_delete_bufpool(buf_pool);
  878. xgene_enet_delete_ring(buf_pool);
  879. pdata->port_ops->clear(pdata, buf_pool);
  880. xgene_enet_delete_ring(ring);
  881. pdata->rx_ring[i] = NULL;
  882. }
  883. }
  884. }
  885. static int xgene_enet_get_ring_size(struct device *dev,
  886. enum xgene_enet_ring_cfgsize cfgsize)
  887. {
  888. int size = -EINVAL;
  889. switch (cfgsize) {
  890. case RING_CFGSIZE_512B:
  891. size = 0x200;
  892. break;
  893. case RING_CFGSIZE_2KB:
  894. size = 0x800;
  895. break;
  896. case RING_CFGSIZE_16KB:
  897. size = 0x4000;
  898. break;
  899. case RING_CFGSIZE_64KB:
  900. size = 0x10000;
  901. break;
  902. case RING_CFGSIZE_512KB:
  903. size = 0x80000;
  904. break;
  905. default:
  906. dev_err(dev, "Unsupported cfg ring size %d\n", cfgsize);
  907. break;
  908. }
  909. return size;
  910. }
  911. static void xgene_enet_free_desc_ring(struct xgene_enet_desc_ring *ring)
  912. {
  913. struct xgene_enet_pdata *pdata;
  914. struct device *dev;
  915. if (!ring)
  916. return;
  917. dev = ndev_to_dev(ring->ndev);
  918. pdata = netdev_priv(ring->ndev);
  919. if (ring->desc_addr) {
  920. pdata->ring_ops->clear(ring);
  921. dmam_free_coherent(dev, ring->size, ring->desc_addr, ring->dma);
  922. }
  923. devm_kfree(dev, ring);
  924. }
  925. static void xgene_enet_free_desc_rings(struct xgene_enet_pdata *pdata)
  926. {
  927. struct xgene_enet_desc_ring *page_pool;
  928. struct device *dev = &pdata->pdev->dev;
  929. struct xgene_enet_desc_ring *ring;
  930. void *p;
  931. int i;
  932. for (i = 0; i < pdata->txq_cnt; i++) {
  933. ring = pdata->tx_ring[i];
  934. if (ring) {
  935. if (ring->cp_ring && ring->cp_ring->cp_skb)
  936. devm_kfree(dev, ring->cp_ring->cp_skb);
  937. if (ring->cp_ring && pdata->cq_cnt)
  938. xgene_enet_free_desc_ring(ring->cp_ring);
  939. xgene_enet_free_desc_ring(ring);
  940. }
  941. }
  942. for (i = 0; i < pdata->rxq_cnt; i++) {
  943. ring = pdata->rx_ring[i];
  944. if (ring) {
  945. if (ring->buf_pool) {
  946. if (ring->buf_pool->rx_skb)
  947. devm_kfree(dev, ring->buf_pool->rx_skb);
  948. xgene_enet_free_desc_ring(ring->buf_pool);
  949. }
  950. page_pool = ring->page_pool;
  951. if (page_pool) {
  952. p = page_pool->frag_page;
  953. if (p)
  954. devm_kfree(dev, p);
  955. p = page_pool->frag_dma_addr;
  956. if (p)
  957. devm_kfree(dev, p);
  958. }
  959. xgene_enet_free_desc_ring(ring);
  960. }
  961. }
  962. }
  963. static bool is_irq_mbox_required(struct xgene_enet_pdata *pdata,
  964. struct xgene_enet_desc_ring *ring)
  965. {
  966. if ((pdata->enet_id == XGENE_ENET2) &&
  967. (xgene_enet_ring_owner(ring->id) == RING_OWNER_CPU)) {
  968. return true;
  969. }
  970. return false;
  971. }
  972. static void __iomem *xgene_enet_ring_cmd_base(struct xgene_enet_pdata *pdata,
  973. struct xgene_enet_desc_ring *ring)
  974. {
  975. u8 num_ring_id_shift = pdata->ring_ops->num_ring_id_shift;
  976. return pdata->ring_cmd_addr + (ring->num << num_ring_id_shift);
  977. }
  978. static struct xgene_enet_desc_ring *xgene_enet_create_desc_ring(
  979. struct net_device *ndev, u32 ring_num,
  980. enum xgene_enet_ring_cfgsize cfgsize, u32 ring_id)
  981. {
  982. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  983. struct device *dev = ndev_to_dev(ndev);
  984. struct xgene_enet_desc_ring *ring;
  985. void *irq_mbox_addr;
  986. int size;
  987. size = xgene_enet_get_ring_size(dev, cfgsize);
  988. if (size < 0)
  989. return NULL;
  990. ring = devm_kzalloc(dev, sizeof(struct xgene_enet_desc_ring),
  991. GFP_KERNEL);
  992. if (!ring)
  993. return NULL;
  994. ring->ndev = ndev;
  995. ring->num = ring_num;
  996. ring->cfgsize = cfgsize;
  997. ring->id = ring_id;
  998. ring->desc_addr = dmam_alloc_coherent(dev, size, &ring->dma,
  999. GFP_KERNEL | __GFP_ZERO);
  1000. if (!ring->desc_addr) {
  1001. devm_kfree(dev, ring);
  1002. return NULL;
  1003. }
  1004. ring->size = size;
  1005. if (is_irq_mbox_required(pdata, ring)) {
  1006. irq_mbox_addr = dmam_alloc_coherent(dev, INTR_MBOX_SIZE,
  1007. &ring->irq_mbox_dma,
  1008. GFP_KERNEL | __GFP_ZERO);
  1009. if (!irq_mbox_addr) {
  1010. dmam_free_coherent(dev, size, ring->desc_addr,
  1011. ring->dma);
  1012. devm_kfree(dev, ring);
  1013. return NULL;
  1014. }
  1015. ring->irq_mbox_addr = irq_mbox_addr;
  1016. }
  1017. ring->cmd_base = xgene_enet_ring_cmd_base(pdata, ring);
  1018. ring->cmd = ring->cmd_base + INC_DEC_CMD_ADDR;
  1019. ring = pdata->ring_ops->setup(ring);
  1020. netdev_dbg(ndev, "ring info: num=%d size=%d id=%d slots=%d\n",
  1021. ring->num, ring->size, ring->id, ring->slots);
  1022. return ring;
  1023. }
  1024. static u16 xgene_enet_get_ring_id(enum xgene_ring_owner owner, u8 bufnum)
  1025. {
  1026. return (owner << 6) | (bufnum & GENMASK(5, 0));
  1027. }
  1028. static enum xgene_ring_owner xgene_derive_ring_owner(struct xgene_enet_pdata *p)
  1029. {
  1030. enum xgene_ring_owner owner;
  1031. if (p->enet_id == XGENE_ENET1) {
  1032. switch (p->phy_mode) {
  1033. case PHY_INTERFACE_MODE_SGMII:
  1034. owner = RING_OWNER_ETH0;
  1035. break;
  1036. default:
  1037. owner = (!p->port_id) ? RING_OWNER_ETH0 :
  1038. RING_OWNER_ETH1;
  1039. break;
  1040. }
  1041. } else {
  1042. owner = (!p->port_id) ? RING_OWNER_ETH0 : RING_OWNER_ETH1;
  1043. }
  1044. return owner;
  1045. }
  1046. static u8 xgene_start_cpu_bufnum(struct xgene_enet_pdata *pdata)
  1047. {
  1048. struct device *dev = &pdata->pdev->dev;
  1049. u32 cpu_bufnum;
  1050. int ret;
  1051. ret = device_property_read_u32(dev, "channel", &cpu_bufnum);
  1052. return (!ret) ? cpu_bufnum : pdata->cpu_bufnum;
  1053. }
  1054. static int xgene_enet_create_desc_rings(struct net_device *ndev)
  1055. {
  1056. struct xgene_enet_desc_ring *rx_ring, *tx_ring, *cp_ring;
  1057. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1058. struct xgene_enet_desc_ring *page_pool = NULL;
  1059. struct xgene_enet_desc_ring *buf_pool = NULL;
  1060. struct device *dev = ndev_to_dev(ndev);
  1061. u8 eth_bufnum = pdata->eth_bufnum;
  1062. u8 bp_bufnum = pdata->bp_bufnum;
  1063. u16 ring_num = pdata->ring_num;
  1064. enum xgene_ring_owner owner;
  1065. dma_addr_t dma_exp_bufs;
  1066. u16 ring_id, slots;
  1067. __le64 *exp_bufs;
  1068. int i, ret, size;
  1069. u8 cpu_bufnum;
  1070. cpu_bufnum = xgene_start_cpu_bufnum(pdata);
  1071. for (i = 0; i < pdata->rxq_cnt; i++) {
  1072. /* allocate rx descriptor ring */
  1073. owner = xgene_derive_ring_owner(pdata);
  1074. ring_id = xgene_enet_get_ring_id(RING_OWNER_CPU, cpu_bufnum++);
  1075. rx_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1076. RING_CFGSIZE_16KB,
  1077. ring_id);
  1078. if (!rx_ring) {
  1079. ret = -ENOMEM;
  1080. goto err;
  1081. }
  1082. /* allocate buffer pool for receiving packets */
  1083. owner = xgene_derive_ring_owner(pdata);
  1084. ring_id = xgene_enet_get_ring_id(owner, bp_bufnum++);
  1085. buf_pool = xgene_enet_create_desc_ring(ndev, ring_num++,
  1086. RING_CFGSIZE_16KB,
  1087. ring_id);
  1088. if (!buf_pool) {
  1089. ret = -ENOMEM;
  1090. goto err;
  1091. }
  1092. rx_ring->nbufpool = NUM_BUFPOOL;
  1093. rx_ring->npagepool = NUM_NXTBUFPOOL;
  1094. rx_ring->irq = pdata->irqs[i];
  1095. buf_pool->rx_skb = devm_kcalloc(dev, buf_pool->slots,
  1096. sizeof(struct sk_buff *),
  1097. GFP_KERNEL);
  1098. if (!buf_pool->rx_skb) {
  1099. ret = -ENOMEM;
  1100. goto err;
  1101. }
  1102. buf_pool->dst_ring_num = xgene_enet_dst_ring_num(buf_pool);
  1103. rx_ring->buf_pool = buf_pool;
  1104. pdata->rx_ring[i] = rx_ring;
  1105. if ((pdata->enet_id == XGENE_ENET1 && pdata->rxq_cnt > 4) ||
  1106. (pdata->enet_id == XGENE_ENET2 && pdata->rxq_cnt > 16)) {
  1107. break;
  1108. }
  1109. /* allocate next buffer pool for jumbo packets */
  1110. owner = xgene_derive_ring_owner(pdata);
  1111. ring_id = xgene_enet_get_ring_id(owner, bp_bufnum++);
  1112. page_pool = xgene_enet_create_desc_ring(ndev, ring_num++,
  1113. RING_CFGSIZE_16KB,
  1114. ring_id);
  1115. if (!page_pool) {
  1116. ret = -ENOMEM;
  1117. goto err;
  1118. }
  1119. slots = page_pool->slots;
  1120. page_pool->frag_page = devm_kcalloc(dev, slots,
  1121. sizeof(struct page *),
  1122. GFP_KERNEL);
  1123. if (!page_pool->frag_page) {
  1124. ret = -ENOMEM;
  1125. goto err;
  1126. }
  1127. page_pool->frag_dma_addr = devm_kcalloc(dev, slots,
  1128. sizeof(dma_addr_t),
  1129. GFP_KERNEL);
  1130. if (!page_pool->frag_dma_addr) {
  1131. ret = -ENOMEM;
  1132. goto err;
  1133. }
  1134. page_pool->dst_ring_num = xgene_enet_dst_ring_num(page_pool);
  1135. rx_ring->page_pool = page_pool;
  1136. }
  1137. for (i = 0; i < pdata->txq_cnt; i++) {
  1138. /* allocate tx descriptor ring */
  1139. owner = xgene_derive_ring_owner(pdata);
  1140. ring_id = xgene_enet_get_ring_id(owner, eth_bufnum++);
  1141. tx_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1142. RING_CFGSIZE_16KB,
  1143. ring_id);
  1144. if (!tx_ring) {
  1145. ret = -ENOMEM;
  1146. goto err;
  1147. }
  1148. size = (tx_ring->slots / 2) * sizeof(__le64) * MAX_EXP_BUFFS;
  1149. exp_bufs = dmam_alloc_coherent(dev, size, &dma_exp_bufs,
  1150. GFP_KERNEL | __GFP_ZERO);
  1151. if (!exp_bufs) {
  1152. ret = -ENOMEM;
  1153. goto err;
  1154. }
  1155. tx_ring->exp_bufs = exp_bufs;
  1156. pdata->tx_ring[i] = tx_ring;
  1157. if (!pdata->cq_cnt) {
  1158. cp_ring = pdata->rx_ring[i];
  1159. } else {
  1160. /* allocate tx completion descriptor ring */
  1161. ring_id = xgene_enet_get_ring_id(RING_OWNER_CPU,
  1162. cpu_bufnum++);
  1163. cp_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1164. RING_CFGSIZE_16KB,
  1165. ring_id);
  1166. if (!cp_ring) {
  1167. ret = -ENOMEM;
  1168. goto err;
  1169. }
  1170. cp_ring->irq = pdata->irqs[pdata->rxq_cnt + i];
  1171. cp_ring->index = i;
  1172. }
  1173. cp_ring->cp_skb = devm_kcalloc(dev, tx_ring->slots,
  1174. sizeof(struct sk_buff *),
  1175. GFP_KERNEL);
  1176. if (!cp_ring->cp_skb) {
  1177. ret = -ENOMEM;
  1178. goto err;
  1179. }
  1180. size = sizeof(dma_addr_t) * MAX_SKB_FRAGS;
  1181. cp_ring->frag_dma_addr = devm_kcalloc(dev, tx_ring->slots,
  1182. size, GFP_KERNEL);
  1183. if (!cp_ring->frag_dma_addr) {
  1184. devm_kfree(dev, cp_ring->cp_skb);
  1185. ret = -ENOMEM;
  1186. goto err;
  1187. }
  1188. tx_ring->cp_ring = cp_ring;
  1189. tx_ring->dst_ring_num = xgene_enet_dst_ring_num(cp_ring);
  1190. }
  1191. if (pdata->ring_ops->coalesce)
  1192. pdata->ring_ops->coalesce(pdata->tx_ring[0]);
  1193. pdata->tx_qcnt_hi = pdata->tx_ring[0]->slots - 128;
  1194. return 0;
  1195. err:
  1196. xgene_enet_free_desc_rings(pdata);
  1197. return ret;
  1198. }
  1199. static void xgene_enet_get_stats64(
  1200. struct net_device *ndev,
  1201. struct rtnl_link_stats64 *storage)
  1202. {
  1203. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1204. struct rtnl_link_stats64 *stats = &pdata->stats;
  1205. struct xgene_enet_desc_ring *ring;
  1206. int i;
  1207. for (i = 0; i < pdata->txq_cnt; i++) {
  1208. ring = pdata->tx_ring[i];
  1209. if (ring) {
  1210. stats->tx_packets += ring->tx_packets;
  1211. stats->tx_bytes += ring->tx_bytes;
  1212. }
  1213. }
  1214. for (i = 0; i < pdata->rxq_cnt; i++) {
  1215. ring = pdata->rx_ring[i];
  1216. if (ring) {
  1217. stats->rx_packets += ring->rx_packets;
  1218. stats->rx_bytes += ring->rx_bytes;
  1219. stats->rx_errors += ring->rx_length_errors +
  1220. ring->rx_crc_errors +
  1221. ring->rx_frame_errors +
  1222. ring->rx_fifo_errors;
  1223. stats->rx_dropped += ring->rx_dropped;
  1224. }
  1225. }
  1226. memcpy(storage, stats, sizeof(struct rtnl_link_stats64));
  1227. }
  1228. static int xgene_enet_set_mac_address(struct net_device *ndev, void *addr)
  1229. {
  1230. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1231. int ret;
  1232. ret = eth_mac_addr(ndev, addr);
  1233. if (ret)
  1234. return ret;
  1235. pdata->mac_ops->set_mac_addr(pdata);
  1236. return ret;
  1237. }
  1238. static int xgene_change_mtu(struct net_device *ndev, int new_mtu)
  1239. {
  1240. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1241. int frame_size;
  1242. if (!netif_running(ndev))
  1243. return 0;
  1244. frame_size = (new_mtu > ETH_DATA_LEN) ? (new_mtu + 18) : 0x600;
  1245. xgene_enet_close(ndev);
  1246. ndev->mtu = new_mtu;
  1247. pdata->mac_ops->set_framesize(pdata, frame_size);
  1248. xgene_enet_open(ndev);
  1249. return 0;
  1250. }
  1251. static const struct net_device_ops xgene_ndev_ops = {
  1252. .ndo_open = xgene_enet_open,
  1253. .ndo_stop = xgene_enet_close,
  1254. .ndo_start_xmit = xgene_enet_start_xmit,
  1255. .ndo_tx_timeout = xgene_enet_timeout,
  1256. .ndo_get_stats64 = xgene_enet_get_stats64,
  1257. .ndo_change_mtu = xgene_change_mtu,
  1258. .ndo_set_mac_address = xgene_enet_set_mac_address,
  1259. };
  1260. #ifdef CONFIG_ACPI
  1261. static void xgene_get_port_id_acpi(struct device *dev,
  1262. struct xgene_enet_pdata *pdata)
  1263. {
  1264. acpi_status status;
  1265. u64 temp;
  1266. status = acpi_evaluate_integer(ACPI_HANDLE(dev), "_SUN", NULL, &temp);
  1267. if (ACPI_FAILURE(status)) {
  1268. pdata->port_id = 0;
  1269. } else {
  1270. pdata->port_id = temp;
  1271. }
  1272. return;
  1273. }
  1274. #endif
  1275. static void xgene_get_port_id_dt(struct device *dev, struct xgene_enet_pdata *pdata)
  1276. {
  1277. u32 id = 0;
  1278. of_property_read_u32(dev->of_node, "port-id", &id);
  1279. pdata->port_id = id & BIT(0);
  1280. return;
  1281. }
  1282. static int xgene_get_tx_delay(struct xgene_enet_pdata *pdata)
  1283. {
  1284. struct device *dev = &pdata->pdev->dev;
  1285. int delay, ret;
  1286. ret = of_property_read_u32(dev->of_node, "tx-delay", &delay);
  1287. if (ret) {
  1288. pdata->tx_delay = 4;
  1289. return 0;
  1290. }
  1291. if (delay < 0 || delay > 7) {
  1292. dev_err(dev, "Invalid tx-delay specified\n");
  1293. return -EINVAL;
  1294. }
  1295. pdata->tx_delay = delay;
  1296. return 0;
  1297. }
  1298. static int xgene_get_rx_delay(struct xgene_enet_pdata *pdata)
  1299. {
  1300. struct device *dev = &pdata->pdev->dev;
  1301. int delay, ret;
  1302. ret = of_property_read_u32(dev->of_node, "rx-delay", &delay);
  1303. if (ret) {
  1304. pdata->rx_delay = 2;
  1305. return 0;
  1306. }
  1307. if (delay < 0 || delay > 7) {
  1308. dev_err(dev, "Invalid rx-delay specified\n");
  1309. return -EINVAL;
  1310. }
  1311. pdata->rx_delay = delay;
  1312. return 0;
  1313. }
  1314. static int xgene_enet_get_irqs(struct xgene_enet_pdata *pdata)
  1315. {
  1316. struct platform_device *pdev = pdata->pdev;
  1317. struct device *dev = &pdev->dev;
  1318. int i, ret, max_irqs;
  1319. if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1320. max_irqs = 1;
  1321. else if (pdata->phy_mode == PHY_INTERFACE_MODE_SGMII)
  1322. max_irqs = 2;
  1323. else
  1324. max_irqs = XGENE_MAX_ENET_IRQ;
  1325. for (i = 0; i < max_irqs; i++) {
  1326. ret = platform_get_irq(pdev, i);
  1327. if (ret <= 0) {
  1328. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1329. max_irqs = i;
  1330. pdata->rxq_cnt = max_irqs / 2;
  1331. pdata->txq_cnt = max_irqs / 2;
  1332. pdata->cq_cnt = max_irqs / 2;
  1333. break;
  1334. }
  1335. dev_err(dev, "Unable to get ENET IRQ\n");
  1336. ret = ret ? : -ENXIO;
  1337. return ret;
  1338. }
  1339. pdata->irqs[i] = ret;
  1340. }
  1341. return 0;
  1342. }
  1343. static int xgene_enet_check_phy_handle(struct xgene_enet_pdata *pdata)
  1344. {
  1345. int ret;
  1346. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII)
  1347. return 0;
  1348. if (!IS_ENABLED(CONFIG_MDIO_XGENE))
  1349. return 0;
  1350. ret = xgene_enet_phy_connect(pdata->ndev);
  1351. if (!ret)
  1352. pdata->mdio_driver = true;
  1353. return 0;
  1354. }
  1355. static void xgene_enet_gpiod_get(struct xgene_enet_pdata *pdata)
  1356. {
  1357. struct device *dev = &pdata->pdev->dev;
  1358. pdata->sfp_gpio_en = false;
  1359. if (pdata->phy_mode != PHY_INTERFACE_MODE_XGMII ||
  1360. (!device_property_present(dev, "sfp-gpios") &&
  1361. !device_property_present(dev, "rxlos-gpios")))
  1362. return;
  1363. pdata->sfp_gpio_en = true;
  1364. pdata->sfp_rdy = gpiod_get(dev, "rxlos", GPIOD_IN);
  1365. if (IS_ERR(pdata->sfp_rdy))
  1366. pdata->sfp_rdy = gpiod_get(dev, "sfp", GPIOD_IN);
  1367. }
  1368. static int xgene_enet_get_resources(struct xgene_enet_pdata *pdata)
  1369. {
  1370. struct platform_device *pdev;
  1371. struct net_device *ndev;
  1372. struct device *dev;
  1373. struct resource *res;
  1374. void __iomem *base_addr;
  1375. u32 offset;
  1376. int ret = 0;
  1377. pdev = pdata->pdev;
  1378. dev = &pdev->dev;
  1379. ndev = pdata->ndev;
  1380. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_ENET_CSR);
  1381. if (!res) {
  1382. dev_err(dev, "Resource enet_csr not defined\n");
  1383. return -ENODEV;
  1384. }
  1385. pdata->base_addr = devm_ioremap(dev, res->start, resource_size(res));
  1386. if (!pdata->base_addr) {
  1387. dev_err(dev, "Unable to retrieve ENET Port CSR region\n");
  1388. return -ENOMEM;
  1389. }
  1390. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_RING_CSR);
  1391. if (!res) {
  1392. dev_err(dev, "Resource ring_csr not defined\n");
  1393. return -ENODEV;
  1394. }
  1395. pdata->ring_csr_addr = devm_ioremap(dev, res->start,
  1396. resource_size(res));
  1397. if (!pdata->ring_csr_addr) {
  1398. dev_err(dev, "Unable to retrieve ENET Ring CSR region\n");
  1399. return -ENOMEM;
  1400. }
  1401. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_RING_CMD);
  1402. if (!res) {
  1403. dev_err(dev, "Resource ring_cmd not defined\n");
  1404. return -ENODEV;
  1405. }
  1406. pdata->ring_cmd_addr = devm_ioremap(dev, res->start,
  1407. resource_size(res));
  1408. if (!pdata->ring_cmd_addr) {
  1409. dev_err(dev, "Unable to retrieve ENET Ring command region\n");
  1410. return -ENOMEM;
  1411. }
  1412. if (dev->of_node)
  1413. xgene_get_port_id_dt(dev, pdata);
  1414. #ifdef CONFIG_ACPI
  1415. else
  1416. xgene_get_port_id_acpi(dev, pdata);
  1417. #endif
  1418. if (!device_get_mac_address(dev, ndev->dev_addr, ETH_ALEN))
  1419. eth_hw_addr_random(ndev);
  1420. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  1421. pdata->phy_mode = device_get_phy_mode(dev);
  1422. if (pdata->phy_mode < 0) {
  1423. dev_err(dev, "Unable to get phy-connection-type\n");
  1424. return pdata->phy_mode;
  1425. }
  1426. if (pdata->phy_mode != PHY_INTERFACE_MODE_RGMII &&
  1427. pdata->phy_mode != PHY_INTERFACE_MODE_SGMII &&
  1428. pdata->phy_mode != PHY_INTERFACE_MODE_XGMII) {
  1429. dev_err(dev, "Incorrect phy-connection-type specified\n");
  1430. return -ENODEV;
  1431. }
  1432. ret = xgene_get_tx_delay(pdata);
  1433. if (ret)
  1434. return ret;
  1435. ret = xgene_get_rx_delay(pdata);
  1436. if (ret)
  1437. return ret;
  1438. ret = xgene_enet_get_irqs(pdata);
  1439. if (ret)
  1440. return ret;
  1441. ret = xgene_enet_check_phy_handle(pdata);
  1442. if (ret)
  1443. return ret;
  1444. xgene_enet_gpiod_get(pdata);
  1445. pdata->clk = devm_clk_get(&pdev->dev, NULL);
  1446. if (IS_ERR(pdata->clk)) {
  1447. /* Abort if the clock is defined but couldn't be retrived.
  1448. * Always abort if the clock is missing on DT system as
  1449. * the driver can't cope with this case.
  1450. */
  1451. if (PTR_ERR(pdata->clk) != -ENOENT || dev->of_node)
  1452. return PTR_ERR(pdata->clk);
  1453. /* Firmware may have set up the clock already. */
  1454. dev_info(dev, "clocks have been setup already\n");
  1455. }
  1456. if (pdata->phy_mode != PHY_INTERFACE_MODE_XGMII)
  1457. base_addr = pdata->base_addr - (pdata->port_id * MAC_OFFSET);
  1458. else
  1459. base_addr = pdata->base_addr;
  1460. pdata->eth_csr_addr = base_addr + BLOCK_ETH_CSR_OFFSET;
  1461. pdata->cle.base = base_addr + BLOCK_ETH_CLE_CSR_OFFSET;
  1462. pdata->eth_ring_if_addr = base_addr + BLOCK_ETH_RING_IF_OFFSET;
  1463. pdata->eth_diag_csr_addr = base_addr + BLOCK_ETH_DIAG_CSR_OFFSET;
  1464. if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII ||
  1465. pdata->phy_mode == PHY_INTERFACE_MODE_SGMII) {
  1466. pdata->mcx_mac_addr = pdata->base_addr + BLOCK_ETH_MAC_OFFSET;
  1467. offset = (pdata->enet_id == XGENE_ENET1) ?
  1468. BLOCK_ETH_MAC_CSR_OFFSET :
  1469. X2_BLOCK_ETH_MAC_CSR_OFFSET;
  1470. pdata->mcx_mac_csr_addr = base_addr + offset;
  1471. } else {
  1472. pdata->mcx_mac_addr = base_addr + BLOCK_AXG_MAC_OFFSET;
  1473. pdata->mcx_mac_csr_addr = base_addr + BLOCK_AXG_MAC_CSR_OFFSET;
  1474. pdata->pcs_addr = base_addr + BLOCK_PCS_OFFSET;
  1475. }
  1476. pdata->rx_buff_cnt = NUM_PKT_BUF;
  1477. return 0;
  1478. }
  1479. static int xgene_enet_init_hw(struct xgene_enet_pdata *pdata)
  1480. {
  1481. struct xgene_enet_cle *enet_cle = &pdata->cle;
  1482. struct xgene_enet_desc_ring *page_pool;
  1483. struct net_device *ndev = pdata->ndev;
  1484. struct xgene_enet_desc_ring *buf_pool;
  1485. u16 dst_ring_num, ring_id;
  1486. int i, ret;
  1487. u32 count;
  1488. ret = pdata->port_ops->reset(pdata);
  1489. if (ret)
  1490. return ret;
  1491. ret = xgene_enet_create_desc_rings(ndev);
  1492. if (ret) {
  1493. netdev_err(ndev, "Error in ring configuration\n");
  1494. return ret;
  1495. }
  1496. /* setup buffer pool */
  1497. for (i = 0; i < pdata->rxq_cnt; i++) {
  1498. buf_pool = pdata->rx_ring[i]->buf_pool;
  1499. xgene_enet_init_bufpool(buf_pool);
  1500. page_pool = pdata->rx_ring[i]->page_pool;
  1501. xgene_enet_init_bufpool(page_pool);
  1502. count = pdata->rx_buff_cnt;
  1503. ret = xgene_enet_refill_bufpool(buf_pool, count);
  1504. if (ret)
  1505. goto err;
  1506. ret = xgene_enet_refill_pagepool(page_pool, count);
  1507. if (ret)
  1508. goto err;
  1509. }
  1510. dst_ring_num = xgene_enet_dst_ring_num(pdata->rx_ring[0]);
  1511. buf_pool = pdata->rx_ring[0]->buf_pool;
  1512. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1513. /* Initialize and Enable PreClassifier Tree */
  1514. enet_cle->max_nodes = 512;
  1515. enet_cle->max_dbptrs = 1024;
  1516. enet_cle->parsers = 3;
  1517. enet_cle->active_parser = PARSER_ALL;
  1518. enet_cle->ptree.start_node = 0;
  1519. enet_cle->ptree.start_dbptr = 0;
  1520. enet_cle->jump_bytes = 8;
  1521. ret = pdata->cle_ops->cle_init(pdata);
  1522. if (ret) {
  1523. netdev_err(ndev, "Preclass Tree init error\n");
  1524. goto err;
  1525. }
  1526. } else {
  1527. dst_ring_num = xgene_enet_dst_ring_num(pdata->rx_ring[0]);
  1528. buf_pool = pdata->rx_ring[0]->buf_pool;
  1529. page_pool = pdata->rx_ring[0]->page_pool;
  1530. ring_id = (page_pool) ? page_pool->id : 0;
  1531. pdata->port_ops->cle_bypass(pdata, dst_ring_num,
  1532. buf_pool->id, ring_id);
  1533. }
  1534. ndev->max_mtu = XGENE_ENET_MAX_MTU;
  1535. pdata->phy_speed = SPEED_UNKNOWN;
  1536. pdata->mac_ops->init(pdata);
  1537. return ret;
  1538. err:
  1539. xgene_enet_delete_desc_rings(pdata);
  1540. return ret;
  1541. }
  1542. static void xgene_enet_setup_ops(struct xgene_enet_pdata *pdata)
  1543. {
  1544. switch (pdata->phy_mode) {
  1545. case PHY_INTERFACE_MODE_RGMII:
  1546. pdata->mac_ops = &xgene_gmac_ops;
  1547. pdata->port_ops = &xgene_gport_ops;
  1548. pdata->rm = RM3;
  1549. pdata->rxq_cnt = 1;
  1550. pdata->txq_cnt = 1;
  1551. pdata->cq_cnt = 0;
  1552. break;
  1553. case PHY_INTERFACE_MODE_SGMII:
  1554. pdata->mac_ops = &xgene_sgmac_ops;
  1555. pdata->port_ops = &xgene_sgport_ops;
  1556. pdata->rm = RM1;
  1557. pdata->rxq_cnt = 1;
  1558. pdata->txq_cnt = 1;
  1559. pdata->cq_cnt = 1;
  1560. break;
  1561. default:
  1562. pdata->mac_ops = &xgene_xgmac_ops;
  1563. pdata->port_ops = &xgene_xgport_ops;
  1564. pdata->cle_ops = &xgene_cle3in_ops;
  1565. pdata->rm = RM0;
  1566. if (!pdata->rxq_cnt) {
  1567. pdata->rxq_cnt = XGENE_NUM_RX_RING;
  1568. pdata->txq_cnt = XGENE_NUM_TX_RING;
  1569. pdata->cq_cnt = XGENE_NUM_TXC_RING;
  1570. }
  1571. break;
  1572. }
  1573. if (pdata->enet_id == XGENE_ENET1) {
  1574. switch (pdata->port_id) {
  1575. case 0:
  1576. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1577. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_0;
  1578. pdata->eth_bufnum = X2_START_ETH_BUFNUM_0;
  1579. pdata->bp_bufnum = X2_START_BP_BUFNUM_0;
  1580. pdata->ring_num = START_RING_NUM_0;
  1581. } else {
  1582. pdata->cpu_bufnum = START_CPU_BUFNUM_0;
  1583. pdata->eth_bufnum = START_ETH_BUFNUM_0;
  1584. pdata->bp_bufnum = START_BP_BUFNUM_0;
  1585. pdata->ring_num = START_RING_NUM_0;
  1586. }
  1587. break;
  1588. case 1:
  1589. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1590. pdata->cpu_bufnum = XG_START_CPU_BUFNUM_1;
  1591. pdata->eth_bufnum = XG_START_ETH_BUFNUM_1;
  1592. pdata->bp_bufnum = XG_START_BP_BUFNUM_1;
  1593. pdata->ring_num = XG_START_RING_NUM_1;
  1594. } else {
  1595. pdata->cpu_bufnum = START_CPU_BUFNUM_1;
  1596. pdata->eth_bufnum = START_ETH_BUFNUM_1;
  1597. pdata->bp_bufnum = START_BP_BUFNUM_1;
  1598. pdata->ring_num = START_RING_NUM_1;
  1599. }
  1600. break;
  1601. default:
  1602. break;
  1603. }
  1604. pdata->ring_ops = &xgene_ring1_ops;
  1605. } else {
  1606. switch (pdata->port_id) {
  1607. case 0:
  1608. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_0;
  1609. pdata->eth_bufnum = X2_START_ETH_BUFNUM_0;
  1610. pdata->bp_bufnum = X2_START_BP_BUFNUM_0;
  1611. pdata->ring_num = X2_START_RING_NUM_0;
  1612. break;
  1613. case 1:
  1614. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_1;
  1615. pdata->eth_bufnum = X2_START_ETH_BUFNUM_1;
  1616. pdata->bp_bufnum = X2_START_BP_BUFNUM_1;
  1617. pdata->ring_num = X2_START_RING_NUM_1;
  1618. break;
  1619. default:
  1620. break;
  1621. }
  1622. pdata->rm = RM0;
  1623. pdata->ring_ops = &xgene_ring2_ops;
  1624. }
  1625. }
  1626. static void xgene_enet_napi_add(struct xgene_enet_pdata *pdata)
  1627. {
  1628. struct napi_struct *napi;
  1629. int i;
  1630. for (i = 0; i < pdata->rxq_cnt; i++) {
  1631. napi = &pdata->rx_ring[i]->napi;
  1632. netif_napi_add(pdata->ndev, napi, xgene_enet_napi,
  1633. NAPI_POLL_WEIGHT);
  1634. }
  1635. for (i = 0; i < pdata->cq_cnt; i++) {
  1636. napi = &pdata->tx_ring[i]->cp_ring->napi;
  1637. netif_napi_add(pdata->ndev, napi, xgene_enet_napi,
  1638. NAPI_POLL_WEIGHT);
  1639. }
  1640. }
  1641. #ifdef CONFIG_ACPI
  1642. static const struct acpi_device_id xgene_enet_acpi_match[] = {
  1643. { "APMC0D05", XGENE_ENET1},
  1644. { "APMC0D30", XGENE_ENET1},
  1645. { "APMC0D31", XGENE_ENET1},
  1646. { "APMC0D3F", XGENE_ENET1},
  1647. { "APMC0D26", XGENE_ENET2},
  1648. { "APMC0D25", XGENE_ENET2},
  1649. { }
  1650. };
  1651. MODULE_DEVICE_TABLE(acpi, xgene_enet_acpi_match);
  1652. #endif
  1653. static const struct of_device_id xgene_enet_of_match[] = {
  1654. {.compatible = "apm,xgene-enet", .data = (void *)XGENE_ENET1},
  1655. {.compatible = "apm,xgene1-sgenet", .data = (void *)XGENE_ENET1},
  1656. {.compatible = "apm,xgene1-xgenet", .data = (void *)XGENE_ENET1},
  1657. {.compatible = "apm,xgene2-sgenet", .data = (void *)XGENE_ENET2},
  1658. {.compatible = "apm,xgene2-xgenet", .data = (void *)XGENE_ENET2},
  1659. {},
  1660. };
  1661. MODULE_DEVICE_TABLE(of, xgene_enet_of_match);
  1662. static int xgene_enet_probe(struct platform_device *pdev)
  1663. {
  1664. struct net_device *ndev;
  1665. struct xgene_enet_pdata *pdata;
  1666. struct device *dev = &pdev->dev;
  1667. void (*link_state)(struct work_struct *);
  1668. const struct of_device_id *of_id;
  1669. int ret;
  1670. ndev = alloc_etherdev_mqs(sizeof(struct xgene_enet_pdata),
  1671. XGENE_NUM_RX_RING, XGENE_NUM_TX_RING);
  1672. if (!ndev)
  1673. return -ENOMEM;
  1674. pdata = netdev_priv(ndev);
  1675. pdata->pdev = pdev;
  1676. pdata->ndev = ndev;
  1677. SET_NETDEV_DEV(ndev, dev);
  1678. platform_set_drvdata(pdev, pdata);
  1679. ndev->netdev_ops = &xgene_ndev_ops;
  1680. xgene_enet_set_ethtool_ops(ndev);
  1681. ndev->features |= NETIF_F_IP_CSUM |
  1682. NETIF_F_GSO |
  1683. NETIF_F_GRO |
  1684. NETIF_F_SG;
  1685. of_id = of_match_device(xgene_enet_of_match, &pdev->dev);
  1686. if (of_id) {
  1687. pdata->enet_id = (enum xgene_enet_id)of_id->data;
  1688. }
  1689. #ifdef CONFIG_ACPI
  1690. else {
  1691. const struct acpi_device_id *acpi_id;
  1692. acpi_id = acpi_match_device(xgene_enet_acpi_match, &pdev->dev);
  1693. if (acpi_id)
  1694. pdata->enet_id = (enum xgene_enet_id) acpi_id->driver_data;
  1695. }
  1696. #endif
  1697. if (!pdata->enet_id) {
  1698. ret = -ENODEV;
  1699. goto err;
  1700. }
  1701. ret = xgene_enet_get_resources(pdata);
  1702. if (ret)
  1703. goto err;
  1704. xgene_enet_setup_ops(pdata);
  1705. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1706. ndev->features |= NETIF_F_TSO;
  1707. spin_lock_init(&pdata->mss_lock);
  1708. }
  1709. ndev->hw_features = ndev->features;
  1710. ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(64));
  1711. if (ret) {
  1712. netdev_err(ndev, "No usable DMA configuration\n");
  1713. goto err;
  1714. }
  1715. ret = xgene_enet_init_hw(pdata);
  1716. if (ret)
  1717. goto err;
  1718. link_state = pdata->mac_ops->link_state;
  1719. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1720. INIT_DELAYED_WORK(&pdata->link_work, link_state);
  1721. } else if (!pdata->mdio_driver) {
  1722. if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1723. ret = xgene_enet_mdio_config(pdata);
  1724. else
  1725. INIT_DELAYED_WORK(&pdata->link_work, link_state);
  1726. if (ret)
  1727. goto err1;
  1728. }
  1729. xgene_enet_napi_add(pdata);
  1730. ret = register_netdev(ndev);
  1731. if (ret) {
  1732. netdev_err(ndev, "Failed to register netdev\n");
  1733. goto err2;
  1734. }
  1735. return 0;
  1736. err2:
  1737. /*
  1738. * If necessary, free_netdev() will call netif_napi_del() and undo
  1739. * the effects of xgene_enet_napi_add()'s calls to netif_napi_add().
  1740. */
  1741. if (pdata->mdio_driver)
  1742. xgene_enet_phy_disconnect(pdata);
  1743. else if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1744. xgene_enet_mdio_remove(pdata);
  1745. err1:
  1746. xgene_enet_delete_desc_rings(pdata);
  1747. err:
  1748. free_netdev(ndev);
  1749. return ret;
  1750. }
  1751. static int xgene_enet_remove(struct platform_device *pdev)
  1752. {
  1753. struct xgene_enet_pdata *pdata;
  1754. struct net_device *ndev;
  1755. pdata = platform_get_drvdata(pdev);
  1756. ndev = pdata->ndev;
  1757. rtnl_lock();
  1758. if (netif_running(ndev))
  1759. dev_close(ndev);
  1760. rtnl_unlock();
  1761. if (pdata->mdio_driver)
  1762. xgene_enet_phy_disconnect(pdata);
  1763. else if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1764. xgene_enet_mdio_remove(pdata);
  1765. unregister_netdev(ndev);
  1766. pdata->port_ops->shutdown(pdata);
  1767. xgene_enet_delete_desc_rings(pdata);
  1768. free_netdev(ndev);
  1769. return 0;
  1770. }
  1771. static void xgene_enet_shutdown(struct platform_device *pdev)
  1772. {
  1773. struct xgene_enet_pdata *pdata;
  1774. pdata = platform_get_drvdata(pdev);
  1775. if (!pdata)
  1776. return;
  1777. if (!pdata->ndev)
  1778. return;
  1779. xgene_enet_remove(pdev);
  1780. }
  1781. static struct platform_driver xgene_enet_driver = {
  1782. .driver = {
  1783. .name = "xgene-enet",
  1784. .of_match_table = of_match_ptr(xgene_enet_of_match),
  1785. .acpi_match_table = ACPI_PTR(xgene_enet_acpi_match),
  1786. },
  1787. .probe = xgene_enet_probe,
  1788. .remove = xgene_enet_remove,
  1789. .shutdown = xgene_enet_shutdown,
  1790. };
  1791. module_platform_driver(xgene_enet_driver);
  1792. MODULE_DESCRIPTION("APM X-Gene SoC Ethernet driver");
  1793. MODULE_VERSION(XGENE_DRV_VERSION);
  1794. MODULE_AUTHOR("Iyappan Subramanian <isubramanian@apm.com>");
  1795. MODULE_AUTHOR("Keyur Chudgar <kchudgar@apm.com>");
  1796. MODULE_LICENSE("GPL");