xgene_enet_hw.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __XGENE_ENET_HW_H__
  22. #define __XGENE_ENET_HW_H__
  23. #include "xgene_enet_main.h"
  24. struct xgene_enet_pdata;
  25. struct xgene_enet_stats;
  26. struct xgene_enet_desc_ring;
  27. /* clears and then set bits */
  28. static inline void xgene_set_bits(u32 *dst, u32 val, u32 start, u32 len)
  29. {
  30. u32 end = start + len - 1;
  31. u32 mask = GENMASK(end, start);
  32. *dst &= ~mask;
  33. *dst |= (val << start) & mask;
  34. }
  35. static inline u32 xgene_get_bits(u32 val, u32 start, u32 end)
  36. {
  37. return (val & GENMASK(end, start)) >> start;
  38. }
  39. enum xgene_enet_rm {
  40. RM0,
  41. RM1,
  42. RM3 = 3
  43. };
  44. #define CSR_RING_ID 0x0008
  45. #define OVERWRITE BIT(31)
  46. #define IS_BUFFER_POOL BIT(20)
  47. #define PREFETCH_BUF_EN BIT(21)
  48. #define CSR_RING_ID_BUF 0x000c
  49. #define CSR_PBM_COAL 0x0014
  50. #define CSR_PBM_CTICK0 0x0018
  51. #define CSR_PBM_CTICK1 0x001c
  52. #define CSR_PBM_CTICK2 0x0020
  53. #define CSR_PBM_CTICK3 0x0024
  54. #define CSR_THRESHOLD0_SET1 0x0030
  55. #define CSR_THRESHOLD1_SET1 0x0034
  56. #define CSR_RING_NE_INT_MODE 0x017c
  57. #define CSR_RING_CONFIG 0x006c
  58. #define CSR_RING_WR_BASE 0x0070
  59. #define NUM_RING_CONFIG 5
  60. #define BUFPOOL_MODE 3
  61. #define INC_DEC_CMD_ADDR 0x002c
  62. #define UDP_HDR_SIZE 2
  63. #define BUF_LEN_CODE_2K 0x5000
  64. #define CREATE_MASK(pos, len) GENMASK((pos)+(len)-1, (pos))
  65. #define CREATE_MASK_ULL(pos, len) GENMASK_ULL((pos)+(len)-1, (pos))
  66. /* Empty slot soft signature */
  67. #define EMPTY_SLOT_INDEX 1
  68. #define EMPTY_SLOT ~0ULL
  69. #define WORK_DESC_SIZE 32
  70. #define BUFPOOL_DESC_SIZE 16
  71. #define RING_OWNER_MASK GENMASK(9, 6)
  72. #define RING_BUFNUM_MASK GENMASK(5, 0)
  73. #define SELTHRSH_POS 3
  74. #define SELTHRSH_LEN 3
  75. #define RINGADDRL_POS 5
  76. #define RINGADDRL_LEN 27
  77. #define RINGADDRH_POS 0
  78. #define RINGADDRH_LEN 7
  79. #define RINGSIZE_POS 23
  80. #define RINGSIZE_LEN 3
  81. #define RINGTYPE_POS 19
  82. #define RINGTYPE_LEN 2
  83. #define RINGMODE_POS 20
  84. #define RINGMODE_LEN 3
  85. #define RECOMTIMEOUTL_POS 28
  86. #define RECOMTIMEOUTL_LEN 4
  87. #define RECOMTIMEOUTH_POS 0
  88. #define RECOMTIMEOUTH_LEN 3
  89. #define NUMMSGSINQ_POS 1
  90. #define NUMMSGSINQ_LEN 16
  91. #define ACCEPTLERR BIT(19)
  92. #define QCOHERENT BIT(4)
  93. #define RECOMBBUF BIT(27)
  94. #define MAC_OFFSET 0x30
  95. #define OFFSET_4 0x04
  96. #define OFFSET_8 0x08
  97. #define BLOCK_ETH_CSR_OFFSET 0x2000
  98. #define BLOCK_ETH_CLE_CSR_OFFSET 0x6000
  99. #define BLOCK_ETH_RING_IF_OFFSET 0x9000
  100. #define BLOCK_ETH_CLKRST_CSR_OFFSET 0xc000
  101. #define BLOCK_ETH_DIAG_CSR_OFFSET 0xD000
  102. #define BLOCK_ETH_MAC_OFFSET 0x0000
  103. #define BLOCK_ETH_MAC_CSR_OFFSET 0x2800
  104. #define CLKEN_ADDR 0xc208
  105. #define SRST_ADDR 0xc200
  106. #define MAC_ADDR_REG_OFFSET 0x00
  107. #define MAC_COMMAND_REG_OFFSET 0x04
  108. #define MAC_WRITE_REG_OFFSET 0x08
  109. #define MAC_READ_REG_OFFSET 0x0c
  110. #define MAC_COMMAND_DONE_REG_OFFSET 0x10
  111. #define PCS_ADDR_REG_OFFSET 0x00
  112. #define PCS_COMMAND_REG_OFFSET 0x04
  113. #define PCS_WRITE_REG_OFFSET 0x08
  114. #define PCS_READ_REG_OFFSET 0x0c
  115. #define PCS_COMMAND_DONE_REG_OFFSET 0x10
  116. #define MII_MGMT_CONFIG_ADDR 0x20
  117. #define MII_MGMT_COMMAND_ADDR 0x24
  118. #define MII_MGMT_ADDRESS_ADDR 0x28
  119. #define MII_MGMT_CONTROL_ADDR 0x2c
  120. #define MII_MGMT_STATUS_ADDR 0x30
  121. #define MII_MGMT_INDICATORS_ADDR 0x34
  122. #define BUSY_MASK BIT(0)
  123. #define READ_CYCLE_MASK BIT(0)
  124. #define PHY_CONTROL_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  125. #define ENET_SPARE_CFG_REG_ADDR 0x0750
  126. #define RSIF_CONFIG_REG_ADDR 0x0010
  127. #define RSIF_RAM_DBG_REG0_ADDR 0x0048
  128. #define RGMII_REG_0_ADDR 0x07e0
  129. #define CFG_LINK_AGGR_RESUME_0_ADDR 0x07c8
  130. #define DEBUG_REG_ADDR 0x0700
  131. #define CFG_BYPASS_ADDR 0x0294
  132. #define CLE_BYPASS_REG0_0_ADDR 0x0490
  133. #define CLE_BYPASS_REG1_0_ADDR 0x0494
  134. #define CFG_RSIF_FPBUFF_TIMEOUT_EN BIT(31)
  135. #define RESUME_TX BIT(0)
  136. #define CFG_SPEED_1250 BIT(24)
  137. #define TX_PORT0 BIT(0)
  138. #define CFG_BYPASS_UNISEC_TX BIT(2)
  139. #define CFG_BYPASS_UNISEC_RX BIT(1)
  140. #define CFG_CLE_BYPASS_EN0 BIT(31)
  141. #define CFG_TXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 29, 3)
  142. #define CFG_RXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 26, 3)
  143. #define CFG_CLE_IP_PROTOCOL0_SET(dst, val) xgene_set_bits(dst, val, 16, 2)
  144. #define CFG_CLE_DSTQID0_SET(dst, val) xgene_set_bits(dst, val, 0, 12)
  145. #define CFG_CLE_FPSEL0_SET(dst, val) xgene_set_bits(dst, val, 16, 4)
  146. #define CFG_CLE_NXTFPSEL0_SET(dst, val) xgene_set_bits(dst, val, 20, 4)
  147. #define CFG_MACMODE_SET(dst, val) xgene_set_bits(dst, val, 18, 2)
  148. #define CFG_WAITASYNCRD_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  149. #define CFG_CLE_DSTQID0(val) ((val) & GENMASK(11, 0))
  150. #define CFG_CLE_FPSEL0(val) (((val) << 16) & GENMASK(19, 16))
  151. #define CSR_ECM_CFG_0_ADDR 0x0220
  152. #define CSR_ECM_CFG_1_ADDR 0x0224
  153. #define CSR_MULTI_DPF0_ADDR 0x0230
  154. #define RXBUF_PAUSE_THRESH 0x0534
  155. #define RXBUF_PAUSE_OFF_THRESH 0x0540
  156. #define DEF_PAUSE_THRES 0x7d
  157. #define DEF_PAUSE_OFF_THRES 0x6d
  158. #define DEF_QUANTA 0x8000
  159. #define NORM_PAUSE_OPCODE 0x0001
  160. #define PAUSE_XON_EN BIT(30)
  161. #define MULTI_DPF_AUTOCTRL BIT(28)
  162. #define CFG_CLE_NXTFPSEL0(val) (((val) << 20) & GENMASK(23, 20))
  163. #define ICM_CONFIG0_REG_0_ADDR 0x0400
  164. #define ICM_CONFIG2_REG_0_ADDR 0x0410
  165. #define RX_DV_GATE_REG_0_ADDR 0x05fc
  166. #define TX_DV_GATE_EN0 BIT(2)
  167. #define RX_DV_GATE_EN0 BIT(1)
  168. #define RESUME_RX0 BIT(0)
  169. #define ENET_CFGSSQMIFPRESET_ADDR 0x14
  170. #define ENET_CFGSSQMIWQRESET_ADDR 0x1c
  171. #define ENET_CFGSSQMIWQASSOC_ADDR 0xe0
  172. #define ENET_CFGSSQMIFPQASSOC_ADDR 0xdc
  173. #define ENET_CFGSSQMIQMLITEFPQASSOC_ADDR 0xf0
  174. #define ENET_CFGSSQMIQMLITEWQASSOC_ADDR 0xf4
  175. #define ENET_CFG_MEM_RAM_SHUTDOWN_ADDR 0x70
  176. #define ENET_BLOCK_MEM_RDY_ADDR 0x74
  177. #define MAC_CONFIG_1_ADDR 0x00
  178. #define MAC_CONFIG_2_ADDR 0x04
  179. #define MAX_FRAME_LEN_ADDR 0x10
  180. #define INTERFACE_CONTROL_ADDR 0x38
  181. #define STATION_ADDR0_ADDR 0x40
  182. #define STATION_ADDR1_ADDR 0x44
  183. #define PHY_ADDR_SET(dst, val) xgene_set_bits(dst, val, 8, 5)
  184. #define REG_ADDR_SET(dst, val) xgene_set_bits(dst, val, 0, 5)
  185. #define ENET_INTERFACE_MODE2_SET(dst, val) xgene_set_bits(dst, val, 8, 2)
  186. #define MGMT_CLOCK_SEL_SET(dst, val) xgene_set_bits(dst, val, 0, 3)
  187. #define SOFT_RESET1 BIT(31)
  188. #define TX_EN BIT(0)
  189. #define RX_EN BIT(2)
  190. #define TX_FLOW_EN BIT(4)
  191. #define RX_FLOW_EN BIT(5)
  192. #define ENET_LHD_MODE BIT(25)
  193. #define ENET_GHD_MODE BIT(26)
  194. #define FULL_DUPLEX2 BIT(0)
  195. #define PAD_CRC BIT(2)
  196. #define SCAN_AUTO_INCR BIT(5)
  197. #define TBYT_ADDR 0x38
  198. #define TPKT_ADDR 0x39
  199. #define TDRP_ADDR 0x45
  200. #define TFCS_ADDR 0x47
  201. #define TUND_ADDR 0x4a
  202. #define TSO_IPPROTO_TCP 1
  203. #define USERINFO_POS 0
  204. #define USERINFO_LEN 32
  205. #define FPQNUM_POS 32
  206. #define FPQNUM_LEN 12
  207. #define ELERR_POS 46
  208. #define ELERR_LEN 2
  209. #define NV_POS 50
  210. #define NV_LEN 1
  211. #define LL_POS 51
  212. #define LL_LEN 1
  213. #define LERR_POS 60
  214. #define LERR_LEN 3
  215. #define STASH_POS 52
  216. #define STASH_LEN 2
  217. #define BUFDATALEN_POS 48
  218. #define BUFDATALEN_LEN 15
  219. #define DATAADDR_POS 0
  220. #define DATAADDR_LEN 42
  221. #define COHERENT_POS 63
  222. #define HENQNUM_POS 48
  223. #define HENQNUM_LEN 12
  224. #define TYPESEL_POS 44
  225. #define TYPESEL_LEN 4
  226. #define ETHHDR_POS 12
  227. #define ETHHDR_LEN 8
  228. #define IC_POS 35 /* Insert CRC */
  229. #define TCPHDR_POS 0
  230. #define TCPHDR_LEN 6
  231. #define IPHDR_POS 6
  232. #define IPHDR_LEN 6
  233. #define MSS_POS 20
  234. #define MSS_LEN 2
  235. #define EC_POS 22 /* Enable checksum */
  236. #define EC_LEN 1
  237. #define ET_POS 23 /* Enable TSO */
  238. #define IS_POS 24 /* IP protocol select */
  239. #define IS_LEN 1
  240. #define TYPE_ETH_WORK_MESSAGE_POS 44
  241. #define LL_BYTES_MSB_POS 56
  242. #define LL_BYTES_MSB_LEN 8
  243. #define LL_BYTES_LSB_POS 48
  244. #define LL_BYTES_LSB_LEN 12
  245. #define LL_LEN_POS 48
  246. #define LL_LEN_LEN 8
  247. #define DATALEN_MASK GENMASK(11, 0)
  248. #define LAST_BUFFER (0x7800ULL << BUFDATALEN_POS)
  249. #define TSO_MSS0_POS 0
  250. #define TSO_MSS0_LEN 14
  251. #define TSO_MSS1_POS 16
  252. #define TSO_MSS1_LEN 14
  253. struct xgene_enet_raw_desc {
  254. __le64 m0;
  255. __le64 m1;
  256. __le64 m2;
  257. __le64 m3;
  258. };
  259. struct xgene_enet_raw_desc16 {
  260. __le64 m0;
  261. __le64 m1;
  262. };
  263. static inline void xgene_enet_mark_desc_slot_empty(void *desc_slot_ptr)
  264. {
  265. __le64 *desc_slot = desc_slot_ptr;
  266. desc_slot[EMPTY_SLOT_INDEX] = cpu_to_le64(EMPTY_SLOT);
  267. }
  268. static inline bool xgene_enet_is_desc_slot_empty(void *desc_slot_ptr)
  269. {
  270. __le64 *desc_slot = desc_slot_ptr;
  271. return (desc_slot[EMPTY_SLOT_INDEX] == cpu_to_le64(EMPTY_SLOT));
  272. }
  273. enum xgene_enet_ring_cfgsize {
  274. RING_CFGSIZE_512B,
  275. RING_CFGSIZE_2KB,
  276. RING_CFGSIZE_16KB,
  277. RING_CFGSIZE_64KB,
  278. RING_CFGSIZE_512KB,
  279. RING_CFGSIZE_INVALID
  280. };
  281. enum xgene_enet_ring_type {
  282. RING_DISABLED,
  283. RING_REGULAR,
  284. RING_BUFPOOL
  285. };
  286. enum xgene_ring_owner {
  287. RING_OWNER_ETH0,
  288. RING_OWNER_ETH1,
  289. RING_OWNER_CPU = 15,
  290. RING_OWNER_INVALID
  291. };
  292. enum xgene_enet_ring_bufnum {
  293. RING_BUFNUM_REGULAR = 0x0,
  294. RING_BUFNUM_BUFPOOL = 0x20,
  295. RING_BUFNUM_INVALID
  296. };
  297. enum xgene_enet_err_code {
  298. HBF_READ_DATA = 3,
  299. HBF_LL_READ = 4,
  300. BAD_WORK_MSG = 6,
  301. BUFPOOL_TIMEOUT = 15,
  302. INGRESS_CRC = 16,
  303. INGRESS_CHECKSUM = 17,
  304. INGRESS_TRUNC_FRAME = 18,
  305. INGRESS_PKT_LEN = 19,
  306. INGRESS_PKT_UNDER = 20,
  307. INGRESS_FIFO_OVERRUN = 21,
  308. INGRESS_CHECKSUM_COMPUTE = 26,
  309. ERR_CODE_INVALID
  310. };
  311. static inline enum xgene_ring_owner xgene_enet_ring_owner(u16 id)
  312. {
  313. return (id & RING_OWNER_MASK) >> 6;
  314. }
  315. static inline u8 xgene_enet_ring_bufnum(u16 id)
  316. {
  317. return id & RING_BUFNUM_MASK;
  318. }
  319. static inline bool xgene_enet_is_bufpool(u16 id)
  320. {
  321. return ((id & RING_BUFNUM_MASK) >= 0x20) ? true : false;
  322. }
  323. static inline u8 xgene_enet_get_fpsel(u16 id)
  324. {
  325. if (xgene_enet_is_bufpool(id))
  326. return xgene_enet_ring_bufnum(id) - RING_BUFNUM_BUFPOOL;
  327. return 0;
  328. }
  329. static inline u16 xgene_enet_get_numslots(u16 id, u32 size)
  330. {
  331. bool is_bufpool = xgene_enet_is_bufpool(id);
  332. return (is_bufpool) ? size / BUFPOOL_DESC_SIZE :
  333. size / WORK_DESC_SIZE;
  334. }
  335. void xgene_enet_parse_error(struct xgene_enet_desc_ring *ring,
  336. struct xgene_enet_pdata *pdata,
  337. enum xgene_enet_err_code status);
  338. int xgene_enet_mdio_config(struct xgene_enet_pdata *pdata);
  339. void xgene_enet_mdio_remove(struct xgene_enet_pdata *pdata);
  340. bool xgene_ring_mgr_init(struct xgene_enet_pdata *p);
  341. int xgene_enet_phy_connect(struct net_device *ndev);
  342. void xgene_enet_phy_disconnect(struct xgene_enet_pdata *pdata);
  343. extern const struct xgene_mac_ops xgene_gmac_ops;
  344. extern const struct xgene_port_ops xgene_gport_ops;
  345. extern struct xgene_ring_ops xgene_ring1_ops;
  346. #endif /* __XGENE_ENET_HW_H__ */