port.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841
  1. /*
  2. * Marvell 88E6xxx Switch Port Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016 Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/phy.h>
  14. #include "mv88e6xxx.h"
  15. #include "port.h"
  16. int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port, int reg,
  17. u16 *val)
  18. {
  19. int addr = chip->info->port_base_addr + port;
  20. return mv88e6xxx_read(chip, addr, reg, val);
  21. }
  22. int mv88e6xxx_port_write(struct mv88e6xxx_chip *chip, int port, int reg,
  23. u16 val)
  24. {
  25. int addr = chip->info->port_base_addr + port;
  26. return mv88e6xxx_write(chip, addr, reg, val);
  27. }
  28. /* Offset 0x01: MAC (or PCS or Physical) Control Register
  29. *
  30. * Link, Duplex and Flow Control have one force bit, one value bit.
  31. *
  32. * For port's MAC speed, ForceSpd (or SpdValue) bits 1:0 program the value.
  33. * Alternative values require the 200BASE (or AltSpeed) bit 12 set.
  34. * Newer chips need a ForcedSpd bit 13 set to consider the value.
  35. */
  36. static int mv88e6xxx_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  37. phy_interface_t mode)
  38. {
  39. u16 reg;
  40. int err;
  41. err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
  42. if (err)
  43. return err;
  44. reg &= ~(PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
  45. PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
  46. switch (mode) {
  47. case PHY_INTERFACE_MODE_RGMII_RXID:
  48. reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
  49. break;
  50. case PHY_INTERFACE_MODE_RGMII_TXID:
  51. reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
  52. break;
  53. case PHY_INTERFACE_MODE_RGMII_ID:
  54. reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
  55. PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
  56. break;
  57. case PHY_INTERFACE_MODE_RGMII:
  58. break;
  59. default:
  60. return 0;
  61. }
  62. err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
  63. if (err)
  64. return err;
  65. netdev_dbg(chip->ds->ports[port].netdev, "delay RXCLK %s, TXCLK %s\n",
  66. reg & PORT_PCS_CTRL_RGMII_DELAY_RXCLK ? "yes" : "no",
  67. reg & PORT_PCS_CTRL_RGMII_DELAY_TXCLK ? "yes" : "no");
  68. return 0;
  69. }
  70. int mv88e6352_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  71. phy_interface_t mode)
  72. {
  73. if (port < 5)
  74. return -EOPNOTSUPP;
  75. return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
  76. }
  77. int mv88e6390_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  78. phy_interface_t mode)
  79. {
  80. if (port != 0)
  81. return -EOPNOTSUPP;
  82. return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
  83. }
  84. int mv88e6xxx_port_set_link(struct mv88e6xxx_chip *chip, int port, int link)
  85. {
  86. u16 reg;
  87. int err;
  88. err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
  89. if (err)
  90. return err;
  91. reg &= ~(PORT_PCS_CTRL_FORCE_LINK | PORT_PCS_CTRL_LINK_UP);
  92. switch (link) {
  93. case LINK_FORCED_DOWN:
  94. reg |= PORT_PCS_CTRL_FORCE_LINK;
  95. break;
  96. case LINK_FORCED_UP:
  97. reg |= PORT_PCS_CTRL_FORCE_LINK | PORT_PCS_CTRL_LINK_UP;
  98. break;
  99. case LINK_UNFORCED:
  100. /* normal link detection */
  101. break;
  102. default:
  103. return -EINVAL;
  104. }
  105. err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
  106. if (err)
  107. return err;
  108. netdev_dbg(chip->ds->ports[port].netdev, "%s link %s\n",
  109. reg & PORT_PCS_CTRL_FORCE_LINK ? "Force" : "Unforce",
  110. reg & PORT_PCS_CTRL_LINK_UP ? "up" : "down");
  111. return 0;
  112. }
  113. int mv88e6xxx_port_set_duplex(struct mv88e6xxx_chip *chip, int port, int dup)
  114. {
  115. u16 reg;
  116. int err;
  117. err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
  118. if (err)
  119. return err;
  120. reg &= ~(PORT_PCS_CTRL_FORCE_DUPLEX | PORT_PCS_CTRL_DUPLEX_FULL);
  121. switch (dup) {
  122. case DUPLEX_HALF:
  123. reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
  124. break;
  125. case DUPLEX_FULL:
  126. reg |= PORT_PCS_CTRL_FORCE_DUPLEX | PORT_PCS_CTRL_DUPLEX_FULL;
  127. break;
  128. case DUPLEX_UNFORCED:
  129. /* normal duplex detection */
  130. break;
  131. default:
  132. return -EINVAL;
  133. }
  134. err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
  135. if (err)
  136. return err;
  137. netdev_dbg(chip->ds->ports[port].netdev, "%s %s duplex\n",
  138. reg & PORT_PCS_CTRL_FORCE_DUPLEX ? "Force" : "Unforce",
  139. reg & PORT_PCS_CTRL_DUPLEX_FULL ? "full" : "half");
  140. return 0;
  141. }
  142. static int mv88e6xxx_port_set_speed(struct mv88e6xxx_chip *chip, int port,
  143. int speed, bool alt_bit, bool force_bit)
  144. {
  145. u16 reg, ctrl;
  146. int err;
  147. switch (speed) {
  148. case 10:
  149. ctrl = PORT_PCS_CTRL_SPEED_10;
  150. break;
  151. case 100:
  152. ctrl = PORT_PCS_CTRL_SPEED_100;
  153. break;
  154. case 200:
  155. if (alt_bit)
  156. ctrl = PORT_PCS_CTRL_SPEED_100 | PORT_PCS_CTRL_ALTSPEED;
  157. else
  158. ctrl = PORT_PCS_CTRL_SPEED_200;
  159. break;
  160. case 1000:
  161. ctrl = PORT_PCS_CTRL_SPEED_1000;
  162. break;
  163. case 2500:
  164. ctrl = PORT_PCS_CTRL_SPEED_10000 | PORT_PCS_CTRL_ALTSPEED;
  165. break;
  166. case 10000:
  167. /* all bits set, fall through... */
  168. case SPEED_UNFORCED:
  169. ctrl = PORT_PCS_CTRL_SPEED_UNFORCED;
  170. break;
  171. default:
  172. return -EOPNOTSUPP;
  173. }
  174. err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
  175. if (err)
  176. return err;
  177. reg &= ~PORT_PCS_CTRL_SPEED_MASK;
  178. if (alt_bit)
  179. reg &= ~PORT_PCS_CTRL_ALTSPEED;
  180. if (force_bit) {
  181. reg &= ~PORT_PCS_CTRL_FORCE_SPEED;
  182. if (speed != SPEED_UNFORCED)
  183. ctrl |= PORT_PCS_CTRL_FORCE_SPEED;
  184. }
  185. reg |= ctrl;
  186. err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
  187. if (err)
  188. return err;
  189. if (speed)
  190. netdev_dbg(chip->ds->ports[port].netdev,
  191. "Speed set to %d Mbps\n", speed);
  192. else
  193. netdev_dbg(chip->ds->ports[port].netdev, "Speed unforced\n");
  194. return 0;
  195. }
  196. /* Support 10, 100, 200 Mbps (e.g. 88E6065 family) */
  197. int mv88e6065_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  198. {
  199. if (speed == SPEED_MAX)
  200. speed = 200;
  201. if (speed > 200)
  202. return -EOPNOTSUPP;
  203. /* Setting 200 Mbps on port 0 to 3 selects 100 Mbps */
  204. return mv88e6xxx_port_set_speed(chip, port, speed, false, false);
  205. }
  206. /* Support 10, 100, 1000 Mbps (e.g. 88E6185 family) */
  207. int mv88e6185_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  208. {
  209. if (speed == SPEED_MAX)
  210. speed = 1000;
  211. if (speed == 200 || speed > 1000)
  212. return -EOPNOTSUPP;
  213. return mv88e6xxx_port_set_speed(chip, port, speed, false, false);
  214. }
  215. /* Support 10, 100, 200, 1000 Mbps (e.g. 88E6352 family) */
  216. int mv88e6352_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  217. {
  218. if (speed == SPEED_MAX)
  219. speed = 1000;
  220. if (speed > 1000)
  221. return -EOPNOTSUPP;
  222. if (speed == 200 && port < 5)
  223. return -EOPNOTSUPP;
  224. return mv88e6xxx_port_set_speed(chip, port, speed, true, false);
  225. }
  226. /* Support 10, 100, 200, 1000, 2500 Mbps (e.g. 88E6390) */
  227. int mv88e6390_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  228. {
  229. if (speed == SPEED_MAX)
  230. speed = port < 9 ? 1000 : 2500;
  231. if (speed > 2500)
  232. return -EOPNOTSUPP;
  233. if (speed == 200 && port != 0)
  234. return -EOPNOTSUPP;
  235. if (speed == 2500 && port < 9)
  236. return -EOPNOTSUPP;
  237. return mv88e6xxx_port_set_speed(chip, port, speed, true, true);
  238. }
  239. /* Support 10, 100, 200, 1000, 2500, 10000 Mbps (e.g. 88E6190X) */
  240. int mv88e6390x_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  241. {
  242. if (speed == SPEED_MAX)
  243. speed = port < 9 ? 1000 : 10000;
  244. if (speed == 200 && port != 0)
  245. return -EOPNOTSUPP;
  246. if (speed >= 2500 && port < 9)
  247. return -EOPNOTSUPP;
  248. return mv88e6xxx_port_set_speed(chip, port, speed, true, true);
  249. }
  250. int mv88e6390x_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
  251. phy_interface_t mode)
  252. {
  253. u16 reg;
  254. u16 cmode;
  255. int err;
  256. if (mode == PHY_INTERFACE_MODE_NA)
  257. return 0;
  258. if (port != 9 && port != 10)
  259. return -EOPNOTSUPP;
  260. switch (mode) {
  261. case PHY_INTERFACE_MODE_1000BASEX:
  262. cmode = PORT_STATUS_CMODE_1000BASE_X;
  263. break;
  264. case PHY_INTERFACE_MODE_SGMII:
  265. cmode = PORT_STATUS_CMODE_SGMII;
  266. break;
  267. case PHY_INTERFACE_MODE_2500BASEX:
  268. cmode = PORT_STATUS_CMODE_2500BASEX;
  269. break;
  270. case PHY_INTERFACE_MODE_XGMII:
  271. cmode = PORT_STATUS_CMODE_XAUI;
  272. break;
  273. case PHY_INTERFACE_MODE_RXAUI:
  274. cmode = PORT_STATUS_CMODE_RXAUI;
  275. break;
  276. default:
  277. cmode = 0;
  278. }
  279. if (cmode) {
  280. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  281. if (err)
  282. return err;
  283. reg &= ~PORT_STATUS_CMODE_MASK;
  284. reg |= cmode;
  285. err = mv88e6xxx_port_write(chip, port, PORT_STATUS, reg);
  286. if (err)
  287. return err;
  288. }
  289. return 0;
  290. }
  291. int mv88e6xxx_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode)
  292. {
  293. int err;
  294. u16 reg;
  295. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  296. if (err)
  297. return err;
  298. *cmode = reg & PORT_STATUS_CMODE_MASK;
  299. return 0;
  300. }
  301. /* Offset 0x02: Pause Control
  302. *
  303. * Do not limit the period of time that this port can be paused for by
  304. * the remote end or the period of time that this port can pause the
  305. * remote end.
  306. */
  307. int mv88e6097_port_pause_config(struct mv88e6xxx_chip *chip, int port)
  308. {
  309. return mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
  310. }
  311. int mv88e6390_port_pause_config(struct mv88e6xxx_chip *chip, int port)
  312. {
  313. int err;
  314. err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL,
  315. PORT_FLOW_CTRL_LIMIT_IN | 0);
  316. if (err)
  317. return err;
  318. return mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL,
  319. PORT_FLOW_CTRL_LIMIT_OUT | 0);
  320. }
  321. /* Offset 0x04: Port Control Register */
  322. static const char * const mv88e6xxx_port_state_names[] = {
  323. [PORT_CONTROL_STATE_DISABLED] = "Disabled",
  324. [PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
  325. [PORT_CONTROL_STATE_LEARNING] = "Learning",
  326. [PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
  327. };
  328. int mv88e6xxx_port_set_state(struct mv88e6xxx_chip *chip, int port, u8 state)
  329. {
  330. u16 reg;
  331. int err;
  332. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, &reg);
  333. if (err)
  334. return err;
  335. reg &= ~PORT_CONTROL_STATE_MASK;
  336. reg |= state;
  337. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  338. if (err)
  339. return err;
  340. netdev_dbg(chip->ds->ports[port].netdev, "PortState set to %s\n",
  341. mv88e6xxx_port_state_names[state]);
  342. return 0;
  343. }
  344. int mv88e6xxx_port_set_egress_mode(struct mv88e6xxx_chip *chip, int port,
  345. u16 mode)
  346. {
  347. int err;
  348. u16 reg;
  349. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, &reg);
  350. if (err)
  351. return err;
  352. reg &= ~PORT_CONTROL_EGRESS_MASK;
  353. reg |= mode;
  354. return mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  355. }
  356. int mv88e6085_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
  357. enum mv88e6xxx_frame_mode mode)
  358. {
  359. int err;
  360. u16 reg;
  361. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, &reg);
  362. if (err)
  363. return err;
  364. reg &= ~PORT_CONTROL_FRAME_MODE_DSA;
  365. switch (mode) {
  366. case MV88E6XXX_FRAME_MODE_NORMAL:
  367. reg |= PORT_CONTROL_FRAME_MODE_NORMAL;
  368. break;
  369. case MV88E6XXX_FRAME_MODE_DSA:
  370. reg |= PORT_CONTROL_FRAME_MODE_DSA;
  371. break;
  372. default:
  373. return -EINVAL;
  374. }
  375. return mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  376. }
  377. int mv88e6351_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
  378. enum mv88e6xxx_frame_mode mode)
  379. {
  380. int err;
  381. u16 reg;
  382. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, &reg);
  383. if (err)
  384. return err;
  385. reg &= ~PORT_CONTROL_FRAME_MASK;
  386. switch (mode) {
  387. case MV88E6XXX_FRAME_MODE_NORMAL:
  388. reg |= PORT_CONTROL_FRAME_MODE_NORMAL;
  389. break;
  390. case MV88E6XXX_FRAME_MODE_DSA:
  391. reg |= PORT_CONTROL_FRAME_MODE_DSA;
  392. break;
  393. case MV88E6XXX_FRAME_MODE_PROVIDER:
  394. reg |= PORT_CONTROL_FRAME_MODE_PROVIDER;
  395. break;
  396. case MV88E6XXX_FRAME_MODE_ETHERTYPE:
  397. reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA;
  398. break;
  399. default:
  400. return -EINVAL;
  401. }
  402. return mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  403. }
  404. int mv88e6085_port_set_egress_unknowns(struct mv88e6xxx_chip *chip, int port,
  405. bool on)
  406. {
  407. int err;
  408. u16 reg;
  409. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, &reg);
  410. if (err)
  411. return err;
  412. if (on)
  413. reg |= PORT_CONTROL_FORWARD_UNKNOWN;
  414. else
  415. reg &= ~PORT_CONTROL_FORWARD_UNKNOWN;
  416. return mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  417. }
  418. int mv88e6351_port_set_egress_unknowns(struct mv88e6xxx_chip *chip, int port,
  419. bool on)
  420. {
  421. int err;
  422. u16 reg;
  423. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, &reg);
  424. if (err)
  425. return err;
  426. if (on)
  427. reg |= PORT_CONTROL_EGRESS_ALL_UNKNOWN_DA;
  428. else
  429. reg &= ~PORT_CONTROL_EGRESS_ALL_UNKNOWN_DA;
  430. return mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  431. }
  432. /* Offset 0x05: Port Control 1 */
  433. /* Offset 0x06: Port Based VLAN Map */
  434. int mv88e6xxx_port_set_vlan_map(struct mv88e6xxx_chip *chip, int port, u16 map)
  435. {
  436. const u16 mask = GENMASK(mv88e6xxx_num_ports(chip) - 1, 0);
  437. u16 reg;
  438. int err;
  439. err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
  440. if (err)
  441. return err;
  442. reg &= ~mask;
  443. reg |= map & mask;
  444. err = mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
  445. if (err)
  446. return err;
  447. netdev_dbg(chip->ds->ports[port].netdev, "VLANTable set to %.3x\n",
  448. map);
  449. return 0;
  450. }
  451. int mv88e6xxx_port_get_fid(struct mv88e6xxx_chip *chip, int port, u16 *fid)
  452. {
  453. const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
  454. u16 reg;
  455. int err;
  456. /* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
  457. err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
  458. if (err)
  459. return err;
  460. *fid = (reg & 0xf000) >> 12;
  461. /* Port's default FID upper bits are located in reg 0x05, offset 0 */
  462. if (upper_mask) {
  463. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_1, &reg);
  464. if (err)
  465. return err;
  466. *fid |= (reg & upper_mask) << 4;
  467. }
  468. return 0;
  469. }
  470. int mv88e6xxx_port_set_fid(struct mv88e6xxx_chip *chip, int port, u16 fid)
  471. {
  472. const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
  473. u16 reg;
  474. int err;
  475. if (fid >= mv88e6xxx_num_databases(chip))
  476. return -EINVAL;
  477. /* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
  478. err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
  479. if (err)
  480. return err;
  481. reg &= 0x0fff;
  482. reg |= (fid & 0x000f) << 12;
  483. err = mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
  484. if (err)
  485. return err;
  486. /* Port's default FID upper bits are located in reg 0x05, offset 0 */
  487. if (upper_mask) {
  488. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_1, &reg);
  489. if (err)
  490. return err;
  491. reg &= ~upper_mask;
  492. reg |= (fid >> 4) & upper_mask;
  493. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, reg);
  494. if (err)
  495. return err;
  496. }
  497. netdev_dbg(chip->ds->ports[port].netdev, "FID set to %u\n", fid);
  498. return 0;
  499. }
  500. /* Offset 0x07: Default Port VLAN ID & Priority */
  501. int mv88e6xxx_port_get_pvid(struct mv88e6xxx_chip *chip, int port, u16 *pvid)
  502. {
  503. u16 reg;
  504. int err;
  505. err = mv88e6xxx_port_read(chip, port, PORT_DEFAULT_VLAN, &reg);
  506. if (err)
  507. return err;
  508. *pvid = reg & PORT_DEFAULT_VLAN_MASK;
  509. return 0;
  510. }
  511. int mv88e6xxx_port_set_pvid(struct mv88e6xxx_chip *chip, int port, u16 pvid)
  512. {
  513. u16 reg;
  514. int err;
  515. err = mv88e6xxx_port_read(chip, port, PORT_DEFAULT_VLAN, &reg);
  516. if (err)
  517. return err;
  518. reg &= ~PORT_DEFAULT_VLAN_MASK;
  519. reg |= pvid & PORT_DEFAULT_VLAN_MASK;
  520. err = mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, reg);
  521. if (err)
  522. return err;
  523. netdev_dbg(chip->ds->ports[port].netdev, "DefaultVID set to %u\n",
  524. pvid);
  525. return 0;
  526. }
  527. /* Offset 0x08: Port Control 2 Register */
  528. static const char * const mv88e6xxx_port_8021q_mode_names[] = {
  529. [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
  530. [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
  531. [PORT_CONTROL_2_8021Q_CHECK] = "Check",
  532. [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
  533. };
  534. int mv88e6095_port_set_egress_unknowns(struct mv88e6xxx_chip *chip, int port,
  535. bool on)
  536. {
  537. int err;
  538. u16 reg;
  539. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
  540. if (err)
  541. return err;
  542. if (on)
  543. reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
  544. else
  545. reg &= ~PORT_CONTROL_2_FORWARD_UNKNOWN;
  546. return mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
  547. }
  548. int mv88e6095_port_set_upstream_port(struct mv88e6xxx_chip *chip, int port,
  549. int upstream_port)
  550. {
  551. int err;
  552. u16 reg;
  553. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
  554. if (err)
  555. return err;
  556. reg &= ~PORT_CONTROL_2_UPSTREAM_MASK;
  557. reg |= upstream_port;
  558. return mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
  559. }
  560. int mv88e6xxx_port_set_8021q_mode(struct mv88e6xxx_chip *chip, int port,
  561. u16 mode)
  562. {
  563. u16 reg;
  564. int err;
  565. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
  566. if (err)
  567. return err;
  568. reg &= ~PORT_CONTROL_2_8021Q_MASK;
  569. reg |= mode & PORT_CONTROL_2_8021Q_MASK;
  570. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
  571. if (err)
  572. return err;
  573. netdev_dbg(chip->ds->ports[port].netdev, "802.1QMode set to %s\n",
  574. mv88e6xxx_port_8021q_mode_names[mode]);
  575. return 0;
  576. }
  577. int mv88e6xxx_port_set_map_da(struct mv88e6xxx_chip *chip, int port)
  578. {
  579. u16 reg;
  580. int err;
  581. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
  582. if (err)
  583. return err;
  584. reg |= PORT_CONTROL_2_MAP_DA;
  585. return mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
  586. }
  587. int mv88e6165_port_jumbo_config(struct mv88e6xxx_chip *chip, int port)
  588. {
  589. u16 reg;
  590. int err;
  591. err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
  592. if (err)
  593. return err;
  594. reg |= PORT_CONTROL_2_JUMBO_10240;
  595. return mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
  596. }
  597. /* Offset 0x09: Port Rate Control */
  598. int mv88e6095_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
  599. {
  600. return mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL, 0x0000);
  601. }
  602. int mv88e6097_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
  603. {
  604. return mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL, 0x0001);
  605. }
  606. /* Offset 0x0f: Port Ether type */
  607. int mv88e6351_port_set_ether_type(struct mv88e6xxx_chip *chip, int port,
  608. u16 etype)
  609. {
  610. return mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE, etype);
  611. }
  612. /* Offset 0x18: Port IEEE Priority Remapping Registers [0-3]
  613. * Offset 0x19: Port IEEE Priority Remapping Registers [4-7]
  614. */
  615. int mv88e6095_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
  616. {
  617. int err;
  618. /* Use a direct priority mapping for all IEEE tagged frames */
  619. err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123, 0x3210);
  620. if (err)
  621. return err;
  622. return mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567, 0x7654);
  623. }
  624. static int mv88e6xxx_port_ieeepmt_write(struct mv88e6xxx_chip *chip,
  625. int port, u16 table,
  626. u8 pointer, u16 data)
  627. {
  628. u16 reg;
  629. reg = PORT_IEEE_PRIO_MAP_TABLE_UPDATE |
  630. table |
  631. (pointer << PORT_IEEE_PRIO_MAP_TABLE_POINTER_SHIFT) |
  632. data;
  633. return mv88e6xxx_port_write(chip, port, PORT_IEEE_PRIO_MAP_TABLE, reg);
  634. }
  635. int mv88e6390_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
  636. {
  637. int err, i;
  638. for (i = 0; i <= 7; i++) {
  639. err = mv88e6xxx_port_ieeepmt_write(
  640. chip, port, PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP,
  641. i, (i | i << 4));
  642. if (err)
  643. return err;
  644. err = mv88e6xxx_port_ieeepmt_write(
  645. chip, port, PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP,
  646. i, i);
  647. if (err)
  648. return err;
  649. err = mv88e6xxx_port_ieeepmt_write(
  650. chip, port, PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP,
  651. i, i);
  652. if (err)
  653. return err;
  654. err = mv88e6xxx_port_ieeepmt_write(
  655. chip, port, PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP,
  656. i, i);
  657. if (err)
  658. return err;
  659. }
  660. return 0;
  661. }