chip.c 124 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638
  1. /*
  2. * Marvell 88e6xxx Ethernet switch single-chip support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2015 CMC Electronics, Inc.
  7. * Added support for VLAN Table Unit operations
  8. *
  9. * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/if_bridge.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/list.h>
  25. #include <linux/mdio.h>
  26. #include <linux/module.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_mdio.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/gpio/consumer.h>
  32. #include <linux/phy.h>
  33. #include <net/dsa.h>
  34. #include <net/switchdev.h>
  35. #include "mv88e6xxx.h"
  36. #include "global1.h"
  37. #include "global2.h"
  38. #include "port.h"
  39. static void assert_reg_lock(struct mv88e6xxx_chip *chip)
  40. {
  41. if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
  42. dev_err(chip->dev, "Switch registers lock not held!\n");
  43. dump_stack();
  44. }
  45. }
  46. /* The switch ADDR[4:1] configuration pins define the chip SMI device address
  47. * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
  48. *
  49. * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
  50. * is the only device connected to the SMI master. In this mode it responds to
  51. * all 32 possible SMI addresses, and thus maps directly the internal devices.
  52. *
  53. * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
  54. * multiple devices to share the SMI interface. In this mode it responds to only
  55. * 2 registers, used to indirectly access the internal SMI devices.
  56. */
  57. static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
  58. int addr, int reg, u16 *val)
  59. {
  60. if (!chip->smi_ops)
  61. return -EOPNOTSUPP;
  62. return chip->smi_ops->read(chip, addr, reg, val);
  63. }
  64. static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
  65. int addr, int reg, u16 val)
  66. {
  67. if (!chip->smi_ops)
  68. return -EOPNOTSUPP;
  69. return chip->smi_ops->write(chip, addr, reg, val);
  70. }
  71. static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
  72. int addr, int reg, u16 *val)
  73. {
  74. int ret;
  75. ret = mdiobus_read_nested(chip->bus, addr, reg);
  76. if (ret < 0)
  77. return ret;
  78. *val = ret & 0xffff;
  79. return 0;
  80. }
  81. static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
  82. int addr, int reg, u16 val)
  83. {
  84. int ret;
  85. ret = mdiobus_write_nested(chip->bus, addr, reg, val);
  86. if (ret < 0)
  87. return ret;
  88. return 0;
  89. }
  90. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
  91. .read = mv88e6xxx_smi_single_chip_read,
  92. .write = mv88e6xxx_smi_single_chip_write,
  93. };
  94. static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
  95. {
  96. int ret;
  97. int i;
  98. for (i = 0; i < 16; i++) {
  99. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
  100. if (ret < 0)
  101. return ret;
  102. if ((ret & SMI_CMD_BUSY) == 0)
  103. return 0;
  104. }
  105. return -ETIMEDOUT;
  106. }
  107. static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
  108. int addr, int reg, u16 *val)
  109. {
  110. int ret;
  111. /* Wait for the bus to become free. */
  112. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  113. if (ret < 0)
  114. return ret;
  115. /* Transmit the read command. */
  116. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  117. SMI_CMD_OP_22_READ | (addr << 5) | reg);
  118. if (ret < 0)
  119. return ret;
  120. /* Wait for the read command to complete. */
  121. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  122. if (ret < 0)
  123. return ret;
  124. /* Read the data. */
  125. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
  126. if (ret < 0)
  127. return ret;
  128. *val = ret & 0xffff;
  129. return 0;
  130. }
  131. static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
  132. int addr, int reg, u16 val)
  133. {
  134. int ret;
  135. /* Wait for the bus to become free. */
  136. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  137. if (ret < 0)
  138. return ret;
  139. /* Transmit the data to write. */
  140. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
  141. if (ret < 0)
  142. return ret;
  143. /* Transmit the write command. */
  144. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  145. SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
  146. if (ret < 0)
  147. return ret;
  148. /* Wait for the write command to complete. */
  149. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  150. if (ret < 0)
  151. return ret;
  152. return 0;
  153. }
  154. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
  155. .read = mv88e6xxx_smi_multi_chip_read,
  156. .write = mv88e6xxx_smi_multi_chip_write,
  157. };
  158. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
  159. {
  160. int err;
  161. assert_reg_lock(chip);
  162. err = mv88e6xxx_smi_read(chip, addr, reg, val);
  163. if (err)
  164. return err;
  165. dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  166. addr, reg, *val);
  167. return 0;
  168. }
  169. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
  170. {
  171. int err;
  172. assert_reg_lock(chip);
  173. err = mv88e6xxx_smi_write(chip, addr, reg, val);
  174. if (err)
  175. return err;
  176. dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  177. addr, reg, val);
  178. return 0;
  179. }
  180. static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
  181. struct mii_bus *bus,
  182. int addr, int reg, u16 *val)
  183. {
  184. return mv88e6xxx_read(chip, addr, reg, val);
  185. }
  186. static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
  187. struct mii_bus *bus,
  188. int addr, int reg, u16 val)
  189. {
  190. return mv88e6xxx_write(chip, addr, reg, val);
  191. }
  192. static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
  193. {
  194. struct mv88e6xxx_mdio_bus *mdio_bus;
  195. mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
  196. list);
  197. if (!mdio_bus)
  198. return NULL;
  199. return mdio_bus->bus;
  200. }
  201. static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
  202. int reg, u16 *val)
  203. {
  204. int addr = phy; /* PHY devices addresses start at 0x0 */
  205. struct mii_bus *bus;
  206. bus = mv88e6xxx_default_mdio_bus(chip);
  207. if (!bus)
  208. return -EOPNOTSUPP;
  209. if (!chip->info->ops->phy_read)
  210. return -EOPNOTSUPP;
  211. return chip->info->ops->phy_read(chip, bus, addr, reg, val);
  212. }
  213. static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
  214. int reg, u16 val)
  215. {
  216. int addr = phy; /* PHY devices addresses start at 0x0 */
  217. struct mii_bus *bus;
  218. bus = mv88e6xxx_default_mdio_bus(chip);
  219. if (!bus)
  220. return -EOPNOTSUPP;
  221. if (!chip->info->ops->phy_write)
  222. return -EOPNOTSUPP;
  223. return chip->info->ops->phy_write(chip, bus, addr, reg, val);
  224. }
  225. static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
  226. {
  227. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
  228. return -EOPNOTSUPP;
  229. return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
  230. }
  231. static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
  232. {
  233. int err;
  234. /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
  235. err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
  236. if (unlikely(err)) {
  237. dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
  238. phy, err);
  239. }
  240. }
  241. static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
  242. u8 page, int reg, u16 *val)
  243. {
  244. int err;
  245. /* There is no paging for registers 22 */
  246. if (reg == PHY_PAGE)
  247. return -EINVAL;
  248. err = mv88e6xxx_phy_page_get(chip, phy, page);
  249. if (!err) {
  250. err = mv88e6xxx_phy_read(chip, phy, reg, val);
  251. mv88e6xxx_phy_page_put(chip, phy);
  252. }
  253. return err;
  254. }
  255. static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
  256. u8 page, int reg, u16 val)
  257. {
  258. int err;
  259. /* There is no paging for registers 22 */
  260. if (reg == PHY_PAGE)
  261. return -EINVAL;
  262. err = mv88e6xxx_phy_page_get(chip, phy, page);
  263. if (!err) {
  264. err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
  265. mv88e6xxx_phy_page_put(chip, phy);
  266. }
  267. return err;
  268. }
  269. static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
  270. {
  271. return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
  272. reg, val);
  273. }
  274. static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
  275. {
  276. return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
  277. reg, val);
  278. }
  279. static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
  280. {
  281. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  282. unsigned int n = d->hwirq;
  283. chip->g1_irq.masked |= (1 << n);
  284. }
  285. static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
  286. {
  287. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  288. unsigned int n = d->hwirq;
  289. chip->g1_irq.masked &= ~(1 << n);
  290. }
  291. static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
  292. {
  293. struct mv88e6xxx_chip *chip = dev_id;
  294. unsigned int nhandled = 0;
  295. unsigned int sub_irq;
  296. unsigned int n;
  297. u16 reg;
  298. int err;
  299. mutex_lock(&chip->reg_lock);
  300. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
  301. mutex_unlock(&chip->reg_lock);
  302. if (err)
  303. goto out;
  304. for (n = 0; n < chip->g1_irq.nirqs; ++n) {
  305. if (reg & (1 << n)) {
  306. sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
  307. handle_nested_irq(sub_irq);
  308. ++nhandled;
  309. }
  310. }
  311. out:
  312. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  313. }
  314. static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
  315. {
  316. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  317. mutex_lock(&chip->reg_lock);
  318. }
  319. static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
  320. {
  321. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  322. u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
  323. u16 reg;
  324. int err;
  325. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
  326. if (err)
  327. goto out;
  328. reg &= ~mask;
  329. reg |= (~chip->g1_irq.masked & mask);
  330. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
  331. if (err)
  332. goto out;
  333. out:
  334. mutex_unlock(&chip->reg_lock);
  335. }
  336. static struct irq_chip mv88e6xxx_g1_irq_chip = {
  337. .name = "mv88e6xxx-g1",
  338. .irq_mask = mv88e6xxx_g1_irq_mask,
  339. .irq_unmask = mv88e6xxx_g1_irq_unmask,
  340. .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
  341. .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
  342. };
  343. static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
  344. unsigned int irq,
  345. irq_hw_number_t hwirq)
  346. {
  347. struct mv88e6xxx_chip *chip = d->host_data;
  348. irq_set_chip_data(irq, d->host_data);
  349. irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
  350. irq_set_noprobe(irq);
  351. return 0;
  352. }
  353. static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
  354. .map = mv88e6xxx_g1_irq_domain_map,
  355. .xlate = irq_domain_xlate_twocell,
  356. };
  357. static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
  358. {
  359. int irq, virq;
  360. u16 mask;
  361. mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
  362. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  363. mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  364. free_irq(chip->irq, chip);
  365. for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
  366. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  367. irq_dispose_mapping(virq);
  368. }
  369. irq_domain_remove(chip->g1_irq.domain);
  370. }
  371. static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
  372. {
  373. int err, irq, virq;
  374. u16 reg, mask;
  375. chip->g1_irq.nirqs = chip->info->g1_irqs;
  376. chip->g1_irq.domain = irq_domain_add_simple(
  377. NULL, chip->g1_irq.nirqs, 0,
  378. &mv88e6xxx_g1_irq_domain_ops, chip);
  379. if (!chip->g1_irq.domain)
  380. return -ENOMEM;
  381. for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
  382. irq_create_mapping(chip->g1_irq.domain, irq);
  383. chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
  384. chip->g1_irq.masked = ~0;
  385. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
  386. if (err)
  387. goto out_mapping;
  388. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  389. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  390. if (err)
  391. goto out_disable;
  392. /* Reading the interrupt status clears (most of) them */
  393. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
  394. if (err)
  395. goto out_disable;
  396. err = request_threaded_irq(chip->irq, NULL,
  397. mv88e6xxx_g1_irq_thread_fn,
  398. IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
  399. dev_name(chip->dev), chip);
  400. if (err)
  401. goto out_disable;
  402. return 0;
  403. out_disable:
  404. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  405. mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  406. out_mapping:
  407. for (irq = 0; irq < 16; irq++) {
  408. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  409. irq_dispose_mapping(virq);
  410. }
  411. irq_domain_remove(chip->g1_irq.domain);
  412. return err;
  413. }
  414. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
  415. {
  416. int i;
  417. for (i = 0; i < 16; i++) {
  418. u16 val;
  419. int err;
  420. err = mv88e6xxx_read(chip, addr, reg, &val);
  421. if (err)
  422. return err;
  423. if (!(val & mask))
  424. return 0;
  425. usleep_range(1000, 2000);
  426. }
  427. dev_err(chip->dev, "Timeout while waiting for switch\n");
  428. return -ETIMEDOUT;
  429. }
  430. /* Indirect write to single pointer-data register with an Update bit */
  431. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
  432. {
  433. u16 val;
  434. int err;
  435. /* Wait until the previous operation is completed */
  436. err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
  437. if (err)
  438. return err;
  439. /* Set the Update bit to trigger a write operation */
  440. val = BIT(15) | update;
  441. return mv88e6xxx_write(chip, addr, reg, val);
  442. }
  443. static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
  444. {
  445. if (!chip->info->ops->ppu_disable)
  446. return 0;
  447. return chip->info->ops->ppu_disable(chip);
  448. }
  449. static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
  450. {
  451. if (!chip->info->ops->ppu_enable)
  452. return 0;
  453. return chip->info->ops->ppu_enable(chip);
  454. }
  455. static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
  456. {
  457. struct mv88e6xxx_chip *chip;
  458. chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
  459. mutex_lock(&chip->reg_lock);
  460. if (mutex_trylock(&chip->ppu_mutex)) {
  461. if (mv88e6xxx_ppu_enable(chip) == 0)
  462. chip->ppu_disabled = 0;
  463. mutex_unlock(&chip->ppu_mutex);
  464. }
  465. mutex_unlock(&chip->reg_lock);
  466. }
  467. static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
  468. {
  469. struct mv88e6xxx_chip *chip = (void *)_ps;
  470. schedule_work(&chip->ppu_work);
  471. }
  472. static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
  473. {
  474. int ret;
  475. mutex_lock(&chip->ppu_mutex);
  476. /* If the PHY polling unit is enabled, disable it so that
  477. * we can access the PHY registers. If it was already
  478. * disabled, cancel the timer that is going to re-enable
  479. * it.
  480. */
  481. if (!chip->ppu_disabled) {
  482. ret = mv88e6xxx_ppu_disable(chip);
  483. if (ret < 0) {
  484. mutex_unlock(&chip->ppu_mutex);
  485. return ret;
  486. }
  487. chip->ppu_disabled = 1;
  488. } else {
  489. del_timer(&chip->ppu_timer);
  490. ret = 0;
  491. }
  492. return ret;
  493. }
  494. static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
  495. {
  496. /* Schedule a timer to re-enable the PHY polling unit. */
  497. mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
  498. mutex_unlock(&chip->ppu_mutex);
  499. }
  500. static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
  501. {
  502. mutex_init(&chip->ppu_mutex);
  503. INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
  504. setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
  505. (unsigned long)chip);
  506. }
  507. static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
  508. {
  509. del_timer_sync(&chip->ppu_timer);
  510. }
  511. static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
  512. struct mii_bus *bus,
  513. int addr, int reg, u16 *val)
  514. {
  515. int err;
  516. err = mv88e6xxx_ppu_access_get(chip);
  517. if (!err) {
  518. err = mv88e6xxx_read(chip, addr, reg, val);
  519. mv88e6xxx_ppu_access_put(chip);
  520. }
  521. return err;
  522. }
  523. static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
  524. struct mii_bus *bus,
  525. int addr, int reg, u16 val)
  526. {
  527. int err;
  528. err = mv88e6xxx_ppu_access_get(chip);
  529. if (!err) {
  530. err = mv88e6xxx_write(chip, addr, reg, val);
  531. mv88e6xxx_ppu_access_put(chip);
  532. }
  533. return err;
  534. }
  535. static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
  536. {
  537. return chip->info->family == MV88E6XXX_FAMILY_6097;
  538. }
  539. static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
  540. {
  541. return chip->info->family == MV88E6XXX_FAMILY_6165;
  542. }
  543. static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
  544. {
  545. return chip->info->family == MV88E6XXX_FAMILY_6320;
  546. }
  547. static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
  548. {
  549. return chip->info->family == MV88E6XXX_FAMILY_6341;
  550. }
  551. static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
  552. {
  553. return chip->info->family == MV88E6XXX_FAMILY_6351;
  554. }
  555. static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
  556. {
  557. return chip->info->family == MV88E6XXX_FAMILY_6352;
  558. }
  559. static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
  560. int link, int speed, int duplex,
  561. phy_interface_t mode)
  562. {
  563. int err;
  564. if (!chip->info->ops->port_set_link)
  565. return 0;
  566. /* Port's MAC control must not be changed unless the link is down */
  567. err = chip->info->ops->port_set_link(chip, port, 0);
  568. if (err)
  569. return err;
  570. if (chip->info->ops->port_set_speed) {
  571. err = chip->info->ops->port_set_speed(chip, port, speed);
  572. if (err && err != -EOPNOTSUPP)
  573. goto restore_link;
  574. }
  575. if (chip->info->ops->port_set_duplex) {
  576. err = chip->info->ops->port_set_duplex(chip, port, duplex);
  577. if (err && err != -EOPNOTSUPP)
  578. goto restore_link;
  579. }
  580. if (chip->info->ops->port_set_rgmii_delay) {
  581. err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
  582. if (err && err != -EOPNOTSUPP)
  583. goto restore_link;
  584. }
  585. if (chip->info->ops->port_set_cmode) {
  586. err = chip->info->ops->port_set_cmode(chip, port, mode);
  587. if (err && err != -EOPNOTSUPP)
  588. goto restore_link;
  589. }
  590. err = 0;
  591. restore_link:
  592. if (chip->info->ops->port_set_link(chip, port, link))
  593. netdev_err(chip->ds->ports[port].netdev,
  594. "failed to restore MAC's link\n");
  595. return err;
  596. }
  597. /* We expect the switch to perform auto negotiation if there is a real
  598. * phy. However, in the case of a fixed link phy, we force the port
  599. * settings from the fixed link settings.
  600. */
  601. static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  602. struct phy_device *phydev)
  603. {
  604. struct mv88e6xxx_chip *chip = ds->priv;
  605. int err;
  606. if (!phy_is_pseudo_fixed_link(phydev))
  607. return;
  608. mutex_lock(&chip->reg_lock);
  609. err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
  610. phydev->duplex, phydev->interface);
  611. mutex_unlock(&chip->reg_lock);
  612. if (err && err != -EOPNOTSUPP)
  613. netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
  614. }
  615. static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  616. {
  617. if (!chip->info->ops->stats_snapshot)
  618. return -EOPNOTSUPP;
  619. return chip->info->ops->stats_snapshot(chip, port);
  620. }
  621. static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
  622. { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
  623. { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
  624. { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
  625. { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
  626. { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
  627. { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
  628. { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
  629. { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
  630. { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
  631. { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
  632. { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
  633. { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
  634. { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
  635. { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
  636. { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
  637. { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
  638. { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
  639. { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
  640. { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
  641. { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
  642. { "single", 4, 0x14, STATS_TYPE_BANK0, },
  643. { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
  644. { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
  645. { "late", 4, 0x1f, STATS_TYPE_BANK0, },
  646. { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
  647. { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
  648. { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
  649. { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
  650. { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
  651. { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
  652. { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
  653. { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
  654. { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
  655. { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
  656. { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
  657. { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
  658. { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
  659. { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
  660. { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
  661. { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
  662. { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
  663. { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
  664. { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
  665. { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
  666. { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
  667. { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
  668. { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
  669. { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
  670. { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
  671. { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
  672. { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
  673. { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
  674. { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
  675. { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
  676. { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
  677. { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
  678. { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
  679. { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
  680. { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
  681. };
  682. static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
  683. struct mv88e6xxx_hw_stat *s,
  684. int port, u16 bank1_select,
  685. u16 histogram)
  686. {
  687. u32 low;
  688. u32 high = 0;
  689. u16 reg = 0;
  690. int err;
  691. u64 value;
  692. switch (s->type) {
  693. case STATS_TYPE_PORT:
  694. err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
  695. if (err)
  696. return UINT64_MAX;
  697. low = reg;
  698. if (s->sizeof_stat == 4) {
  699. err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
  700. if (err)
  701. return UINT64_MAX;
  702. high = reg;
  703. }
  704. break;
  705. case STATS_TYPE_BANK1:
  706. reg = bank1_select;
  707. /* fall through */
  708. case STATS_TYPE_BANK0:
  709. reg |= s->reg | histogram;
  710. mv88e6xxx_g1_stats_read(chip, reg, &low);
  711. if (s->sizeof_stat == 8)
  712. mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
  713. }
  714. value = (((u64)high) << 16) | low;
  715. return value;
  716. }
  717. static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
  718. uint8_t *data, int types)
  719. {
  720. struct mv88e6xxx_hw_stat *stat;
  721. int i, j;
  722. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  723. stat = &mv88e6xxx_hw_stats[i];
  724. if (stat->type & types) {
  725. memcpy(data + j * ETH_GSTRING_LEN, stat->string,
  726. ETH_GSTRING_LEN);
  727. j++;
  728. }
  729. }
  730. }
  731. static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
  732. uint8_t *data)
  733. {
  734. mv88e6xxx_stats_get_strings(chip, data,
  735. STATS_TYPE_BANK0 | STATS_TYPE_PORT);
  736. }
  737. static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
  738. uint8_t *data)
  739. {
  740. mv88e6xxx_stats_get_strings(chip, data,
  741. STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
  742. }
  743. static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
  744. uint8_t *data)
  745. {
  746. struct mv88e6xxx_chip *chip = ds->priv;
  747. if (chip->info->ops->stats_get_strings)
  748. chip->info->ops->stats_get_strings(chip, data);
  749. }
  750. static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
  751. int types)
  752. {
  753. struct mv88e6xxx_hw_stat *stat;
  754. int i, j;
  755. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  756. stat = &mv88e6xxx_hw_stats[i];
  757. if (stat->type & types)
  758. j++;
  759. }
  760. return j;
  761. }
  762. static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  763. {
  764. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  765. STATS_TYPE_PORT);
  766. }
  767. static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  768. {
  769. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  770. STATS_TYPE_BANK1);
  771. }
  772. static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
  773. {
  774. struct mv88e6xxx_chip *chip = ds->priv;
  775. if (chip->info->ops->stats_get_sset_count)
  776. return chip->info->ops->stats_get_sset_count(chip);
  777. return 0;
  778. }
  779. static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  780. uint64_t *data, int types,
  781. u16 bank1_select, u16 histogram)
  782. {
  783. struct mv88e6xxx_hw_stat *stat;
  784. int i, j;
  785. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  786. stat = &mv88e6xxx_hw_stats[i];
  787. if (stat->type & types) {
  788. data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
  789. bank1_select,
  790. histogram);
  791. j++;
  792. }
  793. }
  794. }
  795. static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  796. uint64_t *data)
  797. {
  798. return mv88e6xxx_stats_get_stats(chip, port, data,
  799. STATS_TYPE_BANK0 | STATS_TYPE_PORT,
  800. 0, GLOBAL_STATS_OP_HIST_RX_TX);
  801. }
  802. static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  803. uint64_t *data)
  804. {
  805. return mv88e6xxx_stats_get_stats(chip, port, data,
  806. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  807. GLOBAL_STATS_OP_BANK_1_BIT_9,
  808. GLOBAL_STATS_OP_HIST_RX_TX);
  809. }
  810. static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  811. uint64_t *data)
  812. {
  813. return mv88e6xxx_stats_get_stats(chip, port, data,
  814. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  815. GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
  816. }
  817. static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
  818. uint64_t *data)
  819. {
  820. if (chip->info->ops->stats_get_stats)
  821. chip->info->ops->stats_get_stats(chip, port, data);
  822. }
  823. static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  824. uint64_t *data)
  825. {
  826. struct mv88e6xxx_chip *chip = ds->priv;
  827. int ret;
  828. mutex_lock(&chip->reg_lock);
  829. ret = mv88e6xxx_stats_snapshot(chip, port);
  830. if (ret < 0) {
  831. mutex_unlock(&chip->reg_lock);
  832. return;
  833. }
  834. mv88e6xxx_get_stats(chip, port, data);
  835. mutex_unlock(&chip->reg_lock);
  836. }
  837. static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
  838. {
  839. if (chip->info->ops->stats_set_histogram)
  840. return chip->info->ops->stats_set_histogram(chip);
  841. return 0;
  842. }
  843. static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
  844. {
  845. return 32 * sizeof(u16);
  846. }
  847. static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  848. struct ethtool_regs *regs, void *_p)
  849. {
  850. struct mv88e6xxx_chip *chip = ds->priv;
  851. int err;
  852. u16 reg;
  853. u16 *p = _p;
  854. int i;
  855. regs->version = 0;
  856. memset(p, 0xff, 32 * sizeof(u16));
  857. mutex_lock(&chip->reg_lock);
  858. for (i = 0; i < 32; i++) {
  859. err = mv88e6xxx_port_read(chip, port, i, &reg);
  860. if (!err)
  861. p[i] = reg;
  862. }
  863. mutex_unlock(&chip->reg_lock);
  864. }
  865. static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
  866. {
  867. return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
  868. }
  869. static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
  870. struct ethtool_eee *e)
  871. {
  872. struct mv88e6xxx_chip *chip = ds->priv;
  873. u16 reg;
  874. int err;
  875. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
  876. return -EOPNOTSUPP;
  877. mutex_lock(&chip->reg_lock);
  878. err = mv88e6xxx_phy_read(chip, port, 16, &reg);
  879. if (err)
  880. goto out;
  881. e->eee_enabled = !!(reg & 0x0200);
  882. e->tx_lpi_enabled = !!(reg & 0x0100);
  883. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  884. if (err)
  885. goto out;
  886. e->eee_active = !!(reg & PORT_STATUS_EEE);
  887. out:
  888. mutex_unlock(&chip->reg_lock);
  889. return err;
  890. }
  891. static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
  892. struct phy_device *phydev, struct ethtool_eee *e)
  893. {
  894. struct mv88e6xxx_chip *chip = ds->priv;
  895. u16 reg;
  896. int err;
  897. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
  898. return -EOPNOTSUPP;
  899. mutex_lock(&chip->reg_lock);
  900. err = mv88e6xxx_phy_read(chip, port, 16, &reg);
  901. if (err)
  902. goto out;
  903. reg &= ~0x0300;
  904. if (e->eee_enabled)
  905. reg |= 0x0200;
  906. if (e->tx_lpi_enabled)
  907. reg |= 0x0100;
  908. err = mv88e6xxx_phy_write(chip, port, 16, reg);
  909. out:
  910. mutex_unlock(&chip->reg_lock);
  911. return err;
  912. }
  913. static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
  914. {
  915. u16 val;
  916. int err;
  917. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
  918. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
  919. if (err)
  920. return err;
  921. } else if (mv88e6xxx_num_databases(chip) == 256) {
  922. /* ATU DBNum[7:4] are located in ATU Control 15:12 */
  923. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
  924. if (err)
  925. return err;
  926. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
  927. (val & 0xfff) | ((fid << 8) & 0xf000));
  928. if (err)
  929. return err;
  930. /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
  931. cmd |= fid & 0xf;
  932. }
  933. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
  934. if (err)
  935. return err;
  936. return _mv88e6xxx_atu_wait(chip);
  937. }
  938. static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
  939. struct mv88e6xxx_atu_entry *entry)
  940. {
  941. u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
  942. if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
  943. unsigned int mask, shift;
  944. if (entry->trunk) {
  945. data |= GLOBAL_ATU_DATA_TRUNK;
  946. mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
  947. shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
  948. } else {
  949. mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
  950. shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
  951. }
  952. data |= (entry->portv_trunkid << shift) & mask;
  953. }
  954. return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
  955. }
  956. static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
  957. struct mv88e6xxx_atu_entry *entry,
  958. bool static_too)
  959. {
  960. int op;
  961. int err;
  962. err = _mv88e6xxx_atu_wait(chip);
  963. if (err)
  964. return err;
  965. err = _mv88e6xxx_atu_data_write(chip, entry);
  966. if (err)
  967. return err;
  968. if (entry->fid) {
  969. op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
  970. GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
  971. } else {
  972. op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
  973. GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
  974. }
  975. return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
  976. }
  977. static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
  978. u16 fid, bool static_too)
  979. {
  980. struct mv88e6xxx_atu_entry entry = {
  981. .fid = fid,
  982. .state = 0, /* EntryState bits must be 0 */
  983. };
  984. return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
  985. }
  986. static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
  987. int from_port, int to_port, bool static_too)
  988. {
  989. struct mv88e6xxx_atu_entry entry = {
  990. .trunk = false,
  991. .fid = fid,
  992. };
  993. /* EntryState bits must be 0xF */
  994. entry.state = GLOBAL_ATU_DATA_STATE_MASK;
  995. /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
  996. entry.portv_trunkid = (to_port & 0x0f) << 4;
  997. entry.portv_trunkid |= from_port & 0x0f;
  998. return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
  999. }
  1000. static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
  1001. int port, bool static_too)
  1002. {
  1003. /* Destination port 0xF means remove the entries */
  1004. return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
  1005. }
  1006. static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
  1007. {
  1008. struct dsa_switch *ds = chip->ds;
  1009. struct net_device *bridge = ds->ports[port].bridge_dev;
  1010. u16 output_ports = 0;
  1011. int i;
  1012. /* allow CPU port or DSA link(s) to send frames to every port */
  1013. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
  1014. output_ports = ~0;
  1015. } else {
  1016. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1017. /* allow sending frames to every group member */
  1018. if (bridge && ds->ports[i].bridge_dev == bridge)
  1019. output_ports |= BIT(i);
  1020. /* allow sending frames to CPU port and DSA link(s) */
  1021. if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
  1022. output_ports |= BIT(i);
  1023. }
  1024. }
  1025. /* prevent frames from going back out of the port they came in on */
  1026. output_ports &= ~BIT(port);
  1027. return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
  1028. }
  1029. static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
  1030. u8 state)
  1031. {
  1032. struct mv88e6xxx_chip *chip = ds->priv;
  1033. int stp_state;
  1034. int err;
  1035. switch (state) {
  1036. case BR_STATE_DISABLED:
  1037. stp_state = PORT_CONTROL_STATE_DISABLED;
  1038. break;
  1039. case BR_STATE_BLOCKING:
  1040. case BR_STATE_LISTENING:
  1041. stp_state = PORT_CONTROL_STATE_BLOCKING;
  1042. break;
  1043. case BR_STATE_LEARNING:
  1044. stp_state = PORT_CONTROL_STATE_LEARNING;
  1045. break;
  1046. case BR_STATE_FORWARDING:
  1047. default:
  1048. stp_state = PORT_CONTROL_STATE_FORWARDING;
  1049. break;
  1050. }
  1051. mutex_lock(&chip->reg_lock);
  1052. err = mv88e6xxx_port_set_state(chip, port, stp_state);
  1053. mutex_unlock(&chip->reg_lock);
  1054. if (err)
  1055. netdev_err(ds->ports[port].netdev, "failed to update state\n");
  1056. }
  1057. static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
  1058. {
  1059. struct mv88e6xxx_chip *chip = ds->priv;
  1060. int err;
  1061. mutex_lock(&chip->reg_lock);
  1062. err = _mv88e6xxx_atu_remove(chip, 0, port, false);
  1063. mutex_unlock(&chip->reg_lock);
  1064. if (err)
  1065. netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
  1066. }
  1067. static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
  1068. {
  1069. return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
  1070. }
  1071. static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
  1072. {
  1073. int err;
  1074. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
  1075. if (err)
  1076. return err;
  1077. return _mv88e6xxx_vtu_wait(chip);
  1078. }
  1079. static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
  1080. {
  1081. int ret;
  1082. ret = _mv88e6xxx_vtu_wait(chip);
  1083. if (ret < 0)
  1084. return ret;
  1085. return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
  1086. }
  1087. static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
  1088. struct mv88e6xxx_vtu_entry *entry,
  1089. unsigned int nibble_offset)
  1090. {
  1091. u16 regs[3];
  1092. int i, err;
  1093. for (i = 0; i < 3; ++i) {
  1094. u16 *reg = &regs[i];
  1095. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
  1096. if (err)
  1097. return err;
  1098. }
  1099. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1100. unsigned int shift = (i % 4) * 4 + nibble_offset;
  1101. u16 reg = regs[i / 4];
  1102. entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
  1103. }
  1104. return 0;
  1105. }
  1106. static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
  1107. struct mv88e6xxx_vtu_entry *entry)
  1108. {
  1109. return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
  1110. }
  1111. static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
  1112. struct mv88e6xxx_vtu_entry *entry)
  1113. {
  1114. return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
  1115. }
  1116. static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
  1117. struct mv88e6xxx_vtu_entry *entry,
  1118. unsigned int nibble_offset)
  1119. {
  1120. u16 regs[3] = { 0 };
  1121. int i, err;
  1122. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1123. unsigned int shift = (i % 4) * 4 + nibble_offset;
  1124. u8 data = entry->data[i];
  1125. regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
  1126. }
  1127. for (i = 0; i < 3; ++i) {
  1128. u16 reg = regs[i];
  1129. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
  1130. if (err)
  1131. return err;
  1132. }
  1133. return 0;
  1134. }
  1135. static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
  1136. struct mv88e6xxx_vtu_entry *entry)
  1137. {
  1138. return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
  1139. }
  1140. static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
  1141. struct mv88e6xxx_vtu_entry *entry)
  1142. {
  1143. return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
  1144. }
  1145. static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
  1146. {
  1147. return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
  1148. vid & GLOBAL_VTU_VID_MASK);
  1149. }
  1150. static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
  1151. struct mv88e6xxx_vtu_entry *entry)
  1152. {
  1153. struct mv88e6xxx_vtu_entry next = { 0 };
  1154. u16 val;
  1155. int err;
  1156. err = _mv88e6xxx_vtu_wait(chip);
  1157. if (err)
  1158. return err;
  1159. err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
  1160. if (err)
  1161. return err;
  1162. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
  1163. if (err)
  1164. return err;
  1165. next.vid = val & GLOBAL_VTU_VID_MASK;
  1166. next.valid = !!(val & GLOBAL_VTU_VID_VALID);
  1167. if (next.valid) {
  1168. err = mv88e6xxx_vtu_data_read(chip, &next);
  1169. if (err)
  1170. return err;
  1171. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
  1172. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
  1173. if (err)
  1174. return err;
  1175. next.fid = val & GLOBAL_VTU_FID_MASK;
  1176. } else if (mv88e6xxx_num_databases(chip) == 256) {
  1177. /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
  1178. * VTU DBNum[3:0] are located in VTU Operation 3:0
  1179. */
  1180. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
  1181. if (err)
  1182. return err;
  1183. next.fid = (val & 0xf00) >> 4;
  1184. next.fid |= val & 0xf;
  1185. }
  1186. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
  1187. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
  1188. if (err)
  1189. return err;
  1190. next.sid = val & GLOBAL_VTU_SID_MASK;
  1191. }
  1192. }
  1193. *entry = next;
  1194. return 0;
  1195. }
  1196. static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
  1197. struct switchdev_obj_port_vlan *vlan,
  1198. int (*cb)(struct switchdev_obj *obj))
  1199. {
  1200. struct mv88e6xxx_chip *chip = ds->priv;
  1201. struct mv88e6xxx_vtu_entry next;
  1202. u16 pvid;
  1203. int err;
  1204. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1205. return -EOPNOTSUPP;
  1206. mutex_lock(&chip->reg_lock);
  1207. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1208. if (err)
  1209. goto unlock;
  1210. err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
  1211. if (err)
  1212. goto unlock;
  1213. do {
  1214. err = _mv88e6xxx_vtu_getnext(chip, &next);
  1215. if (err)
  1216. break;
  1217. if (!next.valid)
  1218. break;
  1219. if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1220. continue;
  1221. /* reinit and dump this VLAN obj */
  1222. vlan->vid_begin = next.vid;
  1223. vlan->vid_end = next.vid;
  1224. vlan->flags = 0;
  1225. if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
  1226. vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
  1227. if (next.vid == pvid)
  1228. vlan->flags |= BRIDGE_VLAN_INFO_PVID;
  1229. err = cb(&vlan->obj);
  1230. if (err)
  1231. break;
  1232. } while (next.vid < GLOBAL_VTU_VID_MASK);
  1233. unlock:
  1234. mutex_unlock(&chip->reg_lock);
  1235. return err;
  1236. }
  1237. static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  1238. struct mv88e6xxx_vtu_entry *entry)
  1239. {
  1240. u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
  1241. u16 reg = 0;
  1242. int err;
  1243. err = _mv88e6xxx_vtu_wait(chip);
  1244. if (err)
  1245. return err;
  1246. if (!entry->valid)
  1247. goto loadpurge;
  1248. /* Write port member tags */
  1249. err = mv88e6xxx_vtu_data_write(chip, entry);
  1250. if (err)
  1251. return err;
  1252. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
  1253. reg = entry->sid & GLOBAL_VTU_SID_MASK;
  1254. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
  1255. if (err)
  1256. return err;
  1257. }
  1258. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
  1259. reg = entry->fid & GLOBAL_VTU_FID_MASK;
  1260. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
  1261. if (err)
  1262. return err;
  1263. } else if (mv88e6xxx_num_databases(chip) == 256) {
  1264. /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
  1265. * VTU DBNum[3:0] are located in VTU Operation 3:0
  1266. */
  1267. op |= (entry->fid & 0xf0) << 8;
  1268. op |= entry->fid & 0xf;
  1269. }
  1270. reg = GLOBAL_VTU_VID_VALID;
  1271. loadpurge:
  1272. reg |= entry->vid & GLOBAL_VTU_VID_MASK;
  1273. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
  1274. if (err)
  1275. return err;
  1276. return _mv88e6xxx_vtu_cmd(chip, op);
  1277. }
  1278. static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
  1279. struct mv88e6xxx_vtu_entry *entry)
  1280. {
  1281. struct mv88e6xxx_vtu_entry next = { 0 };
  1282. u16 val;
  1283. int err;
  1284. err = _mv88e6xxx_vtu_wait(chip);
  1285. if (err)
  1286. return err;
  1287. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
  1288. sid & GLOBAL_VTU_SID_MASK);
  1289. if (err)
  1290. return err;
  1291. err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
  1292. if (err)
  1293. return err;
  1294. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
  1295. if (err)
  1296. return err;
  1297. next.sid = val & GLOBAL_VTU_SID_MASK;
  1298. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
  1299. if (err)
  1300. return err;
  1301. next.valid = !!(val & GLOBAL_VTU_VID_VALID);
  1302. if (next.valid) {
  1303. err = mv88e6xxx_stu_data_read(chip, &next);
  1304. if (err)
  1305. return err;
  1306. }
  1307. *entry = next;
  1308. return 0;
  1309. }
  1310. static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
  1311. struct mv88e6xxx_vtu_entry *entry)
  1312. {
  1313. u16 reg = 0;
  1314. int err;
  1315. err = _mv88e6xxx_vtu_wait(chip);
  1316. if (err)
  1317. return err;
  1318. if (!entry->valid)
  1319. goto loadpurge;
  1320. /* Write port states */
  1321. err = mv88e6xxx_stu_data_write(chip, entry);
  1322. if (err)
  1323. return err;
  1324. reg = GLOBAL_VTU_VID_VALID;
  1325. loadpurge:
  1326. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
  1327. if (err)
  1328. return err;
  1329. reg = entry->sid & GLOBAL_VTU_SID_MASK;
  1330. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
  1331. if (err)
  1332. return err;
  1333. return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
  1334. }
  1335. static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
  1336. {
  1337. DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
  1338. struct mv88e6xxx_vtu_entry vlan;
  1339. int i, err;
  1340. bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
  1341. /* Set every FID bit used by the (un)bridged ports */
  1342. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1343. err = mv88e6xxx_port_get_fid(chip, i, fid);
  1344. if (err)
  1345. return err;
  1346. set_bit(*fid, fid_bitmap);
  1347. }
  1348. /* Set every FID bit used by the VLAN entries */
  1349. err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
  1350. if (err)
  1351. return err;
  1352. do {
  1353. err = _mv88e6xxx_vtu_getnext(chip, &vlan);
  1354. if (err)
  1355. return err;
  1356. if (!vlan.valid)
  1357. break;
  1358. set_bit(vlan.fid, fid_bitmap);
  1359. } while (vlan.vid < GLOBAL_VTU_VID_MASK);
  1360. /* The reset value 0x000 is used to indicate that multiple address
  1361. * databases are not needed. Return the next positive available.
  1362. */
  1363. *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
  1364. if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
  1365. return -ENOSPC;
  1366. /* Clear the database */
  1367. return _mv88e6xxx_atu_flush(chip, *fid, true);
  1368. }
  1369. static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
  1370. struct mv88e6xxx_vtu_entry *entry)
  1371. {
  1372. struct dsa_switch *ds = chip->ds;
  1373. struct mv88e6xxx_vtu_entry vlan = {
  1374. .valid = true,
  1375. .vid = vid,
  1376. };
  1377. int i, err;
  1378. err = _mv88e6xxx_fid_new(chip, &vlan.fid);
  1379. if (err)
  1380. return err;
  1381. /* exclude all ports except the CPU and DSA ports */
  1382. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  1383. vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
  1384. ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
  1385. : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1386. if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
  1387. mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
  1388. mv88e6xxx_6341_family(chip)) {
  1389. struct mv88e6xxx_vtu_entry vstp;
  1390. /* Adding a VTU entry requires a valid STU entry. As VSTP is not
  1391. * implemented, only one STU entry is needed to cover all VTU
  1392. * entries. Thus, validate the SID 0.
  1393. */
  1394. vlan.sid = 0;
  1395. err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
  1396. if (err)
  1397. return err;
  1398. if (vstp.sid != vlan.sid || !vstp.valid) {
  1399. memset(&vstp, 0, sizeof(vstp));
  1400. vstp.valid = true;
  1401. vstp.sid = vlan.sid;
  1402. err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
  1403. if (err)
  1404. return err;
  1405. }
  1406. }
  1407. *entry = vlan;
  1408. return 0;
  1409. }
  1410. static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
  1411. struct mv88e6xxx_vtu_entry *entry, bool creat)
  1412. {
  1413. int err;
  1414. if (!vid)
  1415. return -EINVAL;
  1416. err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
  1417. if (err)
  1418. return err;
  1419. err = _mv88e6xxx_vtu_getnext(chip, entry);
  1420. if (err)
  1421. return err;
  1422. if (entry->vid != vid || !entry->valid) {
  1423. if (!creat)
  1424. return -EOPNOTSUPP;
  1425. /* -ENOENT would've been more appropriate, but switchdev expects
  1426. * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
  1427. */
  1428. err = _mv88e6xxx_vtu_new(chip, vid, entry);
  1429. }
  1430. return err;
  1431. }
  1432. static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
  1433. u16 vid_begin, u16 vid_end)
  1434. {
  1435. struct mv88e6xxx_chip *chip = ds->priv;
  1436. struct mv88e6xxx_vtu_entry vlan;
  1437. int i, err;
  1438. if (!vid_begin)
  1439. return -EOPNOTSUPP;
  1440. mutex_lock(&chip->reg_lock);
  1441. err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
  1442. if (err)
  1443. goto unlock;
  1444. do {
  1445. err = _mv88e6xxx_vtu_getnext(chip, &vlan);
  1446. if (err)
  1447. goto unlock;
  1448. if (!vlan.valid)
  1449. break;
  1450. if (vlan.vid > vid_end)
  1451. break;
  1452. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1453. if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
  1454. continue;
  1455. if (!ds->ports[port].netdev)
  1456. continue;
  1457. if (vlan.data[i] ==
  1458. GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1459. continue;
  1460. if (ds->ports[i].bridge_dev ==
  1461. ds->ports[port].bridge_dev)
  1462. break; /* same bridge, check next VLAN */
  1463. if (!ds->ports[i].bridge_dev)
  1464. continue;
  1465. netdev_warn(ds->ports[port].netdev,
  1466. "hardware VLAN %d already used by %s\n",
  1467. vlan.vid,
  1468. netdev_name(ds->ports[i].bridge_dev));
  1469. err = -EOPNOTSUPP;
  1470. goto unlock;
  1471. }
  1472. } while (vlan.vid < vid_end);
  1473. unlock:
  1474. mutex_unlock(&chip->reg_lock);
  1475. return err;
  1476. }
  1477. static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
  1478. bool vlan_filtering)
  1479. {
  1480. struct mv88e6xxx_chip *chip = ds->priv;
  1481. u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
  1482. PORT_CONTROL_2_8021Q_DISABLED;
  1483. int err;
  1484. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1485. return -EOPNOTSUPP;
  1486. mutex_lock(&chip->reg_lock);
  1487. err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
  1488. mutex_unlock(&chip->reg_lock);
  1489. return err;
  1490. }
  1491. static int
  1492. mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  1493. const struct switchdev_obj_port_vlan *vlan,
  1494. struct switchdev_trans *trans)
  1495. {
  1496. struct mv88e6xxx_chip *chip = ds->priv;
  1497. int err;
  1498. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1499. return -EOPNOTSUPP;
  1500. /* If the requested port doesn't belong to the same bridge as the VLAN
  1501. * members, do not support it (yet) and fallback to software VLAN.
  1502. */
  1503. err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
  1504. vlan->vid_end);
  1505. if (err)
  1506. return err;
  1507. /* We don't need any dynamic resource from the kernel (yet),
  1508. * so skip the prepare phase.
  1509. */
  1510. return 0;
  1511. }
  1512. static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
  1513. u16 vid, bool untagged)
  1514. {
  1515. struct mv88e6xxx_vtu_entry vlan;
  1516. int err;
  1517. err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
  1518. if (err)
  1519. return err;
  1520. vlan.data[port] = untagged ?
  1521. GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
  1522. GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
  1523. return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1524. }
  1525. static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  1526. const struct switchdev_obj_port_vlan *vlan,
  1527. struct switchdev_trans *trans)
  1528. {
  1529. struct mv88e6xxx_chip *chip = ds->priv;
  1530. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  1531. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  1532. u16 vid;
  1533. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1534. return;
  1535. mutex_lock(&chip->reg_lock);
  1536. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
  1537. if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
  1538. netdev_err(ds->ports[port].netdev,
  1539. "failed to add VLAN %d%c\n",
  1540. vid, untagged ? 'u' : 't');
  1541. if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
  1542. netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
  1543. vlan->vid_end);
  1544. mutex_unlock(&chip->reg_lock);
  1545. }
  1546. static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
  1547. int port, u16 vid)
  1548. {
  1549. struct dsa_switch *ds = chip->ds;
  1550. struct mv88e6xxx_vtu_entry vlan;
  1551. int i, err;
  1552. err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1553. if (err)
  1554. return err;
  1555. /* Tell switchdev if this VLAN is handled in software */
  1556. if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1557. return -EOPNOTSUPP;
  1558. vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1559. /* keep the VLAN unless all ports are excluded */
  1560. vlan.valid = false;
  1561. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1562. if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
  1563. continue;
  1564. if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
  1565. vlan.valid = true;
  1566. break;
  1567. }
  1568. }
  1569. err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1570. if (err)
  1571. return err;
  1572. return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
  1573. }
  1574. static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  1575. const struct switchdev_obj_port_vlan *vlan)
  1576. {
  1577. struct mv88e6xxx_chip *chip = ds->priv;
  1578. u16 pvid, vid;
  1579. int err = 0;
  1580. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1581. return -EOPNOTSUPP;
  1582. mutex_lock(&chip->reg_lock);
  1583. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1584. if (err)
  1585. goto unlock;
  1586. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  1587. err = _mv88e6xxx_port_vlan_del(chip, port, vid);
  1588. if (err)
  1589. goto unlock;
  1590. if (vid == pvid) {
  1591. err = mv88e6xxx_port_set_pvid(chip, port, 0);
  1592. if (err)
  1593. goto unlock;
  1594. }
  1595. }
  1596. unlock:
  1597. mutex_unlock(&chip->reg_lock);
  1598. return err;
  1599. }
  1600. static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
  1601. const unsigned char *addr)
  1602. {
  1603. int i, err;
  1604. for (i = 0; i < 3; i++) {
  1605. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
  1606. (addr[i * 2] << 8) | addr[i * 2 + 1]);
  1607. if (err)
  1608. return err;
  1609. }
  1610. return 0;
  1611. }
  1612. static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
  1613. unsigned char *addr)
  1614. {
  1615. u16 val;
  1616. int i, err;
  1617. for (i = 0; i < 3; i++) {
  1618. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
  1619. if (err)
  1620. return err;
  1621. addr[i * 2] = val >> 8;
  1622. addr[i * 2 + 1] = val & 0xff;
  1623. }
  1624. return 0;
  1625. }
  1626. static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
  1627. struct mv88e6xxx_atu_entry *entry)
  1628. {
  1629. int ret;
  1630. ret = _mv88e6xxx_atu_wait(chip);
  1631. if (ret < 0)
  1632. return ret;
  1633. ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
  1634. if (ret < 0)
  1635. return ret;
  1636. ret = _mv88e6xxx_atu_data_write(chip, entry);
  1637. if (ret < 0)
  1638. return ret;
  1639. return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
  1640. }
  1641. static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
  1642. struct mv88e6xxx_atu_entry *entry);
  1643. static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
  1644. const u8 *addr, struct mv88e6xxx_atu_entry *entry)
  1645. {
  1646. struct mv88e6xxx_atu_entry next;
  1647. int err;
  1648. memcpy(next.mac, addr, ETH_ALEN);
  1649. eth_addr_dec(next.mac);
  1650. err = _mv88e6xxx_atu_mac_write(chip, next.mac);
  1651. if (err)
  1652. return err;
  1653. do {
  1654. err = _mv88e6xxx_atu_getnext(chip, fid, &next);
  1655. if (err)
  1656. return err;
  1657. if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
  1658. break;
  1659. if (ether_addr_equal(next.mac, addr)) {
  1660. *entry = next;
  1661. return 0;
  1662. }
  1663. } while (ether_addr_greater(addr, next.mac));
  1664. memset(entry, 0, sizeof(*entry));
  1665. entry->fid = fid;
  1666. ether_addr_copy(entry->mac, addr);
  1667. return 0;
  1668. }
  1669. static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
  1670. const unsigned char *addr, u16 vid,
  1671. u8 state)
  1672. {
  1673. struct mv88e6xxx_vtu_entry vlan;
  1674. struct mv88e6xxx_atu_entry entry;
  1675. int err;
  1676. /* Null VLAN ID corresponds to the port private database */
  1677. if (vid == 0)
  1678. err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
  1679. else
  1680. err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1681. if (err)
  1682. return err;
  1683. err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
  1684. if (err)
  1685. return err;
  1686. /* Purge the ATU entry only if no port is using it anymore */
  1687. if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
  1688. entry.portv_trunkid &= ~BIT(port);
  1689. if (!entry.portv_trunkid)
  1690. entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
  1691. } else {
  1692. entry.portv_trunkid |= BIT(port);
  1693. entry.state = state;
  1694. }
  1695. return _mv88e6xxx_atu_load(chip, &entry);
  1696. }
  1697. static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
  1698. const struct switchdev_obj_port_fdb *fdb,
  1699. struct switchdev_trans *trans)
  1700. {
  1701. /* We don't need any dynamic resource from the kernel (yet),
  1702. * so skip the prepare phase.
  1703. */
  1704. return 0;
  1705. }
  1706. static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  1707. const struct switchdev_obj_port_fdb *fdb,
  1708. struct switchdev_trans *trans)
  1709. {
  1710. struct mv88e6xxx_chip *chip = ds->priv;
  1711. mutex_lock(&chip->reg_lock);
  1712. if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
  1713. GLOBAL_ATU_DATA_STATE_UC_STATIC))
  1714. netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
  1715. mutex_unlock(&chip->reg_lock);
  1716. }
  1717. static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  1718. const struct switchdev_obj_port_fdb *fdb)
  1719. {
  1720. struct mv88e6xxx_chip *chip = ds->priv;
  1721. int err;
  1722. mutex_lock(&chip->reg_lock);
  1723. err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
  1724. GLOBAL_ATU_DATA_STATE_UNUSED);
  1725. mutex_unlock(&chip->reg_lock);
  1726. return err;
  1727. }
  1728. static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
  1729. struct mv88e6xxx_atu_entry *entry)
  1730. {
  1731. struct mv88e6xxx_atu_entry next = { 0 };
  1732. u16 val;
  1733. int err;
  1734. next.fid = fid;
  1735. err = _mv88e6xxx_atu_wait(chip);
  1736. if (err)
  1737. return err;
  1738. err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
  1739. if (err)
  1740. return err;
  1741. err = _mv88e6xxx_atu_mac_read(chip, next.mac);
  1742. if (err)
  1743. return err;
  1744. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
  1745. if (err)
  1746. return err;
  1747. next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
  1748. if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
  1749. unsigned int mask, shift;
  1750. if (val & GLOBAL_ATU_DATA_TRUNK) {
  1751. next.trunk = true;
  1752. mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
  1753. shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
  1754. } else {
  1755. next.trunk = false;
  1756. mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
  1757. shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
  1758. }
  1759. next.portv_trunkid = (val & mask) >> shift;
  1760. }
  1761. *entry = next;
  1762. return 0;
  1763. }
  1764. static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
  1765. u16 fid, u16 vid, int port,
  1766. struct switchdev_obj *obj,
  1767. int (*cb)(struct switchdev_obj *obj))
  1768. {
  1769. struct mv88e6xxx_atu_entry addr = {
  1770. .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
  1771. };
  1772. int err;
  1773. err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
  1774. if (err)
  1775. return err;
  1776. do {
  1777. err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
  1778. if (err)
  1779. return err;
  1780. if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
  1781. break;
  1782. if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
  1783. continue;
  1784. if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
  1785. struct switchdev_obj_port_fdb *fdb;
  1786. if (!is_unicast_ether_addr(addr.mac))
  1787. continue;
  1788. fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
  1789. fdb->vid = vid;
  1790. ether_addr_copy(fdb->addr, addr.mac);
  1791. if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
  1792. fdb->ndm_state = NUD_NOARP;
  1793. else
  1794. fdb->ndm_state = NUD_REACHABLE;
  1795. } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
  1796. struct switchdev_obj_port_mdb *mdb;
  1797. if (!is_multicast_ether_addr(addr.mac))
  1798. continue;
  1799. mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
  1800. mdb->vid = vid;
  1801. ether_addr_copy(mdb->addr, addr.mac);
  1802. } else {
  1803. return -EOPNOTSUPP;
  1804. }
  1805. err = cb(obj);
  1806. if (err)
  1807. return err;
  1808. } while (!is_broadcast_ether_addr(addr.mac));
  1809. return err;
  1810. }
  1811. static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
  1812. struct switchdev_obj *obj,
  1813. int (*cb)(struct switchdev_obj *obj))
  1814. {
  1815. struct mv88e6xxx_vtu_entry vlan = {
  1816. .vid = GLOBAL_VTU_VID_MASK, /* all ones */
  1817. };
  1818. u16 fid;
  1819. int err;
  1820. /* Dump port's default Filtering Information Database (VLAN ID 0) */
  1821. err = mv88e6xxx_port_get_fid(chip, port, &fid);
  1822. if (err)
  1823. return err;
  1824. err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
  1825. if (err)
  1826. return err;
  1827. /* Dump VLANs' Filtering Information Databases */
  1828. err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
  1829. if (err)
  1830. return err;
  1831. do {
  1832. err = _mv88e6xxx_vtu_getnext(chip, &vlan);
  1833. if (err)
  1834. return err;
  1835. if (!vlan.valid)
  1836. break;
  1837. err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
  1838. obj, cb);
  1839. if (err)
  1840. return err;
  1841. } while (vlan.vid < GLOBAL_VTU_VID_MASK);
  1842. return err;
  1843. }
  1844. static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  1845. struct switchdev_obj_port_fdb *fdb,
  1846. int (*cb)(struct switchdev_obj *obj))
  1847. {
  1848. struct mv88e6xxx_chip *chip = ds->priv;
  1849. int err;
  1850. mutex_lock(&chip->reg_lock);
  1851. err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
  1852. mutex_unlock(&chip->reg_lock);
  1853. return err;
  1854. }
  1855. static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
  1856. struct net_device *br)
  1857. {
  1858. struct mv88e6xxx_chip *chip = ds->priv;
  1859. int i, err = 0;
  1860. mutex_lock(&chip->reg_lock);
  1861. /* Remap each port's VLANTable */
  1862. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1863. if (ds->ports[i].bridge_dev == br) {
  1864. err = _mv88e6xxx_port_based_vlan_map(chip, i);
  1865. if (err)
  1866. break;
  1867. }
  1868. }
  1869. mutex_unlock(&chip->reg_lock);
  1870. return err;
  1871. }
  1872. static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
  1873. struct net_device *br)
  1874. {
  1875. struct mv88e6xxx_chip *chip = ds->priv;
  1876. int i;
  1877. mutex_lock(&chip->reg_lock);
  1878. /* Remap each port's VLANTable */
  1879. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  1880. if (i == port || ds->ports[i].bridge_dev == br)
  1881. if (_mv88e6xxx_port_based_vlan_map(chip, i))
  1882. netdev_warn(ds->ports[i].netdev,
  1883. "failed to remap\n");
  1884. mutex_unlock(&chip->reg_lock);
  1885. }
  1886. static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
  1887. {
  1888. if (chip->info->ops->reset)
  1889. return chip->info->ops->reset(chip);
  1890. return 0;
  1891. }
  1892. static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
  1893. {
  1894. struct gpio_desc *gpiod = chip->reset;
  1895. /* If there is a GPIO connected to the reset pin, toggle it */
  1896. if (gpiod) {
  1897. gpiod_set_value_cansleep(gpiod, 1);
  1898. usleep_range(10000, 20000);
  1899. gpiod_set_value_cansleep(gpiod, 0);
  1900. usleep_range(10000, 20000);
  1901. }
  1902. }
  1903. static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
  1904. {
  1905. int i, err;
  1906. /* Set all ports to the Disabled state */
  1907. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1908. err = mv88e6xxx_port_set_state(chip, i,
  1909. PORT_CONTROL_STATE_DISABLED);
  1910. if (err)
  1911. return err;
  1912. }
  1913. /* Wait for transmit queues to drain,
  1914. * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
  1915. */
  1916. usleep_range(2000, 4000);
  1917. return 0;
  1918. }
  1919. static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
  1920. {
  1921. int err;
  1922. err = mv88e6xxx_disable_ports(chip);
  1923. if (err)
  1924. return err;
  1925. mv88e6xxx_hardware_reset(chip);
  1926. return mv88e6xxx_software_reset(chip);
  1927. }
  1928. static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
  1929. {
  1930. u16 val;
  1931. int err;
  1932. /* Clear Power Down bit */
  1933. err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
  1934. if (err)
  1935. return err;
  1936. if (val & BMCR_PDOWN) {
  1937. val &= ~BMCR_PDOWN;
  1938. err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
  1939. }
  1940. return err;
  1941. }
  1942. static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
  1943. int upstream_port)
  1944. {
  1945. int err;
  1946. err = chip->info->ops->port_set_frame_mode(
  1947. chip, port, MV88E6XXX_FRAME_MODE_DSA);
  1948. if (err)
  1949. return err;
  1950. return chip->info->ops->port_set_egress_unknowns(
  1951. chip, port, port == upstream_port);
  1952. }
  1953. static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
  1954. {
  1955. int err;
  1956. switch (chip->info->tag_protocol) {
  1957. case DSA_TAG_PROTO_EDSA:
  1958. err = chip->info->ops->port_set_frame_mode(
  1959. chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
  1960. if (err)
  1961. return err;
  1962. err = mv88e6xxx_port_set_egress_mode(
  1963. chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
  1964. if (err)
  1965. return err;
  1966. if (chip->info->ops->port_set_ether_type)
  1967. err = chip->info->ops->port_set_ether_type(
  1968. chip, port, ETH_P_EDSA);
  1969. break;
  1970. case DSA_TAG_PROTO_DSA:
  1971. err = chip->info->ops->port_set_frame_mode(
  1972. chip, port, MV88E6XXX_FRAME_MODE_DSA);
  1973. if (err)
  1974. return err;
  1975. err = mv88e6xxx_port_set_egress_mode(
  1976. chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
  1977. break;
  1978. default:
  1979. err = -EINVAL;
  1980. }
  1981. if (err)
  1982. return err;
  1983. return chip->info->ops->port_set_egress_unknowns(chip, port, true);
  1984. }
  1985. static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
  1986. {
  1987. int err;
  1988. err = chip->info->ops->port_set_frame_mode(
  1989. chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
  1990. if (err)
  1991. return err;
  1992. return chip->info->ops->port_set_egress_unknowns(chip, port, false);
  1993. }
  1994. static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
  1995. {
  1996. struct dsa_switch *ds = chip->ds;
  1997. int err;
  1998. u16 reg;
  1999. /* MAC Forcing register: don't force link, speed, duplex or flow control
  2000. * state to any particular values on physical ports, but force the CPU
  2001. * port and all DSA ports to their maximum bandwidth and full duplex.
  2002. */
  2003. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  2004. err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
  2005. SPEED_MAX, DUPLEX_FULL,
  2006. PHY_INTERFACE_MODE_NA);
  2007. else
  2008. err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
  2009. SPEED_UNFORCED, DUPLEX_UNFORCED,
  2010. PHY_INTERFACE_MODE_NA);
  2011. if (err)
  2012. return err;
  2013. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  2014. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  2015. * tunneling, determine priority by looking at 802.1p and IP
  2016. * priority fields (IP prio has precedence), and set STP state
  2017. * to Forwarding.
  2018. *
  2019. * If this is the CPU link, use DSA or EDSA tagging depending
  2020. * on which tagging mode was configured.
  2021. *
  2022. * If this is a link to another switch, use DSA tagging mode.
  2023. *
  2024. * If this is the upstream port for this switch, enable
  2025. * forwarding of unknown unicasts and multicasts.
  2026. */
  2027. reg = PORT_CONTROL_IGMP_MLD_SNOOP |
  2028. PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
  2029. PORT_CONTROL_STATE_FORWARDING;
  2030. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  2031. if (err)
  2032. return err;
  2033. if (dsa_is_cpu_port(ds, port)) {
  2034. err = mv88e6xxx_setup_port_cpu(chip, port);
  2035. } else if (dsa_is_dsa_port(ds, port)) {
  2036. err = mv88e6xxx_setup_port_dsa(chip, port,
  2037. dsa_upstream_port(ds));
  2038. } else {
  2039. err = mv88e6xxx_setup_port_normal(chip, port);
  2040. }
  2041. if (err)
  2042. return err;
  2043. /* If this port is connected to a SerDes, make sure the SerDes is not
  2044. * powered down.
  2045. */
  2046. if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
  2047. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  2048. if (err)
  2049. return err;
  2050. reg &= PORT_STATUS_CMODE_MASK;
  2051. if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
  2052. (reg == PORT_STATUS_CMODE_1000BASE_X) ||
  2053. (reg == PORT_STATUS_CMODE_SGMII)) {
  2054. err = mv88e6xxx_serdes_power_on(chip);
  2055. if (err < 0)
  2056. return err;
  2057. }
  2058. }
  2059. /* Port Control 2: don't force a good FCS, set the maximum frame size to
  2060. * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
  2061. * untagged frames on this port, do a destination address lookup on all
  2062. * received packets as usual, disable ARP mirroring and don't send a
  2063. * copy of all transmitted/received frames on this port to the CPU.
  2064. */
  2065. err = mv88e6xxx_port_set_map_da(chip, port);
  2066. if (err)
  2067. return err;
  2068. reg = 0;
  2069. if (chip->info->ops->port_set_upstream_port) {
  2070. err = chip->info->ops->port_set_upstream_port(
  2071. chip, port, dsa_upstream_port(ds));
  2072. if (err)
  2073. return err;
  2074. }
  2075. err = mv88e6xxx_port_set_8021q_mode(chip, port,
  2076. PORT_CONTROL_2_8021Q_DISABLED);
  2077. if (err)
  2078. return err;
  2079. if (chip->info->ops->port_jumbo_config) {
  2080. err = chip->info->ops->port_jumbo_config(chip, port);
  2081. if (err)
  2082. return err;
  2083. }
  2084. /* Port Association Vector: when learning source addresses
  2085. * of packets, add the address to the address database using
  2086. * a port bitmap that has only the bit for this port set and
  2087. * the other bits clear.
  2088. */
  2089. reg = 1 << port;
  2090. /* Disable learning for CPU port */
  2091. if (dsa_is_cpu_port(ds, port))
  2092. reg = 0;
  2093. err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
  2094. if (err)
  2095. return err;
  2096. /* Egress rate control 2: disable egress rate control. */
  2097. err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
  2098. if (err)
  2099. return err;
  2100. if (chip->info->ops->port_pause_config) {
  2101. err = chip->info->ops->port_pause_config(chip, port);
  2102. if (err)
  2103. return err;
  2104. }
  2105. if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
  2106. mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
  2107. mv88e6xxx_6320_family(chip) || mv88e6xxx_6341_family(chip)) {
  2108. /* Port ATU control: disable limiting the number of
  2109. * address database entries that this port is allowed
  2110. * to use.
  2111. */
  2112. err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
  2113. 0x0000);
  2114. /* Priority Override: disable DA, SA and VTU priority
  2115. * override.
  2116. */
  2117. err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
  2118. 0x0000);
  2119. if (err)
  2120. return err;
  2121. }
  2122. if (chip->info->ops->port_tag_remap) {
  2123. err = chip->info->ops->port_tag_remap(chip, port);
  2124. if (err)
  2125. return err;
  2126. }
  2127. if (chip->info->ops->port_egress_rate_limiting) {
  2128. err = chip->info->ops->port_egress_rate_limiting(chip, port);
  2129. if (err)
  2130. return err;
  2131. }
  2132. /* Port Control 1: disable trunking, disable sending
  2133. * learning messages to this port.
  2134. */
  2135. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
  2136. if (err)
  2137. return err;
  2138. /* Port based VLAN map: give each port the same default address
  2139. * database, and allow bidirectional communication between the
  2140. * CPU and DSA port(s), and the other ports.
  2141. */
  2142. err = mv88e6xxx_port_set_fid(chip, port, 0);
  2143. if (err)
  2144. return err;
  2145. err = _mv88e6xxx_port_based_vlan_map(chip, port);
  2146. if (err)
  2147. return err;
  2148. /* Default VLAN ID and priority: don't set a default VLAN
  2149. * ID, and set the default packet priority to zero.
  2150. */
  2151. return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
  2152. }
  2153. static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
  2154. {
  2155. int err;
  2156. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
  2157. if (err)
  2158. return err;
  2159. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
  2160. if (err)
  2161. return err;
  2162. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
  2163. if (err)
  2164. return err;
  2165. return 0;
  2166. }
  2167. static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
  2168. unsigned int msecs)
  2169. {
  2170. const unsigned int coeff = chip->info->age_time_coeff;
  2171. const unsigned int min = 0x01 * coeff;
  2172. const unsigned int max = 0xff * coeff;
  2173. u8 age_time;
  2174. u16 val;
  2175. int err;
  2176. if (msecs < min || msecs > max)
  2177. return -ERANGE;
  2178. /* Round to nearest multiple of coeff */
  2179. age_time = (msecs + coeff / 2) / coeff;
  2180. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
  2181. if (err)
  2182. return err;
  2183. /* AgeTime is 11:4 bits */
  2184. val &= ~0xff0;
  2185. val |= age_time << 4;
  2186. return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
  2187. }
  2188. static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
  2189. unsigned int ageing_time)
  2190. {
  2191. struct mv88e6xxx_chip *chip = ds->priv;
  2192. int err;
  2193. mutex_lock(&chip->reg_lock);
  2194. err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
  2195. mutex_unlock(&chip->reg_lock);
  2196. return err;
  2197. }
  2198. static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
  2199. {
  2200. struct dsa_switch *ds = chip->ds;
  2201. u32 upstream_port = dsa_upstream_port(ds);
  2202. int err;
  2203. /* Enable the PHY Polling Unit if present, don't discard any packets,
  2204. * and mask all interrupt sources.
  2205. */
  2206. err = mv88e6xxx_ppu_enable(chip);
  2207. if (err)
  2208. return err;
  2209. if (chip->info->ops->g1_set_cpu_port) {
  2210. err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
  2211. if (err)
  2212. return err;
  2213. }
  2214. if (chip->info->ops->g1_set_egress_port) {
  2215. err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
  2216. if (err)
  2217. return err;
  2218. }
  2219. /* Disable remote management, and set the switch's DSA device number. */
  2220. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
  2221. GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
  2222. (ds->index & 0x1f));
  2223. if (err)
  2224. return err;
  2225. /* Clear all the VTU and STU entries */
  2226. err = _mv88e6xxx_vtu_stu_flush(chip);
  2227. if (err < 0)
  2228. return err;
  2229. /* Set the default address aging time to 5 minutes, and
  2230. * enable address learn messages to be sent to all message
  2231. * ports.
  2232. */
  2233. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
  2234. GLOBAL_ATU_CONTROL_LEARN2ALL);
  2235. if (err)
  2236. return err;
  2237. err = mv88e6xxx_g1_set_age_time(chip, 300000);
  2238. if (err)
  2239. return err;
  2240. /* Clear all ATU entries */
  2241. err = _mv88e6xxx_atu_flush(chip, 0, true);
  2242. if (err)
  2243. return err;
  2244. /* Configure the IP ToS mapping registers. */
  2245. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
  2246. if (err)
  2247. return err;
  2248. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
  2249. if (err)
  2250. return err;
  2251. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
  2252. if (err)
  2253. return err;
  2254. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
  2255. if (err)
  2256. return err;
  2257. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
  2258. if (err)
  2259. return err;
  2260. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
  2261. if (err)
  2262. return err;
  2263. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
  2264. if (err)
  2265. return err;
  2266. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
  2267. if (err)
  2268. return err;
  2269. /* Configure the IEEE 802.1p priority mapping register. */
  2270. err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
  2271. if (err)
  2272. return err;
  2273. /* Initialize the statistics unit */
  2274. err = mv88e6xxx_stats_set_histogram(chip);
  2275. if (err)
  2276. return err;
  2277. /* Clear the statistics counters for all ports */
  2278. err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
  2279. GLOBAL_STATS_OP_FLUSH_ALL);
  2280. if (err)
  2281. return err;
  2282. /* Wait for the flush to complete. */
  2283. err = mv88e6xxx_g1_stats_wait(chip);
  2284. if (err)
  2285. return err;
  2286. return 0;
  2287. }
  2288. static int mv88e6xxx_setup(struct dsa_switch *ds)
  2289. {
  2290. struct mv88e6xxx_chip *chip = ds->priv;
  2291. int err;
  2292. int i;
  2293. chip->ds = ds;
  2294. ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
  2295. mutex_lock(&chip->reg_lock);
  2296. /* Setup Switch Port Registers */
  2297. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  2298. err = mv88e6xxx_setup_port(chip, i);
  2299. if (err)
  2300. goto unlock;
  2301. }
  2302. /* Setup Switch Global 1 Registers */
  2303. err = mv88e6xxx_g1_setup(chip);
  2304. if (err)
  2305. goto unlock;
  2306. /* Setup Switch Global 2 Registers */
  2307. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
  2308. err = mv88e6xxx_g2_setup(chip);
  2309. if (err)
  2310. goto unlock;
  2311. }
  2312. /* Some generations have the configuration of sending reserved
  2313. * management frames to the CPU in global2, others in
  2314. * global1. Hence it does not fit the two setup functions
  2315. * above.
  2316. */
  2317. if (chip->info->ops->mgmt_rsvd2cpu) {
  2318. err = chip->info->ops->mgmt_rsvd2cpu(chip);
  2319. if (err)
  2320. goto unlock;
  2321. }
  2322. unlock:
  2323. mutex_unlock(&chip->reg_lock);
  2324. return err;
  2325. }
  2326. static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
  2327. {
  2328. struct mv88e6xxx_chip *chip = ds->priv;
  2329. int err;
  2330. if (!chip->info->ops->set_switch_mac)
  2331. return -EOPNOTSUPP;
  2332. mutex_lock(&chip->reg_lock);
  2333. err = chip->info->ops->set_switch_mac(chip, addr);
  2334. mutex_unlock(&chip->reg_lock);
  2335. return err;
  2336. }
  2337. static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
  2338. {
  2339. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  2340. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  2341. u16 val;
  2342. int err;
  2343. if (!chip->info->ops->phy_read)
  2344. return -EOPNOTSUPP;
  2345. mutex_lock(&chip->reg_lock);
  2346. err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
  2347. mutex_unlock(&chip->reg_lock);
  2348. if (reg == MII_PHYSID2) {
  2349. /* Some internal PHYS don't have a model number. Use
  2350. * the mv88e6390 family model number instead.
  2351. */
  2352. if (!(val & 0x3f0))
  2353. val |= PORT_SWITCH_ID_PROD_NUM_6390;
  2354. }
  2355. return err ? err : val;
  2356. }
  2357. static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  2358. {
  2359. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  2360. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  2361. int err;
  2362. if (!chip->info->ops->phy_write)
  2363. return -EOPNOTSUPP;
  2364. mutex_lock(&chip->reg_lock);
  2365. err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
  2366. mutex_unlock(&chip->reg_lock);
  2367. return err;
  2368. }
  2369. static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
  2370. struct device_node *np,
  2371. bool external)
  2372. {
  2373. static int index;
  2374. struct mv88e6xxx_mdio_bus *mdio_bus;
  2375. struct mii_bus *bus;
  2376. int err;
  2377. bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
  2378. if (!bus)
  2379. return -ENOMEM;
  2380. mdio_bus = bus->priv;
  2381. mdio_bus->bus = bus;
  2382. mdio_bus->chip = chip;
  2383. INIT_LIST_HEAD(&mdio_bus->list);
  2384. mdio_bus->external = external;
  2385. if (np) {
  2386. bus->name = np->full_name;
  2387. snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
  2388. } else {
  2389. bus->name = "mv88e6xxx SMI";
  2390. snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
  2391. }
  2392. bus->read = mv88e6xxx_mdio_read;
  2393. bus->write = mv88e6xxx_mdio_write;
  2394. bus->parent = chip->dev;
  2395. if (np)
  2396. err = of_mdiobus_register(bus, np);
  2397. else
  2398. err = mdiobus_register(bus);
  2399. if (err) {
  2400. dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
  2401. return err;
  2402. }
  2403. if (external)
  2404. list_add_tail(&mdio_bus->list, &chip->mdios);
  2405. else
  2406. list_add(&mdio_bus->list, &chip->mdios);
  2407. return 0;
  2408. }
  2409. static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
  2410. { .compatible = "marvell,mv88e6xxx-mdio-external",
  2411. .data = (void *)true },
  2412. { },
  2413. };
  2414. static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
  2415. struct device_node *np)
  2416. {
  2417. const struct of_device_id *match;
  2418. struct device_node *child;
  2419. int err;
  2420. /* Always register one mdio bus for the internal/default mdio
  2421. * bus. This maybe represented in the device tree, but is
  2422. * optional.
  2423. */
  2424. child = of_get_child_by_name(np, "mdio");
  2425. err = mv88e6xxx_mdio_register(chip, child, false);
  2426. if (err)
  2427. return err;
  2428. /* Walk the device tree, and see if there are any other nodes
  2429. * which say they are compatible with the external mdio
  2430. * bus.
  2431. */
  2432. for_each_available_child_of_node(np, child) {
  2433. match = of_match_node(mv88e6xxx_mdio_external_match, child);
  2434. if (match) {
  2435. err = mv88e6xxx_mdio_register(chip, child, true);
  2436. if (err)
  2437. return err;
  2438. }
  2439. }
  2440. return 0;
  2441. }
  2442. static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
  2443. {
  2444. struct mv88e6xxx_mdio_bus *mdio_bus;
  2445. struct mii_bus *bus;
  2446. list_for_each_entry(mdio_bus, &chip->mdios, list) {
  2447. bus = mdio_bus->bus;
  2448. mdiobus_unregister(bus);
  2449. }
  2450. }
  2451. static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
  2452. {
  2453. struct mv88e6xxx_chip *chip = ds->priv;
  2454. return chip->eeprom_len;
  2455. }
  2456. static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
  2457. struct ethtool_eeprom *eeprom, u8 *data)
  2458. {
  2459. struct mv88e6xxx_chip *chip = ds->priv;
  2460. int err;
  2461. if (!chip->info->ops->get_eeprom)
  2462. return -EOPNOTSUPP;
  2463. mutex_lock(&chip->reg_lock);
  2464. err = chip->info->ops->get_eeprom(chip, eeprom, data);
  2465. mutex_unlock(&chip->reg_lock);
  2466. if (err)
  2467. return err;
  2468. eeprom->magic = 0xc3ec4951;
  2469. return 0;
  2470. }
  2471. static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
  2472. struct ethtool_eeprom *eeprom, u8 *data)
  2473. {
  2474. struct mv88e6xxx_chip *chip = ds->priv;
  2475. int err;
  2476. if (!chip->info->ops->set_eeprom)
  2477. return -EOPNOTSUPP;
  2478. if (eeprom->magic != 0xc3ec4951)
  2479. return -EINVAL;
  2480. mutex_lock(&chip->reg_lock);
  2481. err = chip->info->ops->set_eeprom(chip, eeprom, data);
  2482. mutex_unlock(&chip->reg_lock);
  2483. return err;
  2484. }
  2485. static const struct mv88e6xxx_ops mv88e6085_ops = {
  2486. /* MV88E6XXX_FAMILY_6097 */
  2487. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2488. .phy_read = mv88e6xxx_phy_ppu_read,
  2489. .phy_write = mv88e6xxx_phy_ppu_write,
  2490. .port_set_link = mv88e6xxx_port_set_link,
  2491. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2492. .port_set_speed = mv88e6185_port_set_speed,
  2493. .port_tag_remap = mv88e6095_port_tag_remap,
  2494. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2495. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2496. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2497. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2498. .port_pause_config = mv88e6097_port_pause_config,
  2499. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2500. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2501. .stats_get_strings = mv88e6095_stats_get_strings,
  2502. .stats_get_stats = mv88e6095_stats_get_stats,
  2503. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2504. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2505. .watchdog_ops = &mv88e6097_watchdog_ops,
  2506. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2507. .ppu_enable = mv88e6185_g1_ppu_enable,
  2508. .ppu_disable = mv88e6185_g1_ppu_disable,
  2509. .reset = mv88e6185_g1_reset,
  2510. };
  2511. static const struct mv88e6xxx_ops mv88e6095_ops = {
  2512. /* MV88E6XXX_FAMILY_6095 */
  2513. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2514. .phy_read = mv88e6xxx_phy_ppu_read,
  2515. .phy_write = mv88e6xxx_phy_ppu_write,
  2516. .port_set_link = mv88e6xxx_port_set_link,
  2517. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2518. .port_set_speed = mv88e6185_port_set_speed,
  2519. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2520. .port_set_egress_unknowns = mv88e6095_port_set_egress_unknowns,
  2521. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2522. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2523. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2524. .stats_get_strings = mv88e6095_stats_get_strings,
  2525. .stats_get_stats = mv88e6095_stats_get_stats,
  2526. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2527. .ppu_enable = mv88e6185_g1_ppu_enable,
  2528. .ppu_disable = mv88e6185_g1_ppu_disable,
  2529. .reset = mv88e6185_g1_reset,
  2530. };
  2531. static const struct mv88e6xxx_ops mv88e6097_ops = {
  2532. /* MV88E6XXX_FAMILY_6097 */
  2533. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2534. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2535. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2536. .port_set_link = mv88e6xxx_port_set_link,
  2537. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2538. .port_set_speed = mv88e6185_port_set_speed,
  2539. .port_tag_remap = mv88e6095_port_tag_remap,
  2540. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2541. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2542. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2543. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2544. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2545. .port_pause_config = mv88e6097_port_pause_config,
  2546. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2547. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2548. .stats_get_strings = mv88e6095_stats_get_strings,
  2549. .stats_get_stats = mv88e6095_stats_get_stats,
  2550. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2551. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2552. .watchdog_ops = &mv88e6097_watchdog_ops,
  2553. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2554. .reset = mv88e6352_g1_reset,
  2555. };
  2556. static const struct mv88e6xxx_ops mv88e6123_ops = {
  2557. /* MV88E6XXX_FAMILY_6165 */
  2558. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2559. .phy_read = mv88e6165_phy_read,
  2560. .phy_write = mv88e6165_phy_write,
  2561. .port_set_link = mv88e6xxx_port_set_link,
  2562. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2563. .port_set_speed = mv88e6185_port_set_speed,
  2564. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2565. .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
  2566. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2567. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2568. .stats_get_strings = mv88e6095_stats_get_strings,
  2569. .stats_get_stats = mv88e6095_stats_get_stats,
  2570. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2571. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2572. .watchdog_ops = &mv88e6097_watchdog_ops,
  2573. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2574. .reset = mv88e6352_g1_reset,
  2575. };
  2576. static const struct mv88e6xxx_ops mv88e6131_ops = {
  2577. /* MV88E6XXX_FAMILY_6185 */
  2578. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2579. .phy_read = mv88e6xxx_phy_ppu_read,
  2580. .phy_write = mv88e6xxx_phy_ppu_write,
  2581. .port_set_link = mv88e6xxx_port_set_link,
  2582. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2583. .port_set_speed = mv88e6185_port_set_speed,
  2584. .port_tag_remap = mv88e6095_port_tag_remap,
  2585. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2586. .port_set_egress_unknowns = mv88e6095_port_set_egress_unknowns,
  2587. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2588. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2589. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2590. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2591. .port_pause_config = mv88e6097_port_pause_config,
  2592. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2593. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2594. .stats_get_strings = mv88e6095_stats_get_strings,
  2595. .stats_get_stats = mv88e6095_stats_get_stats,
  2596. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2597. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2598. .watchdog_ops = &mv88e6097_watchdog_ops,
  2599. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2600. .ppu_enable = mv88e6185_g1_ppu_enable,
  2601. .ppu_disable = mv88e6185_g1_ppu_disable,
  2602. .reset = mv88e6185_g1_reset,
  2603. };
  2604. static const struct mv88e6xxx_ops mv88e6161_ops = {
  2605. /* MV88E6XXX_FAMILY_6165 */
  2606. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2607. .phy_read = mv88e6165_phy_read,
  2608. .phy_write = mv88e6165_phy_write,
  2609. .port_set_link = mv88e6xxx_port_set_link,
  2610. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2611. .port_set_speed = mv88e6185_port_set_speed,
  2612. .port_tag_remap = mv88e6095_port_tag_remap,
  2613. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2614. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2615. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2616. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2617. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2618. .port_pause_config = mv88e6097_port_pause_config,
  2619. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2620. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2621. .stats_get_strings = mv88e6095_stats_get_strings,
  2622. .stats_get_stats = mv88e6095_stats_get_stats,
  2623. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2624. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2625. .watchdog_ops = &mv88e6097_watchdog_ops,
  2626. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2627. .reset = mv88e6352_g1_reset,
  2628. };
  2629. static const struct mv88e6xxx_ops mv88e6165_ops = {
  2630. /* MV88E6XXX_FAMILY_6165 */
  2631. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2632. .phy_read = mv88e6165_phy_read,
  2633. .phy_write = mv88e6165_phy_write,
  2634. .port_set_link = mv88e6xxx_port_set_link,
  2635. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2636. .port_set_speed = mv88e6185_port_set_speed,
  2637. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2638. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2639. .stats_get_strings = mv88e6095_stats_get_strings,
  2640. .stats_get_stats = mv88e6095_stats_get_stats,
  2641. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2642. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2643. .watchdog_ops = &mv88e6097_watchdog_ops,
  2644. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2645. .reset = mv88e6352_g1_reset,
  2646. };
  2647. static const struct mv88e6xxx_ops mv88e6171_ops = {
  2648. /* MV88E6XXX_FAMILY_6351 */
  2649. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2650. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2651. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2652. .port_set_link = mv88e6xxx_port_set_link,
  2653. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2654. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2655. .port_set_speed = mv88e6185_port_set_speed,
  2656. .port_tag_remap = mv88e6095_port_tag_remap,
  2657. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2658. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2659. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2660. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2661. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2662. .port_pause_config = mv88e6097_port_pause_config,
  2663. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2664. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2665. .stats_get_strings = mv88e6095_stats_get_strings,
  2666. .stats_get_stats = mv88e6095_stats_get_stats,
  2667. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2668. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2669. .watchdog_ops = &mv88e6097_watchdog_ops,
  2670. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2671. .reset = mv88e6352_g1_reset,
  2672. };
  2673. static const struct mv88e6xxx_ops mv88e6172_ops = {
  2674. /* MV88E6XXX_FAMILY_6352 */
  2675. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2676. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2677. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2678. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2679. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2680. .port_set_link = mv88e6xxx_port_set_link,
  2681. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2682. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2683. .port_set_speed = mv88e6352_port_set_speed,
  2684. .port_tag_remap = mv88e6095_port_tag_remap,
  2685. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2686. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2687. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2688. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2689. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2690. .port_pause_config = mv88e6097_port_pause_config,
  2691. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2692. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2693. .stats_get_strings = mv88e6095_stats_get_strings,
  2694. .stats_get_stats = mv88e6095_stats_get_stats,
  2695. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2696. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2697. .watchdog_ops = &mv88e6097_watchdog_ops,
  2698. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2699. .reset = mv88e6352_g1_reset,
  2700. };
  2701. static const struct mv88e6xxx_ops mv88e6175_ops = {
  2702. /* MV88E6XXX_FAMILY_6351 */
  2703. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2704. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2705. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2706. .port_set_link = mv88e6xxx_port_set_link,
  2707. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2708. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2709. .port_set_speed = mv88e6185_port_set_speed,
  2710. .port_tag_remap = mv88e6095_port_tag_remap,
  2711. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2712. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2713. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2714. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2715. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2716. .port_pause_config = mv88e6097_port_pause_config,
  2717. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2718. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2719. .stats_get_strings = mv88e6095_stats_get_strings,
  2720. .stats_get_stats = mv88e6095_stats_get_stats,
  2721. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2722. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2723. .watchdog_ops = &mv88e6097_watchdog_ops,
  2724. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2725. .reset = mv88e6352_g1_reset,
  2726. };
  2727. static const struct mv88e6xxx_ops mv88e6176_ops = {
  2728. /* MV88E6XXX_FAMILY_6352 */
  2729. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2730. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2731. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2732. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2733. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2734. .port_set_link = mv88e6xxx_port_set_link,
  2735. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2736. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2737. .port_set_speed = mv88e6352_port_set_speed,
  2738. .port_tag_remap = mv88e6095_port_tag_remap,
  2739. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2740. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2741. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2742. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2743. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2744. .port_pause_config = mv88e6097_port_pause_config,
  2745. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2746. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2747. .stats_get_strings = mv88e6095_stats_get_strings,
  2748. .stats_get_stats = mv88e6095_stats_get_stats,
  2749. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2750. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2751. .watchdog_ops = &mv88e6097_watchdog_ops,
  2752. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2753. .reset = mv88e6352_g1_reset,
  2754. };
  2755. static const struct mv88e6xxx_ops mv88e6185_ops = {
  2756. /* MV88E6XXX_FAMILY_6185 */
  2757. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2758. .phy_read = mv88e6xxx_phy_ppu_read,
  2759. .phy_write = mv88e6xxx_phy_ppu_write,
  2760. .port_set_link = mv88e6xxx_port_set_link,
  2761. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2762. .port_set_speed = mv88e6185_port_set_speed,
  2763. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2764. .port_set_egress_unknowns = mv88e6095_port_set_egress_unknowns,
  2765. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2766. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2767. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2768. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2769. .stats_get_strings = mv88e6095_stats_get_strings,
  2770. .stats_get_stats = mv88e6095_stats_get_stats,
  2771. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2772. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2773. .watchdog_ops = &mv88e6097_watchdog_ops,
  2774. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2775. .ppu_enable = mv88e6185_g1_ppu_enable,
  2776. .ppu_disable = mv88e6185_g1_ppu_disable,
  2777. .reset = mv88e6185_g1_reset,
  2778. };
  2779. static const struct mv88e6xxx_ops mv88e6190_ops = {
  2780. /* MV88E6XXX_FAMILY_6390 */
  2781. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2782. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2783. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2784. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2785. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2786. .port_set_link = mv88e6xxx_port_set_link,
  2787. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2788. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2789. .port_set_speed = mv88e6390_port_set_speed,
  2790. .port_tag_remap = mv88e6390_port_tag_remap,
  2791. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2792. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2793. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2794. .port_pause_config = mv88e6390_port_pause_config,
  2795. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2796. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2797. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2798. .stats_get_strings = mv88e6320_stats_get_strings,
  2799. .stats_get_stats = mv88e6390_stats_get_stats,
  2800. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2801. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2802. .watchdog_ops = &mv88e6390_watchdog_ops,
  2803. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2804. .reset = mv88e6352_g1_reset,
  2805. };
  2806. static const struct mv88e6xxx_ops mv88e6190x_ops = {
  2807. /* MV88E6XXX_FAMILY_6390 */
  2808. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2809. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2810. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2811. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2812. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2813. .port_set_link = mv88e6xxx_port_set_link,
  2814. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2815. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2816. .port_set_speed = mv88e6390x_port_set_speed,
  2817. .port_tag_remap = mv88e6390_port_tag_remap,
  2818. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2819. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2820. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2821. .port_pause_config = mv88e6390_port_pause_config,
  2822. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2823. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2824. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2825. .stats_get_strings = mv88e6320_stats_get_strings,
  2826. .stats_get_stats = mv88e6390_stats_get_stats,
  2827. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2828. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2829. .watchdog_ops = &mv88e6390_watchdog_ops,
  2830. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2831. .reset = mv88e6352_g1_reset,
  2832. };
  2833. static const struct mv88e6xxx_ops mv88e6191_ops = {
  2834. /* MV88E6XXX_FAMILY_6390 */
  2835. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2836. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2837. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2838. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2839. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2840. .port_set_link = mv88e6xxx_port_set_link,
  2841. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2842. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2843. .port_set_speed = mv88e6390_port_set_speed,
  2844. .port_tag_remap = mv88e6390_port_tag_remap,
  2845. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2846. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2847. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2848. .port_pause_config = mv88e6390_port_pause_config,
  2849. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2850. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2851. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2852. .stats_get_strings = mv88e6320_stats_get_strings,
  2853. .stats_get_stats = mv88e6390_stats_get_stats,
  2854. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2855. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2856. .watchdog_ops = &mv88e6390_watchdog_ops,
  2857. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2858. .reset = mv88e6352_g1_reset,
  2859. };
  2860. static const struct mv88e6xxx_ops mv88e6240_ops = {
  2861. /* MV88E6XXX_FAMILY_6352 */
  2862. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2863. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2864. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2865. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2866. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2867. .port_set_link = mv88e6xxx_port_set_link,
  2868. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2869. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2870. .port_set_speed = mv88e6352_port_set_speed,
  2871. .port_tag_remap = mv88e6095_port_tag_remap,
  2872. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2873. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2874. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2875. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2876. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2877. .port_pause_config = mv88e6097_port_pause_config,
  2878. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2879. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2880. .stats_get_strings = mv88e6095_stats_get_strings,
  2881. .stats_get_stats = mv88e6095_stats_get_stats,
  2882. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2883. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2884. .watchdog_ops = &mv88e6097_watchdog_ops,
  2885. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2886. .reset = mv88e6352_g1_reset,
  2887. };
  2888. static const struct mv88e6xxx_ops mv88e6290_ops = {
  2889. /* MV88E6XXX_FAMILY_6390 */
  2890. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2891. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2892. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2893. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2894. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2895. .port_set_link = mv88e6xxx_port_set_link,
  2896. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2897. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2898. .port_set_speed = mv88e6390_port_set_speed,
  2899. .port_tag_remap = mv88e6390_port_tag_remap,
  2900. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2901. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2902. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2903. .port_pause_config = mv88e6390_port_pause_config,
  2904. .port_set_cmode = mv88e6390x_port_set_cmode,
  2905. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2906. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2907. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2908. .stats_get_strings = mv88e6320_stats_get_strings,
  2909. .stats_get_stats = mv88e6390_stats_get_stats,
  2910. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2911. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2912. .watchdog_ops = &mv88e6390_watchdog_ops,
  2913. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2914. .reset = mv88e6352_g1_reset,
  2915. };
  2916. static const struct mv88e6xxx_ops mv88e6320_ops = {
  2917. /* MV88E6XXX_FAMILY_6320 */
  2918. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2919. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2920. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2921. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2922. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2923. .port_set_link = mv88e6xxx_port_set_link,
  2924. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2925. .port_set_speed = mv88e6185_port_set_speed,
  2926. .port_tag_remap = mv88e6095_port_tag_remap,
  2927. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2928. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2929. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2930. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2931. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2932. .port_pause_config = mv88e6097_port_pause_config,
  2933. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2934. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2935. .stats_get_strings = mv88e6320_stats_get_strings,
  2936. .stats_get_stats = mv88e6320_stats_get_stats,
  2937. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2938. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2939. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2940. .reset = mv88e6352_g1_reset,
  2941. };
  2942. static const struct mv88e6xxx_ops mv88e6321_ops = {
  2943. /* MV88E6XXX_FAMILY_6321 */
  2944. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2945. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2946. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2947. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2948. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2949. .port_set_link = mv88e6xxx_port_set_link,
  2950. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2951. .port_set_speed = mv88e6185_port_set_speed,
  2952. .port_tag_remap = mv88e6095_port_tag_remap,
  2953. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2954. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2955. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2956. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2957. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2958. .port_pause_config = mv88e6097_port_pause_config,
  2959. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2960. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2961. .stats_get_strings = mv88e6320_stats_get_strings,
  2962. .stats_get_stats = mv88e6320_stats_get_stats,
  2963. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2964. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2965. .reset = mv88e6352_g1_reset,
  2966. };
  2967. static const struct mv88e6xxx_ops mv88e6350_ops = {
  2968. /* MV88E6XXX_FAMILY_6351 */
  2969. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2970. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2971. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2972. .port_set_link = mv88e6xxx_port_set_link,
  2973. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2974. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2975. .port_set_speed = mv88e6185_port_set_speed,
  2976. .port_tag_remap = mv88e6095_port_tag_remap,
  2977. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2978. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2979. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2980. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2981. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2982. .port_pause_config = mv88e6097_port_pause_config,
  2983. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2984. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2985. .stats_get_strings = mv88e6095_stats_get_strings,
  2986. .stats_get_stats = mv88e6095_stats_get_stats,
  2987. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2988. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2989. .watchdog_ops = &mv88e6097_watchdog_ops,
  2990. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2991. .reset = mv88e6352_g1_reset,
  2992. };
  2993. static const struct mv88e6xxx_ops mv88e6351_ops = {
  2994. /* MV88E6XXX_FAMILY_6351 */
  2995. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2996. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2997. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2998. .port_set_link = mv88e6xxx_port_set_link,
  2999. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3000. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  3001. .port_set_speed = mv88e6185_port_set_speed,
  3002. .port_tag_remap = mv88e6095_port_tag_remap,
  3003. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3004. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3005. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3006. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3007. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3008. .port_pause_config = mv88e6097_port_pause_config,
  3009. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  3010. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  3011. .stats_get_strings = mv88e6095_stats_get_strings,
  3012. .stats_get_stats = mv88e6095_stats_get_stats,
  3013. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  3014. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  3015. .watchdog_ops = &mv88e6097_watchdog_ops,
  3016. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  3017. .reset = mv88e6352_g1_reset,
  3018. };
  3019. static const struct mv88e6xxx_ops mv88e6352_ops = {
  3020. /* MV88E6XXX_FAMILY_6352 */
  3021. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  3022. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  3023. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3024. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3025. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3026. .port_set_link = mv88e6xxx_port_set_link,
  3027. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3028. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  3029. .port_set_speed = mv88e6352_port_set_speed,
  3030. .port_tag_remap = mv88e6095_port_tag_remap,
  3031. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3032. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3033. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3034. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3035. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3036. .port_pause_config = mv88e6097_port_pause_config,
  3037. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  3038. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  3039. .stats_get_strings = mv88e6095_stats_get_strings,
  3040. .stats_get_stats = mv88e6095_stats_get_stats,
  3041. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  3042. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  3043. .watchdog_ops = &mv88e6097_watchdog_ops,
  3044. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  3045. .reset = mv88e6352_g1_reset,
  3046. };
  3047. static const struct mv88e6xxx_ops mv88e6141_ops = {
  3048. /* MV88E6XXX_FAMILY_6341 */
  3049. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  3050. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  3051. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3052. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3053. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3054. .port_set_link = mv88e6xxx_port_set_link,
  3055. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3056. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3057. .port_set_speed = mv88e6390_port_set_speed,
  3058. .port_tag_remap = mv88e6095_port_tag_remap,
  3059. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3060. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3061. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3062. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3063. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3064. .port_pause_config = mv88e6097_port_pause_config,
  3065. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3066. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3067. .stats_get_strings = mv88e6320_stats_get_strings,
  3068. .stats_get_stats = mv88e6390_stats_get_stats,
  3069. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3070. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3071. .watchdog_ops = &mv88e6390_watchdog_ops,
  3072. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3073. .reset = mv88e6352_g1_reset,
  3074. };
  3075. static const struct mv88e6xxx_ops mv88e6341_ops = {
  3076. /* MV88E6XXX_FAMILY_6341 */
  3077. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  3078. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  3079. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3080. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3081. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3082. .port_set_link = mv88e6xxx_port_set_link,
  3083. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3084. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3085. .port_set_speed = mv88e6390_port_set_speed,
  3086. .port_tag_remap = mv88e6095_port_tag_remap,
  3087. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3088. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3089. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3090. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3091. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3092. .port_pause_config = mv88e6097_port_pause_config,
  3093. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3094. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3095. .stats_get_strings = mv88e6320_stats_get_strings,
  3096. .stats_get_stats = mv88e6390_stats_get_stats,
  3097. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3098. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3099. .watchdog_ops = &mv88e6390_watchdog_ops,
  3100. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3101. .reset = mv88e6352_g1_reset,
  3102. };
  3103. static const struct mv88e6xxx_ops mv88e6390_ops = {
  3104. /* MV88E6XXX_FAMILY_6390 */
  3105. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  3106. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  3107. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3108. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3109. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3110. .port_set_link = mv88e6xxx_port_set_link,
  3111. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3112. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3113. .port_set_speed = mv88e6390_port_set_speed,
  3114. .port_tag_remap = mv88e6390_port_tag_remap,
  3115. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3116. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3117. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3118. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3119. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3120. .port_pause_config = mv88e6390_port_pause_config,
  3121. .port_set_cmode = mv88e6390x_port_set_cmode,
  3122. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3123. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3124. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3125. .stats_get_strings = mv88e6320_stats_get_strings,
  3126. .stats_get_stats = mv88e6390_stats_get_stats,
  3127. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3128. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3129. .watchdog_ops = &mv88e6390_watchdog_ops,
  3130. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3131. .reset = mv88e6352_g1_reset,
  3132. };
  3133. static const struct mv88e6xxx_ops mv88e6390x_ops = {
  3134. /* MV88E6XXX_FAMILY_6390 */
  3135. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  3136. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  3137. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3138. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3139. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3140. .port_set_link = mv88e6xxx_port_set_link,
  3141. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3142. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3143. .port_set_speed = mv88e6390x_port_set_speed,
  3144. .port_tag_remap = mv88e6390_port_tag_remap,
  3145. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3146. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3147. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3148. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3149. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3150. .port_pause_config = mv88e6390_port_pause_config,
  3151. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3152. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3153. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3154. .stats_get_strings = mv88e6320_stats_get_strings,
  3155. .stats_get_stats = mv88e6390_stats_get_stats,
  3156. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3157. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3158. .watchdog_ops = &mv88e6390_watchdog_ops,
  3159. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3160. .reset = mv88e6352_g1_reset,
  3161. };
  3162. static const struct mv88e6xxx_ops mv88e6391_ops = {
  3163. /* MV88E6XXX_FAMILY_6390 */
  3164. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  3165. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  3166. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3167. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3168. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3169. .port_set_link = mv88e6xxx_port_set_link,
  3170. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3171. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3172. .port_set_speed = mv88e6390_port_set_speed,
  3173. .port_tag_remap = mv88e6390_port_tag_remap,
  3174. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3175. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3176. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3177. .port_pause_config = mv88e6390_port_pause_config,
  3178. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3179. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3180. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3181. .stats_get_strings = mv88e6320_stats_get_strings,
  3182. .stats_get_stats = mv88e6390_stats_get_stats,
  3183. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3184. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3185. .watchdog_ops = &mv88e6390_watchdog_ops,
  3186. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3187. .reset = mv88e6352_g1_reset,
  3188. };
  3189. static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
  3190. const struct mv88e6xxx_ops *ops)
  3191. {
  3192. if (!ops->port_set_frame_mode) {
  3193. dev_err(chip->dev, "Missing port_set_frame_mode");
  3194. return -EINVAL;
  3195. }
  3196. if (!ops->port_set_egress_unknowns) {
  3197. dev_err(chip->dev, "Missing port_set_egress_mode");
  3198. return -EINVAL;
  3199. }
  3200. return 0;
  3201. }
  3202. static const struct mv88e6xxx_info mv88e6xxx_table[] = {
  3203. [MV88E6085] = {
  3204. .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
  3205. .family = MV88E6XXX_FAMILY_6097,
  3206. .name = "Marvell 88E6085",
  3207. .num_databases = 4096,
  3208. .num_ports = 10,
  3209. .port_base_addr = 0x10,
  3210. .global1_addr = 0x1b,
  3211. .age_time_coeff = 15000,
  3212. .g1_irqs = 8,
  3213. .tag_protocol = DSA_TAG_PROTO_DSA,
  3214. .flags = MV88E6XXX_FLAGS_FAMILY_6097,
  3215. .ops = &mv88e6085_ops,
  3216. },
  3217. [MV88E6095] = {
  3218. .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
  3219. .family = MV88E6XXX_FAMILY_6095,
  3220. .name = "Marvell 88E6095/88E6095F",
  3221. .num_databases = 256,
  3222. .num_ports = 11,
  3223. .port_base_addr = 0x10,
  3224. .global1_addr = 0x1b,
  3225. .age_time_coeff = 15000,
  3226. .g1_irqs = 8,
  3227. .tag_protocol = DSA_TAG_PROTO_DSA,
  3228. .flags = MV88E6XXX_FLAGS_FAMILY_6095,
  3229. .ops = &mv88e6095_ops,
  3230. },
  3231. [MV88E6097] = {
  3232. .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
  3233. .family = MV88E6XXX_FAMILY_6097,
  3234. .name = "Marvell 88E6097/88E6097F",
  3235. .num_databases = 4096,
  3236. .num_ports = 11,
  3237. .port_base_addr = 0x10,
  3238. .global1_addr = 0x1b,
  3239. .age_time_coeff = 15000,
  3240. .g1_irqs = 8,
  3241. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3242. .flags = MV88E6XXX_FLAGS_FAMILY_6097,
  3243. .ops = &mv88e6097_ops,
  3244. },
  3245. [MV88E6123] = {
  3246. .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
  3247. .family = MV88E6XXX_FAMILY_6165,
  3248. .name = "Marvell 88E6123",
  3249. .num_databases = 4096,
  3250. .num_ports = 3,
  3251. .port_base_addr = 0x10,
  3252. .global1_addr = 0x1b,
  3253. .age_time_coeff = 15000,
  3254. .g1_irqs = 9,
  3255. .tag_protocol = DSA_TAG_PROTO_DSA,
  3256. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  3257. .ops = &mv88e6123_ops,
  3258. },
  3259. [MV88E6131] = {
  3260. .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
  3261. .family = MV88E6XXX_FAMILY_6185,
  3262. .name = "Marvell 88E6131",
  3263. .num_databases = 256,
  3264. .num_ports = 8,
  3265. .port_base_addr = 0x10,
  3266. .global1_addr = 0x1b,
  3267. .age_time_coeff = 15000,
  3268. .g1_irqs = 9,
  3269. .tag_protocol = DSA_TAG_PROTO_DSA,
  3270. .flags = MV88E6XXX_FLAGS_FAMILY_6185,
  3271. .ops = &mv88e6131_ops,
  3272. },
  3273. [MV88E6161] = {
  3274. .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
  3275. .family = MV88E6XXX_FAMILY_6165,
  3276. .name = "Marvell 88E6161",
  3277. .num_databases = 4096,
  3278. .num_ports = 6,
  3279. .port_base_addr = 0x10,
  3280. .global1_addr = 0x1b,
  3281. .age_time_coeff = 15000,
  3282. .g1_irqs = 9,
  3283. .tag_protocol = DSA_TAG_PROTO_DSA,
  3284. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  3285. .ops = &mv88e6161_ops,
  3286. },
  3287. [MV88E6165] = {
  3288. .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
  3289. .family = MV88E6XXX_FAMILY_6165,
  3290. .name = "Marvell 88E6165",
  3291. .num_databases = 4096,
  3292. .num_ports = 6,
  3293. .port_base_addr = 0x10,
  3294. .global1_addr = 0x1b,
  3295. .age_time_coeff = 15000,
  3296. .g1_irqs = 9,
  3297. .tag_protocol = DSA_TAG_PROTO_DSA,
  3298. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  3299. .ops = &mv88e6165_ops,
  3300. },
  3301. [MV88E6171] = {
  3302. .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
  3303. .family = MV88E6XXX_FAMILY_6351,
  3304. .name = "Marvell 88E6171",
  3305. .num_databases = 4096,
  3306. .num_ports = 7,
  3307. .port_base_addr = 0x10,
  3308. .global1_addr = 0x1b,
  3309. .age_time_coeff = 15000,
  3310. .g1_irqs = 9,
  3311. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3312. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3313. .ops = &mv88e6171_ops,
  3314. },
  3315. [MV88E6172] = {
  3316. .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
  3317. .family = MV88E6XXX_FAMILY_6352,
  3318. .name = "Marvell 88E6172",
  3319. .num_databases = 4096,
  3320. .num_ports = 7,
  3321. .port_base_addr = 0x10,
  3322. .global1_addr = 0x1b,
  3323. .age_time_coeff = 15000,
  3324. .g1_irqs = 9,
  3325. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3326. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3327. .ops = &mv88e6172_ops,
  3328. },
  3329. [MV88E6175] = {
  3330. .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
  3331. .family = MV88E6XXX_FAMILY_6351,
  3332. .name = "Marvell 88E6175",
  3333. .num_databases = 4096,
  3334. .num_ports = 7,
  3335. .port_base_addr = 0x10,
  3336. .global1_addr = 0x1b,
  3337. .age_time_coeff = 15000,
  3338. .g1_irqs = 9,
  3339. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3340. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3341. .ops = &mv88e6175_ops,
  3342. },
  3343. [MV88E6176] = {
  3344. .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
  3345. .family = MV88E6XXX_FAMILY_6352,
  3346. .name = "Marvell 88E6176",
  3347. .num_databases = 4096,
  3348. .num_ports = 7,
  3349. .port_base_addr = 0x10,
  3350. .global1_addr = 0x1b,
  3351. .age_time_coeff = 15000,
  3352. .g1_irqs = 9,
  3353. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3354. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3355. .ops = &mv88e6176_ops,
  3356. },
  3357. [MV88E6185] = {
  3358. .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
  3359. .family = MV88E6XXX_FAMILY_6185,
  3360. .name = "Marvell 88E6185",
  3361. .num_databases = 256,
  3362. .num_ports = 10,
  3363. .port_base_addr = 0x10,
  3364. .global1_addr = 0x1b,
  3365. .age_time_coeff = 15000,
  3366. .g1_irqs = 8,
  3367. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3368. .flags = MV88E6XXX_FLAGS_FAMILY_6185,
  3369. .ops = &mv88e6185_ops,
  3370. },
  3371. [MV88E6190] = {
  3372. .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
  3373. .family = MV88E6XXX_FAMILY_6390,
  3374. .name = "Marvell 88E6190",
  3375. .num_databases = 4096,
  3376. .num_ports = 11, /* 10 + Z80 */
  3377. .port_base_addr = 0x0,
  3378. .global1_addr = 0x1b,
  3379. .tag_protocol = DSA_TAG_PROTO_DSA,
  3380. .age_time_coeff = 3750,
  3381. .g1_irqs = 9,
  3382. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3383. .ops = &mv88e6190_ops,
  3384. },
  3385. [MV88E6190X] = {
  3386. .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
  3387. .family = MV88E6XXX_FAMILY_6390,
  3388. .name = "Marvell 88E6190X",
  3389. .num_databases = 4096,
  3390. .num_ports = 11, /* 10 + Z80 */
  3391. .port_base_addr = 0x0,
  3392. .global1_addr = 0x1b,
  3393. .age_time_coeff = 3750,
  3394. .g1_irqs = 9,
  3395. .tag_protocol = DSA_TAG_PROTO_DSA,
  3396. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3397. .ops = &mv88e6190x_ops,
  3398. },
  3399. [MV88E6191] = {
  3400. .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
  3401. .family = MV88E6XXX_FAMILY_6390,
  3402. .name = "Marvell 88E6191",
  3403. .num_databases = 4096,
  3404. .num_ports = 11, /* 10 + Z80 */
  3405. .port_base_addr = 0x0,
  3406. .global1_addr = 0x1b,
  3407. .age_time_coeff = 3750,
  3408. .g1_irqs = 9,
  3409. .tag_protocol = DSA_TAG_PROTO_DSA,
  3410. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3411. .ops = &mv88e6391_ops,
  3412. },
  3413. [MV88E6240] = {
  3414. .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
  3415. .family = MV88E6XXX_FAMILY_6352,
  3416. .name = "Marvell 88E6240",
  3417. .num_databases = 4096,
  3418. .num_ports = 7,
  3419. .port_base_addr = 0x10,
  3420. .global1_addr = 0x1b,
  3421. .age_time_coeff = 15000,
  3422. .g1_irqs = 9,
  3423. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3424. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3425. .ops = &mv88e6240_ops,
  3426. },
  3427. [MV88E6290] = {
  3428. .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
  3429. .family = MV88E6XXX_FAMILY_6390,
  3430. .name = "Marvell 88E6290",
  3431. .num_databases = 4096,
  3432. .num_ports = 11, /* 10 + Z80 */
  3433. .port_base_addr = 0x0,
  3434. .global1_addr = 0x1b,
  3435. .age_time_coeff = 3750,
  3436. .g1_irqs = 9,
  3437. .tag_protocol = DSA_TAG_PROTO_DSA,
  3438. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3439. .ops = &mv88e6290_ops,
  3440. },
  3441. [MV88E6320] = {
  3442. .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
  3443. .family = MV88E6XXX_FAMILY_6320,
  3444. .name = "Marvell 88E6320",
  3445. .num_databases = 4096,
  3446. .num_ports = 7,
  3447. .port_base_addr = 0x10,
  3448. .global1_addr = 0x1b,
  3449. .age_time_coeff = 15000,
  3450. .g1_irqs = 8,
  3451. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3452. .flags = MV88E6XXX_FLAGS_FAMILY_6320,
  3453. .ops = &mv88e6320_ops,
  3454. },
  3455. [MV88E6321] = {
  3456. .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
  3457. .family = MV88E6XXX_FAMILY_6320,
  3458. .name = "Marvell 88E6321",
  3459. .num_databases = 4096,
  3460. .num_ports = 7,
  3461. .port_base_addr = 0x10,
  3462. .global1_addr = 0x1b,
  3463. .age_time_coeff = 15000,
  3464. .g1_irqs = 8,
  3465. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3466. .flags = MV88E6XXX_FLAGS_FAMILY_6320,
  3467. .ops = &mv88e6321_ops,
  3468. },
  3469. [MV88E6141] = {
  3470. .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
  3471. .family = MV88E6XXX_FAMILY_6341,
  3472. .name = "Marvell 88E6341",
  3473. .num_databases = 4096,
  3474. .num_ports = 6,
  3475. .port_base_addr = 0x10,
  3476. .global1_addr = 0x1b,
  3477. .age_time_coeff = 3750,
  3478. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3479. .flags = MV88E6XXX_FLAGS_FAMILY_6341,
  3480. .ops = &mv88e6141_ops,
  3481. },
  3482. [MV88E6341] = {
  3483. .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
  3484. .family = MV88E6XXX_FAMILY_6341,
  3485. .name = "Marvell 88E6341",
  3486. .num_databases = 4096,
  3487. .num_ports = 6,
  3488. .port_base_addr = 0x10,
  3489. .global1_addr = 0x1b,
  3490. .age_time_coeff = 3750,
  3491. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3492. .flags = MV88E6XXX_FLAGS_FAMILY_6341,
  3493. .ops = &mv88e6341_ops,
  3494. },
  3495. [MV88E6350] = {
  3496. .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
  3497. .family = MV88E6XXX_FAMILY_6351,
  3498. .name = "Marvell 88E6350",
  3499. .num_databases = 4096,
  3500. .num_ports = 7,
  3501. .port_base_addr = 0x10,
  3502. .global1_addr = 0x1b,
  3503. .age_time_coeff = 15000,
  3504. .g1_irqs = 9,
  3505. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3506. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3507. .ops = &mv88e6350_ops,
  3508. },
  3509. [MV88E6351] = {
  3510. .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
  3511. .family = MV88E6XXX_FAMILY_6351,
  3512. .name = "Marvell 88E6351",
  3513. .num_databases = 4096,
  3514. .num_ports = 7,
  3515. .port_base_addr = 0x10,
  3516. .global1_addr = 0x1b,
  3517. .age_time_coeff = 15000,
  3518. .g1_irqs = 9,
  3519. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3520. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3521. .ops = &mv88e6351_ops,
  3522. },
  3523. [MV88E6352] = {
  3524. .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
  3525. .family = MV88E6XXX_FAMILY_6352,
  3526. .name = "Marvell 88E6352",
  3527. .num_databases = 4096,
  3528. .num_ports = 7,
  3529. .port_base_addr = 0x10,
  3530. .global1_addr = 0x1b,
  3531. .age_time_coeff = 15000,
  3532. .g1_irqs = 9,
  3533. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3534. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3535. .ops = &mv88e6352_ops,
  3536. },
  3537. [MV88E6390] = {
  3538. .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
  3539. .family = MV88E6XXX_FAMILY_6390,
  3540. .name = "Marvell 88E6390",
  3541. .num_databases = 4096,
  3542. .num_ports = 11, /* 10 + Z80 */
  3543. .port_base_addr = 0x0,
  3544. .global1_addr = 0x1b,
  3545. .age_time_coeff = 3750,
  3546. .g1_irqs = 9,
  3547. .tag_protocol = DSA_TAG_PROTO_DSA,
  3548. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3549. .ops = &mv88e6390_ops,
  3550. },
  3551. [MV88E6390X] = {
  3552. .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
  3553. .family = MV88E6XXX_FAMILY_6390,
  3554. .name = "Marvell 88E6390X",
  3555. .num_databases = 4096,
  3556. .num_ports = 11, /* 10 + Z80 */
  3557. .port_base_addr = 0x0,
  3558. .global1_addr = 0x1b,
  3559. .age_time_coeff = 3750,
  3560. .g1_irqs = 9,
  3561. .tag_protocol = DSA_TAG_PROTO_DSA,
  3562. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3563. .ops = &mv88e6390x_ops,
  3564. },
  3565. };
  3566. static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
  3567. {
  3568. int i;
  3569. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
  3570. if (mv88e6xxx_table[i].prod_num == prod_num)
  3571. return &mv88e6xxx_table[i];
  3572. return NULL;
  3573. }
  3574. static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
  3575. {
  3576. const struct mv88e6xxx_info *info;
  3577. unsigned int prod_num, rev;
  3578. u16 id;
  3579. int err;
  3580. mutex_lock(&chip->reg_lock);
  3581. err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
  3582. mutex_unlock(&chip->reg_lock);
  3583. if (err)
  3584. return err;
  3585. prod_num = (id & 0xfff0) >> 4;
  3586. rev = id & 0x000f;
  3587. info = mv88e6xxx_lookup_info(prod_num);
  3588. if (!info)
  3589. return -ENODEV;
  3590. /* Update the compatible info with the probed one */
  3591. chip->info = info;
  3592. err = mv88e6xxx_g2_require(chip);
  3593. if (err)
  3594. return err;
  3595. dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
  3596. chip->info->prod_num, chip->info->name, rev);
  3597. return 0;
  3598. }
  3599. static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
  3600. {
  3601. struct mv88e6xxx_chip *chip;
  3602. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  3603. if (!chip)
  3604. return NULL;
  3605. chip->dev = dev;
  3606. mutex_init(&chip->reg_lock);
  3607. INIT_LIST_HEAD(&chip->mdios);
  3608. return chip;
  3609. }
  3610. static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
  3611. {
  3612. if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
  3613. mv88e6xxx_ppu_state_init(chip);
  3614. }
  3615. static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
  3616. {
  3617. if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
  3618. mv88e6xxx_ppu_state_destroy(chip);
  3619. }
  3620. static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
  3621. struct mii_bus *bus, int sw_addr)
  3622. {
  3623. if (sw_addr == 0)
  3624. chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
  3625. else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
  3626. chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
  3627. else
  3628. return -EINVAL;
  3629. chip->bus = bus;
  3630. chip->sw_addr = sw_addr;
  3631. return 0;
  3632. }
  3633. static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
  3634. {
  3635. struct mv88e6xxx_chip *chip = ds->priv;
  3636. return chip->info->tag_protocol;
  3637. }
  3638. static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
  3639. struct device *host_dev, int sw_addr,
  3640. void **priv)
  3641. {
  3642. struct mv88e6xxx_chip *chip;
  3643. struct mii_bus *bus;
  3644. int err;
  3645. bus = dsa_host_dev_to_mii_bus(host_dev);
  3646. if (!bus)
  3647. return NULL;
  3648. chip = mv88e6xxx_alloc_chip(dsa_dev);
  3649. if (!chip)
  3650. return NULL;
  3651. /* Legacy SMI probing will only support chips similar to 88E6085 */
  3652. chip->info = &mv88e6xxx_table[MV88E6085];
  3653. err = mv88e6xxx_smi_init(chip, bus, sw_addr);
  3654. if (err)
  3655. goto free;
  3656. err = mv88e6xxx_detect(chip);
  3657. if (err)
  3658. goto free;
  3659. mutex_lock(&chip->reg_lock);
  3660. err = mv88e6xxx_switch_reset(chip);
  3661. mutex_unlock(&chip->reg_lock);
  3662. if (err)
  3663. goto free;
  3664. mv88e6xxx_phy_init(chip);
  3665. err = mv88e6xxx_mdios_register(chip, NULL);
  3666. if (err)
  3667. goto free;
  3668. *priv = chip;
  3669. return chip->info->name;
  3670. free:
  3671. devm_kfree(dsa_dev, chip);
  3672. return NULL;
  3673. }
  3674. static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
  3675. const struct switchdev_obj_port_mdb *mdb,
  3676. struct switchdev_trans *trans)
  3677. {
  3678. /* We don't need any dynamic resource from the kernel (yet),
  3679. * so skip the prepare phase.
  3680. */
  3681. return 0;
  3682. }
  3683. static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
  3684. const struct switchdev_obj_port_mdb *mdb,
  3685. struct switchdev_trans *trans)
  3686. {
  3687. struct mv88e6xxx_chip *chip = ds->priv;
  3688. mutex_lock(&chip->reg_lock);
  3689. if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3690. GLOBAL_ATU_DATA_STATE_MC_STATIC))
  3691. netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
  3692. mutex_unlock(&chip->reg_lock);
  3693. }
  3694. static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
  3695. const struct switchdev_obj_port_mdb *mdb)
  3696. {
  3697. struct mv88e6xxx_chip *chip = ds->priv;
  3698. int err;
  3699. mutex_lock(&chip->reg_lock);
  3700. err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3701. GLOBAL_ATU_DATA_STATE_UNUSED);
  3702. mutex_unlock(&chip->reg_lock);
  3703. return err;
  3704. }
  3705. static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
  3706. struct switchdev_obj_port_mdb *mdb,
  3707. int (*cb)(struct switchdev_obj *obj))
  3708. {
  3709. struct mv88e6xxx_chip *chip = ds->priv;
  3710. int err;
  3711. mutex_lock(&chip->reg_lock);
  3712. err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
  3713. mutex_unlock(&chip->reg_lock);
  3714. return err;
  3715. }
  3716. static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
  3717. .probe = mv88e6xxx_drv_probe,
  3718. .get_tag_protocol = mv88e6xxx_get_tag_protocol,
  3719. .setup = mv88e6xxx_setup,
  3720. .set_addr = mv88e6xxx_set_addr,
  3721. .adjust_link = mv88e6xxx_adjust_link,
  3722. .get_strings = mv88e6xxx_get_strings,
  3723. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  3724. .get_sset_count = mv88e6xxx_get_sset_count,
  3725. .set_eee = mv88e6xxx_set_eee,
  3726. .get_eee = mv88e6xxx_get_eee,
  3727. .get_eeprom_len = mv88e6xxx_get_eeprom_len,
  3728. .get_eeprom = mv88e6xxx_get_eeprom,
  3729. .set_eeprom = mv88e6xxx_set_eeprom,
  3730. .get_regs_len = mv88e6xxx_get_regs_len,
  3731. .get_regs = mv88e6xxx_get_regs,
  3732. .set_ageing_time = mv88e6xxx_set_ageing_time,
  3733. .port_bridge_join = mv88e6xxx_port_bridge_join,
  3734. .port_bridge_leave = mv88e6xxx_port_bridge_leave,
  3735. .port_stp_state_set = mv88e6xxx_port_stp_state_set,
  3736. .port_fast_age = mv88e6xxx_port_fast_age,
  3737. .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
  3738. .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
  3739. .port_vlan_add = mv88e6xxx_port_vlan_add,
  3740. .port_vlan_del = mv88e6xxx_port_vlan_del,
  3741. .port_vlan_dump = mv88e6xxx_port_vlan_dump,
  3742. .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
  3743. .port_fdb_add = mv88e6xxx_port_fdb_add,
  3744. .port_fdb_del = mv88e6xxx_port_fdb_del,
  3745. .port_fdb_dump = mv88e6xxx_port_fdb_dump,
  3746. .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
  3747. .port_mdb_add = mv88e6xxx_port_mdb_add,
  3748. .port_mdb_del = mv88e6xxx_port_mdb_del,
  3749. .port_mdb_dump = mv88e6xxx_port_mdb_dump,
  3750. };
  3751. static struct dsa_switch_driver mv88e6xxx_switch_drv = {
  3752. .ops = &mv88e6xxx_switch_ops,
  3753. };
  3754. static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
  3755. {
  3756. struct device *dev = chip->dev;
  3757. struct dsa_switch *ds;
  3758. ds = dsa_switch_alloc(dev, DSA_MAX_PORTS);
  3759. if (!ds)
  3760. return -ENOMEM;
  3761. ds->priv = chip;
  3762. ds->ops = &mv88e6xxx_switch_ops;
  3763. dev_set_drvdata(dev, ds);
  3764. return dsa_register_switch(ds, dev);
  3765. }
  3766. static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
  3767. {
  3768. dsa_unregister_switch(chip->ds);
  3769. }
  3770. static int mv88e6xxx_probe(struct mdio_device *mdiodev)
  3771. {
  3772. struct device *dev = &mdiodev->dev;
  3773. struct device_node *np = dev->of_node;
  3774. const struct mv88e6xxx_info *compat_info;
  3775. struct mv88e6xxx_chip *chip;
  3776. u32 eeprom_len;
  3777. int err;
  3778. compat_info = of_device_get_match_data(dev);
  3779. if (!compat_info)
  3780. return -EINVAL;
  3781. chip = mv88e6xxx_alloc_chip(dev);
  3782. if (!chip)
  3783. return -ENOMEM;
  3784. chip->info = compat_info;
  3785. err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
  3786. if (err)
  3787. return err;
  3788. err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
  3789. if (err)
  3790. return err;
  3791. chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  3792. if (IS_ERR(chip->reset))
  3793. return PTR_ERR(chip->reset);
  3794. err = mv88e6xxx_detect(chip);
  3795. if (err)
  3796. return err;
  3797. mv88e6xxx_phy_init(chip);
  3798. if (chip->info->ops->get_eeprom &&
  3799. !of_property_read_u32(np, "eeprom-length", &eeprom_len))
  3800. chip->eeprom_len = eeprom_len;
  3801. mutex_lock(&chip->reg_lock);
  3802. err = mv88e6xxx_switch_reset(chip);
  3803. mutex_unlock(&chip->reg_lock);
  3804. if (err)
  3805. goto out;
  3806. chip->irq = of_irq_get(np, 0);
  3807. if (chip->irq == -EPROBE_DEFER) {
  3808. err = chip->irq;
  3809. goto out;
  3810. }
  3811. if (chip->irq > 0) {
  3812. /* Has to be performed before the MDIO bus is created,
  3813. * because the PHYs will link there interrupts to these
  3814. * interrupt controllers
  3815. */
  3816. mutex_lock(&chip->reg_lock);
  3817. err = mv88e6xxx_g1_irq_setup(chip);
  3818. mutex_unlock(&chip->reg_lock);
  3819. if (err)
  3820. goto out;
  3821. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
  3822. err = mv88e6xxx_g2_irq_setup(chip);
  3823. if (err)
  3824. goto out_g1_irq;
  3825. }
  3826. }
  3827. err = mv88e6xxx_mdios_register(chip, np);
  3828. if (err)
  3829. goto out_g2_irq;
  3830. err = mv88e6xxx_register_switch(chip);
  3831. if (err)
  3832. goto out_mdio;
  3833. return 0;
  3834. out_mdio:
  3835. mv88e6xxx_mdios_unregister(chip);
  3836. out_g2_irq:
  3837. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
  3838. mv88e6xxx_g2_irq_free(chip);
  3839. out_g1_irq:
  3840. if (chip->irq > 0) {
  3841. mutex_lock(&chip->reg_lock);
  3842. mv88e6xxx_g1_irq_free(chip);
  3843. mutex_unlock(&chip->reg_lock);
  3844. }
  3845. out:
  3846. return err;
  3847. }
  3848. static void mv88e6xxx_remove(struct mdio_device *mdiodev)
  3849. {
  3850. struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
  3851. struct mv88e6xxx_chip *chip = ds->priv;
  3852. mv88e6xxx_phy_destroy(chip);
  3853. mv88e6xxx_unregister_switch(chip);
  3854. mv88e6xxx_mdios_unregister(chip);
  3855. if (chip->irq > 0) {
  3856. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
  3857. mv88e6xxx_g2_irq_free(chip);
  3858. mv88e6xxx_g1_irq_free(chip);
  3859. }
  3860. }
  3861. static const struct of_device_id mv88e6xxx_of_match[] = {
  3862. {
  3863. .compatible = "marvell,mv88e6085",
  3864. .data = &mv88e6xxx_table[MV88E6085],
  3865. },
  3866. {
  3867. .compatible = "marvell,mv88e6190",
  3868. .data = &mv88e6xxx_table[MV88E6190],
  3869. },
  3870. { /* sentinel */ },
  3871. };
  3872. MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
  3873. static struct mdio_driver mv88e6xxx_driver = {
  3874. .probe = mv88e6xxx_probe,
  3875. .remove = mv88e6xxx_remove,
  3876. .mdiodrv.driver = {
  3877. .name = "mv88e6085",
  3878. .of_match_table = mv88e6xxx_of_match,
  3879. },
  3880. };
  3881. static int __init mv88e6xxx_init(void)
  3882. {
  3883. register_switch_driver(&mv88e6xxx_switch_drv);
  3884. return mdio_driver_register(&mv88e6xxx_driver);
  3885. }
  3886. module_init(mv88e6xxx_init);
  3887. static void __exit mv88e6xxx_cleanup(void)
  3888. {
  3889. mdio_driver_unregister(&mv88e6xxx_driver);
  3890. unregister_switch_driver(&mv88e6xxx_switch_drv);
  3891. }
  3892. module_exit(mv88e6xxx_cleanup);
  3893. MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
  3894. MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
  3895. MODULE_LICENSE("GPL");