cx231xx-417.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx231xx host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. */
  22. #include "cx231xx.h"
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/fs.h>
  27. #include <linux/delay.h>
  28. #include <linux/device.h>
  29. #include <linux/firmware.h>
  30. #include <linux/vmalloc.h>
  31. #include <media/v4l2-common.h>
  32. #include <media/v4l2-ioctl.h>
  33. #include <media/v4l2-event.h>
  34. #include <media/drv-intf/cx2341x.h>
  35. #include <media/tuner.h>
  36. #define CX231xx_FIRM_IMAGE_SIZE 376836
  37. #define CX231xx_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
  38. /* for polaris ITVC */
  39. #define ITVC_WRITE_DIR 0x03FDFC00
  40. #define ITVC_READ_DIR 0x0001FC00
  41. #define MCI_MEMORY_DATA_BYTE0 0x00
  42. #define MCI_MEMORY_DATA_BYTE1 0x08
  43. #define MCI_MEMORY_DATA_BYTE2 0x10
  44. #define MCI_MEMORY_DATA_BYTE3 0x18
  45. #define MCI_MEMORY_ADDRESS_BYTE2 0x20
  46. #define MCI_MEMORY_ADDRESS_BYTE1 0x28
  47. #define MCI_MEMORY_ADDRESS_BYTE0 0x30
  48. #define MCI_REGISTER_DATA_BYTE0 0x40
  49. #define MCI_REGISTER_DATA_BYTE1 0x48
  50. #define MCI_REGISTER_DATA_BYTE2 0x50
  51. #define MCI_REGISTER_DATA_BYTE3 0x58
  52. #define MCI_REGISTER_ADDRESS_BYTE0 0x60
  53. #define MCI_REGISTER_ADDRESS_BYTE1 0x68
  54. #define MCI_REGISTER_MODE 0x70
  55. /* Read and write modes for polaris ITVC */
  56. #define MCI_MODE_REGISTER_READ 0x000
  57. #define MCI_MODE_REGISTER_WRITE 0x100
  58. #define MCI_MODE_MEMORY_READ 0x000
  59. #define MCI_MODE_MEMORY_WRITE 0x4000
  60. static unsigned int mpegbufs = 8;
  61. module_param(mpegbufs, int, 0644);
  62. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  63. static unsigned int mpeglines = 128;
  64. module_param(mpeglines, int, 0644);
  65. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  66. static unsigned int mpeglinesize = 512;
  67. module_param(mpeglinesize, int, 0644);
  68. MODULE_PARM_DESC(mpeglinesize,
  69. "number of bytes in each line of an MPEG buffer, range 512-1024");
  70. static unsigned int v4l_debug = 1;
  71. module_param(v4l_debug, int, 0644);
  72. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  73. #define dprintk(level, fmt, arg...) \
  74. do { \
  75. if (v4l_debug >= level) \
  76. printk(KERN_DEBUG pr_fmt(fmt), ## arg); \
  77. } while (0)
  78. static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
  79. {
  80. .name = "NTSC-M",
  81. .id = V4L2_STD_NTSC_M,
  82. }, {
  83. .name = "NTSC-JP",
  84. .id = V4L2_STD_NTSC_M_JP,
  85. }, {
  86. .name = "PAL-BG",
  87. .id = V4L2_STD_PAL_BG,
  88. }, {
  89. .name = "PAL-DK",
  90. .id = V4L2_STD_PAL_DK,
  91. }, {
  92. .name = "PAL-I",
  93. .id = V4L2_STD_PAL_I,
  94. }, {
  95. .name = "PAL-M",
  96. .id = V4L2_STD_PAL_M,
  97. }, {
  98. .name = "PAL-N",
  99. .id = V4L2_STD_PAL_N,
  100. }, {
  101. .name = "PAL-Nc",
  102. .id = V4L2_STD_PAL_Nc,
  103. }, {
  104. .name = "PAL-60",
  105. .id = V4L2_STD_PAL_60,
  106. }, {
  107. .name = "SECAM-L",
  108. .id = V4L2_STD_SECAM_L,
  109. }, {
  110. .name = "SECAM-DK",
  111. .id = V4L2_STD_SECAM_DK,
  112. }
  113. };
  114. /* ------------------------------------------------------------------ */
  115. enum cx231xx_capture_type {
  116. CX231xx_MPEG_CAPTURE,
  117. CX231xx_RAW_CAPTURE,
  118. CX231xx_RAW_PASSTHRU_CAPTURE
  119. };
  120. enum cx231xx_capture_bits {
  121. CX231xx_RAW_BITS_NONE = 0x00,
  122. CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
  123. CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
  124. CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
  125. CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  126. CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
  127. };
  128. enum cx231xx_capture_end {
  129. CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
  130. CX231xx_END_NOW, /* stop immediately, no irq */
  131. };
  132. enum cx231xx_framerate {
  133. CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  134. CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
  135. };
  136. enum cx231xx_stream_port {
  137. CX231xx_OUTPUT_PORT_MEMORY,
  138. CX231xx_OUTPUT_PORT_STREAMING,
  139. CX231xx_OUTPUT_PORT_SERIAL
  140. };
  141. enum cx231xx_data_xfer_status {
  142. CX231xx_MORE_BUFFERS_FOLLOW,
  143. CX231xx_LAST_BUFFER,
  144. };
  145. enum cx231xx_picture_mask {
  146. CX231xx_PICTURE_MASK_NONE,
  147. CX231xx_PICTURE_MASK_I_FRAMES,
  148. CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
  149. CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
  150. };
  151. enum cx231xx_vbi_mode_bits {
  152. CX231xx_VBI_BITS_SLICED,
  153. CX231xx_VBI_BITS_RAW,
  154. };
  155. enum cx231xx_vbi_insertion_bits {
  156. CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  157. CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  158. CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  159. CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  160. CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  161. };
  162. enum cx231xx_dma_unit {
  163. CX231xx_DMA_BYTES,
  164. CX231xx_DMA_FRAMES,
  165. };
  166. enum cx231xx_dma_transfer_status_bits {
  167. CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
  168. CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
  169. CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  170. };
  171. enum cx231xx_pause {
  172. CX231xx_PAUSE_ENCODING,
  173. CX231xx_RESUME_ENCODING,
  174. };
  175. enum cx231xx_copyright {
  176. CX231xx_COPYRIGHT_OFF,
  177. CX231xx_COPYRIGHT_ON,
  178. };
  179. enum cx231xx_notification_type {
  180. CX231xx_NOTIFICATION_REFRESH,
  181. };
  182. enum cx231xx_notification_status {
  183. CX231xx_NOTIFICATION_OFF,
  184. CX231xx_NOTIFICATION_ON,
  185. };
  186. enum cx231xx_notification_mailbox {
  187. CX231xx_NOTIFICATION_NO_MAILBOX = -1,
  188. };
  189. enum cx231xx_field1_lines {
  190. CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
  191. CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
  192. CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
  193. };
  194. enum cx231xx_field2_lines {
  195. CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
  196. CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
  197. CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
  198. };
  199. enum cx231xx_custom_data_type {
  200. CX231xx_CUSTOM_EXTENSION_USR_DATA,
  201. CX231xx_CUSTOM_PRIVATE_PACKET,
  202. };
  203. enum cx231xx_mute {
  204. CX231xx_UNMUTE,
  205. CX231xx_MUTE,
  206. };
  207. enum cx231xx_mute_video_mask {
  208. CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
  209. CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
  210. CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
  211. };
  212. enum cx231xx_mute_video_shift {
  213. CX231xx_MUTE_VIDEO_V_SHIFT = 8,
  214. CX231xx_MUTE_VIDEO_U_SHIFT = 16,
  215. CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
  216. };
  217. /* defines below are from ivtv-driver.h */
  218. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  219. /* Firmware API commands */
  220. #define IVTV_API_STD_TIMEOUT 500
  221. /* Registers */
  222. /* IVTV_REG_OFFSET */
  223. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  224. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  225. #define IVTV_REG_SPU (0x9050)
  226. #define IVTV_REG_HW_BLOCKS (0x9054)
  227. #define IVTV_REG_VPU (0x9058)
  228. #define IVTV_REG_APU (0xA064)
  229. /*
  230. * Bit definitions for MC417_RWD and MC417_OEN registers
  231. *
  232. * bits 31-16
  233. *+-----------+
  234. *| Reserved |
  235. *|+-----------+
  236. *| bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  237. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  238. *|| MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  239. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  240. *| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  241. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  242. *||MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  243. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  244. */
  245. #define MC417_MIWR 0x8000
  246. #define MC417_MIRD 0x4000
  247. #define MC417_MICS 0x2000
  248. #define MC417_MIRDY 0x1000
  249. #define MC417_MIADDR 0x0F00
  250. #define MC417_MIDATA 0x00FF
  251. /* Bit definitions for MC417_CTL register ****
  252. *bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  253. *+--------+-------------+--------+--------------+------------+
  254. *|Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  255. *+--------+-------------+--------+--------------+------------+
  256. */
  257. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  258. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  259. #define MC417_UART_GPIO_EN 0x00000001
  260. /* Values for speed control */
  261. #define MC417_SPD_CTL_SLOW 0x1
  262. #define MC417_SPD_CTL_MEDIUM 0x0
  263. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  264. /* Values for GPIO select */
  265. #define MC417_GPIO_SEL_GPIO3 0x3
  266. #define MC417_GPIO_SEL_GPIO2 0x2
  267. #define MC417_GPIO_SEL_GPIO1 0x1
  268. #define MC417_GPIO_SEL_GPIO0 0x0
  269. #define CX23417_GPIO_MASK 0xFC0003FF
  270. static int set_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 value)
  271. {
  272. int status = 0;
  273. u32 _gpio_direction = 0;
  274. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  275. _gpio_direction = _gpio_direction | gpio_direction;
  276. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  277. (u8 *)&value, 4, 0, 0);
  278. return status;
  279. }
  280. static int get_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 *val_ptr)
  281. {
  282. int status = 0;
  283. u32 _gpio_direction = 0;
  284. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  285. _gpio_direction = _gpio_direction | gpio_direction;
  286. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  287. (u8 *)val_ptr, 4, 0, 1);
  288. return status;
  289. }
  290. static int wait_for_mci_complete(struct cx231xx *dev)
  291. {
  292. u32 gpio;
  293. u32 gpio_direction = 0;
  294. u8 count = 0;
  295. get_itvc_reg(dev, gpio_direction, &gpio);
  296. while (!(gpio&0x020000)) {
  297. msleep(10);
  298. get_itvc_reg(dev, gpio_direction, &gpio);
  299. if (count++ > 100) {
  300. dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
  301. return -EIO;
  302. }
  303. }
  304. return 0;
  305. }
  306. static int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
  307. {
  308. u32 temp;
  309. int status = 0;
  310. temp = 0x82 | MCI_REGISTER_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  311. temp = temp << 10;
  312. status = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  313. if (status < 0)
  314. return status;
  315. temp = temp | (0x05 << 10);
  316. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  317. /*write data byte 1;*/
  318. temp = 0x82 | MCI_REGISTER_DATA_BYTE1 | (value & 0x0000FF00);
  319. temp = temp << 10;
  320. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  321. temp = temp | (0x05 << 10);
  322. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  323. /*write data byte 2;*/
  324. temp = 0x82 | MCI_REGISTER_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  325. temp = temp << 10;
  326. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  327. temp = temp | (0x05 << 10);
  328. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  329. /*write data byte 3;*/
  330. temp = 0x82 | MCI_REGISTER_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  331. temp = temp << 10;
  332. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  333. temp = temp | (0x05 << 10);
  334. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  335. /*write address byte 0;*/
  336. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x000000FF) << 8);
  337. temp = temp << 10;
  338. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  339. temp = temp | (0x05 << 10);
  340. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  341. /*write address byte 1;*/
  342. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0x0000FF00);
  343. temp = temp << 10;
  344. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  345. temp = temp | (0x05 << 10);
  346. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  347. /*Write that the mode is write.*/
  348. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
  349. temp = temp << 10;
  350. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  351. temp = temp | (0x05 << 10);
  352. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  353. return wait_for_mci_complete(dev);
  354. }
  355. static int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
  356. {
  357. /*write address byte 0;*/
  358. u32 temp;
  359. u32 return_value = 0;
  360. int ret = 0;
  361. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  362. temp = temp << 10;
  363. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  364. temp = temp | ((0x05) << 10);
  365. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  366. /*write address byte 1;*/
  367. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0xFF00);
  368. temp = temp << 10;
  369. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  370. temp = temp | ((0x05) << 10);
  371. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  372. /*write that the mode is read;*/
  373. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
  374. temp = temp << 10;
  375. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  376. temp = temp | ((0x05) << 10);
  377. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  378. /*wait for the MIRDY line to be asserted ,
  379. signalling that the read is done;*/
  380. ret = wait_for_mci_complete(dev);
  381. /*switch the DATA- GPIO to input mode;*/
  382. /*Read data byte 0;*/
  383. temp = (0x82 | MCI_REGISTER_DATA_BYTE0) << 10;
  384. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  385. temp = ((0x81 | MCI_REGISTER_DATA_BYTE0) << 10);
  386. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  387. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  388. return_value |= ((temp & 0x03FC0000) >> 18);
  389. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  390. /* Read data byte 1;*/
  391. temp = (0x82 | MCI_REGISTER_DATA_BYTE1) << 10;
  392. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  393. temp = ((0x81 | MCI_REGISTER_DATA_BYTE1) << 10);
  394. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  395. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  396. return_value |= ((temp & 0x03FC0000) >> 10);
  397. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  398. /*Read data byte 2;*/
  399. temp = (0x82 | MCI_REGISTER_DATA_BYTE2) << 10;
  400. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  401. temp = ((0x81 | MCI_REGISTER_DATA_BYTE2) << 10);
  402. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  403. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  404. return_value |= ((temp & 0x03FC0000) >> 2);
  405. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  406. /*Read data byte 3;*/
  407. temp = (0x82 | MCI_REGISTER_DATA_BYTE3) << 10;
  408. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  409. temp = ((0x81 | MCI_REGISTER_DATA_BYTE3) << 10);
  410. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  411. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  412. return_value |= ((temp & 0x03FC0000) << 6);
  413. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  414. *value = return_value;
  415. return ret;
  416. }
  417. static int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
  418. {
  419. /*write data byte 0;*/
  420. u32 temp;
  421. int ret = 0;
  422. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  423. temp = temp << 10;
  424. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  425. if (ret < 0)
  426. return ret;
  427. temp = temp | (0x05 << 10);
  428. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  429. /*write data byte 1;*/
  430. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  431. temp = temp << 10;
  432. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  433. temp = temp | (0x05 << 10);
  434. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  435. /*write data byte 2;*/
  436. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  437. temp = temp << 10;
  438. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  439. temp = temp | (0x05 << 10);
  440. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  441. /*write data byte 3;*/
  442. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  443. temp = temp << 10;
  444. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  445. temp = temp | (0x05 << 10);
  446. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  447. /* write address byte 2;*/
  448. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  449. ((address & 0x003F0000) >> 8);
  450. temp = temp << 10;
  451. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  452. temp = temp | (0x05 << 10);
  453. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  454. /* write address byte 1;*/
  455. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  456. temp = temp << 10;
  457. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  458. temp = temp | (0x05 << 10);
  459. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  460. /* write address byte 0;*/
  461. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  462. temp = temp << 10;
  463. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  464. temp = temp | (0x05 << 10);
  465. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  466. /*wait for MIRDY line;*/
  467. wait_for_mci_complete(dev);
  468. return 0;
  469. }
  470. static int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
  471. {
  472. u32 temp = 0;
  473. u32 return_value = 0;
  474. int ret = 0;
  475. /*write address byte 2;*/
  476. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
  477. ((address & 0x003F0000) >> 8);
  478. temp = temp << 10;
  479. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  480. if (ret < 0)
  481. return ret;
  482. temp = temp | (0x05 << 10);
  483. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  484. /*write address byte 1*/
  485. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  486. temp = temp << 10;
  487. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  488. temp = temp | (0x05 << 10);
  489. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  490. /*write address byte 0*/
  491. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  492. temp = temp << 10;
  493. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  494. temp = temp | (0x05 << 10);
  495. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  496. /*Wait for MIRDY line*/
  497. ret = wait_for_mci_complete(dev);
  498. /*Read data byte 3;*/
  499. temp = (0x82 | MCI_MEMORY_DATA_BYTE3) << 10;
  500. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  501. temp = ((0x81 | MCI_MEMORY_DATA_BYTE3) << 10);
  502. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  503. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  504. return_value |= ((temp & 0x03FC0000) << 6);
  505. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  506. /*Read data byte 2;*/
  507. temp = (0x82 | MCI_MEMORY_DATA_BYTE2) << 10;
  508. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  509. temp = ((0x81 | MCI_MEMORY_DATA_BYTE2) << 10);
  510. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  511. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  512. return_value |= ((temp & 0x03FC0000) >> 2);
  513. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  514. /* Read data byte 1;*/
  515. temp = (0x82 | MCI_MEMORY_DATA_BYTE1) << 10;
  516. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  517. temp = ((0x81 | MCI_MEMORY_DATA_BYTE1) << 10);
  518. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  519. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  520. return_value |= ((temp & 0x03FC0000) >> 10);
  521. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  522. /*Read data byte 0;*/
  523. temp = (0x82 | MCI_MEMORY_DATA_BYTE0) << 10;
  524. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  525. temp = ((0x81 | MCI_MEMORY_DATA_BYTE0) << 10);
  526. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  527. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  528. return_value |= ((temp & 0x03FC0000) >> 18);
  529. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  530. *value = return_value;
  531. return ret;
  532. }
  533. /* ------------------------------------------------------------------ */
  534. /* MPEG encoder API */
  535. static char *cmd_to_str(int cmd)
  536. {
  537. switch (cmd) {
  538. case CX2341X_ENC_PING_FW:
  539. return "PING_FW";
  540. case CX2341X_ENC_START_CAPTURE:
  541. return "START_CAPTURE";
  542. case CX2341X_ENC_STOP_CAPTURE:
  543. return "STOP_CAPTURE";
  544. case CX2341X_ENC_SET_AUDIO_ID:
  545. return "SET_AUDIO_ID";
  546. case CX2341X_ENC_SET_VIDEO_ID:
  547. return "SET_VIDEO_ID";
  548. case CX2341X_ENC_SET_PCR_ID:
  549. return "SET_PCR_PID";
  550. case CX2341X_ENC_SET_FRAME_RATE:
  551. return "SET_FRAME_RATE";
  552. case CX2341X_ENC_SET_FRAME_SIZE:
  553. return "SET_FRAME_SIZE";
  554. case CX2341X_ENC_SET_BIT_RATE:
  555. return "SET_BIT_RATE";
  556. case CX2341X_ENC_SET_GOP_PROPERTIES:
  557. return "SET_GOP_PROPERTIES";
  558. case CX2341X_ENC_SET_ASPECT_RATIO:
  559. return "SET_ASPECT_RATIO";
  560. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  561. return "SET_DNR_FILTER_PROPS";
  562. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  563. return "SET_DNR_FILTER_PROPS";
  564. case CX2341X_ENC_SET_CORING_LEVELS:
  565. return "SET_CORING_LEVELS";
  566. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  567. return "SET_SPATIAL_FILTER_TYPE";
  568. case CX2341X_ENC_SET_VBI_LINE:
  569. return "SET_VBI_LINE";
  570. case CX2341X_ENC_SET_STREAM_TYPE:
  571. return "SET_STREAM_TYPE";
  572. case CX2341X_ENC_SET_OUTPUT_PORT:
  573. return "SET_OUTPUT_PORT";
  574. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  575. return "SET_AUDIO_PROPERTIES";
  576. case CX2341X_ENC_HALT_FW:
  577. return "HALT_FW";
  578. case CX2341X_ENC_GET_VERSION:
  579. return "GET_VERSION";
  580. case CX2341X_ENC_SET_GOP_CLOSURE:
  581. return "SET_GOP_CLOSURE";
  582. case CX2341X_ENC_GET_SEQ_END:
  583. return "GET_SEQ_END";
  584. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  585. return "SET_PGM_INDEX_INFO";
  586. case CX2341X_ENC_SET_VBI_CONFIG:
  587. return "SET_VBI_CONFIG";
  588. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  589. return "SET_DMA_BLOCK_SIZE";
  590. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  591. return "GET_PREV_DMA_INFO_MB_10";
  592. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  593. return "GET_PREV_DMA_INFO_MB_9";
  594. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  595. return "SCHED_DMA_TO_HOST";
  596. case CX2341X_ENC_INITIALIZE_INPUT:
  597. return "INITIALIZE_INPUT";
  598. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  599. return "SET_FRAME_DROP_RATE";
  600. case CX2341X_ENC_PAUSE_ENCODER:
  601. return "PAUSE_ENCODER";
  602. case CX2341X_ENC_REFRESH_INPUT:
  603. return "REFRESH_INPUT";
  604. case CX2341X_ENC_SET_COPYRIGHT:
  605. return "SET_COPYRIGHT";
  606. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  607. return "SET_EVENT_NOTIFICATION";
  608. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  609. return "SET_NUM_VSYNC_LINES";
  610. case CX2341X_ENC_SET_PLACEHOLDER:
  611. return "SET_PLACEHOLDER";
  612. case CX2341X_ENC_MUTE_VIDEO:
  613. return "MUTE_VIDEO";
  614. case CX2341X_ENC_MUTE_AUDIO:
  615. return "MUTE_AUDIO";
  616. case CX2341X_ENC_MISC:
  617. return "MISC";
  618. default:
  619. return "UNKNOWN";
  620. }
  621. }
  622. static int cx231xx_mbox_func(void *priv, u32 command, int in, int out,
  623. u32 data[CX2341X_MBOX_MAX_DATA])
  624. {
  625. struct cx231xx *dev = priv;
  626. unsigned long timeout;
  627. u32 value, flag, retval = 0;
  628. int i;
  629. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  630. cmd_to_str(command));
  631. /* this may not be 100% safe if we can't read any memory location
  632. without side effects */
  633. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  634. if (value != 0x12345678) {
  635. dprintk(3, "Firmware and/or mailbox pointer not initialized or corrupted, signature = 0x%x, cmd = %s\n",
  636. value, cmd_to_str(command));
  637. return -EIO;
  638. }
  639. /* This read looks at 32 bits, but flag is only 8 bits.
  640. * Seems we also bail if CMD or TIMEOUT bytes are set???
  641. */
  642. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  643. if (flag) {
  644. dprintk(3, "ERROR: Mailbox appears to be in use (%x), cmd = %s\n",
  645. flag, cmd_to_str(command));
  646. return -EBUSY;
  647. }
  648. flag |= 1; /* tell 'em we're working on it */
  649. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  650. /* write command + args + fill remaining with zeros */
  651. /* command code */
  652. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  653. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  654. IVTV_API_STD_TIMEOUT); /* timeout */
  655. for (i = 0; i < in; i++) {
  656. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  657. dprintk(3, "API Input %d = %d\n", i, data[i]);
  658. }
  659. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  660. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  661. flag |= 3; /* tell 'em we're done writing */
  662. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  663. /* wait for firmware to handle the API command */
  664. timeout = jiffies + msecs_to_jiffies(10);
  665. for (;;) {
  666. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  667. if (0 != (flag & 4))
  668. break;
  669. if (time_after(jiffies, timeout)) {
  670. dprintk(3, "ERROR: API Mailbox timeout\n");
  671. return -EIO;
  672. }
  673. udelay(10);
  674. }
  675. /* read output values */
  676. for (i = 0; i < out; i++) {
  677. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  678. dprintk(3, "API Output %d = %d\n", i, data[i]);
  679. }
  680. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  681. dprintk(3, "API result = %d\n", retval);
  682. flag = 0;
  683. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  684. return 0;
  685. }
  686. /* We don't need to call the API often, so using just one
  687. * mailbox will probably suffice
  688. */
  689. static int cx231xx_api_cmd(struct cx231xx *dev, u32 command,
  690. u32 inputcnt, u32 outputcnt, ...)
  691. {
  692. u32 data[CX2341X_MBOX_MAX_DATA];
  693. va_list vargs;
  694. int i, err;
  695. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  696. va_start(vargs, outputcnt);
  697. for (i = 0; i < inputcnt; i++)
  698. data[i] = va_arg(vargs, int);
  699. err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
  700. for (i = 0; i < outputcnt; i++) {
  701. int *vptr = va_arg(vargs, int *);
  702. *vptr = data[i];
  703. }
  704. va_end(vargs);
  705. return err;
  706. }
  707. static int cx231xx_find_mailbox(struct cx231xx *dev)
  708. {
  709. u32 signature[4] = {
  710. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  711. };
  712. int signaturecnt = 0;
  713. u32 value;
  714. int i;
  715. int ret = 0;
  716. dprintk(2, "%s()\n", __func__);
  717. for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
  718. ret = mc417_memory_read(dev, i, &value);
  719. if (ret < 0)
  720. return ret;
  721. if (value == signature[signaturecnt])
  722. signaturecnt++;
  723. else
  724. signaturecnt = 0;
  725. if (4 == signaturecnt) {
  726. dprintk(1, "Mailbox signature found at 0x%x\n", i + 1);
  727. return i + 1;
  728. }
  729. }
  730. dprintk(3, "Mailbox signature values not found!\n");
  731. return -EIO;
  732. }
  733. static void mci_write_memory_to_gpio(struct cx231xx *dev, u32 address, u32 value,
  734. u32 *p_fw_image)
  735. {
  736. u32 temp = 0;
  737. int i = 0;
  738. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  739. temp = temp << 10;
  740. *p_fw_image = temp;
  741. p_fw_image++;
  742. temp = temp | (0x05 << 10);
  743. *p_fw_image = temp;
  744. p_fw_image++;
  745. /*write data byte 1;*/
  746. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  747. temp = temp << 10;
  748. *p_fw_image = temp;
  749. p_fw_image++;
  750. temp = temp | (0x05 << 10);
  751. *p_fw_image = temp;
  752. p_fw_image++;
  753. /*write data byte 2;*/
  754. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  755. temp = temp << 10;
  756. *p_fw_image = temp;
  757. p_fw_image++;
  758. temp = temp | (0x05 << 10);
  759. *p_fw_image = temp;
  760. p_fw_image++;
  761. /*write data byte 3;*/
  762. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  763. temp = temp << 10;
  764. *p_fw_image = temp;
  765. p_fw_image++;
  766. temp = temp | (0x05 << 10);
  767. *p_fw_image = temp;
  768. p_fw_image++;
  769. /* write address byte 2;*/
  770. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  771. ((address & 0x003F0000) >> 8);
  772. temp = temp << 10;
  773. *p_fw_image = temp;
  774. p_fw_image++;
  775. temp = temp | (0x05 << 10);
  776. *p_fw_image = temp;
  777. p_fw_image++;
  778. /* write address byte 1;*/
  779. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  780. temp = temp << 10;
  781. *p_fw_image = temp;
  782. p_fw_image++;
  783. temp = temp | (0x05 << 10);
  784. *p_fw_image = temp;
  785. p_fw_image++;
  786. /* write address byte 0;*/
  787. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  788. temp = temp << 10;
  789. *p_fw_image = temp;
  790. p_fw_image++;
  791. temp = temp | (0x05 << 10);
  792. *p_fw_image = temp;
  793. p_fw_image++;
  794. for (i = 0; i < 6; i++) {
  795. *p_fw_image = 0xFFFFFFFF;
  796. p_fw_image++;
  797. }
  798. }
  799. static int cx231xx_load_firmware(struct cx231xx *dev)
  800. {
  801. static const unsigned char magic[8] = {
  802. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  803. };
  804. const struct firmware *firmware;
  805. int i, retval = 0;
  806. u32 value = 0;
  807. u32 gpio_output = 0;
  808. /*u32 checksum = 0;*/
  809. /*u32 *dataptr;*/
  810. u32 transfer_size = 0;
  811. u32 fw_data = 0;
  812. u32 address = 0;
  813. /*u32 current_fw[800];*/
  814. u32 *p_current_fw, *p_fw;
  815. u32 *p_fw_data;
  816. int frame = 0;
  817. u16 _buffer_size = 4096;
  818. u8 *p_buffer;
  819. p_current_fw = vmalloc(1884180 * 4);
  820. p_fw = p_current_fw;
  821. if (p_current_fw == NULL) {
  822. dprintk(2, "FAIL!!!\n");
  823. return -ENOMEM;
  824. }
  825. p_buffer = vmalloc(4096);
  826. if (p_buffer == NULL) {
  827. dprintk(2, "FAIL!!!\n");
  828. vfree(p_current_fw);
  829. return -ENOMEM;
  830. }
  831. dprintk(2, "%s()\n", __func__);
  832. /* Save GPIO settings before reset of APU */
  833. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  834. retval |= mc417_memory_read(dev, 0x900C, &value);
  835. retval = mc417_register_write(dev,
  836. IVTV_REG_VPU, 0xFFFFFFED);
  837. retval |= mc417_register_write(dev,
  838. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  839. retval |= mc417_register_write(dev,
  840. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  841. retval |= mc417_register_write(dev,
  842. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  843. retval |= mc417_register_write(dev,
  844. IVTV_REG_APU, 0);
  845. if (retval != 0) {
  846. dev_err(dev->dev,
  847. "%s: Error with mc417_register_write\n", __func__);
  848. vfree(p_current_fw);
  849. vfree(p_buffer);
  850. return retval;
  851. }
  852. retval = request_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
  853. dev->dev);
  854. if (retval != 0) {
  855. dev_err(dev->dev,
  856. "ERROR: Hotplug firmware request failed (%s).\n",
  857. CX231xx_FIRM_IMAGE_NAME);
  858. dev_err(dev->dev,
  859. "Please fix your hotplug setup, the board will not work without firmware loaded!\n");
  860. vfree(p_current_fw);
  861. vfree(p_buffer);
  862. return retval;
  863. }
  864. if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
  865. dev_err(dev->dev,
  866. "ERROR: Firmware size mismatch (have %zd, expected %d)\n",
  867. firmware->size, CX231xx_FIRM_IMAGE_SIZE);
  868. release_firmware(firmware);
  869. vfree(p_current_fw);
  870. vfree(p_buffer);
  871. return -EINVAL;
  872. }
  873. if (0 != memcmp(firmware->data, magic, 8)) {
  874. dev_err(dev->dev,
  875. "ERROR: Firmware magic mismatch, wrong file?\n");
  876. release_firmware(firmware);
  877. vfree(p_current_fw);
  878. vfree(p_buffer);
  879. return -EINVAL;
  880. }
  881. initGPIO(dev);
  882. /* transfer to the chip */
  883. dprintk(2, "Loading firmware to GPIO...\n");
  884. p_fw_data = (u32 *)firmware->data;
  885. dprintk(2, "firmware->size=%zd\n", firmware->size);
  886. for (transfer_size = 0; transfer_size < firmware->size;
  887. transfer_size += 4) {
  888. fw_data = *p_fw_data;
  889. mci_write_memory_to_gpio(dev, address, fw_data, p_current_fw);
  890. address = address + 1;
  891. p_current_fw += 20;
  892. p_fw_data += 1;
  893. }
  894. /*download the firmware by ep5-out*/
  895. for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
  896. frame++) {
  897. for (i = 0; i < _buffer_size; i++) {
  898. *(p_buffer + i) = (u8)(*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x000000FF);
  899. i++;
  900. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x0000FF00) >> 8);
  901. i++;
  902. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x00FF0000) >> 16);
  903. i++;
  904. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0xFF000000) >> 24);
  905. }
  906. cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
  907. }
  908. p_current_fw = p_fw;
  909. vfree(p_current_fw);
  910. p_current_fw = NULL;
  911. uninitGPIO(dev);
  912. release_firmware(firmware);
  913. dprintk(1, "Firmware upload successful.\n");
  914. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  915. IVTV_CMD_HW_BLOCKS_RST);
  916. if (retval < 0) {
  917. dev_err(dev->dev,
  918. "%s: Error with mc417_register_write\n",
  919. __func__);
  920. return retval;
  921. }
  922. /* F/W power up disturbs the GPIOs, restore state */
  923. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  924. retval |= mc417_register_write(dev, 0x900C, value);
  925. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  926. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  927. if (retval < 0) {
  928. dev_err(dev->dev,
  929. "%s: Error with mc417_register_write\n",
  930. __func__);
  931. return retval;
  932. }
  933. return 0;
  934. }
  935. static void cx231xx_417_check_encoder(struct cx231xx *dev)
  936. {
  937. u32 status, seq;
  938. status = 0;
  939. seq = 0;
  940. cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  941. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  942. }
  943. static void cx231xx_codec_settings(struct cx231xx *dev)
  944. {
  945. dprintk(1, "%s()\n", __func__);
  946. /* assign frame size */
  947. cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  948. dev->ts1.height, dev->ts1.width);
  949. dev->mpeg_ctrl_handler.width = dev->ts1.width;
  950. dev->mpeg_ctrl_handler.height = dev->ts1.height;
  951. cx2341x_handler_setup(&dev->mpeg_ctrl_handler);
  952. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  953. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  954. }
  955. static int cx231xx_initialize_codec(struct cx231xx *dev)
  956. {
  957. int version;
  958. int retval;
  959. u32 i;
  960. u32 val = 0;
  961. dprintk(1, "%s()\n", __func__);
  962. cx231xx_disable656(dev);
  963. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  964. if (retval < 0) {
  965. dprintk(2, "%s: PING OK\n", __func__);
  966. retval = cx231xx_load_firmware(dev);
  967. if (retval < 0) {
  968. dev_err(dev->dev,
  969. "%s: f/w load failed\n", __func__);
  970. return retval;
  971. }
  972. retval = cx231xx_find_mailbox(dev);
  973. if (retval < 0) {
  974. dev_err(dev->dev, "%s: mailbox < 0, error\n",
  975. __func__);
  976. return retval;
  977. }
  978. dev->cx23417_mailbox = retval;
  979. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  980. if (retval < 0) {
  981. dev_err(dev->dev,
  982. "ERROR: cx23417 firmware ping failed!\n");
  983. return retval;
  984. }
  985. retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  986. &version);
  987. if (retval < 0) {
  988. dev_err(dev->dev,
  989. "ERROR: cx23417 firmware get encoder: version failed!\n");
  990. return retval;
  991. }
  992. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  993. msleep(200);
  994. }
  995. for (i = 0; i < 1; i++) {
  996. retval = mc417_register_read(dev, 0x20f8, &val);
  997. dprintk(3, "***before enable656() VIM Capture Lines = %d ***\n",
  998. val);
  999. if (retval < 0)
  1000. return retval;
  1001. }
  1002. cx231xx_enable656(dev);
  1003. /* stop mpeg capture */
  1004. cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE, 3, 0, 1, 3, 4);
  1005. cx231xx_codec_settings(dev);
  1006. msleep(60);
  1007. /* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  1008. CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
  1009. cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  1010. CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1011. 0, 0);
  1012. */
  1013. #if 0
  1014. /* TODO */
  1015. u32 data[7];
  1016. /* Setup to capture VBI */
  1017. data[0] = 0x0001BD00;
  1018. data[1] = 1; /* frames per interrupt */
  1019. data[2] = 4; /* total bufs */
  1020. data[3] = 0x91559155; /* start codes */
  1021. data[4] = 0x206080C0; /* stop codes */
  1022. data[5] = 6; /* lines */
  1023. data[6] = 64; /* BPL */
  1024. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  1025. data[2], data[3], data[4], data[5], data[6]);
  1026. for (i = 2; i <= 24; i++) {
  1027. int valid;
  1028. valid = ((i >= 19) && (i <= 21));
  1029. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  1030. valid, 0 , 0, 0);
  1031. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  1032. i | 0x80000000, valid, 0, 0, 0);
  1033. }
  1034. #endif
  1035. /* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
  1036. msleep(60);
  1037. */
  1038. /* initialize the video input */
  1039. retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  1040. if (retval < 0)
  1041. return retval;
  1042. msleep(60);
  1043. /* Enable VIP style pixel invalidation so we work with scaled mode */
  1044. mc417_memory_write(dev, 2120, 0x00000080);
  1045. /* start capturing to the host interface */
  1046. retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  1047. CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
  1048. if (retval < 0)
  1049. return retval;
  1050. msleep(10);
  1051. for (i = 0; i < 1; i++) {
  1052. mc417_register_read(dev, 0x20f8, &val);
  1053. dprintk(3, "***VIM Capture Lines =%d ***\n", val);
  1054. }
  1055. return 0;
  1056. }
  1057. /* ------------------------------------------------------------------ */
  1058. static int bb_buf_setup(struct videobuf_queue *q,
  1059. unsigned int *count, unsigned int *size)
  1060. {
  1061. struct cx231xx_fh *fh = q->priv_data;
  1062. fh->dev->ts1.ts_packet_size = mpeglinesize;
  1063. fh->dev->ts1.ts_packet_count = mpeglines;
  1064. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1065. *count = mpegbufs;
  1066. return 0;
  1067. }
  1068. static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
  1069. {
  1070. struct cx231xx_fh *fh = vq->priv_data;
  1071. struct cx231xx *dev = fh->dev;
  1072. unsigned long flags = 0;
  1073. BUG_ON(in_interrupt());
  1074. spin_lock_irqsave(&dev->video_mode.slock, flags);
  1075. if (dev->USE_ISO) {
  1076. if (dev->video_mode.isoc_ctl.buf == buf)
  1077. dev->video_mode.isoc_ctl.buf = NULL;
  1078. } else {
  1079. if (dev->video_mode.bulk_ctl.buf == buf)
  1080. dev->video_mode.bulk_ctl.buf = NULL;
  1081. }
  1082. spin_unlock_irqrestore(&dev->video_mode.slock, flags);
  1083. videobuf_waiton(vq, &buf->vb, 0, 0);
  1084. videobuf_vmalloc_free(&buf->vb);
  1085. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  1086. }
  1087. static void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
  1088. struct cx231xx_dmaqueue *dma_q)
  1089. {
  1090. void *vbuf;
  1091. struct cx231xx_buffer *buf;
  1092. u32 tail_data = 0;
  1093. char *p_data;
  1094. if (dma_q->mpeg_buffer_done == 0) {
  1095. if (list_empty(&dma_q->active))
  1096. return;
  1097. buf = list_entry(dma_q->active.next,
  1098. struct cx231xx_buffer, vb.queue);
  1099. dev->video_mode.isoc_ctl.buf = buf;
  1100. dma_q->mpeg_buffer_done = 1;
  1101. }
  1102. /* Fill buffer */
  1103. buf = dev->video_mode.isoc_ctl.buf;
  1104. vbuf = videobuf_to_vmalloc(&buf->vb);
  1105. if ((dma_q->mpeg_buffer_completed+len) <
  1106. mpeglines*mpeglinesize) {
  1107. if (dma_q->add_ps_package_head ==
  1108. CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
  1109. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1110. dma_q->ps_head, 3);
  1111. dma_q->mpeg_buffer_completed =
  1112. dma_q->mpeg_buffer_completed + 3;
  1113. dma_q->add_ps_package_head =
  1114. CX231XX_NONEED_PS_PACKAGE_HEAD;
  1115. }
  1116. memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
  1117. dma_q->mpeg_buffer_completed =
  1118. dma_q->mpeg_buffer_completed + len;
  1119. } else {
  1120. dma_q->mpeg_buffer_done = 0;
  1121. tail_data =
  1122. mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
  1123. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1124. data, tail_data);
  1125. buf->vb.state = VIDEOBUF_DONE;
  1126. buf->vb.field_count++;
  1127. v4l2_get_timestamp(&buf->vb.ts);
  1128. list_del(&buf->vb.queue);
  1129. wake_up(&buf->vb.done);
  1130. dma_q->mpeg_buffer_completed = 0;
  1131. if (len - tail_data > 0) {
  1132. p_data = data + tail_data;
  1133. dma_q->left_data_count = len - tail_data;
  1134. memcpy(dma_q->p_left_data,
  1135. p_data, len - tail_data);
  1136. }
  1137. }
  1138. }
  1139. static void buffer_filled(char *data, int len, struct urb *urb,
  1140. struct cx231xx_dmaqueue *dma_q)
  1141. {
  1142. void *vbuf;
  1143. struct cx231xx_buffer *buf;
  1144. if (list_empty(&dma_q->active))
  1145. return;
  1146. buf = list_entry(dma_q->active.next,
  1147. struct cx231xx_buffer, vb.queue);
  1148. /* Fill buffer */
  1149. vbuf = videobuf_to_vmalloc(&buf->vb);
  1150. memcpy(vbuf, data, len);
  1151. buf->vb.state = VIDEOBUF_DONE;
  1152. buf->vb.field_count++;
  1153. v4l2_get_timestamp(&buf->vb.ts);
  1154. list_del(&buf->vb.queue);
  1155. wake_up(&buf->vb.done);
  1156. }
  1157. static int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
  1158. {
  1159. struct cx231xx_dmaqueue *dma_q = urb->context;
  1160. unsigned char *p_buffer;
  1161. u32 buffer_size = 0;
  1162. u32 i = 0;
  1163. for (i = 0; i < urb->number_of_packets; i++) {
  1164. if (dma_q->left_data_count > 0) {
  1165. buffer_copy(dev, dma_q->p_left_data,
  1166. dma_q->left_data_count, urb, dma_q);
  1167. dma_q->mpeg_buffer_completed = dma_q->left_data_count;
  1168. dma_q->left_data_count = 0;
  1169. }
  1170. p_buffer = urb->transfer_buffer +
  1171. urb->iso_frame_desc[i].offset;
  1172. buffer_size = urb->iso_frame_desc[i].actual_length;
  1173. if (buffer_size > 0)
  1174. buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
  1175. }
  1176. return 0;
  1177. }
  1178. static int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
  1179. {
  1180. struct cx231xx_dmaqueue *dma_q = urb->context;
  1181. unsigned char *p_buffer, *buffer;
  1182. u32 buffer_size = 0;
  1183. p_buffer = urb->transfer_buffer;
  1184. buffer_size = urb->actual_length;
  1185. buffer = kmalloc(buffer_size, GFP_ATOMIC);
  1186. if (!buffer)
  1187. return -ENOMEM;
  1188. memcpy(buffer, dma_q->ps_head, 3);
  1189. memcpy(buffer+3, p_buffer, buffer_size-3);
  1190. memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
  1191. p_buffer = buffer;
  1192. buffer_filled(p_buffer, buffer_size, urb, dma_q);
  1193. kfree(buffer);
  1194. return 0;
  1195. }
  1196. static int bb_buf_prepare(struct videobuf_queue *q,
  1197. struct videobuf_buffer *vb, enum v4l2_field field)
  1198. {
  1199. struct cx231xx_fh *fh = q->priv_data;
  1200. struct cx231xx_buffer *buf =
  1201. container_of(vb, struct cx231xx_buffer, vb);
  1202. struct cx231xx *dev = fh->dev;
  1203. int rc = 0, urb_init = 0;
  1204. int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1205. if (0 != buf->vb.baddr && buf->vb.bsize < size)
  1206. return -EINVAL;
  1207. buf->vb.width = fh->dev->ts1.ts_packet_size;
  1208. buf->vb.height = fh->dev->ts1.ts_packet_count;
  1209. buf->vb.size = size;
  1210. buf->vb.field = field;
  1211. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  1212. rc = videobuf_iolock(q, &buf->vb, NULL);
  1213. if (rc < 0)
  1214. goto fail;
  1215. }
  1216. if (dev->USE_ISO) {
  1217. if (!dev->video_mode.isoc_ctl.num_bufs)
  1218. urb_init = 1;
  1219. } else {
  1220. if (!dev->video_mode.bulk_ctl.num_bufs)
  1221. urb_init = 1;
  1222. }
  1223. dev_dbg(dev->dev,
  1224. "urb_init=%d dev->video_mode.max_pkt_size=%d\n",
  1225. urb_init, dev->video_mode.max_pkt_size);
  1226. dev->mode_tv = 1;
  1227. if (urb_init) {
  1228. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1229. rc = cx231xx_unmute_audio(dev);
  1230. if (dev->USE_ISO) {
  1231. cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
  1232. rc = cx231xx_init_isoc(dev, mpeglines,
  1233. mpegbufs,
  1234. dev->ts1_mode.max_pkt_size,
  1235. cx231xx_isoc_copy);
  1236. } else {
  1237. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1238. rc = cx231xx_init_bulk(dev, mpeglines,
  1239. mpegbufs,
  1240. dev->ts1_mode.max_pkt_size,
  1241. cx231xx_bulk_copy);
  1242. }
  1243. if (rc < 0)
  1244. goto fail;
  1245. }
  1246. buf->vb.state = VIDEOBUF_PREPARED;
  1247. return 0;
  1248. fail:
  1249. free_buffer(q, buf);
  1250. return rc;
  1251. }
  1252. static void bb_buf_queue(struct videobuf_queue *q,
  1253. struct videobuf_buffer *vb)
  1254. {
  1255. struct cx231xx_fh *fh = q->priv_data;
  1256. struct cx231xx_buffer *buf =
  1257. container_of(vb, struct cx231xx_buffer, vb);
  1258. struct cx231xx *dev = fh->dev;
  1259. struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
  1260. buf->vb.state = VIDEOBUF_QUEUED;
  1261. list_add_tail(&buf->vb.queue, &vidq->active);
  1262. }
  1263. static void bb_buf_release(struct videobuf_queue *q,
  1264. struct videobuf_buffer *vb)
  1265. {
  1266. struct cx231xx_buffer *buf =
  1267. container_of(vb, struct cx231xx_buffer, vb);
  1268. /*struct cx231xx_fh *fh = q->priv_data;*/
  1269. /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
  1270. free_buffer(q, buf);
  1271. }
  1272. static struct videobuf_queue_ops cx231xx_qops = {
  1273. .buf_setup = bb_buf_setup,
  1274. .buf_prepare = bb_buf_prepare,
  1275. .buf_queue = bb_buf_queue,
  1276. .buf_release = bb_buf_release,
  1277. };
  1278. /* ------------------------------------------------------------------ */
  1279. static int vidioc_cropcap(struct file *file, void *priv,
  1280. struct v4l2_cropcap *cc)
  1281. {
  1282. struct cx231xx_fh *fh = priv;
  1283. struct cx231xx *dev = fh->dev;
  1284. bool is_50hz = dev->encodernorm.id & V4L2_STD_625_50;
  1285. if (cc->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  1286. return -EINVAL;
  1287. cc->bounds.left = 0;
  1288. cc->bounds.top = 0;
  1289. cc->bounds.width = dev->ts1.width;
  1290. cc->bounds.height = dev->ts1.height;
  1291. cc->defrect = cc->bounds;
  1292. cc->pixelaspect.numerator = is_50hz ? 54 : 11;
  1293. cc->pixelaspect.denominator = is_50hz ? 59 : 10;
  1294. return 0;
  1295. }
  1296. static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
  1297. {
  1298. struct cx231xx_fh *fh = file->private_data;
  1299. struct cx231xx *dev = fh->dev;
  1300. *norm = dev->encodernorm.id;
  1301. return 0;
  1302. }
  1303. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id id)
  1304. {
  1305. struct cx231xx_fh *fh = file->private_data;
  1306. struct cx231xx *dev = fh->dev;
  1307. unsigned int i;
  1308. for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
  1309. if (id & cx231xx_tvnorms[i].id)
  1310. break;
  1311. if (i == ARRAY_SIZE(cx231xx_tvnorms))
  1312. return -EINVAL;
  1313. dev->encodernorm = cx231xx_tvnorms[i];
  1314. if (dev->encodernorm.id & 0xb000) {
  1315. dprintk(3, "encodernorm set to NTSC\n");
  1316. dev->norm = V4L2_STD_NTSC;
  1317. dev->ts1.height = 480;
  1318. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1319. } else {
  1320. dprintk(3, "encodernorm set to PAL\n");
  1321. dev->norm = V4L2_STD_PAL_B;
  1322. dev->ts1.height = 576;
  1323. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, true);
  1324. }
  1325. call_all(dev, video, s_std, dev->norm);
  1326. /* do mode control overrides */
  1327. cx231xx_do_mode_ctrl_overrides(dev);
  1328. dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
  1329. return 0;
  1330. }
  1331. static int vidioc_s_ctrl(struct file *file, void *priv,
  1332. struct v4l2_control *ctl)
  1333. {
  1334. struct cx231xx_fh *fh = file->private_data;
  1335. struct cx231xx *dev = fh->dev;
  1336. struct v4l2_subdev *sd;
  1337. dprintk(3, "enter vidioc_s_ctrl()\n");
  1338. /* Update the A/V core */
  1339. v4l2_device_for_each_subdev(sd, &dev->v4l2_dev)
  1340. v4l2_s_ctrl(NULL, sd->ctrl_handler, ctl);
  1341. dprintk(3, "exit vidioc_s_ctrl()\n");
  1342. return 0;
  1343. }
  1344. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1345. struct v4l2_fmtdesc *f)
  1346. {
  1347. if (f->index != 0)
  1348. return -EINVAL;
  1349. strlcpy(f->description, "MPEG", sizeof(f->description));
  1350. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1351. return 0;
  1352. }
  1353. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1354. struct v4l2_format *f)
  1355. {
  1356. struct cx231xx_fh *fh = file->private_data;
  1357. struct cx231xx *dev = fh->dev;
  1358. dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
  1359. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1360. f->fmt.pix.bytesperline = 0;
  1361. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1362. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1363. f->fmt.pix.width = dev->ts1.width;
  1364. f->fmt.pix.height = dev->ts1.height;
  1365. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1366. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d\n",
  1367. dev->ts1.width, dev->ts1.height);
  1368. dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
  1369. return 0;
  1370. }
  1371. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1372. struct v4l2_format *f)
  1373. {
  1374. struct cx231xx_fh *fh = file->private_data;
  1375. struct cx231xx *dev = fh->dev;
  1376. dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
  1377. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1378. f->fmt.pix.bytesperline = 0;
  1379. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1380. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1381. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1382. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d\n",
  1383. dev->ts1.width, dev->ts1.height);
  1384. dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
  1385. return 0;
  1386. }
  1387. static int vidioc_reqbufs(struct file *file, void *priv,
  1388. struct v4l2_requestbuffers *p)
  1389. {
  1390. struct cx231xx_fh *fh = file->private_data;
  1391. return videobuf_reqbufs(&fh->vidq, p);
  1392. }
  1393. static int vidioc_querybuf(struct file *file, void *priv,
  1394. struct v4l2_buffer *p)
  1395. {
  1396. struct cx231xx_fh *fh = file->private_data;
  1397. return videobuf_querybuf(&fh->vidq, p);
  1398. }
  1399. static int vidioc_qbuf(struct file *file, void *priv,
  1400. struct v4l2_buffer *p)
  1401. {
  1402. struct cx231xx_fh *fh = file->private_data;
  1403. return videobuf_qbuf(&fh->vidq, p);
  1404. }
  1405. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1406. {
  1407. struct cx231xx_fh *fh = priv;
  1408. return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
  1409. }
  1410. static int vidioc_streamon(struct file *file, void *priv,
  1411. enum v4l2_buf_type i)
  1412. {
  1413. struct cx231xx_fh *fh = file->private_data;
  1414. struct cx231xx *dev = fh->dev;
  1415. dprintk(3, "enter vidioc_streamon()\n");
  1416. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1417. cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1418. if (dev->USE_ISO)
  1419. cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
  1420. CX231XX_NUM_BUFS,
  1421. dev->video_mode.max_pkt_size,
  1422. cx231xx_isoc_copy);
  1423. else {
  1424. cx231xx_init_bulk(dev, 320,
  1425. 5,
  1426. dev->ts1_mode.max_pkt_size,
  1427. cx231xx_bulk_copy);
  1428. }
  1429. dprintk(3, "exit vidioc_streamon()\n");
  1430. return videobuf_streamon(&fh->vidq);
  1431. }
  1432. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1433. {
  1434. struct cx231xx_fh *fh = file->private_data;
  1435. return videobuf_streamoff(&fh->vidq);
  1436. }
  1437. static int vidioc_log_status(struct file *file, void *priv)
  1438. {
  1439. struct cx231xx_fh *fh = priv;
  1440. struct cx231xx *dev = fh->dev;
  1441. call_all(dev, core, log_status);
  1442. return v4l2_ctrl_log_status(file, priv);
  1443. }
  1444. static int mpeg_open(struct file *file)
  1445. {
  1446. struct video_device *vdev = video_devdata(file);
  1447. struct cx231xx *dev = video_drvdata(file);
  1448. struct cx231xx_fh *fh;
  1449. dprintk(2, "%s()\n", __func__);
  1450. if (mutex_lock_interruptible(&dev->lock))
  1451. return -ERESTARTSYS;
  1452. /* allocate + initialize per filehandle data */
  1453. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1454. if (NULL == fh) {
  1455. mutex_unlock(&dev->lock);
  1456. return -ENOMEM;
  1457. }
  1458. file->private_data = fh;
  1459. v4l2_fh_init(&fh->fh, vdev);
  1460. fh->dev = dev;
  1461. videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
  1462. NULL, &dev->video_mode.slock,
  1463. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
  1464. sizeof(struct cx231xx_buffer), fh, &dev->lock);
  1465. /*
  1466. videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
  1467. dev->dev, &dev->ts1.slock,
  1468. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1469. V4L2_FIELD_INTERLACED,
  1470. sizeof(struct cx231xx_buffer),
  1471. fh, &dev->lock);
  1472. */
  1473. cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
  1474. cx231xx_set_gpio_value(dev, 2, 0);
  1475. cx231xx_initialize_codec(dev);
  1476. mutex_unlock(&dev->lock);
  1477. v4l2_fh_add(&fh->fh);
  1478. cx231xx_start_TS1(dev);
  1479. return 0;
  1480. }
  1481. static int mpeg_release(struct file *file)
  1482. {
  1483. struct cx231xx_fh *fh = file->private_data;
  1484. struct cx231xx *dev = fh->dev;
  1485. dprintk(3, "mpeg_release()! dev=0x%p\n", dev);
  1486. mutex_lock(&dev->lock);
  1487. cx231xx_stop_TS1(dev);
  1488. /* do this before setting alternate! */
  1489. if (dev->USE_ISO)
  1490. cx231xx_uninit_isoc(dev);
  1491. else
  1492. cx231xx_uninit_bulk(dev);
  1493. cx231xx_set_mode(dev, CX231XX_SUSPEND);
  1494. cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1495. CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
  1496. CX231xx_RAW_BITS_NONE);
  1497. /* FIXME: Review this crap */
  1498. /* Shut device down on last close */
  1499. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1500. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1501. /* stop mpeg capture */
  1502. msleep(500);
  1503. cx231xx_417_check_encoder(dev);
  1504. }
  1505. }
  1506. if (fh->vidq.streaming)
  1507. videobuf_streamoff(&fh->vidq);
  1508. if (fh->vidq.reading)
  1509. videobuf_read_stop(&fh->vidq);
  1510. videobuf_mmap_free(&fh->vidq);
  1511. v4l2_fh_del(&fh->fh);
  1512. v4l2_fh_exit(&fh->fh);
  1513. kfree(fh);
  1514. mutex_unlock(&dev->lock);
  1515. return 0;
  1516. }
  1517. static ssize_t mpeg_read(struct file *file, char __user *data,
  1518. size_t count, loff_t *ppos)
  1519. {
  1520. struct cx231xx_fh *fh = file->private_data;
  1521. struct cx231xx *dev = fh->dev;
  1522. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1523. /* Start mpeg encoder on first read. */
  1524. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1525. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1526. if (cx231xx_initialize_codec(dev) < 0)
  1527. return -EINVAL;
  1528. }
  1529. }
  1530. return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
  1531. file->f_flags & O_NONBLOCK);
  1532. }
  1533. static unsigned int mpeg_poll(struct file *file,
  1534. struct poll_table_struct *wait)
  1535. {
  1536. unsigned long req_events = poll_requested_events(wait);
  1537. struct cx231xx_fh *fh = file->private_data;
  1538. struct cx231xx *dev = fh->dev;
  1539. unsigned int res = 0;
  1540. if (v4l2_event_pending(&fh->fh))
  1541. res |= POLLPRI;
  1542. else
  1543. poll_wait(file, &fh->fh.wait, wait);
  1544. if (!(req_events & (POLLIN | POLLRDNORM)))
  1545. return res;
  1546. mutex_lock(&dev->lock);
  1547. res |= videobuf_poll_stream(file, &fh->vidq, wait);
  1548. mutex_unlock(&dev->lock);
  1549. return res;
  1550. }
  1551. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1552. {
  1553. struct cx231xx_fh *fh = file->private_data;
  1554. dprintk(2, "%s()\n", __func__);
  1555. return videobuf_mmap_mapper(&fh->vidq, vma);
  1556. }
  1557. static struct v4l2_file_operations mpeg_fops = {
  1558. .owner = THIS_MODULE,
  1559. .open = mpeg_open,
  1560. .release = mpeg_release,
  1561. .read = mpeg_read,
  1562. .poll = mpeg_poll,
  1563. .mmap = mpeg_mmap,
  1564. .unlocked_ioctl = video_ioctl2,
  1565. };
  1566. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1567. .vidioc_s_std = vidioc_s_std,
  1568. .vidioc_g_std = vidioc_g_std,
  1569. .vidioc_g_tuner = cx231xx_g_tuner,
  1570. .vidioc_s_tuner = cx231xx_s_tuner,
  1571. .vidioc_g_frequency = cx231xx_g_frequency,
  1572. .vidioc_s_frequency = cx231xx_s_frequency,
  1573. .vidioc_enum_input = cx231xx_enum_input,
  1574. .vidioc_g_input = cx231xx_g_input,
  1575. .vidioc_s_input = cx231xx_s_input,
  1576. .vidioc_s_ctrl = vidioc_s_ctrl,
  1577. .vidioc_cropcap = vidioc_cropcap,
  1578. .vidioc_querycap = cx231xx_querycap,
  1579. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1580. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1581. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1582. .vidioc_s_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1583. .vidioc_reqbufs = vidioc_reqbufs,
  1584. .vidioc_querybuf = vidioc_querybuf,
  1585. .vidioc_qbuf = vidioc_qbuf,
  1586. .vidioc_dqbuf = vidioc_dqbuf,
  1587. .vidioc_streamon = vidioc_streamon,
  1588. .vidioc_streamoff = vidioc_streamoff,
  1589. .vidioc_log_status = vidioc_log_status,
  1590. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1591. .vidioc_g_register = cx231xx_g_register,
  1592. .vidioc_s_register = cx231xx_s_register,
  1593. #endif
  1594. .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
  1595. .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
  1596. };
  1597. static struct video_device cx231xx_mpeg_template = {
  1598. .name = "cx231xx",
  1599. .fops = &mpeg_fops,
  1600. .ioctl_ops = &mpeg_ioctl_ops,
  1601. .minor = -1,
  1602. .tvnorms = V4L2_STD_ALL,
  1603. };
  1604. void cx231xx_417_unregister(struct cx231xx *dev)
  1605. {
  1606. dprintk(1, "%s()\n", __func__);
  1607. dprintk(3, "%s()\n", __func__);
  1608. if (video_is_registered(&dev->v4l_device)) {
  1609. video_unregister_device(&dev->v4l_device);
  1610. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1611. }
  1612. }
  1613. static int cx231xx_s_video_encoding(struct cx2341x_handler *cxhdl, u32 val)
  1614. {
  1615. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1616. int is_mpeg1 = val == V4L2_MPEG_VIDEO_ENCODING_MPEG_1;
  1617. struct v4l2_subdev_format format = {
  1618. .which = V4L2_SUBDEV_FORMAT_ACTIVE,
  1619. };
  1620. /* fix videodecoder resolution */
  1621. format.format.width = cxhdl->width / (is_mpeg1 ? 2 : 1);
  1622. format.format.height = cxhdl->height;
  1623. format.format.code = MEDIA_BUS_FMT_FIXED;
  1624. v4l2_subdev_call(dev->sd_cx25840, pad, set_fmt, NULL, &format);
  1625. return 0;
  1626. }
  1627. static int cx231xx_s_audio_sampling_freq(struct cx2341x_handler *cxhdl, u32 idx)
  1628. {
  1629. static const u32 freqs[3] = { 44100, 48000, 32000 };
  1630. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1631. /* The audio clock of the digitizer must match the codec sample
  1632. rate otherwise you get some very strange effects. */
  1633. if (idx < ARRAY_SIZE(freqs))
  1634. call_all(dev, audio, s_clock_freq, freqs[idx]);
  1635. return 0;
  1636. }
  1637. static const struct cx2341x_handler_ops cx231xx_ops = {
  1638. /* needed for the video clock freq */
  1639. .s_audio_sampling_freq = cx231xx_s_audio_sampling_freq,
  1640. /* needed for setting up the video resolution */
  1641. .s_video_encoding = cx231xx_s_video_encoding,
  1642. };
  1643. static void cx231xx_video_dev_init(
  1644. struct cx231xx *dev,
  1645. struct usb_device *usbdev,
  1646. struct video_device *vfd,
  1647. const struct video_device *template,
  1648. const char *type)
  1649. {
  1650. dprintk(1, "%s()\n", __func__);
  1651. *vfd = *template;
  1652. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1653. type, cx231xx_boards[dev->model].name);
  1654. vfd->v4l2_dev = &dev->v4l2_dev;
  1655. vfd->lock = &dev->lock;
  1656. vfd->release = video_device_release_empty;
  1657. vfd->ctrl_handler = &dev->mpeg_ctrl_handler.hdl;
  1658. video_set_drvdata(vfd, dev);
  1659. if (dev->tuner_type == TUNER_ABSENT) {
  1660. v4l2_disable_ioctl(vfd, VIDIOC_G_FREQUENCY);
  1661. v4l2_disable_ioctl(vfd, VIDIOC_S_FREQUENCY);
  1662. v4l2_disable_ioctl(vfd, VIDIOC_G_TUNER);
  1663. v4l2_disable_ioctl(vfd, VIDIOC_S_TUNER);
  1664. }
  1665. }
  1666. int cx231xx_417_register(struct cx231xx *dev)
  1667. {
  1668. /* FIXME: Port1 hardcoded here */
  1669. int err = -ENODEV;
  1670. struct cx231xx_tsport *tsport = &dev->ts1;
  1671. dprintk(1, "%s()\n", __func__);
  1672. /* Set default TV standard */
  1673. dev->encodernorm = cx231xx_tvnorms[0];
  1674. if (dev->encodernorm.id & V4L2_STD_525_60)
  1675. tsport->height = 480;
  1676. else
  1677. tsport->height = 576;
  1678. tsport->width = 720;
  1679. err = cx2341x_handler_init(&dev->mpeg_ctrl_handler, 50);
  1680. if (err) {
  1681. dprintk(3, "%s: can't init cx2341x controls\n", dev->name);
  1682. return err;
  1683. }
  1684. dev->mpeg_ctrl_handler.func = cx231xx_mbox_func;
  1685. dev->mpeg_ctrl_handler.priv = dev;
  1686. dev->mpeg_ctrl_handler.ops = &cx231xx_ops;
  1687. if (dev->sd_cx25840)
  1688. v4l2_ctrl_add_handler(&dev->mpeg_ctrl_handler.hdl,
  1689. dev->sd_cx25840->ctrl_handler, NULL);
  1690. if (dev->mpeg_ctrl_handler.hdl.error) {
  1691. err = dev->mpeg_ctrl_handler.hdl.error;
  1692. dprintk(3, "%s: can't add cx25840 controls\n", dev->name);
  1693. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1694. return err;
  1695. }
  1696. dev->norm = V4L2_STD_NTSC;
  1697. dev->mpeg_ctrl_handler.port = CX2341X_PORT_SERIAL;
  1698. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1699. /* Allocate and initialize V4L video device */
  1700. cx231xx_video_dev_init(dev, dev->udev,
  1701. &dev->v4l_device, &cx231xx_mpeg_template, "mpeg");
  1702. err = video_register_device(&dev->v4l_device,
  1703. VFL_TYPE_GRABBER, -1);
  1704. if (err < 0) {
  1705. dprintk(3, "%s: can't register mpeg device\n", dev->name);
  1706. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1707. return err;
  1708. }
  1709. dprintk(3, "%s: registered device video%d [mpeg]\n",
  1710. dev->name, dev->v4l_device.num);
  1711. return 0;
  1712. }
  1713. MODULE_FIRMWARE(CX231xx_FIRM_IMAGE_NAME);