saa7134-ts.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. *
  3. * device driver for philips saa7134 based TV cards
  4. * video4linux video interface
  5. *
  6. * (c) 2001,02 Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include "saa7134.h"
  19. #include "saa7134-reg.h"
  20. #include <linux/init.h>
  21. #include <linux/list.h>
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/delay.h>
  25. /* ------------------------------------------------------------------ */
  26. static unsigned int ts_debug;
  27. module_param(ts_debug, int, 0644);
  28. MODULE_PARM_DESC(ts_debug,"enable debug messages [ts]");
  29. #define ts_dbg(fmt, arg...) do { \
  30. if (ts_debug) \
  31. printk(KERN_DEBUG pr_fmt("ts: " fmt), ## arg); \
  32. } while (0)
  33. /* ------------------------------------------------------------------ */
  34. static int buffer_activate(struct saa7134_dev *dev,
  35. struct saa7134_buf *buf,
  36. struct saa7134_buf *next)
  37. {
  38. ts_dbg("buffer_activate [%p]", buf);
  39. buf->top_seen = 0;
  40. if (!dev->ts_started)
  41. dev->ts_field = V4L2_FIELD_TOP;
  42. if (NULL == next)
  43. next = buf;
  44. if (V4L2_FIELD_TOP == dev->ts_field) {
  45. ts_dbg("- [top] buf=%p next=%p\n", buf, next);
  46. saa_writel(SAA7134_RS_BA1(5),saa7134_buffer_base(buf));
  47. saa_writel(SAA7134_RS_BA2(5),saa7134_buffer_base(next));
  48. dev->ts_field = V4L2_FIELD_BOTTOM;
  49. } else {
  50. ts_dbg("- [bottom] buf=%p next=%p\n", buf, next);
  51. saa_writel(SAA7134_RS_BA1(5),saa7134_buffer_base(next));
  52. saa_writel(SAA7134_RS_BA2(5),saa7134_buffer_base(buf));
  53. dev->ts_field = V4L2_FIELD_TOP;
  54. }
  55. /* start DMA */
  56. saa7134_set_dmabits(dev);
  57. mod_timer(&dev->ts_q.timeout, jiffies+TS_BUFFER_TIMEOUT);
  58. if (!dev->ts_started)
  59. saa7134_ts_start(dev);
  60. return 0;
  61. }
  62. int saa7134_ts_buffer_init(struct vb2_buffer *vb2)
  63. {
  64. struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb2);
  65. struct saa7134_dmaqueue *dmaq = vb2->vb2_queue->drv_priv;
  66. struct saa7134_buf *buf = container_of(vbuf, struct saa7134_buf, vb2);
  67. dmaq->curr = NULL;
  68. buf->activate = buffer_activate;
  69. return 0;
  70. }
  71. EXPORT_SYMBOL_GPL(saa7134_ts_buffer_init);
  72. int saa7134_ts_buffer_prepare(struct vb2_buffer *vb2)
  73. {
  74. struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb2);
  75. struct saa7134_dmaqueue *dmaq = vb2->vb2_queue->drv_priv;
  76. struct saa7134_dev *dev = dmaq->dev;
  77. struct saa7134_buf *buf = container_of(vbuf, struct saa7134_buf, vb2);
  78. struct sg_table *dma = vb2_dma_sg_plane_desc(vb2, 0);
  79. unsigned int lines, llength, size;
  80. ts_dbg("buffer_prepare [%p]\n", buf);
  81. llength = TS_PACKET_SIZE;
  82. lines = dev->ts.nr_packets;
  83. size = lines * llength;
  84. if (vb2_plane_size(vb2, 0) < size)
  85. return -EINVAL;
  86. vb2_set_plane_payload(vb2, 0, size);
  87. vbuf->field = dev->field;
  88. return saa7134_pgtable_build(dev->pci, &dmaq->pt, dma->sgl, dma->nents,
  89. saa7134_buffer_startpage(buf));
  90. }
  91. EXPORT_SYMBOL_GPL(saa7134_ts_buffer_prepare);
  92. int saa7134_ts_queue_setup(struct vb2_queue *q,
  93. unsigned int *nbuffers, unsigned int *nplanes,
  94. unsigned int sizes[], struct device *alloc_devs[])
  95. {
  96. struct saa7134_dmaqueue *dmaq = q->drv_priv;
  97. struct saa7134_dev *dev = dmaq->dev;
  98. int size = TS_PACKET_SIZE * dev->ts.nr_packets;
  99. if (0 == *nbuffers)
  100. *nbuffers = dev->ts.nr_bufs;
  101. *nbuffers = saa7134_buffer_count(size, *nbuffers);
  102. if (*nbuffers < 3)
  103. *nbuffers = 3;
  104. *nplanes = 1;
  105. sizes[0] = size;
  106. return 0;
  107. }
  108. EXPORT_SYMBOL_GPL(saa7134_ts_queue_setup);
  109. int saa7134_ts_start_streaming(struct vb2_queue *vq, unsigned int count)
  110. {
  111. struct saa7134_dmaqueue *dmaq = vq->drv_priv;
  112. struct saa7134_dev *dev = dmaq->dev;
  113. /*
  114. * Planar video capture and TS share the same DMA channel,
  115. * so only one can be active at a time.
  116. */
  117. if (vb2_is_busy(&dev->video_vbq) && dev->fmt->planar) {
  118. struct saa7134_buf *buf, *tmp;
  119. list_for_each_entry_safe(buf, tmp, &dmaq->queue, entry) {
  120. list_del(&buf->entry);
  121. vb2_buffer_done(&buf->vb2.vb2_buf,
  122. VB2_BUF_STATE_QUEUED);
  123. }
  124. if (dmaq->curr) {
  125. vb2_buffer_done(&dmaq->curr->vb2.vb2_buf,
  126. VB2_BUF_STATE_QUEUED);
  127. dmaq->curr = NULL;
  128. }
  129. return -EBUSY;
  130. }
  131. dmaq->seq_nr = 0;
  132. return 0;
  133. }
  134. EXPORT_SYMBOL_GPL(saa7134_ts_start_streaming);
  135. void saa7134_ts_stop_streaming(struct vb2_queue *vq)
  136. {
  137. struct saa7134_dmaqueue *dmaq = vq->drv_priv;
  138. struct saa7134_dev *dev = dmaq->dev;
  139. saa7134_ts_stop(dev);
  140. saa7134_stop_streaming(dev, dmaq);
  141. }
  142. EXPORT_SYMBOL_GPL(saa7134_ts_stop_streaming);
  143. struct vb2_ops saa7134_ts_qops = {
  144. .queue_setup = saa7134_ts_queue_setup,
  145. .buf_init = saa7134_ts_buffer_init,
  146. .buf_prepare = saa7134_ts_buffer_prepare,
  147. .buf_queue = saa7134_vb2_buffer_queue,
  148. .wait_prepare = vb2_ops_wait_prepare,
  149. .wait_finish = vb2_ops_wait_finish,
  150. .stop_streaming = saa7134_ts_stop_streaming,
  151. };
  152. EXPORT_SYMBOL_GPL(saa7134_ts_qops);
  153. /* ----------------------------------------------------------- */
  154. /* exported stuff */
  155. static unsigned int tsbufs = 8;
  156. module_param(tsbufs, int, 0444);
  157. MODULE_PARM_DESC(tsbufs, "number of ts buffers for read/write IO, range 2-32");
  158. static unsigned int ts_nr_packets = 64;
  159. module_param(ts_nr_packets, int, 0444);
  160. MODULE_PARM_DESC(ts_nr_packets,"size of a ts buffers (in ts packets)");
  161. int saa7134_ts_init_hw(struct saa7134_dev *dev)
  162. {
  163. /* deactivate TS softreset */
  164. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  165. /* TSSOP high active, TSVAL high active, TSLOCK ignored */
  166. saa_writeb(SAA7134_TS_PARALLEL, 0x6c);
  167. saa_writeb(SAA7134_TS_PARALLEL_SERIAL, (TS_PACKET_SIZE-1));
  168. saa_writeb(SAA7134_TS_DMA0, ((dev->ts.nr_packets-1)&0xff));
  169. saa_writeb(SAA7134_TS_DMA1, (((dev->ts.nr_packets-1)>>8)&0xff));
  170. /* TSNOPIT=0, TSCOLAP=0 */
  171. saa_writeb(SAA7134_TS_DMA2,
  172. ((((dev->ts.nr_packets-1)>>16)&0x3f) | 0x00));
  173. return 0;
  174. }
  175. int saa7134_ts_init1(struct saa7134_dev *dev)
  176. {
  177. /* sanitycheck insmod options */
  178. if (tsbufs < 2)
  179. tsbufs = 2;
  180. if (tsbufs > VIDEO_MAX_FRAME)
  181. tsbufs = VIDEO_MAX_FRAME;
  182. if (ts_nr_packets < 4)
  183. ts_nr_packets = 4;
  184. if (ts_nr_packets > 312)
  185. ts_nr_packets = 312;
  186. dev->ts.nr_bufs = tsbufs;
  187. dev->ts.nr_packets = ts_nr_packets;
  188. INIT_LIST_HEAD(&dev->ts_q.queue);
  189. setup_timer(&dev->ts_q.timeout, saa7134_buffer_timeout,
  190. (unsigned long)(&dev->ts_q));
  191. dev->ts_q.dev = dev;
  192. dev->ts_q.need_two = 1;
  193. dev->ts_started = 0;
  194. saa7134_pgtable_alloc(dev->pci, &dev->ts_q.pt);
  195. /* init TS hw */
  196. saa7134_ts_init_hw(dev);
  197. return 0;
  198. }
  199. /* Function for stop TS */
  200. int saa7134_ts_stop(struct saa7134_dev *dev)
  201. {
  202. ts_dbg("TS stop\n");
  203. if (!dev->ts_started)
  204. return 0;
  205. /* Stop TS stream */
  206. switch (saa7134_boards[dev->board].ts_type) {
  207. case SAA7134_MPEG_TS_PARALLEL:
  208. saa_writeb(SAA7134_TS_PARALLEL, 0x6c);
  209. dev->ts_started = 0;
  210. break;
  211. case SAA7134_MPEG_TS_SERIAL:
  212. saa_writeb(SAA7134_TS_SERIAL0, 0x40);
  213. dev->ts_started = 0;
  214. break;
  215. }
  216. return 0;
  217. }
  218. /* Function for start TS */
  219. int saa7134_ts_start(struct saa7134_dev *dev)
  220. {
  221. ts_dbg("TS start\n");
  222. if (WARN_ON(dev->ts_started))
  223. return 0;
  224. /* dma: setup channel 5 (= TS) */
  225. saa_writeb(SAA7134_TS_DMA0, (dev->ts.nr_packets - 1) & 0xff);
  226. saa_writeb(SAA7134_TS_DMA1,
  227. ((dev->ts.nr_packets - 1) >> 8) & 0xff);
  228. /* TSNOPIT=0, TSCOLAP=0 */
  229. saa_writeb(SAA7134_TS_DMA2,
  230. (((dev->ts.nr_packets - 1) >> 16) & 0x3f) | 0x00);
  231. saa_writel(SAA7134_RS_PITCH(5), TS_PACKET_SIZE);
  232. saa_writel(SAA7134_RS_CONTROL(5), SAA7134_RS_CONTROL_BURST_16 |
  233. SAA7134_RS_CONTROL_ME |
  234. (dev->ts_q.pt.dma >> 12));
  235. /* reset hardware TS buffers */
  236. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  237. saa_writeb(SAA7134_TS_SERIAL1, 0x03);
  238. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  239. saa_writeb(SAA7134_TS_SERIAL1, 0x01);
  240. /* TS clock non-inverted */
  241. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  242. /* Start TS stream */
  243. switch (saa7134_boards[dev->board].ts_type) {
  244. case SAA7134_MPEG_TS_PARALLEL:
  245. saa_writeb(SAA7134_TS_SERIAL0, 0x40);
  246. saa_writeb(SAA7134_TS_PARALLEL, 0xec |
  247. (saa7134_boards[dev->board].ts_force_val << 4));
  248. break;
  249. case SAA7134_MPEG_TS_SERIAL:
  250. saa_writeb(SAA7134_TS_SERIAL0, 0xd8);
  251. saa_writeb(SAA7134_TS_PARALLEL, 0x6c |
  252. (saa7134_boards[dev->board].ts_force_val << 4));
  253. saa_writeb(SAA7134_TS_PARALLEL_SERIAL, 0xbc);
  254. saa_writeb(SAA7134_TS_SERIAL1, 0x02);
  255. break;
  256. }
  257. dev->ts_started = 1;
  258. return 0;
  259. }
  260. int saa7134_ts_fini(struct saa7134_dev *dev)
  261. {
  262. saa7134_pgtable_free(dev->pci, &dev->ts_q.pt);
  263. return 0;
  264. }
  265. void saa7134_irq_ts_done(struct saa7134_dev *dev, unsigned long status)
  266. {
  267. enum v4l2_field field;
  268. spin_lock(&dev->slock);
  269. if (dev->ts_q.curr) {
  270. field = dev->ts_field;
  271. if (field != V4L2_FIELD_TOP) {
  272. if ((status & 0x100000) != 0x000000)
  273. goto done;
  274. } else {
  275. if ((status & 0x100000) != 0x100000)
  276. goto done;
  277. }
  278. saa7134_buffer_finish(dev, &dev->ts_q, VB2_BUF_STATE_DONE);
  279. }
  280. saa7134_buffer_next(dev,&dev->ts_q);
  281. done:
  282. spin_unlock(&dev->slock);
  283. }