cx18-av-firmware.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * cx18 ADEC firmware functions
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. * Copyright (C) 2008 Andy Walls <awalls@md.metrocast.net>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include "cx18-driver.h"
  18. #include "cx18-io.h"
  19. #include <linux/firmware.h>
  20. #define CX18_AUDIO_ENABLE 0xc72014
  21. #define CX18_AI1_MUX_MASK 0x30
  22. #define CX18_AI1_MUX_I2S1 0x00
  23. #define CX18_AI1_MUX_I2S2 0x10
  24. #define CX18_AI1_MUX_843_I2S 0x20
  25. #define CX18_AI1_MUX_INVALID 0x30
  26. #define FWFILE "v4l-cx23418-dig.fw"
  27. static int cx18_av_verifyfw(struct cx18 *cx, const struct firmware *fw)
  28. {
  29. struct v4l2_subdev *sd = &cx->av_state.sd;
  30. int ret = 0;
  31. const u8 *data;
  32. u32 size;
  33. int addr;
  34. u32 expected, dl_control;
  35. /* Ensure we put the 8051 in reset and enable firmware upload mode */
  36. dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
  37. do {
  38. dl_control &= 0x00ffffff;
  39. dl_control |= 0x0f000000;
  40. cx18_av_write4_noretry(cx, CXADEC_DL_CTL, dl_control);
  41. dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
  42. } while ((dl_control & 0xff000000) != 0x0f000000);
  43. /* Read and auto increment until at address 0x0000 */
  44. while (dl_control & 0x3fff)
  45. dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
  46. data = fw->data;
  47. size = fw->size;
  48. for (addr = 0; addr < size; addr++) {
  49. dl_control &= 0xffff3fff; /* ignore top 2 bits of address */
  50. expected = 0x0f000000 | ((u32)data[addr] << 16) | addr;
  51. if (expected != dl_control) {
  52. CX18_ERR_DEV(sd, "verification of %s firmware load failed: expected %#010x got %#010x\n",
  53. FWFILE, expected, dl_control);
  54. ret = -EIO;
  55. break;
  56. }
  57. dl_control = cx18_av_read4(cx, CXADEC_DL_CTL);
  58. }
  59. if (ret == 0)
  60. CX18_INFO_DEV(sd, "verified load of %s firmware (%d bytes)\n",
  61. FWFILE, size);
  62. return ret;
  63. }
  64. int cx18_av_loadfw(struct cx18 *cx)
  65. {
  66. struct v4l2_subdev *sd = &cx->av_state.sd;
  67. const struct firmware *fw = NULL;
  68. u32 size;
  69. u32 u, v;
  70. const u8 *ptr;
  71. int i;
  72. int retries1 = 0;
  73. if (request_firmware(&fw, FWFILE, &cx->pci_dev->dev) != 0) {
  74. CX18_ERR_DEV(sd, "unable to open firmware %s\n", FWFILE);
  75. return -EINVAL;
  76. }
  77. /* The firmware load often has byte errors, so allow for several
  78. retries, both at byte level and at the firmware load level. */
  79. while (retries1 < 5) {
  80. cx18_av_write4_expect(cx, CXADEC_CHIP_CTRL, 0x00010000,
  81. 0x00008430, 0xffffffff); /* cx25843 */
  82. cx18_av_write_expect(cx, CXADEC_STD_DET_CTL, 0xf6, 0xf6, 0xff);
  83. /* Reset the Mako core, Register is alias of CXADEC_CHIP_CTRL */
  84. cx18_av_write4_expect(cx, 0x8100, 0x00010000,
  85. 0x00008430, 0xffffffff); /* cx25843 */
  86. /* Put the 8051 in reset and enable firmware upload */
  87. cx18_av_write4_noretry(cx, CXADEC_DL_CTL, 0x0F000000);
  88. ptr = fw->data;
  89. size = fw->size;
  90. for (i = 0; i < size; i++) {
  91. u32 dl_control = 0x0F000000 | i | ((u32)ptr[i] << 16);
  92. u32 value = 0;
  93. int retries2;
  94. int unrec_err = 0;
  95. for (retries2 = 0; retries2 < CX18_MAX_MMIO_WR_RETRIES;
  96. retries2++) {
  97. cx18_av_write4_noretry(cx, CXADEC_DL_CTL,
  98. dl_control);
  99. udelay(10);
  100. value = cx18_av_read4(cx, CXADEC_DL_CTL);
  101. if (value == dl_control)
  102. break;
  103. /* Check if we can correct the byte by changing
  104. the address. We can only write the lower
  105. address byte of the address. */
  106. if ((value & 0x3F00) != (dl_control & 0x3F00)) {
  107. unrec_err = 1;
  108. break;
  109. }
  110. }
  111. if (unrec_err || retries2 >= CX18_MAX_MMIO_WR_RETRIES)
  112. break;
  113. }
  114. if (i == size)
  115. break;
  116. retries1++;
  117. }
  118. if (retries1 >= 5) {
  119. CX18_ERR_DEV(sd, "unable to load firmware %s\n", FWFILE);
  120. release_firmware(fw);
  121. return -EIO;
  122. }
  123. cx18_av_write4_expect(cx, CXADEC_DL_CTL,
  124. 0x03000000 | fw->size, 0x03000000, 0x13000000);
  125. CX18_INFO_DEV(sd, "loaded %s firmware (%d bytes)\n", FWFILE, size);
  126. if (cx18_av_verifyfw(cx, fw) == 0)
  127. cx18_av_write4_expect(cx, CXADEC_DL_CTL,
  128. 0x13000000 | fw->size, 0x13000000, 0x13000000);
  129. /* Output to the 416 */
  130. cx18_av_and_or4(cx, CXADEC_PIN_CTRL1, ~0, 0x78000);
  131. /* Audio input control 1 set to Sony mode */
  132. /* Audio output input 2 is 0 for slave operation input */
  133. /* 0xC4000914[5]: 0 = left sample on WS=0, 1 = left sample on WS=1 */
  134. /* 0xC4000914[7]: 0 = Philips mode, 1 = Sony mode (1st SCK rising edge
  135. after WS transition for first bit of audio word. */
  136. cx18_av_write4(cx, CXADEC_I2S_IN_CTL, 0x000000A0);
  137. /* Audio output control 1 is set to Sony mode */
  138. /* Audio output control 2 is set to 1 for master mode */
  139. /* 0xC4000918[5]: 0 = left sample on WS=0, 1 = left sample on WS=1 */
  140. /* 0xC4000918[7]: 0 = Philips mode, 1 = Sony mode (1st SCK rising edge
  141. after WS transition for first bit of audio word. */
  142. /* 0xC4000918[8]: 0 = slave operation, 1 = master (SCK_OUT and WS_OUT
  143. are generated) */
  144. cx18_av_write4(cx, CXADEC_I2S_OUT_CTL, 0x000001A0);
  145. /* set alt I2s master clock to /0x16 and enable alt divider i2s
  146. passthrough */
  147. cx18_av_write4(cx, CXADEC_PIN_CFG3, 0x5600B687);
  148. cx18_av_write4_expect(cx, CXADEC_STD_DET_CTL, 0x000000F6, 0x000000F6,
  149. 0x3F00FFFF);
  150. /* CxDevWrReg(CXADEC_STD_DET_CTL, 0x000000FF); */
  151. /* Set bit 0 in register 0x9CC to signify that this is MiniMe. */
  152. /* Register 0x09CC is defined by the Merlin firmware, and doesn't
  153. have a name in the spec. */
  154. cx18_av_write4(cx, 0x09CC, 1);
  155. v = cx18_read_reg(cx, CX18_AUDIO_ENABLE);
  156. /* If bit 11 is 1, clear bit 10 */
  157. if (v & 0x800)
  158. cx18_write_reg_expect(cx, v & 0xFFFFFBFF, CX18_AUDIO_ENABLE,
  159. 0, 0x400);
  160. /* Toggle the AI1 MUX */
  161. v = cx18_read_reg(cx, CX18_AUDIO_ENABLE);
  162. u = v & CX18_AI1_MUX_MASK;
  163. v &= ~CX18_AI1_MUX_MASK;
  164. if (u == CX18_AI1_MUX_843_I2S || u == CX18_AI1_MUX_INVALID) {
  165. /* Switch to I2S1 */
  166. v |= CX18_AI1_MUX_I2S1;
  167. cx18_write_reg_expect(cx, v | 0xb00, CX18_AUDIO_ENABLE,
  168. v, CX18_AI1_MUX_MASK);
  169. /* Switch back to the A/V decoder core I2S output */
  170. v = (v & ~CX18_AI1_MUX_MASK) | CX18_AI1_MUX_843_I2S;
  171. } else {
  172. /* Switch to the A/V decoder core I2S output */
  173. v |= CX18_AI1_MUX_843_I2S;
  174. cx18_write_reg_expect(cx, v | 0xb00, CX18_AUDIO_ENABLE,
  175. v, CX18_AI1_MUX_MASK);
  176. /* Switch back to I2S1 or I2S2 */
  177. v = (v & ~CX18_AI1_MUX_MASK) | u;
  178. }
  179. cx18_write_reg_expect(cx, v | 0xb00, CX18_AUDIO_ENABLE,
  180. v, CX18_AI1_MUX_MASK);
  181. /* Enable WW auto audio standard detection */
  182. v = cx18_av_read4(cx, CXADEC_STD_DET_CTL);
  183. v |= 0xFF; /* Auto by default */
  184. v |= 0x400; /* Stereo by default */
  185. v |= 0x14000000;
  186. cx18_av_write4_expect(cx, CXADEC_STD_DET_CTL, v, v, 0x3F00FFFF);
  187. release_firmware(fw);
  188. return 0;
  189. }
  190. MODULE_FIRMWARE(FWFILE);