qedr_cm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/dma-mapping.h>
  33. #include <linux/crc32.h>
  34. #include <linux/iommu.h>
  35. #include <net/ip.h>
  36. #include <net/ipv6.h>
  37. #include <net/udp.h>
  38. #include <rdma/ib_verbs.h>
  39. #include <rdma/ib_user_verbs.h>
  40. #include <rdma/iw_cm.h>
  41. #include <rdma/ib_umem.h>
  42. #include <rdma/ib_addr.h>
  43. #include <rdma/ib_cache.h>
  44. #include "qedr_hsi.h"
  45. #include <linux/qed/qed_if.h>
  46. #include <linux/qed/qed_roce_if.h>
  47. #include "qedr.h"
  48. #include "qedr_hsi.h"
  49. #include "verbs.h"
  50. #include <rdma/qedr-abi.h>
  51. #include "qedr_hsi.h"
  52. #include "qedr_cm.h"
  53. void qedr_inc_sw_gsi_cons(struct qedr_qp_hwq_info *info)
  54. {
  55. info->gsi_cons = (info->gsi_cons + 1) % info->max_wr;
  56. }
  57. void qedr_store_gsi_qp_cq(struct qedr_dev *dev, struct qedr_qp *qp,
  58. struct ib_qp_init_attr *attrs)
  59. {
  60. dev->gsi_qp_created = 1;
  61. dev->gsi_sqcq = get_qedr_cq(attrs->send_cq);
  62. dev->gsi_rqcq = get_qedr_cq(attrs->recv_cq);
  63. dev->gsi_qp = qp;
  64. }
  65. void qedr_ll2_tx_cb(void *_qdev, struct qed_roce_ll2_packet *pkt)
  66. {
  67. struct qedr_dev *dev = (struct qedr_dev *)_qdev;
  68. struct qedr_cq *cq = dev->gsi_sqcq;
  69. struct qedr_qp *qp = dev->gsi_qp;
  70. unsigned long flags;
  71. DP_DEBUG(dev, QEDR_MSG_GSI,
  72. "LL2 TX CB: gsi_sqcq=%p, gsi_rqcq=%p, gsi_cons=%d, ibcq_comp=%s\n",
  73. dev->gsi_sqcq, dev->gsi_rqcq, qp->sq.gsi_cons,
  74. cq->ibcq.comp_handler ? "Yes" : "No");
  75. dma_free_coherent(&dev->pdev->dev, pkt->header.len, pkt->header.vaddr,
  76. pkt->header.baddr);
  77. kfree(pkt);
  78. spin_lock_irqsave(&qp->q_lock, flags);
  79. qedr_inc_sw_gsi_cons(&qp->sq);
  80. spin_unlock_irqrestore(&qp->q_lock, flags);
  81. if (cq->ibcq.comp_handler)
  82. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  83. }
  84. void qedr_ll2_rx_cb(void *_dev, struct qed_roce_ll2_packet *pkt,
  85. struct qed_roce_ll2_rx_params *params)
  86. {
  87. struct qedr_dev *dev = (struct qedr_dev *)_dev;
  88. struct qedr_cq *cq = dev->gsi_rqcq;
  89. struct qedr_qp *qp = dev->gsi_qp;
  90. unsigned long flags;
  91. spin_lock_irqsave(&qp->q_lock, flags);
  92. qp->rqe_wr_id[qp->rq.gsi_cons].rc = params->rc;
  93. qp->rqe_wr_id[qp->rq.gsi_cons].vlan_id = params->vlan_id;
  94. qp->rqe_wr_id[qp->rq.gsi_cons].sg_list[0].length = pkt->payload[0].len;
  95. ether_addr_copy(qp->rqe_wr_id[qp->rq.gsi_cons].smac, params->smac);
  96. qedr_inc_sw_gsi_cons(&qp->rq);
  97. spin_unlock_irqrestore(&qp->q_lock, flags);
  98. if (cq->ibcq.comp_handler)
  99. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  100. }
  101. static void qedr_destroy_gsi_cq(struct qedr_dev *dev,
  102. struct ib_qp_init_attr *attrs)
  103. {
  104. struct qed_rdma_destroy_cq_in_params iparams;
  105. struct qed_rdma_destroy_cq_out_params oparams;
  106. struct qedr_cq *cq;
  107. cq = get_qedr_cq(attrs->send_cq);
  108. iparams.icid = cq->icid;
  109. dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
  110. dev->ops->common->chain_free(dev->cdev, &cq->pbl);
  111. cq = get_qedr_cq(attrs->recv_cq);
  112. /* if a dedicated recv_cq was used, delete it too */
  113. if (iparams.icid != cq->icid) {
  114. iparams.icid = cq->icid;
  115. dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
  116. dev->ops->common->chain_free(dev->cdev, &cq->pbl);
  117. }
  118. }
  119. static inline int qedr_check_gsi_qp_attrs(struct qedr_dev *dev,
  120. struct ib_qp_init_attr *attrs)
  121. {
  122. if (attrs->cap.max_recv_sge > QEDR_GSI_MAX_RECV_SGE) {
  123. DP_ERR(dev,
  124. " create gsi qp: failed. max_recv_sge is larger the max %d>%d\n",
  125. attrs->cap.max_recv_sge, QEDR_GSI_MAX_RECV_SGE);
  126. return -EINVAL;
  127. }
  128. if (attrs->cap.max_recv_wr > QEDR_GSI_MAX_RECV_WR) {
  129. DP_ERR(dev,
  130. " create gsi qp: failed. max_recv_wr is too large %d>%d\n",
  131. attrs->cap.max_recv_wr, QEDR_GSI_MAX_RECV_WR);
  132. return -EINVAL;
  133. }
  134. if (attrs->cap.max_send_wr > QEDR_GSI_MAX_SEND_WR) {
  135. DP_ERR(dev,
  136. " create gsi qp: failed. max_send_wr is too large %d>%d\n",
  137. attrs->cap.max_send_wr, QEDR_GSI_MAX_SEND_WR);
  138. return -EINVAL;
  139. }
  140. return 0;
  141. }
  142. struct ib_qp *qedr_create_gsi_qp(struct qedr_dev *dev,
  143. struct ib_qp_init_attr *attrs,
  144. struct qedr_qp *qp)
  145. {
  146. struct qed_roce_ll2_params ll2_params;
  147. int rc;
  148. rc = qedr_check_gsi_qp_attrs(dev, attrs);
  149. if (rc)
  150. return ERR_PTR(rc);
  151. /* configure and start LL2 */
  152. memset(&ll2_params, 0, sizeof(ll2_params));
  153. ll2_params.max_tx_buffers = attrs->cap.max_send_wr;
  154. ll2_params.max_rx_buffers = attrs->cap.max_recv_wr;
  155. ll2_params.cbs.tx_cb = qedr_ll2_tx_cb;
  156. ll2_params.cbs.rx_cb = qedr_ll2_rx_cb;
  157. ll2_params.cb_cookie = (void *)dev;
  158. ll2_params.mtu = dev->ndev->mtu;
  159. ether_addr_copy(ll2_params.mac_address, dev->ndev->dev_addr);
  160. rc = dev->ops->roce_ll2_start(dev->cdev, &ll2_params);
  161. if (rc) {
  162. DP_ERR(dev, "create gsi qp: failed on ll2 start. rc=%d\n", rc);
  163. return ERR_PTR(rc);
  164. }
  165. /* create QP */
  166. qp->ibqp.qp_num = 1;
  167. qp->rq.max_wr = attrs->cap.max_recv_wr;
  168. qp->sq.max_wr = attrs->cap.max_send_wr;
  169. qp->rqe_wr_id = kcalloc(qp->rq.max_wr, sizeof(*qp->rqe_wr_id),
  170. GFP_KERNEL);
  171. if (!qp->rqe_wr_id)
  172. goto err;
  173. qp->wqe_wr_id = kcalloc(qp->sq.max_wr, sizeof(*qp->wqe_wr_id),
  174. GFP_KERNEL);
  175. if (!qp->wqe_wr_id)
  176. goto err;
  177. qedr_store_gsi_qp_cq(dev, qp, attrs);
  178. ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
  179. /* the GSI CQ is handled by the driver so remove it from the FW */
  180. qedr_destroy_gsi_cq(dev, attrs);
  181. dev->gsi_rqcq->cq_type = QEDR_CQ_TYPE_GSI;
  182. dev->gsi_rqcq->cq_type = QEDR_CQ_TYPE_GSI;
  183. DP_DEBUG(dev, QEDR_MSG_GSI, "created GSI QP %p\n", qp);
  184. return &qp->ibqp;
  185. err:
  186. kfree(qp->rqe_wr_id);
  187. rc = dev->ops->roce_ll2_stop(dev->cdev);
  188. if (rc)
  189. DP_ERR(dev, "create gsi qp: failed destroy on create\n");
  190. return ERR_PTR(-ENOMEM);
  191. }
  192. int qedr_destroy_gsi_qp(struct qedr_dev *dev)
  193. {
  194. int rc;
  195. rc = dev->ops->roce_ll2_stop(dev->cdev);
  196. if (rc)
  197. DP_ERR(dev, "destroy gsi qp: failed (rc=%d)\n", rc);
  198. else
  199. DP_DEBUG(dev, QEDR_MSG_GSI, "destroy gsi qp: success\n");
  200. return rc;
  201. }
  202. #define QEDR_MAX_UD_HEADER_SIZE (100)
  203. #define QEDR_GSI_QPN (1)
  204. static inline int qedr_gsi_build_header(struct qedr_dev *dev,
  205. struct qedr_qp *qp,
  206. struct ib_send_wr *swr,
  207. struct ib_ud_header *udh,
  208. int *roce_mode)
  209. {
  210. bool has_vlan = false, has_grh_ipv6 = true;
  211. struct ib_ah_attr *ah_attr = &get_qedr_ah(ud_wr(swr)->ah)->attr;
  212. struct ib_global_route *grh = &ah_attr->grh;
  213. union ib_gid sgid;
  214. int send_size = 0;
  215. u16 vlan_id = 0;
  216. u16 ether_type;
  217. struct ib_gid_attr sgid_attr;
  218. int rc;
  219. int ip_ver = 0;
  220. bool has_udp = false;
  221. int i;
  222. send_size = 0;
  223. for (i = 0; i < swr->num_sge; ++i)
  224. send_size += swr->sg_list[i].length;
  225. rc = ib_get_cached_gid(qp->ibqp.device, ah_attr->port_num,
  226. grh->sgid_index, &sgid, &sgid_attr);
  227. if (rc) {
  228. DP_ERR(dev,
  229. "gsi post send: failed to get cached GID (port=%d, ix=%d)\n",
  230. ah_attr->port_num, grh->sgid_index);
  231. return rc;
  232. }
  233. vlan_id = rdma_vlan_dev_vlan_id(sgid_attr.ndev);
  234. if (vlan_id < VLAN_CFI_MASK)
  235. has_vlan = true;
  236. if (sgid_attr.ndev)
  237. dev_put(sgid_attr.ndev);
  238. if (!memcmp(&sgid, &zgid, sizeof(sgid))) {
  239. DP_ERR(dev, "gsi post send: GID not found GID index %d\n",
  240. ah_attr->grh.sgid_index);
  241. return -ENOENT;
  242. }
  243. has_udp = (sgid_attr.gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP);
  244. if (!has_udp) {
  245. /* RoCE v1 */
  246. ether_type = ETH_P_IBOE;
  247. *roce_mode = ROCE_V1;
  248. } else if (ipv6_addr_v4mapped((struct in6_addr *)&sgid)) {
  249. /* RoCE v2 IPv4 */
  250. ip_ver = 4;
  251. ether_type = ETH_P_IP;
  252. has_grh_ipv6 = false;
  253. *roce_mode = ROCE_V2_IPV4;
  254. } else {
  255. /* RoCE v2 IPv6 */
  256. ip_ver = 6;
  257. ether_type = ETH_P_IPV6;
  258. *roce_mode = ROCE_V2_IPV6;
  259. }
  260. rc = ib_ud_header_init(send_size, false, true, has_vlan,
  261. has_grh_ipv6, ip_ver, has_udp, 0, udh);
  262. if (rc) {
  263. DP_ERR(dev, "gsi post send: failed to init header\n");
  264. return rc;
  265. }
  266. /* ENET + VLAN headers */
  267. ether_addr_copy(udh->eth.dmac_h, ah_attr->dmac);
  268. ether_addr_copy(udh->eth.smac_h, dev->ndev->dev_addr);
  269. if (has_vlan) {
  270. udh->eth.type = htons(ETH_P_8021Q);
  271. udh->vlan.tag = htons(vlan_id);
  272. udh->vlan.type = htons(ether_type);
  273. } else {
  274. udh->eth.type = htons(ether_type);
  275. }
  276. /* BTH */
  277. udh->bth.solicited_event = !!(swr->send_flags & IB_SEND_SOLICITED);
  278. udh->bth.pkey = QEDR_ROCE_PKEY_DEFAULT;
  279. udh->bth.destination_qpn = htonl(ud_wr(swr)->remote_qpn);
  280. udh->bth.psn = htonl((qp->sq_psn++) & ((1 << 24) - 1));
  281. udh->bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  282. /* DETH */
  283. udh->deth.qkey = htonl(0x80010000);
  284. udh->deth.source_qpn = htonl(QEDR_GSI_QPN);
  285. if (has_grh_ipv6) {
  286. /* GRH / IPv6 header */
  287. udh->grh.traffic_class = grh->traffic_class;
  288. udh->grh.flow_label = grh->flow_label;
  289. udh->grh.hop_limit = grh->hop_limit;
  290. udh->grh.destination_gid = grh->dgid;
  291. memcpy(&udh->grh.source_gid.raw, &sgid.raw,
  292. sizeof(udh->grh.source_gid.raw));
  293. } else {
  294. /* IPv4 header */
  295. u32 ipv4_addr;
  296. udh->ip4.protocol = IPPROTO_UDP;
  297. udh->ip4.tos = htonl(ah_attr->grh.flow_label);
  298. udh->ip4.frag_off = htons(IP_DF);
  299. udh->ip4.ttl = ah_attr->grh.hop_limit;
  300. ipv4_addr = qedr_get_ipv4_from_gid(sgid.raw);
  301. udh->ip4.saddr = ipv4_addr;
  302. ipv4_addr = qedr_get_ipv4_from_gid(ah_attr->grh.dgid.raw);
  303. udh->ip4.daddr = ipv4_addr;
  304. /* note: checksum is calculated by the device */
  305. }
  306. /* UDP */
  307. if (has_udp) {
  308. udh->udp.sport = htons(QEDR_ROCE_V2_UDP_SPORT);
  309. udh->udp.dport = htons(ROCE_V2_UDP_DPORT);
  310. udh->udp.csum = 0;
  311. /* UDP length is untouched hence is zero */
  312. }
  313. return 0;
  314. }
  315. static inline int qedr_gsi_build_packet(struct qedr_dev *dev,
  316. struct qedr_qp *qp,
  317. struct ib_send_wr *swr,
  318. struct qed_roce_ll2_packet **p_packet)
  319. {
  320. u8 ud_header_buffer[QEDR_MAX_UD_HEADER_SIZE];
  321. struct qed_roce_ll2_packet *packet;
  322. struct pci_dev *pdev = dev->pdev;
  323. int roce_mode, header_size;
  324. struct ib_ud_header udh;
  325. int i, rc;
  326. *p_packet = NULL;
  327. rc = qedr_gsi_build_header(dev, qp, swr, &udh, &roce_mode);
  328. if (rc)
  329. return rc;
  330. header_size = ib_ud_header_pack(&udh, &ud_header_buffer);
  331. packet = kzalloc(sizeof(*packet), GFP_ATOMIC);
  332. if (!packet)
  333. return -ENOMEM;
  334. packet->header.vaddr = dma_alloc_coherent(&pdev->dev, header_size,
  335. &packet->header.baddr,
  336. GFP_ATOMIC);
  337. if (!packet->header.vaddr) {
  338. kfree(packet);
  339. return -ENOMEM;
  340. }
  341. if (ether_addr_equal(udh.eth.smac_h, udh.eth.dmac_h))
  342. packet->tx_dest = QED_ROCE_LL2_TX_DEST_LB;
  343. else
  344. packet->tx_dest = QED_ROCE_LL2_TX_DEST_NW;
  345. packet->roce_mode = roce_mode;
  346. memcpy(packet->header.vaddr, ud_header_buffer, header_size);
  347. packet->header.len = header_size;
  348. packet->n_seg = swr->num_sge;
  349. for (i = 0; i < packet->n_seg; i++) {
  350. packet->payload[i].baddr = swr->sg_list[i].addr;
  351. packet->payload[i].len = swr->sg_list[i].length;
  352. }
  353. *p_packet = packet;
  354. return 0;
  355. }
  356. int qedr_gsi_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  357. struct ib_send_wr **bad_wr)
  358. {
  359. struct qed_roce_ll2_packet *pkt = NULL;
  360. struct qedr_qp *qp = get_qedr_qp(ibqp);
  361. struct qed_roce_ll2_tx_params params;
  362. struct qedr_dev *dev = qp->dev;
  363. unsigned long flags;
  364. int rc;
  365. if (qp->state != QED_ROCE_QP_STATE_RTS) {
  366. *bad_wr = wr;
  367. DP_ERR(dev,
  368. "gsi post recv: failed to post rx buffer. state is %d and not QED_ROCE_QP_STATE_RTS\n",
  369. qp->state);
  370. return -EINVAL;
  371. }
  372. if (wr->num_sge > RDMA_MAX_SGE_PER_SQ_WQE) {
  373. DP_ERR(dev, "gsi post send: num_sge is too large (%d>%d)\n",
  374. wr->num_sge, RDMA_MAX_SGE_PER_SQ_WQE);
  375. rc = -EINVAL;
  376. goto err;
  377. }
  378. if (wr->opcode != IB_WR_SEND) {
  379. DP_ERR(dev,
  380. "gsi post send: failed due to unsupported opcode %d\n",
  381. wr->opcode);
  382. rc = -EINVAL;
  383. goto err;
  384. }
  385. memset(&params, 0, sizeof(params));
  386. spin_lock_irqsave(&qp->q_lock, flags);
  387. rc = qedr_gsi_build_packet(dev, qp, wr, &pkt);
  388. if (rc) {
  389. spin_unlock_irqrestore(&qp->q_lock, flags);
  390. goto err;
  391. }
  392. rc = dev->ops->roce_ll2_tx(dev->cdev, pkt, &params);
  393. if (!rc) {
  394. qp->wqe_wr_id[qp->sq.prod].wr_id = wr->wr_id;
  395. qedr_inc_sw_prod(&qp->sq);
  396. DP_DEBUG(qp->dev, QEDR_MSG_GSI,
  397. "gsi post send: opcode=%d, in_irq=%ld, irqs_disabled=%d, wr_id=%llx\n",
  398. wr->opcode, in_irq(), irqs_disabled(), wr->wr_id);
  399. } else {
  400. if (rc == QED_ROCE_TX_HEAD_FAILURE) {
  401. /* TX failed while posting header - release resources */
  402. dma_free_coherent(&dev->pdev->dev, pkt->header.len,
  403. pkt->header.vaddr, pkt->header.baddr);
  404. kfree(pkt);
  405. } else if (rc == QED_ROCE_TX_FRAG_FAILURE) {
  406. /* NTD since TX failed while posting a fragment. We will
  407. * release the resources on TX callback
  408. */
  409. }
  410. DP_ERR(dev, "gsi post send: failed to transmit (rc=%d)\n", rc);
  411. rc = -EAGAIN;
  412. *bad_wr = wr;
  413. }
  414. spin_unlock_irqrestore(&qp->q_lock, flags);
  415. if (wr->next) {
  416. DP_ERR(dev,
  417. "gsi post send: failed second WR. Only one WR may be passed at a time\n");
  418. *bad_wr = wr->next;
  419. rc = -EINVAL;
  420. }
  421. return rc;
  422. err:
  423. *bad_wr = wr;
  424. return rc;
  425. }
  426. int qedr_gsi_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  427. struct ib_recv_wr **bad_wr)
  428. {
  429. struct qedr_dev *dev = get_qedr_dev(ibqp->device);
  430. struct qedr_qp *qp = get_qedr_qp(ibqp);
  431. struct qed_roce_ll2_buffer buf;
  432. unsigned long flags;
  433. int status = 0;
  434. int rc;
  435. if ((qp->state != QED_ROCE_QP_STATE_RTR) &&
  436. (qp->state != QED_ROCE_QP_STATE_RTS)) {
  437. *bad_wr = wr;
  438. DP_ERR(dev,
  439. "gsi post recv: failed to post rx buffer. state is %d and not QED_ROCE_QP_STATE_RTR/S\n",
  440. qp->state);
  441. return -EINVAL;
  442. }
  443. memset(&buf, 0, sizeof(buf));
  444. spin_lock_irqsave(&qp->q_lock, flags);
  445. while (wr) {
  446. if (wr->num_sge > QEDR_GSI_MAX_RECV_SGE) {
  447. DP_ERR(dev,
  448. "gsi post recv: failed to post rx buffer. too many sges %d>%d\n",
  449. wr->num_sge, QEDR_GSI_MAX_RECV_SGE);
  450. goto err;
  451. }
  452. buf.baddr = wr->sg_list[0].addr;
  453. buf.len = wr->sg_list[0].length;
  454. rc = dev->ops->roce_ll2_post_rx_buffer(dev->cdev, &buf, 0, 1);
  455. if (rc) {
  456. DP_ERR(dev,
  457. "gsi post recv: failed to post rx buffer (rc=%d)\n",
  458. rc);
  459. goto err;
  460. }
  461. memset(&qp->rqe_wr_id[qp->rq.prod], 0,
  462. sizeof(qp->rqe_wr_id[qp->rq.prod]));
  463. qp->rqe_wr_id[qp->rq.prod].sg_list[0] = wr->sg_list[0];
  464. qp->rqe_wr_id[qp->rq.prod].wr_id = wr->wr_id;
  465. qedr_inc_sw_prod(&qp->rq);
  466. wr = wr->next;
  467. }
  468. spin_unlock_irqrestore(&qp->q_lock, flags);
  469. return status;
  470. err:
  471. spin_unlock_irqrestore(&qp->q_lock, flags);
  472. *bad_wr = wr;
  473. return -ENOMEM;
  474. }
  475. int qedr_gsi_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  476. {
  477. struct qedr_dev *dev = get_qedr_dev(ibcq->device);
  478. struct qedr_cq *cq = get_qedr_cq(ibcq);
  479. struct qedr_qp *qp = dev->gsi_qp;
  480. unsigned long flags;
  481. int i = 0;
  482. spin_lock_irqsave(&cq->cq_lock, flags);
  483. while (i < num_entries && qp->rq.cons != qp->rq.gsi_cons) {
  484. memset(&wc[i], 0, sizeof(*wc));
  485. wc[i].qp = &qp->ibqp;
  486. wc[i].wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
  487. wc[i].opcode = IB_WC_RECV;
  488. wc[i].pkey_index = 0;
  489. wc[i].status = (qp->rqe_wr_id[qp->rq.cons].rc) ?
  490. IB_WC_GENERAL_ERR : IB_WC_SUCCESS;
  491. /* 0 - currently only one recv sg is supported */
  492. wc[i].byte_len = qp->rqe_wr_id[qp->rq.cons].sg_list[0].length;
  493. wc[i].wc_flags |= IB_WC_GRH | IB_WC_IP_CSUM_OK;
  494. ether_addr_copy(wc[i].smac, qp->rqe_wr_id[qp->rq.cons].smac);
  495. wc[i].wc_flags |= IB_WC_WITH_SMAC;
  496. if (qp->rqe_wr_id[qp->rq.cons].vlan_id) {
  497. wc[i].wc_flags |= IB_WC_WITH_VLAN;
  498. wc[i].vlan_id = qp->rqe_wr_id[qp->rq.cons].vlan_id;
  499. }
  500. qedr_inc_sw_cons(&qp->rq);
  501. i++;
  502. }
  503. while (i < num_entries && qp->sq.cons != qp->sq.gsi_cons) {
  504. memset(&wc[i], 0, sizeof(*wc));
  505. wc[i].qp = &qp->ibqp;
  506. wc[i].wr_id = qp->wqe_wr_id[qp->sq.cons].wr_id;
  507. wc[i].opcode = IB_WC_SEND;
  508. wc[i].status = IB_WC_SUCCESS;
  509. qedr_inc_sw_cons(&qp->sq);
  510. i++;
  511. }
  512. spin_unlock_irqrestore(&cq->cq_lock, flags);
  513. DP_DEBUG(dev, QEDR_MSG_GSI,
  514. "gsi poll_cq: requested entries=%d, actual=%d, qp->rq.cons=%d, qp->rq.gsi_cons=%x, qp->sq.cons=%d, qp->sq.gsi_cons=%d, qp_num=%d\n",
  515. num_entries, i, qp->rq.cons, qp->rq.gsi_cons, qp->sq.cons,
  516. qp->sq.gsi_cons, qp->ibqp.qp_num);
  517. return i;
  518. }