qedr.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef __QEDR_H__
  33. #define __QEDR_H__
  34. #include <linux/pci.h>
  35. #include <rdma/ib_addr.h>
  36. #include <linux/qed/qed_if.h>
  37. #include <linux/qed/qed_chain.h>
  38. #include <linux/qed/qed_roce_if.h>
  39. #include <linux/qed/qede_roce.h>
  40. #include "qedr_hsi.h"
  41. #define QEDR_MODULE_VERSION "8.10.10.0"
  42. #define QEDR_NODE_DESC "QLogic 579xx RoCE HCA"
  43. #define DP_NAME(dev) ((dev)->ibdev.name)
  44. #define DP_DEBUG(dev, module, fmt, ...) \
  45. pr_debug("(%s) " module ": " fmt, \
  46. DP_NAME(dev) ? DP_NAME(dev) : "", ## __VA_ARGS__)
  47. #define QEDR_MSG_INIT "INIT"
  48. #define QEDR_MSG_MISC "MISC"
  49. #define QEDR_MSG_CQ " CQ"
  50. #define QEDR_MSG_MR " MR"
  51. #define QEDR_MSG_RQ " RQ"
  52. #define QEDR_MSG_SQ " SQ"
  53. #define QEDR_MSG_QP " QP"
  54. #define QEDR_MSG_GSI " GSI"
  55. #define QEDR_CQ_MAGIC_NUMBER (0x11223344)
  56. struct qedr_dev;
  57. struct qedr_cnq {
  58. struct qedr_dev *dev;
  59. struct qed_chain pbl;
  60. struct qed_sb_info *sb;
  61. char name[32];
  62. u64 n_comp;
  63. __le16 *hw_cons_ptr;
  64. u8 index;
  65. };
  66. #define QEDR_MAX_SGID 128
  67. struct qedr_device_attr {
  68. u32 vendor_id;
  69. u32 vendor_part_id;
  70. u32 hw_ver;
  71. u64 fw_ver;
  72. u64 node_guid;
  73. u64 sys_image_guid;
  74. u8 max_cnq;
  75. u8 max_sge;
  76. u16 max_inline;
  77. u32 max_sqe;
  78. u32 max_rqe;
  79. u8 max_qp_resp_rd_atomic_resc;
  80. u8 max_qp_req_rd_atomic_resc;
  81. u64 max_dev_resp_rd_atomic_resc;
  82. u32 max_cq;
  83. u32 max_qp;
  84. u32 max_mr;
  85. u64 max_mr_size;
  86. u32 max_cqe;
  87. u32 max_mw;
  88. u32 max_fmr;
  89. u32 max_mr_mw_fmr_pbl;
  90. u64 max_mr_mw_fmr_size;
  91. u32 max_pd;
  92. u32 max_ah;
  93. u8 max_pkey;
  94. u32 max_srq;
  95. u32 max_srq_wr;
  96. u8 max_srq_sge;
  97. u8 max_stats_queues;
  98. u32 dev_caps;
  99. u64 page_size_caps;
  100. u8 dev_ack_delay;
  101. u32 reserved_lkey;
  102. u32 bad_pkey_counter;
  103. struct qed_rdma_events events;
  104. };
  105. #define QEDR_ENET_STATE_BIT (0)
  106. struct qedr_dev {
  107. struct ib_device ibdev;
  108. struct qed_dev *cdev;
  109. struct pci_dev *pdev;
  110. struct net_device *ndev;
  111. enum ib_atomic_cap atomic_cap;
  112. void *rdma_ctx;
  113. struct qedr_device_attr attr;
  114. const struct qed_rdma_ops *ops;
  115. struct qed_int_info int_info;
  116. struct qed_sb_info *sb_array;
  117. struct qedr_cnq *cnq_array;
  118. int num_cnq;
  119. int sb_start;
  120. void __iomem *db_addr;
  121. u64 db_phys_addr;
  122. u32 db_size;
  123. u16 dpi;
  124. union ib_gid *sgid_tbl;
  125. /* Lock for sgid table */
  126. spinlock_t sgid_lock;
  127. u64 guid;
  128. u32 dp_module;
  129. u8 dp_level;
  130. u8 num_hwfns;
  131. uint wq_multiplier;
  132. u8 gsi_ll2_mac_address[ETH_ALEN];
  133. int gsi_qp_created;
  134. struct qedr_cq *gsi_sqcq;
  135. struct qedr_cq *gsi_rqcq;
  136. struct qedr_qp *gsi_qp;
  137. unsigned long enet_state;
  138. };
  139. #define QEDR_MAX_SQ_PBL (0x8000)
  140. #define QEDR_MAX_SQ_PBL_ENTRIES (0x10000 / sizeof(void *))
  141. #define QEDR_SQE_ELEMENT_SIZE (sizeof(struct rdma_sq_sge))
  142. #define QEDR_MAX_SQE_ELEMENTS_PER_SQE (ROCE_REQ_MAX_SINGLE_SQ_WQE_SIZE / \
  143. QEDR_SQE_ELEMENT_SIZE)
  144. #define QEDR_MAX_SQE_ELEMENTS_PER_PAGE ((RDMA_RING_PAGE_SIZE) / \
  145. QEDR_SQE_ELEMENT_SIZE)
  146. #define QEDR_MAX_SQE ((QEDR_MAX_SQ_PBL_ENTRIES) *\
  147. (RDMA_RING_PAGE_SIZE) / \
  148. (QEDR_SQE_ELEMENT_SIZE) /\
  149. (QEDR_MAX_SQE_ELEMENTS_PER_SQE))
  150. /* RQ */
  151. #define QEDR_MAX_RQ_PBL (0x2000)
  152. #define QEDR_MAX_RQ_PBL_ENTRIES (0x10000 / sizeof(void *))
  153. #define QEDR_RQE_ELEMENT_SIZE (sizeof(struct rdma_rq_sge))
  154. #define QEDR_MAX_RQE_ELEMENTS_PER_RQE (RDMA_MAX_SGE_PER_RQ_WQE)
  155. #define QEDR_MAX_RQE_ELEMENTS_PER_PAGE ((RDMA_RING_PAGE_SIZE) / \
  156. QEDR_RQE_ELEMENT_SIZE)
  157. #define QEDR_MAX_RQE ((QEDR_MAX_RQ_PBL_ENTRIES) *\
  158. (RDMA_RING_PAGE_SIZE) / \
  159. (QEDR_RQE_ELEMENT_SIZE) /\
  160. (QEDR_MAX_RQE_ELEMENTS_PER_RQE))
  161. #define QEDR_CQE_SIZE (sizeof(union rdma_cqe))
  162. #define QEDR_MAX_CQE_PBL_SIZE (512 * 1024)
  163. #define QEDR_MAX_CQE_PBL_ENTRIES (((QEDR_MAX_CQE_PBL_SIZE) / \
  164. sizeof(u64)) - 1)
  165. #define QEDR_MAX_CQES ((u32)((QEDR_MAX_CQE_PBL_ENTRIES) * \
  166. (QED_CHAIN_PAGE_SIZE) / QEDR_CQE_SIZE))
  167. #define QEDR_ROCE_MAX_CNQ_SIZE (0x4000)
  168. #define QEDR_MAX_PORT (1)
  169. #define QEDR_PORT (1)
  170. #define QEDR_UVERBS(CMD_NAME) (1ull << IB_USER_VERBS_CMD_##CMD_NAME)
  171. #define QEDR_ROCE_PKEY_MAX 1
  172. #define QEDR_ROCE_PKEY_TABLE_LEN 1
  173. #define QEDR_ROCE_PKEY_DEFAULT 0xffff
  174. struct qedr_pbl {
  175. struct list_head list_entry;
  176. void *va;
  177. dma_addr_t pa;
  178. };
  179. struct qedr_ucontext {
  180. struct ib_ucontext ibucontext;
  181. struct qedr_dev *dev;
  182. struct qedr_pd *pd;
  183. u64 dpi_addr;
  184. u64 dpi_phys_addr;
  185. u32 dpi_size;
  186. u16 dpi;
  187. struct list_head mm_head;
  188. /* Lock to protect mm list */
  189. struct mutex mm_list_lock;
  190. };
  191. union db_prod64 {
  192. struct rdma_pwm_val32_data data;
  193. u64 raw;
  194. };
  195. enum qedr_cq_type {
  196. QEDR_CQ_TYPE_GSI,
  197. QEDR_CQ_TYPE_KERNEL,
  198. QEDR_CQ_TYPE_USER,
  199. };
  200. struct qedr_pbl_info {
  201. u32 num_pbls;
  202. u32 num_pbes;
  203. u32 pbl_size;
  204. u32 pbe_size;
  205. bool two_layered;
  206. };
  207. struct qedr_userq {
  208. struct ib_umem *umem;
  209. struct qedr_pbl_info pbl_info;
  210. struct qedr_pbl *pbl_tbl;
  211. u64 buf_addr;
  212. size_t buf_len;
  213. };
  214. struct qedr_cq {
  215. struct ib_cq ibcq;
  216. enum qedr_cq_type cq_type;
  217. u32 sig;
  218. u16 icid;
  219. /* Lock to protect multiplem CQ's */
  220. spinlock_t cq_lock;
  221. u8 arm_flags;
  222. struct qed_chain pbl;
  223. void __iomem *db_addr;
  224. union db_prod64 db;
  225. u8 pbl_toggle;
  226. union rdma_cqe *latest_cqe;
  227. union rdma_cqe *toggle_cqe;
  228. u32 cq_cons;
  229. struct qedr_userq q;
  230. };
  231. struct qedr_pd {
  232. struct ib_pd ibpd;
  233. u32 pd_id;
  234. struct qedr_ucontext *uctx;
  235. };
  236. struct qedr_mm {
  237. struct {
  238. u64 phy_addr;
  239. unsigned long len;
  240. } key;
  241. struct list_head entry;
  242. };
  243. union db_prod32 {
  244. struct rdma_pwm_val16_data data;
  245. u32 raw;
  246. };
  247. struct qedr_qp_hwq_info {
  248. /* WQE Elements */
  249. struct qed_chain pbl;
  250. u64 p_phys_addr_tbl;
  251. u32 max_sges;
  252. /* WQE */
  253. u16 prod;
  254. u16 cons;
  255. u16 wqe_cons;
  256. u16 gsi_cons;
  257. u16 max_wr;
  258. /* DB */
  259. void __iomem *db;
  260. union db_prod32 db_data;
  261. };
  262. #define QEDR_INC_SW_IDX(p_info, index) \
  263. do { \
  264. p_info->index = (p_info->index + 1) & \
  265. qed_chain_get_capacity(p_info->pbl) \
  266. } while (0)
  267. enum qedr_qp_err_bitmap {
  268. QEDR_QP_ERR_SQ_FULL = 1,
  269. QEDR_QP_ERR_RQ_FULL = 2,
  270. QEDR_QP_ERR_BAD_SR = 4,
  271. QEDR_QP_ERR_BAD_RR = 8,
  272. QEDR_QP_ERR_SQ_PBL_FULL = 16,
  273. QEDR_QP_ERR_RQ_PBL_FULL = 32,
  274. };
  275. struct qedr_qp {
  276. struct ib_qp ibqp; /* must be first */
  277. struct qedr_dev *dev;
  278. struct qedr_qp_hwq_info sq;
  279. struct qedr_qp_hwq_info rq;
  280. u32 max_inline_data;
  281. /* Lock for QP's */
  282. spinlock_t q_lock;
  283. struct qedr_cq *sq_cq;
  284. struct qedr_cq *rq_cq;
  285. struct qedr_srq *srq;
  286. enum qed_roce_qp_state state;
  287. u32 id;
  288. struct qedr_pd *pd;
  289. enum ib_qp_type qp_type;
  290. struct qed_rdma_qp *qed_qp;
  291. u32 qp_id;
  292. u16 icid;
  293. u16 mtu;
  294. int sgid_idx;
  295. u32 rq_psn;
  296. u32 sq_psn;
  297. u32 qkey;
  298. u32 dest_qp_num;
  299. /* Relevant to qps created from kernel space only (ULPs) */
  300. u8 prev_wqe_size;
  301. u16 wqe_cons;
  302. u32 err_bitmap;
  303. bool signaled;
  304. /* SQ shadow */
  305. struct {
  306. u64 wr_id;
  307. enum ib_wc_opcode opcode;
  308. u32 bytes_len;
  309. u8 wqe_size;
  310. bool signaled;
  311. dma_addr_t icrc_mapping;
  312. u32 *icrc;
  313. struct qedr_mr *mr;
  314. } *wqe_wr_id;
  315. /* RQ shadow */
  316. struct {
  317. u64 wr_id;
  318. struct ib_sge sg_list[RDMA_MAX_SGE_PER_RQ_WQE];
  319. u8 wqe_size;
  320. u8 smac[ETH_ALEN];
  321. u16 vlan_id;
  322. int rc;
  323. } *rqe_wr_id;
  324. /* Relevant to qps created from user space only (applications) */
  325. struct qedr_userq usq;
  326. struct qedr_userq urq;
  327. };
  328. struct qedr_ah {
  329. struct ib_ah ibah;
  330. struct ib_ah_attr attr;
  331. };
  332. enum qedr_mr_type {
  333. QEDR_MR_USER,
  334. QEDR_MR_KERNEL,
  335. QEDR_MR_DMA,
  336. QEDR_MR_FRMR,
  337. };
  338. struct mr_info {
  339. struct qedr_pbl *pbl_table;
  340. struct qedr_pbl_info pbl_info;
  341. struct list_head free_pbl_list;
  342. struct list_head inuse_pbl_list;
  343. u32 completed;
  344. u32 completed_handled;
  345. };
  346. struct qedr_mr {
  347. struct ib_mr ibmr;
  348. struct ib_umem *umem;
  349. struct qed_rdma_register_tid_in_params hw_mr;
  350. enum qedr_mr_type type;
  351. struct qedr_dev *dev;
  352. struct mr_info info;
  353. u64 *pages;
  354. u32 npages;
  355. };
  356. #define SET_FIELD2(value, name, flag) ((value) |= ((flag) << (name ## _SHIFT)))
  357. #define QEDR_RESP_IMM (RDMA_CQE_RESPONDER_IMM_FLG_MASK << \
  358. RDMA_CQE_RESPONDER_IMM_FLG_SHIFT)
  359. #define QEDR_RESP_RDMA (RDMA_CQE_RESPONDER_RDMA_FLG_MASK << \
  360. RDMA_CQE_RESPONDER_RDMA_FLG_SHIFT)
  361. #define QEDR_RESP_RDMA_IMM (QEDR_RESP_IMM | QEDR_RESP_RDMA)
  362. static inline void qedr_inc_sw_cons(struct qedr_qp_hwq_info *info)
  363. {
  364. info->cons = (info->cons + 1) % info->max_wr;
  365. info->wqe_cons++;
  366. }
  367. static inline void qedr_inc_sw_prod(struct qedr_qp_hwq_info *info)
  368. {
  369. info->prod = (info->prod + 1) % info->max_wr;
  370. }
  371. static inline int qedr_get_dmac(struct qedr_dev *dev,
  372. struct ib_ah_attr *ah_attr, u8 *mac_addr)
  373. {
  374. union ib_gid zero_sgid = { { 0 } };
  375. struct in6_addr in6;
  376. if (!memcmp(&ah_attr->grh.dgid, &zero_sgid, sizeof(union ib_gid))) {
  377. DP_ERR(dev, "Local port GID not supported\n");
  378. eth_zero_addr(mac_addr);
  379. return -EINVAL;
  380. }
  381. memcpy(&in6, ah_attr->grh.dgid.raw, sizeof(in6));
  382. ether_addr_copy(mac_addr, ah_attr->dmac);
  383. return 0;
  384. }
  385. static inline
  386. struct qedr_ucontext *get_qedr_ucontext(struct ib_ucontext *ibucontext)
  387. {
  388. return container_of(ibucontext, struct qedr_ucontext, ibucontext);
  389. }
  390. static inline struct qedr_dev *get_qedr_dev(struct ib_device *ibdev)
  391. {
  392. return container_of(ibdev, struct qedr_dev, ibdev);
  393. }
  394. static inline struct qedr_pd *get_qedr_pd(struct ib_pd *ibpd)
  395. {
  396. return container_of(ibpd, struct qedr_pd, ibpd);
  397. }
  398. static inline struct qedr_cq *get_qedr_cq(struct ib_cq *ibcq)
  399. {
  400. return container_of(ibcq, struct qedr_cq, ibcq);
  401. }
  402. static inline struct qedr_qp *get_qedr_qp(struct ib_qp *ibqp)
  403. {
  404. return container_of(ibqp, struct qedr_qp, ibqp);
  405. }
  406. static inline struct qedr_ah *get_qedr_ah(struct ib_ah *ibah)
  407. {
  408. return container_of(ibah, struct qedr_ah, ibah);
  409. }
  410. static inline struct qedr_mr *get_qedr_mr(struct ib_mr *ibmr)
  411. {
  412. return container_of(ibmr, struct qedr_mr, ibmr);
  413. }
  414. #endif