qp.c 131 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. /* not supported currently */
  38. static int wq_signature;
  39. enum {
  40. MLX5_IB_ACK_REQ_FREQ = 8,
  41. };
  42. enum {
  43. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  44. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  45. MLX5_IB_LINK_TYPE_IB = 0,
  46. MLX5_IB_LINK_TYPE_ETH = 1
  47. };
  48. enum {
  49. MLX5_IB_SQ_STRIDE = 6,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  54. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  55. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  56. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  57. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  58. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  59. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  60. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  61. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  62. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  63. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  64. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  65. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  66. };
  67. struct mlx5_wqe_eth_pad {
  68. u8 rsvd0[16];
  69. };
  70. enum raw_qp_set_mask_map {
  71. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  72. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  73. };
  74. struct mlx5_modify_raw_qp_param {
  75. u16 operation;
  76. u32 set_mask; /* raw_qp_set_mask_map */
  77. u32 rate_limit;
  78. u8 rq_q_ctr_id;
  79. };
  80. static void get_cqs(enum ib_qp_type qp_type,
  81. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  82. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  83. static int is_qp0(enum ib_qp_type qp_type)
  84. {
  85. return qp_type == IB_QPT_SMI;
  86. }
  87. static int is_sqp(enum ib_qp_type qp_type)
  88. {
  89. return is_qp0(qp_type) || is_qp1(qp_type);
  90. }
  91. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  92. {
  93. return mlx5_buf_offset(&qp->buf, offset);
  94. }
  95. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  98. }
  99. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  100. {
  101. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  102. }
  103. /**
  104. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  105. *
  106. * @qp: QP to copy from.
  107. * @send: copy from the send queue when non-zero, use the receive queue
  108. * otherwise.
  109. * @wqe_index: index to start copying from. For send work queues, the
  110. * wqe_index is in units of MLX5_SEND_WQE_BB.
  111. * For receive work queue, it is the number of work queue
  112. * element in the queue.
  113. * @buffer: destination buffer.
  114. * @length: maximum number of bytes to copy.
  115. *
  116. * Copies at least a single WQE, but may copy more data.
  117. *
  118. * Return: the number of bytes copied, or an error code.
  119. */
  120. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  121. void *buffer, u32 length,
  122. struct mlx5_ib_qp_base *base)
  123. {
  124. struct ib_device *ibdev = qp->ibqp.device;
  125. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  126. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  127. size_t offset;
  128. size_t wq_end;
  129. struct ib_umem *umem = base->ubuffer.umem;
  130. u32 first_copy_length;
  131. int wqe_length;
  132. int ret;
  133. if (wq->wqe_cnt == 0) {
  134. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  135. qp->ibqp.qp_type);
  136. return -EINVAL;
  137. }
  138. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  139. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  140. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  141. return -EINVAL;
  142. if (offset > umem->length ||
  143. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  144. return -EINVAL;
  145. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  146. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  147. if (ret)
  148. return ret;
  149. if (send) {
  150. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  151. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  152. wqe_length = ds * MLX5_WQE_DS_UNITS;
  153. } else {
  154. wqe_length = 1 << wq->wqe_shift;
  155. }
  156. if (wqe_length <= first_copy_length)
  157. return first_copy_length;
  158. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  159. wqe_length - first_copy_length);
  160. if (ret)
  161. return ret;
  162. return wqe_length;
  163. }
  164. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  165. {
  166. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  167. struct ib_event event;
  168. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  169. /* This event is only valid for trans_qps */
  170. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  171. }
  172. if (ibqp->event_handler) {
  173. event.device = ibqp->device;
  174. event.element.qp = ibqp;
  175. switch (type) {
  176. case MLX5_EVENT_TYPE_PATH_MIG:
  177. event.event = IB_EVENT_PATH_MIG;
  178. break;
  179. case MLX5_EVENT_TYPE_COMM_EST:
  180. event.event = IB_EVENT_COMM_EST;
  181. break;
  182. case MLX5_EVENT_TYPE_SQ_DRAINED:
  183. event.event = IB_EVENT_SQ_DRAINED;
  184. break;
  185. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  186. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  187. break;
  188. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  189. event.event = IB_EVENT_QP_FATAL;
  190. break;
  191. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  192. event.event = IB_EVENT_PATH_MIG_ERR;
  193. break;
  194. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  195. event.event = IB_EVENT_QP_REQ_ERR;
  196. break;
  197. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  198. event.event = IB_EVENT_QP_ACCESS_ERR;
  199. break;
  200. default:
  201. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  202. return;
  203. }
  204. ibqp->event_handler(&event, ibqp->qp_context);
  205. }
  206. }
  207. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  208. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  209. {
  210. int wqe_size;
  211. int wq_size;
  212. /* Sanity check RQ size before proceeding */
  213. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  214. return -EINVAL;
  215. if (!has_rq) {
  216. qp->rq.max_gs = 0;
  217. qp->rq.wqe_cnt = 0;
  218. qp->rq.wqe_shift = 0;
  219. cap->max_recv_wr = 0;
  220. cap->max_recv_sge = 0;
  221. } else {
  222. if (ucmd) {
  223. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  224. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  225. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  226. qp->rq.max_post = qp->rq.wqe_cnt;
  227. } else {
  228. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  229. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  230. wqe_size = roundup_pow_of_two(wqe_size);
  231. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  232. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  233. qp->rq.wqe_cnt = wq_size / wqe_size;
  234. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  235. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  236. wqe_size,
  237. MLX5_CAP_GEN(dev->mdev,
  238. max_wqe_sz_rq));
  239. return -EINVAL;
  240. }
  241. qp->rq.wqe_shift = ilog2(wqe_size);
  242. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  243. qp->rq.max_post = qp->rq.wqe_cnt;
  244. }
  245. }
  246. return 0;
  247. }
  248. static int sq_overhead(struct ib_qp_init_attr *attr)
  249. {
  250. int size = 0;
  251. switch (attr->qp_type) {
  252. case IB_QPT_XRC_INI:
  253. size += sizeof(struct mlx5_wqe_xrc_seg);
  254. /* fall through */
  255. case IB_QPT_RC:
  256. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  257. max(sizeof(struct mlx5_wqe_atomic_seg) +
  258. sizeof(struct mlx5_wqe_raddr_seg),
  259. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  260. sizeof(struct mlx5_mkey_seg));
  261. break;
  262. case IB_QPT_XRC_TGT:
  263. return 0;
  264. case IB_QPT_UC:
  265. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  266. max(sizeof(struct mlx5_wqe_raddr_seg),
  267. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  268. sizeof(struct mlx5_mkey_seg));
  269. break;
  270. case IB_QPT_UD:
  271. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  272. size += sizeof(struct mlx5_wqe_eth_pad) +
  273. sizeof(struct mlx5_wqe_eth_seg);
  274. /* fall through */
  275. case IB_QPT_SMI:
  276. case MLX5_IB_QPT_HW_GSI:
  277. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  278. sizeof(struct mlx5_wqe_datagram_seg);
  279. break;
  280. case MLX5_IB_QPT_REG_UMR:
  281. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  282. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  283. sizeof(struct mlx5_mkey_seg);
  284. break;
  285. default:
  286. return -EINVAL;
  287. }
  288. return size;
  289. }
  290. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  291. {
  292. int inl_size = 0;
  293. int size;
  294. size = sq_overhead(attr);
  295. if (size < 0)
  296. return size;
  297. if (attr->cap.max_inline_data) {
  298. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  299. attr->cap.max_inline_data;
  300. }
  301. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  302. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  303. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  304. return MLX5_SIG_WQE_SIZE;
  305. else
  306. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  307. }
  308. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  309. {
  310. int max_sge;
  311. if (attr->qp_type == IB_QPT_RC)
  312. max_sge = (min_t(int, wqe_size, 512) -
  313. sizeof(struct mlx5_wqe_ctrl_seg) -
  314. sizeof(struct mlx5_wqe_raddr_seg)) /
  315. sizeof(struct mlx5_wqe_data_seg);
  316. else if (attr->qp_type == IB_QPT_XRC_INI)
  317. max_sge = (min_t(int, wqe_size, 512) -
  318. sizeof(struct mlx5_wqe_ctrl_seg) -
  319. sizeof(struct mlx5_wqe_xrc_seg) -
  320. sizeof(struct mlx5_wqe_raddr_seg)) /
  321. sizeof(struct mlx5_wqe_data_seg);
  322. else
  323. max_sge = (wqe_size - sq_overhead(attr)) /
  324. sizeof(struct mlx5_wqe_data_seg);
  325. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  326. sizeof(struct mlx5_wqe_data_seg));
  327. }
  328. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  329. struct mlx5_ib_qp *qp)
  330. {
  331. int wqe_size;
  332. int wq_size;
  333. if (!attr->cap.max_send_wr)
  334. return 0;
  335. wqe_size = calc_send_wqe(attr);
  336. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  337. if (wqe_size < 0)
  338. return wqe_size;
  339. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  340. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  341. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  342. return -EINVAL;
  343. }
  344. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  345. sizeof(struct mlx5_wqe_inline_seg);
  346. attr->cap.max_inline_data = qp->max_inline_data;
  347. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  348. qp->signature_en = true;
  349. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  350. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  351. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  352. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  353. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  354. qp->sq.wqe_cnt,
  355. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  356. return -ENOMEM;
  357. }
  358. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  359. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  360. if (qp->sq.max_gs < attr->cap.max_send_sge)
  361. return -ENOMEM;
  362. attr->cap.max_send_sge = qp->sq.max_gs;
  363. qp->sq.max_post = wq_size / wqe_size;
  364. attr->cap.max_send_wr = qp->sq.max_post;
  365. return wq_size;
  366. }
  367. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  368. struct mlx5_ib_qp *qp,
  369. struct mlx5_ib_create_qp *ucmd,
  370. struct mlx5_ib_qp_base *base,
  371. struct ib_qp_init_attr *attr)
  372. {
  373. int desc_sz = 1 << qp->sq.wqe_shift;
  374. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  375. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  376. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  377. return -EINVAL;
  378. }
  379. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  380. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  381. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  382. return -EINVAL;
  383. }
  384. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  385. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  386. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  387. qp->sq.wqe_cnt,
  388. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  389. return -EINVAL;
  390. }
  391. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  392. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  393. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  394. } else {
  395. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  396. (qp->sq.wqe_cnt << 6);
  397. }
  398. return 0;
  399. }
  400. static int qp_has_rq(struct ib_qp_init_attr *attr)
  401. {
  402. if (attr->qp_type == IB_QPT_XRC_INI ||
  403. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  404. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  405. !attr->cap.max_recv_wr)
  406. return 0;
  407. return 1;
  408. }
  409. static int first_med_bfreg(void)
  410. {
  411. return 1;
  412. }
  413. enum {
  414. /* this is the first blue flame register in the array of bfregs assigned
  415. * to a processes. Since we do not use it for blue flame but rather
  416. * regular 64 bit doorbells, we do not need a lock for maintaiing
  417. * "odd/even" order
  418. */
  419. NUM_NON_BLUE_FLAME_BFREGS = 1,
  420. };
  421. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  422. {
  423. return get_num_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  424. }
  425. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  426. struct mlx5_bfreg_info *bfregi)
  427. {
  428. int n;
  429. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  430. NUM_NON_BLUE_FLAME_BFREGS;
  431. return n >= 0 ? n : 0;
  432. }
  433. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  434. struct mlx5_bfreg_info *bfregi)
  435. {
  436. int med;
  437. med = num_med_bfreg(dev, bfregi);
  438. return ++med;
  439. }
  440. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  441. struct mlx5_bfreg_info *bfregi)
  442. {
  443. int i;
  444. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  445. if (!bfregi->count[i]) {
  446. bfregi->count[i]++;
  447. return i;
  448. }
  449. }
  450. return -ENOMEM;
  451. }
  452. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  453. struct mlx5_bfreg_info *bfregi)
  454. {
  455. int minidx = first_med_bfreg();
  456. int i;
  457. for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
  458. if (bfregi->count[i] < bfregi->count[minidx])
  459. minidx = i;
  460. if (!bfregi->count[minidx])
  461. break;
  462. }
  463. bfregi->count[minidx]++;
  464. return minidx;
  465. }
  466. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  467. struct mlx5_bfreg_info *bfregi,
  468. enum mlx5_ib_latency_class lat)
  469. {
  470. int bfregn = -EINVAL;
  471. mutex_lock(&bfregi->lock);
  472. switch (lat) {
  473. case MLX5_IB_LATENCY_CLASS_LOW:
  474. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  475. bfregn = 0;
  476. bfregi->count[bfregn]++;
  477. break;
  478. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  479. if (bfregi->ver < 2)
  480. bfregn = -ENOMEM;
  481. else
  482. bfregn = alloc_med_class_bfreg(dev, bfregi);
  483. break;
  484. case MLX5_IB_LATENCY_CLASS_HIGH:
  485. if (bfregi->ver < 2)
  486. bfregn = -ENOMEM;
  487. else
  488. bfregn = alloc_high_class_bfreg(dev, bfregi);
  489. break;
  490. }
  491. mutex_unlock(&bfregi->lock);
  492. return bfregn;
  493. }
  494. static void free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  495. {
  496. mutex_lock(&bfregi->lock);
  497. bfregi->count[bfregn]--;
  498. mutex_unlock(&bfregi->lock);
  499. }
  500. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  501. {
  502. switch (state) {
  503. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  504. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  505. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  506. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  507. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  508. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  509. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  510. default: return -1;
  511. }
  512. }
  513. static int to_mlx5_st(enum ib_qp_type type)
  514. {
  515. switch (type) {
  516. case IB_QPT_RC: return MLX5_QP_ST_RC;
  517. case IB_QPT_UC: return MLX5_QP_ST_UC;
  518. case IB_QPT_UD: return MLX5_QP_ST_UD;
  519. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  520. case IB_QPT_XRC_INI:
  521. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  522. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  523. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  524. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  525. case IB_QPT_RAW_PACKET:
  526. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  527. case IB_QPT_MAX:
  528. default: return -EINVAL;
  529. }
  530. }
  531. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  532. struct mlx5_ib_cq *recv_cq);
  533. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  534. struct mlx5_ib_cq *recv_cq);
  535. static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  536. struct mlx5_bfreg_info *bfregi, int bfregn)
  537. {
  538. int bfregs_per_sys_page;
  539. int index_of_sys_page;
  540. int offset;
  541. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  542. MLX5_NON_FP_BFREGS_PER_UAR;
  543. index_of_sys_page = bfregn / bfregs_per_sys_page;
  544. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  545. return bfregi->sys_pages[index_of_sys_page] + offset;
  546. }
  547. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  548. struct ib_pd *pd,
  549. unsigned long addr, size_t size,
  550. struct ib_umem **umem,
  551. int *npages, int *page_shift, int *ncont,
  552. u32 *offset)
  553. {
  554. int err;
  555. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  556. if (IS_ERR(*umem)) {
  557. mlx5_ib_dbg(dev, "umem_get failed\n");
  558. return PTR_ERR(*umem);
  559. }
  560. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  561. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  562. if (err) {
  563. mlx5_ib_warn(dev, "bad offset\n");
  564. goto err_umem;
  565. }
  566. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  567. addr, size, *npages, *page_shift, *ncont, *offset);
  568. return 0;
  569. err_umem:
  570. ib_umem_release(*umem);
  571. *umem = NULL;
  572. return err;
  573. }
  574. static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
  575. {
  576. struct mlx5_ib_ucontext *context;
  577. context = to_mucontext(pd->uobject->context);
  578. mlx5_ib_db_unmap_user(context, &rwq->db);
  579. if (rwq->umem)
  580. ib_umem_release(rwq->umem);
  581. }
  582. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  583. struct mlx5_ib_rwq *rwq,
  584. struct mlx5_ib_create_wq *ucmd)
  585. {
  586. struct mlx5_ib_ucontext *context;
  587. int page_shift = 0;
  588. int npages;
  589. u32 offset = 0;
  590. int ncont = 0;
  591. int err;
  592. if (!ucmd->buf_addr)
  593. return -EINVAL;
  594. context = to_mucontext(pd->uobject->context);
  595. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  596. rwq->buf_size, 0, 0);
  597. if (IS_ERR(rwq->umem)) {
  598. mlx5_ib_dbg(dev, "umem_get failed\n");
  599. err = PTR_ERR(rwq->umem);
  600. return err;
  601. }
  602. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  603. &ncont, NULL);
  604. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  605. &rwq->rq_page_offset);
  606. if (err) {
  607. mlx5_ib_warn(dev, "bad offset\n");
  608. goto err_umem;
  609. }
  610. rwq->rq_num_pas = ncont;
  611. rwq->page_shift = page_shift;
  612. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  613. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  614. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  615. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  616. npages, page_shift, ncont, offset);
  617. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  618. if (err) {
  619. mlx5_ib_dbg(dev, "map failed\n");
  620. goto err_umem;
  621. }
  622. rwq->create_type = MLX5_WQ_USER;
  623. return 0;
  624. err_umem:
  625. ib_umem_release(rwq->umem);
  626. return err;
  627. }
  628. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  629. struct mlx5_bfreg_info *bfregi, int bfregn)
  630. {
  631. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  632. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  633. }
  634. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  635. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  636. struct ib_qp_init_attr *attr,
  637. u32 **in,
  638. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  639. struct mlx5_ib_qp_base *base)
  640. {
  641. struct mlx5_ib_ucontext *context;
  642. struct mlx5_ib_create_qp ucmd;
  643. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  644. int page_shift = 0;
  645. int uar_index;
  646. int npages;
  647. u32 offset = 0;
  648. int bfregn;
  649. int ncont = 0;
  650. __be64 *pas;
  651. void *qpc;
  652. int err;
  653. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  654. if (err) {
  655. mlx5_ib_dbg(dev, "copy failed\n");
  656. return err;
  657. }
  658. context = to_mucontext(pd->uobject->context);
  659. /*
  660. * TBD: should come from the verbs when we have the API
  661. */
  662. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  663. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  664. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  665. else {
  666. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
  667. if (bfregn < 0) {
  668. mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
  669. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  670. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
  671. if (bfregn < 0) {
  672. mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
  673. mlx5_ib_dbg(dev, "reverting to high latency\n");
  674. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
  675. if (bfregn < 0) {
  676. mlx5_ib_warn(dev, "bfreg allocation failed\n");
  677. return bfregn;
  678. }
  679. }
  680. }
  681. }
  682. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn);
  683. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  684. qp->rq.offset = 0;
  685. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  686. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  687. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  688. if (err)
  689. goto err_bfreg;
  690. if (ucmd.buf_addr && ubuffer->buf_size) {
  691. ubuffer->buf_addr = ucmd.buf_addr;
  692. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  693. ubuffer->buf_size,
  694. &ubuffer->umem, &npages, &page_shift,
  695. &ncont, &offset);
  696. if (err)
  697. goto err_bfreg;
  698. } else {
  699. ubuffer->umem = NULL;
  700. }
  701. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  702. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  703. *in = mlx5_vzalloc(*inlen);
  704. if (!*in) {
  705. err = -ENOMEM;
  706. goto err_umem;
  707. }
  708. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  709. if (ubuffer->umem)
  710. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  711. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  712. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  713. MLX5_SET(qpc, qpc, page_offset, offset);
  714. MLX5_SET(qpc, qpc, uar_page, uar_index);
  715. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  716. qp->bfregn = bfregn;
  717. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  718. if (err) {
  719. mlx5_ib_dbg(dev, "map failed\n");
  720. goto err_free;
  721. }
  722. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  723. if (err) {
  724. mlx5_ib_dbg(dev, "copy failed\n");
  725. goto err_unmap;
  726. }
  727. qp->create_type = MLX5_QP_USER;
  728. return 0;
  729. err_unmap:
  730. mlx5_ib_db_unmap_user(context, &qp->db);
  731. err_free:
  732. kvfree(*in);
  733. err_umem:
  734. if (ubuffer->umem)
  735. ib_umem_release(ubuffer->umem);
  736. err_bfreg:
  737. free_bfreg(dev, &context->bfregi, bfregn);
  738. return err;
  739. }
  740. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  741. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  742. {
  743. struct mlx5_ib_ucontext *context;
  744. context = to_mucontext(pd->uobject->context);
  745. mlx5_ib_db_unmap_user(context, &qp->db);
  746. if (base->ubuffer.umem)
  747. ib_umem_release(base->ubuffer.umem);
  748. free_bfreg(dev, &context->bfregi, qp->bfregn);
  749. }
  750. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  751. struct ib_qp_init_attr *init_attr,
  752. struct mlx5_ib_qp *qp,
  753. u32 **in, int *inlen,
  754. struct mlx5_ib_qp_base *base)
  755. {
  756. int uar_index;
  757. void *qpc;
  758. int err;
  759. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  760. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  761. IB_QP_CREATE_IPOIB_UD_LSO |
  762. mlx5_ib_create_qp_sqpn_qp1()))
  763. return -EINVAL;
  764. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  765. qp->bf.bfreg = &dev->fp_bfreg;
  766. else
  767. qp->bf.bfreg = &dev->bfreg;
  768. /* We need to divide by two since each register is comprised of
  769. * two buffers of identical size, namely odd and even
  770. */
  771. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  772. uar_index = qp->bf.bfreg->index;
  773. err = calc_sq_size(dev, init_attr, qp);
  774. if (err < 0) {
  775. mlx5_ib_dbg(dev, "err %d\n", err);
  776. return err;
  777. }
  778. qp->rq.offset = 0;
  779. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  780. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  781. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  782. if (err) {
  783. mlx5_ib_dbg(dev, "err %d\n", err);
  784. return err;
  785. }
  786. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  787. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  788. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  789. *in = mlx5_vzalloc(*inlen);
  790. if (!*in) {
  791. err = -ENOMEM;
  792. goto err_buf;
  793. }
  794. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  795. MLX5_SET(qpc, qpc, uar_page, uar_index);
  796. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  797. /* Set "fast registration enabled" for all kernel QPs */
  798. MLX5_SET(qpc, qpc, fre, 1);
  799. MLX5_SET(qpc, qpc, rlky, 1);
  800. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  801. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  802. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  803. }
  804. mlx5_fill_page_array(&qp->buf,
  805. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  806. err = mlx5_db_alloc(dev->mdev, &qp->db);
  807. if (err) {
  808. mlx5_ib_dbg(dev, "err %d\n", err);
  809. goto err_free;
  810. }
  811. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  812. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  813. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  814. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  815. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  816. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  817. !qp->sq.w_list || !qp->sq.wqe_head) {
  818. err = -ENOMEM;
  819. goto err_wrid;
  820. }
  821. qp->create_type = MLX5_QP_KERNEL;
  822. return 0;
  823. err_wrid:
  824. kfree(qp->sq.wqe_head);
  825. kfree(qp->sq.w_list);
  826. kfree(qp->sq.wrid);
  827. kfree(qp->sq.wr_data);
  828. kfree(qp->rq.wrid);
  829. mlx5_db_free(dev->mdev, &qp->db);
  830. err_free:
  831. kvfree(*in);
  832. err_buf:
  833. mlx5_buf_free(dev->mdev, &qp->buf);
  834. return err;
  835. }
  836. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  837. {
  838. kfree(qp->sq.wqe_head);
  839. kfree(qp->sq.w_list);
  840. kfree(qp->sq.wrid);
  841. kfree(qp->sq.wr_data);
  842. kfree(qp->rq.wrid);
  843. mlx5_db_free(dev->mdev, &qp->db);
  844. mlx5_buf_free(dev->mdev, &qp->buf);
  845. }
  846. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  847. {
  848. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  849. (attr->qp_type == IB_QPT_XRC_INI))
  850. return MLX5_SRQ_RQ;
  851. else if (!qp->has_rq)
  852. return MLX5_ZERO_LEN_RQ;
  853. else
  854. return MLX5_NON_ZERO_RQ;
  855. }
  856. static int is_connected(enum ib_qp_type qp_type)
  857. {
  858. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  859. return 1;
  860. return 0;
  861. }
  862. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  863. struct mlx5_ib_sq *sq, u32 tdn)
  864. {
  865. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  866. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  867. MLX5_SET(tisc, tisc, transport_domain, tdn);
  868. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  869. }
  870. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  871. struct mlx5_ib_sq *sq)
  872. {
  873. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  874. }
  875. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  876. struct mlx5_ib_sq *sq, void *qpin,
  877. struct ib_pd *pd)
  878. {
  879. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  880. __be64 *pas;
  881. void *in;
  882. void *sqc;
  883. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  884. void *wq;
  885. int inlen;
  886. int err;
  887. int page_shift = 0;
  888. int npages;
  889. int ncont = 0;
  890. u32 offset = 0;
  891. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  892. &sq->ubuffer.umem, &npages, &page_shift,
  893. &ncont, &offset);
  894. if (err)
  895. return err;
  896. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  897. in = mlx5_vzalloc(inlen);
  898. if (!in) {
  899. err = -ENOMEM;
  900. goto err_umem;
  901. }
  902. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  903. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  904. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  905. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  906. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  907. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  908. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  909. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  910. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  911. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  912. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  913. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  914. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  915. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  916. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  917. MLX5_SET(wq, wq, page_offset, offset);
  918. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  919. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  920. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  921. kvfree(in);
  922. if (err)
  923. goto err_umem;
  924. return 0;
  925. err_umem:
  926. ib_umem_release(sq->ubuffer.umem);
  927. sq->ubuffer.umem = NULL;
  928. return err;
  929. }
  930. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  931. struct mlx5_ib_sq *sq)
  932. {
  933. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  934. ib_umem_release(sq->ubuffer.umem);
  935. }
  936. static int get_rq_pas_size(void *qpc)
  937. {
  938. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  939. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  940. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  941. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  942. u32 po_quanta = 1 << (log_page_size - 6);
  943. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  944. u32 page_size = 1 << log_page_size;
  945. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  946. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  947. return rq_num_pas * sizeof(u64);
  948. }
  949. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  950. struct mlx5_ib_rq *rq, void *qpin)
  951. {
  952. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  953. __be64 *pas;
  954. __be64 *qp_pas;
  955. void *in;
  956. void *rqc;
  957. void *wq;
  958. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  959. int inlen;
  960. int err;
  961. u32 rq_pas_size = get_rq_pas_size(qpc);
  962. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  963. in = mlx5_vzalloc(inlen);
  964. if (!in)
  965. return -ENOMEM;
  966. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  967. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  968. MLX5_SET(rqc, rqc, vsd, 1);
  969. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  970. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  971. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  972. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  973. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  974. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  975. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  976. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  977. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  978. MLX5_SET(wq, wq, end_padding_mode,
  979. MLX5_GET(qpc, qpc, end_padding_mode));
  980. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  981. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  982. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  983. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  984. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  985. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  986. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  987. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  988. memcpy(pas, qp_pas, rq_pas_size);
  989. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  990. kvfree(in);
  991. return err;
  992. }
  993. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  994. struct mlx5_ib_rq *rq)
  995. {
  996. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  997. }
  998. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  999. struct mlx5_ib_rq *rq, u32 tdn)
  1000. {
  1001. u32 *in;
  1002. void *tirc;
  1003. int inlen;
  1004. int err;
  1005. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1006. in = mlx5_vzalloc(inlen);
  1007. if (!in)
  1008. return -ENOMEM;
  1009. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1010. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1011. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1012. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1013. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1014. kvfree(in);
  1015. return err;
  1016. }
  1017. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1018. struct mlx5_ib_rq *rq)
  1019. {
  1020. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1021. }
  1022. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1023. u32 *in,
  1024. struct ib_pd *pd)
  1025. {
  1026. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1027. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1028. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1029. struct ib_uobject *uobj = pd->uobject;
  1030. struct ib_ucontext *ucontext = uobj->context;
  1031. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1032. int err;
  1033. u32 tdn = mucontext->tdn;
  1034. if (qp->sq.wqe_cnt) {
  1035. err = create_raw_packet_qp_tis(dev, sq, tdn);
  1036. if (err)
  1037. return err;
  1038. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1039. if (err)
  1040. goto err_destroy_tis;
  1041. sq->base.container_mibqp = qp;
  1042. }
  1043. if (qp->rq.wqe_cnt) {
  1044. rq->base.container_mibqp = qp;
  1045. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1046. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1047. err = create_raw_packet_qp_rq(dev, rq, in);
  1048. if (err)
  1049. goto err_destroy_sq;
  1050. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1051. if (err)
  1052. goto err_destroy_rq;
  1053. }
  1054. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1055. rq->base.mqp.qpn;
  1056. return 0;
  1057. err_destroy_rq:
  1058. destroy_raw_packet_qp_rq(dev, rq);
  1059. err_destroy_sq:
  1060. if (!qp->sq.wqe_cnt)
  1061. return err;
  1062. destroy_raw_packet_qp_sq(dev, sq);
  1063. err_destroy_tis:
  1064. destroy_raw_packet_qp_tis(dev, sq);
  1065. return err;
  1066. }
  1067. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1068. struct mlx5_ib_qp *qp)
  1069. {
  1070. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1071. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1072. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1073. if (qp->rq.wqe_cnt) {
  1074. destroy_raw_packet_qp_tir(dev, rq);
  1075. destroy_raw_packet_qp_rq(dev, rq);
  1076. }
  1077. if (qp->sq.wqe_cnt) {
  1078. destroy_raw_packet_qp_sq(dev, sq);
  1079. destroy_raw_packet_qp_tis(dev, sq);
  1080. }
  1081. }
  1082. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1083. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1084. {
  1085. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1086. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1087. sq->sq = &qp->sq;
  1088. rq->rq = &qp->rq;
  1089. sq->doorbell = &qp->db;
  1090. rq->doorbell = &qp->db;
  1091. }
  1092. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1093. {
  1094. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1095. }
  1096. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1097. struct ib_pd *pd,
  1098. struct ib_qp_init_attr *init_attr,
  1099. struct ib_udata *udata)
  1100. {
  1101. struct ib_uobject *uobj = pd->uobject;
  1102. struct ib_ucontext *ucontext = uobj->context;
  1103. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1104. struct mlx5_ib_create_qp_resp resp = {};
  1105. int inlen;
  1106. int err;
  1107. u32 *in;
  1108. void *tirc;
  1109. void *hfso;
  1110. u32 selected_fields = 0;
  1111. size_t min_resp_len;
  1112. u32 tdn = mucontext->tdn;
  1113. struct mlx5_ib_create_qp_rss ucmd = {};
  1114. size_t required_cmd_sz;
  1115. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1116. return -EOPNOTSUPP;
  1117. if (init_attr->create_flags || init_attr->send_cq)
  1118. return -EINVAL;
  1119. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1120. if (udata->outlen < min_resp_len)
  1121. return -EINVAL;
  1122. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1123. if (udata->inlen < required_cmd_sz) {
  1124. mlx5_ib_dbg(dev, "invalid inlen\n");
  1125. return -EINVAL;
  1126. }
  1127. if (udata->inlen > sizeof(ucmd) &&
  1128. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1129. udata->inlen - sizeof(ucmd))) {
  1130. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1131. return -EOPNOTSUPP;
  1132. }
  1133. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1134. mlx5_ib_dbg(dev, "copy failed\n");
  1135. return -EFAULT;
  1136. }
  1137. if (ucmd.comp_mask) {
  1138. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1139. return -EOPNOTSUPP;
  1140. }
  1141. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1142. mlx5_ib_dbg(dev, "invalid reserved\n");
  1143. return -EOPNOTSUPP;
  1144. }
  1145. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1146. if (err) {
  1147. mlx5_ib_dbg(dev, "copy failed\n");
  1148. return -EINVAL;
  1149. }
  1150. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1151. in = mlx5_vzalloc(inlen);
  1152. if (!in)
  1153. return -ENOMEM;
  1154. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1155. MLX5_SET(tirc, tirc, disp_type,
  1156. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1157. MLX5_SET(tirc, tirc, indirect_table,
  1158. init_attr->rwq_ind_tbl->ind_tbl_num);
  1159. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1160. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1161. switch (ucmd.rx_hash_function) {
  1162. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1163. {
  1164. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1165. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1166. if (len != ucmd.rx_key_len) {
  1167. err = -EINVAL;
  1168. goto err;
  1169. }
  1170. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1171. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1172. memcpy(rss_key, ucmd.rx_hash_key, len);
  1173. break;
  1174. }
  1175. default:
  1176. err = -EOPNOTSUPP;
  1177. goto err;
  1178. }
  1179. if (!ucmd.rx_hash_fields_mask) {
  1180. /* special case when this TIR serves as steering entry without hashing */
  1181. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1182. goto create_tir;
  1183. err = -EINVAL;
  1184. goto err;
  1185. }
  1186. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1187. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1188. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1189. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1190. err = -EINVAL;
  1191. goto err;
  1192. }
  1193. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1194. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1195. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1196. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1197. MLX5_L3_PROT_TYPE_IPV4);
  1198. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1199. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1200. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1201. MLX5_L3_PROT_TYPE_IPV6);
  1202. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1203. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1204. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1205. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1206. err = -EINVAL;
  1207. goto err;
  1208. }
  1209. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1210. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1211. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1212. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1213. MLX5_L4_PROT_TYPE_TCP);
  1214. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1215. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1216. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1217. MLX5_L4_PROT_TYPE_UDP);
  1218. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1219. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1220. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1221. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1222. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1223. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1224. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1225. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1226. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1227. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1228. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1229. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1230. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1231. create_tir:
  1232. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1233. if (err)
  1234. goto err;
  1235. kvfree(in);
  1236. /* qpn is reserved for that QP */
  1237. qp->trans_qp.base.mqp.qpn = 0;
  1238. qp->flags |= MLX5_IB_QP_RSS;
  1239. return 0;
  1240. err:
  1241. kvfree(in);
  1242. return err;
  1243. }
  1244. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1245. struct ib_qp_init_attr *init_attr,
  1246. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1247. {
  1248. struct mlx5_ib_resources *devr = &dev->devr;
  1249. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1250. struct mlx5_core_dev *mdev = dev->mdev;
  1251. struct mlx5_ib_create_qp_resp resp;
  1252. struct mlx5_ib_cq *send_cq;
  1253. struct mlx5_ib_cq *recv_cq;
  1254. unsigned long flags;
  1255. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1256. struct mlx5_ib_create_qp ucmd;
  1257. struct mlx5_ib_qp_base *base;
  1258. void *qpc;
  1259. u32 *in;
  1260. int err;
  1261. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1262. &qp->raw_packet_qp.rq.base :
  1263. &qp->trans_qp.base;
  1264. mutex_init(&qp->mutex);
  1265. spin_lock_init(&qp->sq.lock);
  1266. spin_lock_init(&qp->rq.lock);
  1267. if (init_attr->rwq_ind_tbl) {
  1268. if (!udata)
  1269. return -ENOSYS;
  1270. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1271. return err;
  1272. }
  1273. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1274. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1275. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1276. return -EINVAL;
  1277. } else {
  1278. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1279. }
  1280. }
  1281. if (init_attr->create_flags &
  1282. (IB_QP_CREATE_CROSS_CHANNEL |
  1283. IB_QP_CREATE_MANAGED_SEND |
  1284. IB_QP_CREATE_MANAGED_RECV)) {
  1285. if (!MLX5_CAP_GEN(mdev, cd)) {
  1286. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1287. return -EINVAL;
  1288. }
  1289. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1290. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1291. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1292. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1293. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1294. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1295. }
  1296. if (init_attr->qp_type == IB_QPT_UD &&
  1297. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1298. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1299. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1300. return -EOPNOTSUPP;
  1301. }
  1302. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1303. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1304. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1305. return -EOPNOTSUPP;
  1306. }
  1307. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1308. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1309. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1310. return -EOPNOTSUPP;
  1311. }
  1312. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1313. }
  1314. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1315. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1316. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1317. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1318. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1319. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1320. return -EOPNOTSUPP;
  1321. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1322. }
  1323. if (pd && pd->uobject) {
  1324. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1325. mlx5_ib_dbg(dev, "copy failed\n");
  1326. return -EFAULT;
  1327. }
  1328. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1329. &ucmd, udata->inlen, &uidx);
  1330. if (err)
  1331. return err;
  1332. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1333. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1334. } else {
  1335. qp->wq_sig = !!wq_signature;
  1336. }
  1337. qp->has_rq = qp_has_rq(init_attr);
  1338. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1339. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1340. if (err) {
  1341. mlx5_ib_dbg(dev, "err %d\n", err);
  1342. return err;
  1343. }
  1344. if (pd) {
  1345. if (pd->uobject) {
  1346. __u32 max_wqes =
  1347. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1348. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1349. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1350. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1351. mlx5_ib_dbg(dev, "invalid rq params\n");
  1352. return -EINVAL;
  1353. }
  1354. if (ucmd.sq_wqe_count > max_wqes) {
  1355. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1356. ucmd.sq_wqe_count, max_wqes);
  1357. return -EINVAL;
  1358. }
  1359. if (init_attr->create_flags &
  1360. mlx5_ib_create_qp_sqpn_qp1()) {
  1361. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1362. return -EINVAL;
  1363. }
  1364. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1365. &resp, &inlen, base);
  1366. if (err)
  1367. mlx5_ib_dbg(dev, "err %d\n", err);
  1368. } else {
  1369. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1370. base);
  1371. if (err)
  1372. mlx5_ib_dbg(dev, "err %d\n", err);
  1373. }
  1374. if (err)
  1375. return err;
  1376. } else {
  1377. in = mlx5_vzalloc(inlen);
  1378. if (!in)
  1379. return -ENOMEM;
  1380. qp->create_type = MLX5_QP_EMPTY;
  1381. }
  1382. if (is_sqp(init_attr->qp_type))
  1383. qp->port = init_attr->port_num;
  1384. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1385. MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
  1386. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1387. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1388. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1389. else
  1390. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1391. if (qp->wq_sig)
  1392. MLX5_SET(qpc, qpc, wq_signature, 1);
  1393. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1394. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1395. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1396. MLX5_SET(qpc, qpc, cd_master, 1);
  1397. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1398. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1399. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1400. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1401. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1402. int rcqe_sz;
  1403. int scqe_sz;
  1404. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1405. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1406. if (rcqe_sz == 128)
  1407. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1408. else
  1409. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1410. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1411. if (scqe_sz == 128)
  1412. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1413. else
  1414. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1415. }
  1416. }
  1417. if (qp->rq.wqe_cnt) {
  1418. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1419. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1420. }
  1421. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1422. if (qp->sq.wqe_cnt)
  1423. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1424. else
  1425. MLX5_SET(qpc, qpc, no_sq, 1);
  1426. /* Set default resources */
  1427. switch (init_attr->qp_type) {
  1428. case IB_QPT_XRC_TGT:
  1429. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1430. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1431. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1432. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1433. break;
  1434. case IB_QPT_XRC_INI:
  1435. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1436. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1437. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1438. break;
  1439. default:
  1440. if (init_attr->srq) {
  1441. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1442. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1443. } else {
  1444. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1445. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1446. }
  1447. }
  1448. if (init_attr->send_cq)
  1449. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1450. if (init_attr->recv_cq)
  1451. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1452. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1453. /* 0xffffff means we ask to work with cqe version 0 */
  1454. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1455. MLX5_SET(qpc, qpc, user_index, uidx);
  1456. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1457. if (init_attr->qp_type == IB_QPT_UD &&
  1458. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1459. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1460. qp->flags |= MLX5_IB_QP_LSO;
  1461. }
  1462. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1463. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1464. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1465. err = create_raw_packet_qp(dev, qp, in, pd);
  1466. } else {
  1467. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1468. }
  1469. if (err) {
  1470. mlx5_ib_dbg(dev, "create qp failed\n");
  1471. goto err_create;
  1472. }
  1473. kvfree(in);
  1474. base->container_mibqp = qp;
  1475. base->mqp.event = mlx5_ib_qp_event;
  1476. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1477. &send_cq, &recv_cq);
  1478. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1479. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1480. /* Maintain device to QPs access, needed for further handling via reset
  1481. * flow
  1482. */
  1483. list_add_tail(&qp->qps_list, &dev->qp_list);
  1484. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1485. */
  1486. if (send_cq)
  1487. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1488. if (recv_cq)
  1489. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1490. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1491. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1492. return 0;
  1493. err_create:
  1494. if (qp->create_type == MLX5_QP_USER)
  1495. destroy_qp_user(dev, pd, qp, base);
  1496. else if (qp->create_type == MLX5_QP_KERNEL)
  1497. destroy_qp_kernel(dev, qp);
  1498. kvfree(in);
  1499. return err;
  1500. }
  1501. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1502. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1503. {
  1504. if (send_cq) {
  1505. if (recv_cq) {
  1506. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1507. spin_lock(&send_cq->lock);
  1508. spin_lock_nested(&recv_cq->lock,
  1509. SINGLE_DEPTH_NESTING);
  1510. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1511. spin_lock(&send_cq->lock);
  1512. __acquire(&recv_cq->lock);
  1513. } else {
  1514. spin_lock(&recv_cq->lock);
  1515. spin_lock_nested(&send_cq->lock,
  1516. SINGLE_DEPTH_NESTING);
  1517. }
  1518. } else {
  1519. spin_lock(&send_cq->lock);
  1520. __acquire(&recv_cq->lock);
  1521. }
  1522. } else if (recv_cq) {
  1523. spin_lock(&recv_cq->lock);
  1524. __acquire(&send_cq->lock);
  1525. } else {
  1526. __acquire(&send_cq->lock);
  1527. __acquire(&recv_cq->lock);
  1528. }
  1529. }
  1530. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1531. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1532. {
  1533. if (send_cq) {
  1534. if (recv_cq) {
  1535. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1536. spin_unlock(&recv_cq->lock);
  1537. spin_unlock(&send_cq->lock);
  1538. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1539. __release(&recv_cq->lock);
  1540. spin_unlock(&send_cq->lock);
  1541. } else {
  1542. spin_unlock(&send_cq->lock);
  1543. spin_unlock(&recv_cq->lock);
  1544. }
  1545. } else {
  1546. __release(&recv_cq->lock);
  1547. spin_unlock(&send_cq->lock);
  1548. }
  1549. } else if (recv_cq) {
  1550. __release(&send_cq->lock);
  1551. spin_unlock(&recv_cq->lock);
  1552. } else {
  1553. __release(&recv_cq->lock);
  1554. __release(&send_cq->lock);
  1555. }
  1556. }
  1557. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1558. {
  1559. return to_mpd(qp->ibqp.pd);
  1560. }
  1561. static void get_cqs(enum ib_qp_type qp_type,
  1562. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1563. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1564. {
  1565. switch (qp_type) {
  1566. case IB_QPT_XRC_TGT:
  1567. *send_cq = NULL;
  1568. *recv_cq = NULL;
  1569. break;
  1570. case MLX5_IB_QPT_REG_UMR:
  1571. case IB_QPT_XRC_INI:
  1572. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1573. *recv_cq = NULL;
  1574. break;
  1575. case IB_QPT_SMI:
  1576. case MLX5_IB_QPT_HW_GSI:
  1577. case IB_QPT_RC:
  1578. case IB_QPT_UC:
  1579. case IB_QPT_UD:
  1580. case IB_QPT_RAW_IPV6:
  1581. case IB_QPT_RAW_ETHERTYPE:
  1582. case IB_QPT_RAW_PACKET:
  1583. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1584. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1585. break;
  1586. case IB_QPT_MAX:
  1587. default:
  1588. *send_cq = NULL;
  1589. *recv_cq = NULL;
  1590. break;
  1591. }
  1592. }
  1593. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1594. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1595. u8 lag_tx_affinity);
  1596. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1597. {
  1598. struct mlx5_ib_cq *send_cq, *recv_cq;
  1599. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1600. unsigned long flags;
  1601. int err;
  1602. if (qp->ibqp.rwq_ind_tbl) {
  1603. destroy_rss_raw_qp_tir(dev, qp);
  1604. return;
  1605. }
  1606. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1607. &qp->raw_packet_qp.rq.base :
  1608. &qp->trans_qp.base;
  1609. if (qp->state != IB_QPS_RESET) {
  1610. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1611. err = mlx5_core_qp_modify(dev->mdev,
  1612. MLX5_CMD_OP_2RST_QP, 0,
  1613. NULL, &base->mqp);
  1614. } else {
  1615. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1616. .operation = MLX5_CMD_OP_2RST_QP
  1617. };
  1618. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1619. }
  1620. if (err)
  1621. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1622. base->mqp.qpn);
  1623. }
  1624. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1625. &send_cq, &recv_cq);
  1626. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1627. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1628. /* del from lists under both locks above to protect reset flow paths */
  1629. list_del(&qp->qps_list);
  1630. if (send_cq)
  1631. list_del(&qp->cq_send_list);
  1632. if (recv_cq)
  1633. list_del(&qp->cq_recv_list);
  1634. if (qp->create_type == MLX5_QP_KERNEL) {
  1635. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1636. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1637. if (send_cq != recv_cq)
  1638. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1639. NULL);
  1640. }
  1641. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1642. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1643. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1644. destroy_raw_packet_qp(dev, qp);
  1645. } else {
  1646. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1647. if (err)
  1648. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1649. base->mqp.qpn);
  1650. }
  1651. if (qp->create_type == MLX5_QP_KERNEL)
  1652. destroy_qp_kernel(dev, qp);
  1653. else if (qp->create_type == MLX5_QP_USER)
  1654. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1655. }
  1656. static const char *ib_qp_type_str(enum ib_qp_type type)
  1657. {
  1658. switch (type) {
  1659. case IB_QPT_SMI:
  1660. return "IB_QPT_SMI";
  1661. case IB_QPT_GSI:
  1662. return "IB_QPT_GSI";
  1663. case IB_QPT_RC:
  1664. return "IB_QPT_RC";
  1665. case IB_QPT_UC:
  1666. return "IB_QPT_UC";
  1667. case IB_QPT_UD:
  1668. return "IB_QPT_UD";
  1669. case IB_QPT_RAW_IPV6:
  1670. return "IB_QPT_RAW_IPV6";
  1671. case IB_QPT_RAW_ETHERTYPE:
  1672. return "IB_QPT_RAW_ETHERTYPE";
  1673. case IB_QPT_XRC_INI:
  1674. return "IB_QPT_XRC_INI";
  1675. case IB_QPT_XRC_TGT:
  1676. return "IB_QPT_XRC_TGT";
  1677. case IB_QPT_RAW_PACKET:
  1678. return "IB_QPT_RAW_PACKET";
  1679. case MLX5_IB_QPT_REG_UMR:
  1680. return "MLX5_IB_QPT_REG_UMR";
  1681. case IB_QPT_MAX:
  1682. default:
  1683. return "Invalid QP type";
  1684. }
  1685. }
  1686. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1687. struct ib_qp_init_attr *init_attr,
  1688. struct ib_udata *udata)
  1689. {
  1690. struct mlx5_ib_dev *dev;
  1691. struct mlx5_ib_qp *qp;
  1692. u16 xrcdn = 0;
  1693. int err;
  1694. if (pd) {
  1695. dev = to_mdev(pd->device);
  1696. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1697. if (!pd->uobject) {
  1698. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1699. return ERR_PTR(-EINVAL);
  1700. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1701. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1702. return ERR_PTR(-EINVAL);
  1703. }
  1704. }
  1705. } else {
  1706. /* being cautious here */
  1707. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1708. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1709. pr_warn("%s: no PD for transport %s\n", __func__,
  1710. ib_qp_type_str(init_attr->qp_type));
  1711. return ERR_PTR(-EINVAL);
  1712. }
  1713. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1714. }
  1715. switch (init_attr->qp_type) {
  1716. case IB_QPT_XRC_TGT:
  1717. case IB_QPT_XRC_INI:
  1718. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1719. mlx5_ib_dbg(dev, "XRC not supported\n");
  1720. return ERR_PTR(-ENOSYS);
  1721. }
  1722. init_attr->recv_cq = NULL;
  1723. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1724. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1725. init_attr->send_cq = NULL;
  1726. }
  1727. /* fall through */
  1728. case IB_QPT_RAW_PACKET:
  1729. case IB_QPT_RC:
  1730. case IB_QPT_UC:
  1731. case IB_QPT_UD:
  1732. case IB_QPT_SMI:
  1733. case MLX5_IB_QPT_HW_GSI:
  1734. case MLX5_IB_QPT_REG_UMR:
  1735. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1736. if (!qp)
  1737. return ERR_PTR(-ENOMEM);
  1738. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1739. if (err) {
  1740. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1741. kfree(qp);
  1742. return ERR_PTR(err);
  1743. }
  1744. if (is_qp0(init_attr->qp_type))
  1745. qp->ibqp.qp_num = 0;
  1746. else if (is_qp1(init_attr->qp_type))
  1747. qp->ibqp.qp_num = 1;
  1748. else
  1749. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1750. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1751. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1752. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1753. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1754. qp->trans_qp.xrcdn = xrcdn;
  1755. break;
  1756. case IB_QPT_GSI:
  1757. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1758. case IB_QPT_RAW_IPV6:
  1759. case IB_QPT_RAW_ETHERTYPE:
  1760. case IB_QPT_MAX:
  1761. default:
  1762. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1763. init_attr->qp_type);
  1764. /* Don't support raw QPs */
  1765. return ERR_PTR(-EINVAL);
  1766. }
  1767. return &qp->ibqp;
  1768. }
  1769. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1770. {
  1771. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1772. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1773. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1774. return mlx5_ib_gsi_destroy_qp(qp);
  1775. destroy_qp_common(dev, mqp);
  1776. kfree(mqp);
  1777. return 0;
  1778. }
  1779. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1780. int attr_mask)
  1781. {
  1782. u32 hw_access_flags = 0;
  1783. u8 dest_rd_atomic;
  1784. u32 access_flags;
  1785. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1786. dest_rd_atomic = attr->max_dest_rd_atomic;
  1787. else
  1788. dest_rd_atomic = qp->trans_qp.resp_depth;
  1789. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1790. access_flags = attr->qp_access_flags;
  1791. else
  1792. access_flags = qp->trans_qp.atomic_rd_en;
  1793. if (!dest_rd_atomic)
  1794. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1795. if (access_flags & IB_ACCESS_REMOTE_READ)
  1796. hw_access_flags |= MLX5_QP_BIT_RRE;
  1797. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1798. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1799. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1800. hw_access_flags |= MLX5_QP_BIT_RWE;
  1801. return cpu_to_be32(hw_access_flags);
  1802. }
  1803. enum {
  1804. MLX5_PATH_FLAG_FL = 1 << 0,
  1805. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1806. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1807. };
  1808. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1809. {
  1810. if (rate == IB_RATE_PORT_CURRENT) {
  1811. return 0;
  1812. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1813. return -EINVAL;
  1814. } else {
  1815. while (rate != IB_RATE_2_5_GBPS &&
  1816. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1817. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1818. --rate;
  1819. }
  1820. return rate + MLX5_STAT_RATE_OFFSET;
  1821. }
  1822. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1823. struct mlx5_ib_sq *sq, u8 sl)
  1824. {
  1825. void *in;
  1826. void *tisc;
  1827. int inlen;
  1828. int err;
  1829. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1830. in = mlx5_vzalloc(inlen);
  1831. if (!in)
  1832. return -ENOMEM;
  1833. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1834. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1835. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1836. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1837. kvfree(in);
  1838. return err;
  1839. }
  1840. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  1841. struct mlx5_ib_sq *sq, u8 tx_affinity)
  1842. {
  1843. void *in;
  1844. void *tisc;
  1845. int inlen;
  1846. int err;
  1847. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1848. in = mlx5_vzalloc(inlen);
  1849. if (!in)
  1850. return -ENOMEM;
  1851. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  1852. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1853. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  1854. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1855. kvfree(in);
  1856. return err;
  1857. }
  1858. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1859. const struct ib_ah_attr *ah,
  1860. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1861. u32 path_flags, const struct ib_qp_attr *attr,
  1862. bool alt)
  1863. {
  1864. enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
  1865. int err;
  1866. enum ib_gid_type gid_type;
  1867. if (attr_mask & IB_QP_PKEY_INDEX)
  1868. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1869. attr->pkey_index);
  1870. if (ah->ah_flags & IB_AH_GRH) {
  1871. if (ah->grh.sgid_index >=
  1872. dev->mdev->port_caps[port - 1].gid_table_len) {
  1873. pr_err("sgid_index (%u) too large. max is %d\n",
  1874. ah->grh.sgid_index,
  1875. dev->mdev->port_caps[port - 1].gid_table_len);
  1876. return -EINVAL;
  1877. }
  1878. }
  1879. if (ll == IB_LINK_LAYER_ETHERNET) {
  1880. if (!(ah->ah_flags & IB_AH_GRH))
  1881. return -EINVAL;
  1882. err = mlx5_get_roce_gid_type(dev, port, ah->grh.sgid_index,
  1883. &gid_type);
  1884. if (err)
  1885. return err;
  1886. memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
  1887. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1888. ah->grh.sgid_index);
  1889. path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
  1890. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  1891. path->ecn_dscp = (ah->grh.traffic_class >> 2) & 0x3f;
  1892. } else {
  1893. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1894. path->fl_free_ar |=
  1895. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1896. path->rlid = cpu_to_be16(ah->dlid);
  1897. path->grh_mlid = ah->src_path_bits & 0x7f;
  1898. if (ah->ah_flags & IB_AH_GRH)
  1899. path->grh_mlid |= 1 << 7;
  1900. path->dci_cfi_prio_sl = ah->sl & 0xf;
  1901. }
  1902. if (ah->ah_flags & IB_AH_GRH) {
  1903. path->mgid_index = ah->grh.sgid_index;
  1904. path->hop_limit = ah->grh.hop_limit;
  1905. path->tclass_flowlabel =
  1906. cpu_to_be32((ah->grh.traffic_class << 20) |
  1907. (ah->grh.flow_label));
  1908. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1909. }
  1910. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1911. if (err < 0)
  1912. return err;
  1913. path->static_rate = err;
  1914. path->port = port;
  1915. if (attr_mask & IB_QP_TIMEOUT)
  1916. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1917. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1918. return modify_raw_packet_eth_prio(dev->mdev,
  1919. &qp->raw_packet_qp.sq,
  1920. ah->sl & 0xf);
  1921. return 0;
  1922. }
  1923. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1924. [MLX5_QP_STATE_INIT] = {
  1925. [MLX5_QP_STATE_INIT] = {
  1926. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1927. MLX5_QP_OPTPAR_RAE |
  1928. MLX5_QP_OPTPAR_RWE |
  1929. MLX5_QP_OPTPAR_PKEY_INDEX |
  1930. MLX5_QP_OPTPAR_PRI_PORT,
  1931. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1932. MLX5_QP_OPTPAR_PKEY_INDEX |
  1933. MLX5_QP_OPTPAR_PRI_PORT,
  1934. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1935. MLX5_QP_OPTPAR_Q_KEY |
  1936. MLX5_QP_OPTPAR_PRI_PORT,
  1937. },
  1938. [MLX5_QP_STATE_RTR] = {
  1939. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1940. MLX5_QP_OPTPAR_RRE |
  1941. MLX5_QP_OPTPAR_RAE |
  1942. MLX5_QP_OPTPAR_RWE |
  1943. MLX5_QP_OPTPAR_PKEY_INDEX,
  1944. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1945. MLX5_QP_OPTPAR_RWE |
  1946. MLX5_QP_OPTPAR_PKEY_INDEX,
  1947. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1948. MLX5_QP_OPTPAR_Q_KEY,
  1949. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1950. MLX5_QP_OPTPAR_Q_KEY,
  1951. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1952. MLX5_QP_OPTPAR_RRE |
  1953. MLX5_QP_OPTPAR_RAE |
  1954. MLX5_QP_OPTPAR_RWE |
  1955. MLX5_QP_OPTPAR_PKEY_INDEX,
  1956. },
  1957. },
  1958. [MLX5_QP_STATE_RTR] = {
  1959. [MLX5_QP_STATE_RTS] = {
  1960. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1961. MLX5_QP_OPTPAR_RRE |
  1962. MLX5_QP_OPTPAR_RAE |
  1963. MLX5_QP_OPTPAR_RWE |
  1964. MLX5_QP_OPTPAR_PM_STATE |
  1965. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1966. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1967. MLX5_QP_OPTPAR_RWE |
  1968. MLX5_QP_OPTPAR_PM_STATE,
  1969. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1970. },
  1971. },
  1972. [MLX5_QP_STATE_RTS] = {
  1973. [MLX5_QP_STATE_RTS] = {
  1974. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1975. MLX5_QP_OPTPAR_RAE |
  1976. MLX5_QP_OPTPAR_RWE |
  1977. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1978. MLX5_QP_OPTPAR_PM_STATE |
  1979. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1980. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1981. MLX5_QP_OPTPAR_PM_STATE |
  1982. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1983. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1984. MLX5_QP_OPTPAR_SRQN |
  1985. MLX5_QP_OPTPAR_CQN_RCV,
  1986. },
  1987. },
  1988. [MLX5_QP_STATE_SQER] = {
  1989. [MLX5_QP_STATE_RTS] = {
  1990. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1991. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1992. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1993. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1994. MLX5_QP_OPTPAR_RWE |
  1995. MLX5_QP_OPTPAR_RAE |
  1996. MLX5_QP_OPTPAR_RRE,
  1997. },
  1998. },
  1999. };
  2000. static int ib_nr_to_mlx5_nr(int ib_mask)
  2001. {
  2002. switch (ib_mask) {
  2003. case IB_QP_STATE:
  2004. return 0;
  2005. case IB_QP_CUR_STATE:
  2006. return 0;
  2007. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2008. return 0;
  2009. case IB_QP_ACCESS_FLAGS:
  2010. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2011. MLX5_QP_OPTPAR_RAE;
  2012. case IB_QP_PKEY_INDEX:
  2013. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2014. case IB_QP_PORT:
  2015. return MLX5_QP_OPTPAR_PRI_PORT;
  2016. case IB_QP_QKEY:
  2017. return MLX5_QP_OPTPAR_Q_KEY;
  2018. case IB_QP_AV:
  2019. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2020. MLX5_QP_OPTPAR_PRI_PORT;
  2021. case IB_QP_PATH_MTU:
  2022. return 0;
  2023. case IB_QP_TIMEOUT:
  2024. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2025. case IB_QP_RETRY_CNT:
  2026. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2027. case IB_QP_RNR_RETRY:
  2028. return MLX5_QP_OPTPAR_RNR_RETRY;
  2029. case IB_QP_RQ_PSN:
  2030. return 0;
  2031. case IB_QP_MAX_QP_RD_ATOMIC:
  2032. return MLX5_QP_OPTPAR_SRA_MAX;
  2033. case IB_QP_ALT_PATH:
  2034. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2035. case IB_QP_MIN_RNR_TIMER:
  2036. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2037. case IB_QP_SQ_PSN:
  2038. return 0;
  2039. case IB_QP_MAX_DEST_RD_ATOMIC:
  2040. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2041. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2042. case IB_QP_PATH_MIG_STATE:
  2043. return MLX5_QP_OPTPAR_PM_STATE;
  2044. case IB_QP_CAP:
  2045. return 0;
  2046. case IB_QP_DEST_QPN:
  2047. return 0;
  2048. }
  2049. return 0;
  2050. }
  2051. static int ib_mask_to_mlx5_opt(int ib_mask)
  2052. {
  2053. int result = 0;
  2054. int i;
  2055. for (i = 0; i < 8 * sizeof(int); i++) {
  2056. if ((1 << i) & ib_mask)
  2057. result |= ib_nr_to_mlx5_nr(1 << i);
  2058. }
  2059. return result;
  2060. }
  2061. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2062. struct mlx5_ib_rq *rq, int new_state,
  2063. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2064. {
  2065. void *in;
  2066. void *rqc;
  2067. int inlen;
  2068. int err;
  2069. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2070. in = mlx5_vzalloc(inlen);
  2071. if (!in)
  2072. return -ENOMEM;
  2073. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2074. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2075. MLX5_SET(rqc, rqc, state, new_state);
  2076. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2077. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2078. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2079. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2080. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2081. } else
  2082. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2083. dev->ib_dev.name);
  2084. }
  2085. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2086. if (err)
  2087. goto out;
  2088. rq->state = new_state;
  2089. out:
  2090. kvfree(in);
  2091. return err;
  2092. }
  2093. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2094. struct mlx5_ib_sq *sq,
  2095. int new_state,
  2096. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2097. {
  2098. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2099. u32 old_rate = ibqp->rate_limit;
  2100. u32 new_rate = old_rate;
  2101. u16 rl_index = 0;
  2102. void *in;
  2103. void *sqc;
  2104. int inlen;
  2105. int err;
  2106. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2107. in = mlx5_vzalloc(inlen);
  2108. if (!in)
  2109. return -ENOMEM;
  2110. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2111. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2112. MLX5_SET(sqc, sqc, state, new_state);
  2113. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2114. if (new_state != MLX5_SQC_STATE_RDY)
  2115. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2116. __func__);
  2117. else
  2118. new_rate = raw_qp_param->rate_limit;
  2119. }
  2120. if (old_rate != new_rate) {
  2121. if (new_rate) {
  2122. err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
  2123. if (err) {
  2124. pr_err("Failed configuring rate %u: %d\n",
  2125. new_rate, err);
  2126. goto out;
  2127. }
  2128. }
  2129. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2130. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2131. }
  2132. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2133. if (err) {
  2134. /* Remove new rate from table if failed */
  2135. if (new_rate &&
  2136. old_rate != new_rate)
  2137. mlx5_rl_remove_rate(dev, new_rate);
  2138. goto out;
  2139. }
  2140. /* Only remove the old rate after new rate was set */
  2141. if ((old_rate &&
  2142. (old_rate != new_rate)) ||
  2143. (new_state != MLX5_SQC_STATE_RDY))
  2144. mlx5_rl_remove_rate(dev, old_rate);
  2145. ibqp->rate_limit = new_rate;
  2146. sq->state = new_state;
  2147. out:
  2148. kvfree(in);
  2149. return err;
  2150. }
  2151. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2152. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2153. u8 tx_affinity)
  2154. {
  2155. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2156. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2157. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2158. int modify_rq = !!qp->rq.wqe_cnt;
  2159. int modify_sq = !!qp->sq.wqe_cnt;
  2160. int rq_state;
  2161. int sq_state;
  2162. int err;
  2163. switch (raw_qp_param->operation) {
  2164. case MLX5_CMD_OP_RST2INIT_QP:
  2165. rq_state = MLX5_RQC_STATE_RDY;
  2166. sq_state = MLX5_SQC_STATE_RDY;
  2167. break;
  2168. case MLX5_CMD_OP_2ERR_QP:
  2169. rq_state = MLX5_RQC_STATE_ERR;
  2170. sq_state = MLX5_SQC_STATE_ERR;
  2171. break;
  2172. case MLX5_CMD_OP_2RST_QP:
  2173. rq_state = MLX5_RQC_STATE_RST;
  2174. sq_state = MLX5_SQC_STATE_RST;
  2175. break;
  2176. case MLX5_CMD_OP_RTR2RTS_QP:
  2177. case MLX5_CMD_OP_RTS2RTS_QP:
  2178. if (raw_qp_param->set_mask ==
  2179. MLX5_RAW_QP_RATE_LIMIT) {
  2180. modify_rq = 0;
  2181. sq_state = sq->state;
  2182. } else {
  2183. return raw_qp_param->set_mask ? -EINVAL : 0;
  2184. }
  2185. break;
  2186. case MLX5_CMD_OP_INIT2INIT_QP:
  2187. case MLX5_CMD_OP_INIT2RTR_QP:
  2188. if (raw_qp_param->set_mask)
  2189. return -EINVAL;
  2190. else
  2191. return 0;
  2192. default:
  2193. WARN_ON(1);
  2194. return -EINVAL;
  2195. }
  2196. if (modify_rq) {
  2197. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2198. if (err)
  2199. return err;
  2200. }
  2201. if (modify_sq) {
  2202. if (tx_affinity) {
  2203. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2204. tx_affinity);
  2205. if (err)
  2206. return err;
  2207. }
  2208. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2209. }
  2210. return 0;
  2211. }
  2212. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2213. const struct ib_qp_attr *attr, int attr_mask,
  2214. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2215. {
  2216. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2217. [MLX5_QP_STATE_RST] = {
  2218. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2219. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2220. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2221. },
  2222. [MLX5_QP_STATE_INIT] = {
  2223. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2224. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2225. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2226. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2227. },
  2228. [MLX5_QP_STATE_RTR] = {
  2229. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2230. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2231. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2232. },
  2233. [MLX5_QP_STATE_RTS] = {
  2234. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2235. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2236. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2237. },
  2238. [MLX5_QP_STATE_SQD] = {
  2239. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2240. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2241. },
  2242. [MLX5_QP_STATE_SQER] = {
  2243. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2244. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2245. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2246. },
  2247. [MLX5_QP_STATE_ERR] = {
  2248. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2249. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2250. }
  2251. };
  2252. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2253. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2254. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2255. struct mlx5_ib_cq *send_cq, *recv_cq;
  2256. struct mlx5_qp_context *context;
  2257. struct mlx5_ib_pd *pd;
  2258. struct mlx5_ib_port *mibport = NULL;
  2259. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2260. enum mlx5_qp_optpar optpar;
  2261. int mlx5_st;
  2262. int err;
  2263. u16 op;
  2264. u8 tx_affinity = 0;
  2265. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2266. if (!context)
  2267. return -ENOMEM;
  2268. err = to_mlx5_st(ibqp->qp_type);
  2269. if (err < 0) {
  2270. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2271. goto out;
  2272. }
  2273. context->flags = cpu_to_be32(err << 16);
  2274. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2275. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2276. } else {
  2277. switch (attr->path_mig_state) {
  2278. case IB_MIG_MIGRATED:
  2279. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2280. break;
  2281. case IB_MIG_REARM:
  2282. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2283. break;
  2284. case IB_MIG_ARMED:
  2285. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2286. break;
  2287. }
  2288. }
  2289. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2290. if ((ibqp->qp_type == IB_QPT_RC) ||
  2291. (ibqp->qp_type == IB_QPT_UD &&
  2292. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2293. (ibqp->qp_type == IB_QPT_UC) ||
  2294. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2295. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2296. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2297. if (mlx5_lag_is_active(dev->mdev)) {
  2298. tx_affinity = (unsigned int)atomic_add_return(1,
  2299. &dev->roce.next_port) %
  2300. MLX5_MAX_PORTS + 1;
  2301. context->flags |= cpu_to_be32(tx_affinity << 24);
  2302. }
  2303. }
  2304. }
  2305. if (is_sqp(ibqp->qp_type)) {
  2306. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2307. } else if (ibqp->qp_type == IB_QPT_UD ||
  2308. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2309. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2310. } else if (attr_mask & IB_QP_PATH_MTU) {
  2311. if (attr->path_mtu < IB_MTU_256 ||
  2312. attr->path_mtu > IB_MTU_4096) {
  2313. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2314. err = -EINVAL;
  2315. goto out;
  2316. }
  2317. context->mtu_msgmax = (attr->path_mtu << 5) |
  2318. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2319. }
  2320. if (attr_mask & IB_QP_DEST_QPN)
  2321. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2322. if (attr_mask & IB_QP_PKEY_INDEX)
  2323. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2324. /* todo implement counter_index functionality */
  2325. if (is_sqp(ibqp->qp_type))
  2326. context->pri_path.port = qp->port;
  2327. if (attr_mask & IB_QP_PORT)
  2328. context->pri_path.port = attr->port_num;
  2329. if (attr_mask & IB_QP_AV) {
  2330. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2331. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2332. attr_mask, 0, attr, false);
  2333. if (err)
  2334. goto out;
  2335. }
  2336. if (attr_mask & IB_QP_TIMEOUT)
  2337. context->pri_path.ackto_lt |= attr->timeout << 3;
  2338. if (attr_mask & IB_QP_ALT_PATH) {
  2339. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2340. &context->alt_path,
  2341. attr->alt_port_num,
  2342. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2343. 0, attr, true);
  2344. if (err)
  2345. goto out;
  2346. }
  2347. pd = get_pd(qp);
  2348. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2349. &send_cq, &recv_cq);
  2350. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2351. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2352. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2353. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2354. if (attr_mask & IB_QP_RNR_RETRY)
  2355. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2356. if (attr_mask & IB_QP_RETRY_CNT)
  2357. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2358. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2359. if (attr->max_rd_atomic)
  2360. context->params1 |=
  2361. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2362. }
  2363. if (attr_mask & IB_QP_SQ_PSN)
  2364. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2365. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2366. if (attr->max_dest_rd_atomic)
  2367. context->params2 |=
  2368. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2369. }
  2370. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2371. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2372. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2373. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2374. if (attr_mask & IB_QP_RQ_PSN)
  2375. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2376. if (attr_mask & IB_QP_QKEY)
  2377. context->qkey = cpu_to_be32(attr->qkey);
  2378. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2379. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2380. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2381. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2382. qp->port) - 1;
  2383. mibport = &dev->port[port_num];
  2384. context->qp_counter_set_usr_page |=
  2385. cpu_to_be32((u32)(mibport->q_cnts.set_id) << 24);
  2386. }
  2387. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2388. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2389. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2390. context->deth_sqpn = cpu_to_be32(1);
  2391. mlx5_cur = to_mlx5_state(cur_state);
  2392. mlx5_new = to_mlx5_state(new_state);
  2393. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2394. if (mlx5_st < 0)
  2395. goto out;
  2396. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2397. !optab[mlx5_cur][mlx5_new])
  2398. goto out;
  2399. op = optab[mlx5_cur][mlx5_new];
  2400. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2401. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2402. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  2403. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2404. raw_qp_param.operation = op;
  2405. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2406. raw_qp_param.rq_q_ctr_id = mibport->q_cnts.set_id;
  2407. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2408. }
  2409. if (attr_mask & IB_QP_RATE_LIMIT) {
  2410. raw_qp_param.rate_limit = attr->rate_limit;
  2411. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2412. }
  2413. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2414. } else {
  2415. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2416. &base->mqp);
  2417. }
  2418. if (err)
  2419. goto out;
  2420. qp->state = new_state;
  2421. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2422. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2423. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2424. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2425. if (attr_mask & IB_QP_PORT)
  2426. qp->port = attr->port_num;
  2427. if (attr_mask & IB_QP_ALT_PATH)
  2428. qp->trans_qp.alt_port = attr->alt_port_num;
  2429. /*
  2430. * If we moved a kernel QP to RESET, clean up all old CQ
  2431. * entries and reinitialize the QP.
  2432. */
  2433. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2434. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2435. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2436. if (send_cq != recv_cq)
  2437. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2438. qp->rq.head = 0;
  2439. qp->rq.tail = 0;
  2440. qp->sq.head = 0;
  2441. qp->sq.tail = 0;
  2442. qp->sq.cur_post = 0;
  2443. qp->sq.last_poll = 0;
  2444. qp->db.db[MLX5_RCV_DBR] = 0;
  2445. qp->db.db[MLX5_SND_DBR] = 0;
  2446. }
  2447. out:
  2448. kfree(context);
  2449. return err;
  2450. }
  2451. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2452. int attr_mask, struct ib_udata *udata)
  2453. {
  2454. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2455. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2456. enum ib_qp_type qp_type;
  2457. enum ib_qp_state cur_state, new_state;
  2458. int err = -EINVAL;
  2459. int port;
  2460. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2461. if (ibqp->rwq_ind_tbl)
  2462. return -ENOSYS;
  2463. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2464. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2465. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2466. IB_QPT_GSI : ibqp->qp_type;
  2467. mutex_lock(&qp->mutex);
  2468. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2469. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2470. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2471. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2472. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2473. }
  2474. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2475. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2476. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2477. cur_state, new_state, ibqp->qp_type, attr_mask);
  2478. goto out;
  2479. }
  2480. if ((attr_mask & IB_QP_PORT) &&
  2481. (attr->port_num == 0 ||
  2482. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2483. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2484. attr->port_num, dev->num_ports);
  2485. goto out;
  2486. }
  2487. if (attr_mask & IB_QP_PKEY_INDEX) {
  2488. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2489. if (attr->pkey_index >=
  2490. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2491. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2492. attr->pkey_index);
  2493. goto out;
  2494. }
  2495. }
  2496. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2497. attr->max_rd_atomic >
  2498. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2499. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2500. attr->max_rd_atomic);
  2501. goto out;
  2502. }
  2503. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2504. attr->max_dest_rd_atomic >
  2505. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2506. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2507. attr->max_dest_rd_atomic);
  2508. goto out;
  2509. }
  2510. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2511. err = 0;
  2512. goto out;
  2513. }
  2514. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2515. out:
  2516. mutex_unlock(&qp->mutex);
  2517. return err;
  2518. }
  2519. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2520. {
  2521. struct mlx5_ib_cq *cq;
  2522. unsigned cur;
  2523. cur = wq->head - wq->tail;
  2524. if (likely(cur + nreq < wq->max_post))
  2525. return 0;
  2526. cq = to_mcq(ib_cq);
  2527. spin_lock(&cq->lock);
  2528. cur = wq->head - wq->tail;
  2529. spin_unlock(&cq->lock);
  2530. return cur + nreq >= wq->max_post;
  2531. }
  2532. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2533. u64 remote_addr, u32 rkey)
  2534. {
  2535. rseg->raddr = cpu_to_be64(remote_addr);
  2536. rseg->rkey = cpu_to_be32(rkey);
  2537. rseg->reserved = 0;
  2538. }
  2539. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2540. struct ib_send_wr *wr, void *qend,
  2541. struct mlx5_ib_qp *qp, int *size)
  2542. {
  2543. void *seg = eseg;
  2544. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2545. if (wr->send_flags & IB_SEND_IP_CSUM)
  2546. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2547. MLX5_ETH_WQE_L4_CSUM;
  2548. seg += sizeof(struct mlx5_wqe_eth_seg);
  2549. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2550. if (wr->opcode == IB_WR_LSO) {
  2551. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2552. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  2553. u64 left, leftlen, copysz;
  2554. void *pdata = ud_wr->header;
  2555. left = ud_wr->hlen;
  2556. eseg->mss = cpu_to_be16(ud_wr->mss);
  2557. eseg->inline_hdr.sz = cpu_to_be16(left);
  2558. /*
  2559. * check if there is space till the end of queue, if yes,
  2560. * copy all in one shot, otherwise copy till the end of queue,
  2561. * rollback and than the copy the left
  2562. */
  2563. leftlen = qend - (void *)eseg->inline_hdr.start;
  2564. copysz = min_t(u64, leftlen, left);
  2565. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2566. if (likely(copysz > size_of_inl_hdr_start)) {
  2567. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2568. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2569. }
  2570. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2571. seg = mlx5_get_send_wqe(qp, 0);
  2572. left -= copysz;
  2573. pdata += copysz;
  2574. memcpy(seg, pdata, left);
  2575. seg += ALIGN(left, 16);
  2576. *size += ALIGN(left, 16) / 16;
  2577. }
  2578. }
  2579. return seg;
  2580. }
  2581. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2582. struct ib_send_wr *wr)
  2583. {
  2584. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2585. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2586. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2587. }
  2588. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2589. {
  2590. dseg->byte_count = cpu_to_be32(sg->length);
  2591. dseg->lkey = cpu_to_be32(sg->lkey);
  2592. dseg->addr = cpu_to_be64(sg->addr);
  2593. }
  2594. static u64 get_xlt_octo(u64 bytes)
  2595. {
  2596. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  2597. MLX5_IB_UMR_OCTOWORD;
  2598. }
  2599. static __be64 frwr_mkey_mask(void)
  2600. {
  2601. u64 result;
  2602. result = MLX5_MKEY_MASK_LEN |
  2603. MLX5_MKEY_MASK_PAGE_SIZE |
  2604. MLX5_MKEY_MASK_START_ADDR |
  2605. MLX5_MKEY_MASK_EN_RINVAL |
  2606. MLX5_MKEY_MASK_KEY |
  2607. MLX5_MKEY_MASK_LR |
  2608. MLX5_MKEY_MASK_LW |
  2609. MLX5_MKEY_MASK_RR |
  2610. MLX5_MKEY_MASK_RW |
  2611. MLX5_MKEY_MASK_A |
  2612. MLX5_MKEY_MASK_SMALL_FENCE |
  2613. MLX5_MKEY_MASK_FREE;
  2614. return cpu_to_be64(result);
  2615. }
  2616. static __be64 sig_mkey_mask(void)
  2617. {
  2618. u64 result;
  2619. result = MLX5_MKEY_MASK_LEN |
  2620. MLX5_MKEY_MASK_PAGE_SIZE |
  2621. MLX5_MKEY_MASK_START_ADDR |
  2622. MLX5_MKEY_MASK_EN_SIGERR |
  2623. MLX5_MKEY_MASK_EN_RINVAL |
  2624. MLX5_MKEY_MASK_KEY |
  2625. MLX5_MKEY_MASK_LR |
  2626. MLX5_MKEY_MASK_LW |
  2627. MLX5_MKEY_MASK_RR |
  2628. MLX5_MKEY_MASK_RW |
  2629. MLX5_MKEY_MASK_SMALL_FENCE |
  2630. MLX5_MKEY_MASK_FREE |
  2631. MLX5_MKEY_MASK_BSF_EN;
  2632. return cpu_to_be64(result);
  2633. }
  2634. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2635. struct mlx5_ib_mr *mr)
  2636. {
  2637. int size = mr->ndescs * mr->desc_size;
  2638. memset(umr, 0, sizeof(*umr));
  2639. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2640. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  2641. umr->mkey_mask = frwr_mkey_mask();
  2642. }
  2643. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2644. {
  2645. memset(umr, 0, sizeof(*umr));
  2646. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2647. umr->flags = MLX5_UMR_INLINE;
  2648. }
  2649. static __be64 get_umr_enable_mr_mask(void)
  2650. {
  2651. u64 result;
  2652. result = MLX5_MKEY_MASK_KEY |
  2653. MLX5_MKEY_MASK_FREE;
  2654. return cpu_to_be64(result);
  2655. }
  2656. static __be64 get_umr_disable_mr_mask(void)
  2657. {
  2658. u64 result;
  2659. result = MLX5_MKEY_MASK_FREE;
  2660. return cpu_to_be64(result);
  2661. }
  2662. static __be64 get_umr_update_translation_mask(void)
  2663. {
  2664. u64 result;
  2665. result = MLX5_MKEY_MASK_LEN |
  2666. MLX5_MKEY_MASK_PAGE_SIZE |
  2667. MLX5_MKEY_MASK_START_ADDR;
  2668. return cpu_to_be64(result);
  2669. }
  2670. static __be64 get_umr_update_access_mask(int atomic)
  2671. {
  2672. u64 result;
  2673. result = MLX5_MKEY_MASK_LR |
  2674. MLX5_MKEY_MASK_LW |
  2675. MLX5_MKEY_MASK_RR |
  2676. MLX5_MKEY_MASK_RW;
  2677. if (atomic)
  2678. result |= MLX5_MKEY_MASK_A;
  2679. return cpu_to_be64(result);
  2680. }
  2681. static __be64 get_umr_update_pd_mask(void)
  2682. {
  2683. u64 result;
  2684. result = MLX5_MKEY_MASK_PD;
  2685. return cpu_to_be64(result);
  2686. }
  2687. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2688. struct ib_send_wr *wr, int atomic)
  2689. {
  2690. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2691. memset(umr, 0, sizeof(*umr));
  2692. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2693. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2694. else
  2695. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2696. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  2697. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  2698. u64 offset = get_xlt_octo(umrwr->offset);
  2699. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  2700. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  2701. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2702. }
  2703. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2704. umr->mkey_mask |= get_umr_update_translation_mask();
  2705. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  2706. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  2707. umr->mkey_mask |= get_umr_update_pd_mask();
  2708. }
  2709. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  2710. umr->mkey_mask |= get_umr_enable_mr_mask();
  2711. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  2712. umr->mkey_mask |= get_umr_disable_mr_mask();
  2713. if (!wr->num_sge)
  2714. umr->flags |= MLX5_UMR_INLINE;
  2715. }
  2716. static u8 get_umr_flags(int acc)
  2717. {
  2718. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2719. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2720. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2721. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2722. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2723. }
  2724. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2725. struct mlx5_ib_mr *mr,
  2726. u32 key, int access)
  2727. {
  2728. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2729. memset(seg, 0, sizeof(*seg));
  2730. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  2731. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2732. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2733. /* KLMs take twice the size of MTTs */
  2734. ndescs *= 2;
  2735. seg->flags = get_umr_flags(access) | mr->access_mode;
  2736. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2737. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2738. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2739. seg->len = cpu_to_be64(mr->ibmr.length);
  2740. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2741. }
  2742. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2743. {
  2744. memset(seg, 0, sizeof(*seg));
  2745. seg->status = MLX5_MKEY_STATUS_FREE;
  2746. }
  2747. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2748. {
  2749. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2750. memset(seg, 0, sizeof(*seg));
  2751. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  2752. seg->status = MLX5_MKEY_STATUS_FREE;
  2753. seg->flags = convert_access(umrwr->access_flags);
  2754. if (umrwr->pd)
  2755. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2756. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  2757. !umrwr->length)
  2758. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  2759. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  2760. seg->len = cpu_to_be64(umrwr->length);
  2761. seg->log2_page_size = umrwr->page_shift;
  2762. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2763. mlx5_mkey_variant(umrwr->mkey));
  2764. }
  2765. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2766. struct mlx5_ib_mr *mr,
  2767. struct mlx5_ib_pd *pd)
  2768. {
  2769. int bcount = mr->desc_size * mr->ndescs;
  2770. dseg->addr = cpu_to_be64(mr->desc_map);
  2771. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2772. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2773. }
  2774. static __be32 send_ieth(struct ib_send_wr *wr)
  2775. {
  2776. switch (wr->opcode) {
  2777. case IB_WR_SEND_WITH_IMM:
  2778. case IB_WR_RDMA_WRITE_WITH_IMM:
  2779. return wr->ex.imm_data;
  2780. case IB_WR_SEND_WITH_INV:
  2781. return cpu_to_be32(wr->ex.invalidate_rkey);
  2782. default:
  2783. return 0;
  2784. }
  2785. }
  2786. static u8 calc_sig(void *wqe, int size)
  2787. {
  2788. u8 *p = wqe;
  2789. u8 res = 0;
  2790. int i;
  2791. for (i = 0; i < size; i++)
  2792. res ^= p[i];
  2793. return ~res;
  2794. }
  2795. static u8 wq_sig(void *wqe)
  2796. {
  2797. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2798. }
  2799. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2800. void *wqe, int *sz)
  2801. {
  2802. struct mlx5_wqe_inline_seg *seg;
  2803. void *qend = qp->sq.qend;
  2804. void *addr;
  2805. int inl = 0;
  2806. int copy;
  2807. int len;
  2808. int i;
  2809. seg = wqe;
  2810. wqe += sizeof(*seg);
  2811. for (i = 0; i < wr->num_sge; i++) {
  2812. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2813. len = wr->sg_list[i].length;
  2814. inl += len;
  2815. if (unlikely(inl > qp->max_inline_data))
  2816. return -ENOMEM;
  2817. if (unlikely(wqe + len > qend)) {
  2818. copy = qend - wqe;
  2819. memcpy(wqe, addr, copy);
  2820. addr += copy;
  2821. len -= copy;
  2822. wqe = mlx5_get_send_wqe(qp, 0);
  2823. }
  2824. memcpy(wqe, addr, len);
  2825. wqe += len;
  2826. }
  2827. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2828. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2829. return 0;
  2830. }
  2831. static u16 prot_field_size(enum ib_signature_type type)
  2832. {
  2833. switch (type) {
  2834. case IB_SIG_TYPE_T10_DIF:
  2835. return MLX5_DIF_SIZE;
  2836. default:
  2837. return 0;
  2838. }
  2839. }
  2840. static u8 bs_selector(int block_size)
  2841. {
  2842. switch (block_size) {
  2843. case 512: return 0x1;
  2844. case 520: return 0x2;
  2845. case 4096: return 0x3;
  2846. case 4160: return 0x4;
  2847. case 1073741824: return 0x5;
  2848. default: return 0;
  2849. }
  2850. }
  2851. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2852. struct mlx5_bsf_inl *inl)
  2853. {
  2854. /* Valid inline section and allow BSF refresh */
  2855. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2856. MLX5_BSF_REFRESH_DIF);
  2857. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2858. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2859. /* repeating block */
  2860. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2861. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2862. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2863. if (domain->sig.dif.ref_remap)
  2864. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2865. if (domain->sig.dif.app_escape) {
  2866. if (domain->sig.dif.ref_escape)
  2867. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2868. else
  2869. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2870. }
  2871. inl->dif_app_bitmask_check =
  2872. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2873. }
  2874. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2875. struct ib_sig_attrs *sig_attrs,
  2876. struct mlx5_bsf *bsf, u32 data_size)
  2877. {
  2878. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2879. struct mlx5_bsf_basic *basic = &bsf->basic;
  2880. struct ib_sig_domain *mem = &sig_attrs->mem;
  2881. struct ib_sig_domain *wire = &sig_attrs->wire;
  2882. memset(bsf, 0, sizeof(*bsf));
  2883. /* Basic + Extended + Inline */
  2884. basic->bsf_size_sbs = 1 << 7;
  2885. /* Input domain check byte mask */
  2886. basic->check_byte_mask = sig_attrs->check_mask;
  2887. basic->raw_data_size = cpu_to_be32(data_size);
  2888. /* Memory domain */
  2889. switch (sig_attrs->mem.sig_type) {
  2890. case IB_SIG_TYPE_NONE:
  2891. break;
  2892. case IB_SIG_TYPE_T10_DIF:
  2893. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2894. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2895. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2896. break;
  2897. default:
  2898. return -EINVAL;
  2899. }
  2900. /* Wire domain */
  2901. switch (sig_attrs->wire.sig_type) {
  2902. case IB_SIG_TYPE_NONE:
  2903. break;
  2904. case IB_SIG_TYPE_T10_DIF:
  2905. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2906. mem->sig_type == wire->sig_type) {
  2907. /* Same block structure */
  2908. basic->bsf_size_sbs |= 1 << 4;
  2909. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2910. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2911. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2912. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2913. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2914. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2915. } else
  2916. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2917. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2918. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2919. break;
  2920. default:
  2921. return -EINVAL;
  2922. }
  2923. return 0;
  2924. }
  2925. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2926. struct mlx5_ib_qp *qp, void **seg, int *size)
  2927. {
  2928. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2929. struct ib_mr *sig_mr = wr->sig_mr;
  2930. struct mlx5_bsf *bsf;
  2931. u32 data_len = wr->wr.sg_list->length;
  2932. u32 data_key = wr->wr.sg_list->lkey;
  2933. u64 data_va = wr->wr.sg_list->addr;
  2934. int ret;
  2935. int wqe_size;
  2936. if (!wr->prot ||
  2937. (data_key == wr->prot->lkey &&
  2938. data_va == wr->prot->addr &&
  2939. data_len == wr->prot->length)) {
  2940. /**
  2941. * Source domain doesn't contain signature information
  2942. * or data and protection are interleaved in memory.
  2943. * So need construct:
  2944. * ------------------
  2945. * | data_klm |
  2946. * ------------------
  2947. * | BSF |
  2948. * ------------------
  2949. **/
  2950. struct mlx5_klm *data_klm = *seg;
  2951. data_klm->bcount = cpu_to_be32(data_len);
  2952. data_klm->key = cpu_to_be32(data_key);
  2953. data_klm->va = cpu_to_be64(data_va);
  2954. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2955. } else {
  2956. /**
  2957. * Source domain contains signature information
  2958. * So need construct a strided block format:
  2959. * ---------------------------
  2960. * | stride_block_ctrl |
  2961. * ---------------------------
  2962. * | data_klm |
  2963. * ---------------------------
  2964. * | prot_klm |
  2965. * ---------------------------
  2966. * | BSF |
  2967. * ---------------------------
  2968. **/
  2969. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  2970. struct mlx5_stride_block_entry *data_sentry;
  2971. struct mlx5_stride_block_entry *prot_sentry;
  2972. u32 prot_key = wr->prot->lkey;
  2973. u64 prot_va = wr->prot->addr;
  2974. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  2975. int prot_size;
  2976. sblock_ctrl = *seg;
  2977. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  2978. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  2979. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  2980. if (!prot_size) {
  2981. pr_err("Bad block size given: %u\n", block_size);
  2982. return -EINVAL;
  2983. }
  2984. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  2985. prot_size);
  2986. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  2987. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  2988. sblock_ctrl->num_entries = cpu_to_be16(2);
  2989. data_sentry->bcount = cpu_to_be16(block_size);
  2990. data_sentry->key = cpu_to_be32(data_key);
  2991. data_sentry->va = cpu_to_be64(data_va);
  2992. data_sentry->stride = cpu_to_be16(block_size);
  2993. prot_sentry->bcount = cpu_to_be16(prot_size);
  2994. prot_sentry->key = cpu_to_be32(prot_key);
  2995. prot_sentry->va = cpu_to_be64(prot_va);
  2996. prot_sentry->stride = cpu_to_be16(prot_size);
  2997. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  2998. sizeof(*prot_sentry), 64);
  2999. }
  3000. *seg += wqe_size;
  3001. *size += wqe_size / 16;
  3002. if (unlikely((*seg == qp->sq.qend)))
  3003. *seg = mlx5_get_send_wqe(qp, 0);
  3004. bsf = *seg;
  3005. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3006. if (ret)
  3007. return -EINVAL;
  3008. *seg += sizeof(*bsf);
  3009. *size += sizeof(*bsf) / 16;
  3010. if (unlikely((*seg == qp->sq.qend)))
  3011. *seg = mlx5_get_send_wqe(qp, 0);
  3012. return 0;
  3013. }
  3014. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3015. struct ib_sig_handover_wr *wr, u32 size,
  3016. u32 length, u32 pdn)
  3017. {
  3018. struct ib_mr *sig_mr = wr->sig_mr;
  3019. u32 sig_key = sig_mr->rkey;
  3020. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3021. memset(seg, 0, sizeof(*seg));
  3022. seg->flags = get_umr_flags(wr->access_flags) |
  3023. MLX5_MKC_ACCESS_MODE_KLMS;
  3024. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3025. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3026. MLX5_MKEY_BSF_EN | pdn);
  3027. seg->len = cpu_to_be64(length);
  3028. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3029. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3030. }
  3031. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3032. u32 size)
  3033. {
  3034. memset(umr, 0, sizeof(*umr));
  3035. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3036. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3037. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3038. umr->mkey_mask = sig_mkey_mask();
  3039. }
  3040. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3041. void **seg, int *size)
  3042. {
  3043. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3044. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3045. u32 pdn = get_pd(qp)->pdn;
  3046. u32 xlt_size;
  3047. int region_len, ret;
  3048. if (unlikely(wr->wr.num_sge != 1) ||
  3049. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3050. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3051. unlikely(!sig_mr->sig->sig_status_checked))
  3052. return -EINVAL;
  3053. /* length of the protected region, data + protection */
  3054. region_len = wr->wr.sg_list->length;
  3055. if (wr->prot &&
  3056. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3057. wr->prot->addr != wr->wr.sg_list->addr ||
  3058. wr->prot->length != wr->wr.sg_list->length))
  3059. region_len += wr->prot->length;
  3060. /**
  3061. * KLM octoword size - if protection was provided
  3062. * then we use strided block format (3 octowords),
  3063. * else we use single KLM (1 octoword)
  3064. **/
  3065. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3066. set_sig_umr_segment(*seg, xlt_size);
  3067. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3068. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3069. if (unlikely((*seg == qp->sq.qend)))
  3070. *seg = mlx5_get_send_wqe(qp, 0);
  3071. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3072. *seg += sizeof(struct mlx5_mkey_seg);
  3073. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3074. if (unlikely((*seg == qp->sq.qend)))
  3075. *seg = mlx5_get_send_wqe(qp, 0);
  3076. ret = set_sig_data_segment(wr, qp, seg, size);
  3077. if (ret)
  3078. return ret;
  3079. sig_mr->sig->sig_status_checked = false;
  3080. return 0;
  3081. }
  3082. static int set_psv_wr(struct ib_sig_domain *domain,
  3083. u32 psv_idx, void **seg, int *size)
  3084. {
  3085. struct mlx5_seg_set_psv *psv_seg = *seg;
  3086. memset(psv_seg, 0, sizeof(*psv_seg));
  3087. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3088. switch (domain->sig_type) {
  3089. case IB_SIG_TYPE_NONE:
  3090. break;
  3091. case IB_SIG_TYPE_T10_DIF:
  3092. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3093. domain->sig.dif.app_tag);
  3094. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3095. break;
  3096. default:
  3097. pr_err("Bad signature type (%d) is given.\n",
  3098. domain->sig_type);
  3099. return -EINVAL;
  3100. }
  3101. *seg += sizeof(*psv_seg);
  3102. *size += sizeof(*psv_seg) / 16;
  3103. return 0;
  3104. }
  3105. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3106. struct ib_reg_wr *wr,
  3107. void **seg, int *size)
  3108. {
  3109. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3110. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3111. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3112. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3113. "Invalid IB_SEND_INLINE send flag\n");
  3114. return -EINVAL;
  3115. }
  3116. set_reg_umr_seg(*seg, mr);
  3117. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3118. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3119. if (unlikely((*seg == qp->sq.qend)))
  3120. *seg = mlx5_get_send_wqe(qp, 0);
  3121. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3122. *seg += sizeof(struct mlx5_mkey_seg);
  3123. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3124. if (unlikely((*seg == qp->sq.qend)))
  3125. *seg = mlx5_get_send_wqe(qp, 0);
  3126. set_reg_data_seg(*seg, mr, pd);
  3127. *seg += sizeof(struct mlx5_wqe_data_seg);
  3128. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3129. return 0;
  3130. }
  3131. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3132. {
  3133. set_linv_umr_seg(*seg);
  3134. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3135. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3136. if (unlikely((*seg == qp->sq.qend)))
  3137. *seg = mlx5_get_send_wqe(qp, 0);
  3138. set_linv_mkey_seg(*seg);
  3139. *seg += sizeof(struct mlx5_mkey_seg);
  3140. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3141. if (unlikely((*seg == qp->sq.qend)))
  3142. *seg = mlx5_get_send_wqe(qp, 0);
  3143. }
  3144. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3145. {
  3146. __be32 *p = NULL;
  3147. int tidx = idx;
  3148. int i, j;
  3149. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3150. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3151. if ((i & 0xf) == 0) {
  3152. void *buf = mlx5_get_send_wqe(qp, tidx);
  3153. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3154. p = buf;
  3155. j = 0;
  3156. }
  3157. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3158. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3159. be32_to_cpu(p[j + 3]));
  3160. }
  3161. }
  3162. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  3163. {
  3164. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  3165. wr->send_flags & IB_SEND_FENCE))
  3166. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3167. if (unlikely(fence)) {
  3168. if (wr->send_flags & IB_SEND_FENCE)
  3169. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3170. else
  3171. return fence;
  3172. } else if (unlikely(wr->send_flags & IB_SEND_FENCE)) {
  3173. return MLX5_FENCE_MODE_FENCE;
  3174. }
  3175. return 0;
  3176. }
  3177. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3178. struct mlx5_wqe_ctrl_seg **ctrl,
  3179. struct ib_send_wr *wr, unsigned *idx,
  3180. int *size, int nreq)
  3181. {
  3182. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3183. return -ENOMEM;
  3184. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3185. *seg = mlx5_get_send_wqe(qp, *idx);
  3186. *ctrl = *seg;
  3187. *(uint32_t *)(*seg + 8) = 0;
  3188. (*ctrl)->imm = send_ieth(wr);
  3189. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3190. (wr->send_flags & IB_SEND_SIGNALED ?
  3191. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3192. (wr->send_flags & IB_SEND_SOLICITED ?
  3193. MLX5_WQE_CTRL_SOLICITED : 0);
  3194. *seg += sizeof(**ctrl);
  3195. *size = sizeof(**ctrl) / 16;
  3196. return 0;
  3197. }
  3198. static void finish_wqe(struct mlx5_ib_qp *qp,
  3199. struct mlx5_wqe_ctrl_seg *ctrl,
  3200. u8 size, unsigned idx, u64 wr_id,
  3201. int nreq, u8 fence, u8 next_fence,
  3202. u32 mlx5_opcode)
  3203. {
  3204. u8 opmod = 0;
  3205. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3206. mlx5_opcode | ((u32)opmod << 24));
  3207. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3208. ctrl->fm_ce_se |= fence;
  3209. qp->fm_cache = next_fence;
  3210. if (unlikely(qp->wq_sig))
  3211. ctrl->signature = wq_sig(ctrl);
  3212. qp->sq.wrid[idx] = wr_id;
  3213. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3214. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3215. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3216. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3217. }
  3218. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3219. struct ib_send_wr **bad_wr)
  3220. {
  3221. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3222. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3223. struct mlx5_core_dev *mdev = dev->mdev;
  3224. struct mlx5_ib_qp *qp;
  3225. struct mlx5_ib_mr *mr;
  3226. struct mlx5_wqe_data_seg *dpseg;
  3227. struct mlx5_wqe_xrc_seg *xrc;
  3228. struct mlx5_bf *bf;
  3229. int uninitialized_var(size);
  3230. void *qend;
  3231. unsigned long flags;
  3232. unsigned idx;
  3233. int err = 0;
  3234. int inl = 0;
  3235. int num_sge;
  3236. void *seg;
  3237. int nreq;
  3238. int i;
  3239. u8 next_fence = 0;
  3240. u8 fence;
  3241. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3242. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3243. qp = to_mqp(ibqp);
  3244. bf = &qp->bf;
  3245. qend = qp->sq.qend;
  3246. spin_lock_irqsave(&qp->sq.lock, flags);
  3247. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3248. err = -EIO;
  3249. *bad_wr = wr;
  3250. nreq = 0;
  3251. goto out;
  3252. }
  3253. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3254. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3255. mlx5_ib_warn(dev, "\n");
  3256. err = -EINVAL;
  3257. *bad_wr = wr;
  3258. goto out;
  3259. }
  3260. fence = qp->fm_cache;
  3261. num_sge = wr->num_sge;
  3262. if (unlikely(num_sge > qp->sq.max_gs)) {
  3263. mlx5_ib_warn(dev, "\n");
  3264. err = -EINVAL;
  3265. *bad_wr = wr;
  3266. goto out;
  3267. }
  3268. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3269. if (err) {
  3270. mlx5_ib_warn(dev, "\n");
  3271. err = -ENOMEM;
  3272. *bad_wr = wr;
  3273. goto out;
  3274. }
  3275. switch (ibqp->qp_type) {
  3276. case IB_QPT_XRC_INI:
  3277. xrc = seg;
  3278. seg += sizeof(*xrc);
  3279. size += sizeof(*xrc) / 16;
  3280. /* fall through */
  3281. case IB_QPT_RC:
  3282. switch (wr->opcode) {
  3283. case IB_WR_RDMA_READ:
  3284. case IB_WR_RDMA_WRITE:
  3285. case IB_WR_RDMA_WRITE_WITH_IMM:
  3286. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3287. rdma_wr(wr)->rkey);
  3288. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3289. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3290. break;
  3291. case IB_WR_ATOMIC_CMP_AND_SWP:
  3292. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3293. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3294. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3295. err = -ENOSYS;
  3296. *bad_wr = wr;
  3297. goto out;
  3298. case IB_WR_LOCAL_INV:
  3299. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3300. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3301. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3302. set_linv_wr(qp, &seg, &size);
  3303. num_sge = 0;
  3304. break;
  3305. case IB_WR_REG_MR:
  3306. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3307. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3308. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3309. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3310. if (err) {
  3311. *bad_wr = wr;
  3312. goto out;
  3313. }
  3314. num_sge = 0;
  3315. break;
  3316. case IB_WR_REG_SIG_MR:
  3317. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3318. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3319. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3320. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3321. if (err) {
  3322. mlx5_ib_warn(dev, "\n");
  3323. *bad_wr = wr;
  3324. goto out;
  3325. }
  3326. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3327. nreq, get_fence(fence, wr),
  3328. next_fence, MLX5_OPCODE_UMR);
  3329. /*
  3330. * SET_PSV WQEs are not signaled and solicited
  3331. * on error
  3332. */
  3333. wr->send_flags &= ~IB_SEND_SIGNALED;
  3334. wr->send_flags |= IB_SEND_SOLICITED;
  3335. err = begin_wqe(qp, &seg, &ctrl, wr,
  3336. &idx, &size, nreq);
  3337. if (err) {
  3338. mlx5_ib_warn(dev, "\n");
  3339. err = -ENOMEM;
  3340. *bad_wr = wr;
  3341. goto out;
  3342. }
  3343. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3344. mr->sig->psv_memory.psv_idx, &seg,
  3345. &size);
  3346. if (err) {
  3347. mlx5_ib_warn(dev, "\n");
  3348. *bad_wr = wr;
  3349. goto out;
  3350. }
  3351. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3352. nreq, get_fence(fence, wr),
  3353. next_fence, MLX5_OPCODE_SET_PSV);
  3354. err = begin_wqe(qp, &seg, &ctrl, wr,
  3355. &idx, &size, nreq);
  3356. if (err) {
  3357. mlx5_ib_warn(dev, "\n");
  3358. err = -ENOMEM;
  3359. *bad_wr = wr;
  3360. goto out;
  3361. }
  3362. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3363. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3364. mr->sig->psv_wire.psv_idx, &seg,
  3365. &size);
  3366. if (err) {
  3367. mlx5_ib_warn(dev, "\n");
  3368. *bad_wr = wr;
  3369. goto out;
  3370. }
  3371. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3372. nreq, get_fence(fence, wr),
  3373. next_fence, MLX5_OPCODE_SET_PSV);
  3374. num_sge = 0;
  3375. goto skip_psv;
  3376. default:
  3377. break;
  3378. }
  3379. break;
  3380. case IB_QPT_UC:
  3381. switch (wr->opcode) {
  3382. case IB_WR_RDMA_WRITE:
  3383. case IB_WR_RDMA_WRITE_WITH_IMM:
  3384. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3385. rdma_wr(wr)->rkey);
  3386. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3387. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3388. break;
  3389. default:
  3390. break;
  3391. }
  3392. break;
  3393. case IB_QPT_SMI:
  3394. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  3395. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  3396. err = -EPERM;
  3397. *bad_wr = wr;
  3398. goto out;
  3399. }
  3400. case MLX5_IB_QPT_HW_GSI:
  3401. set_datagram_seg(seg, wr);
  3402. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3403. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3404. if (unlikely((seg == qend)))
  3405. seg = mlx5_get_send_wqe(qp, 0);
  3406. break;
  3407. case IB_QPT_UD:
  3408. set_datagram_seg(seg, wr);
  3409. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3410. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3411. if (unlikely((seg == qend)))
  3412. seg = mlx5_get_send_wqe(qp, 0);
  3413. /* handle qp that supports ud offload */
  3414. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3415. struct mlx5_wqe_eth_pad *pad;
  3416. pad = seg;
  3417. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3418. seg += sizeof(struct mlx5_wqe_eth_pad);
  3419. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3420. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3421. if (unlikely((seg == qend)))
  3422. seg = mlx5_get_send_wqe(qp, 0);
  3423. }
  3424. break;
  3425. case MLX5_IB_QPT_REG_UMR:
  3426. if (wr->opcode != MLX5_IB_WR_UMR) {
  3427. err = -EINVAL;
  3428. mlx5_ib_warn(dev, "bad opcode\n");
  3429. goto out;
  3430. }
  3431. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3432. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3433. set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3434. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3435. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3436. if (unlikely((seg == qend)))
  3437. seg = mlx5_get_send_wqe(qp, 0);
  3438. set_reg_mkey_segment(seg, wr);
  3439. seg += sizeof(struct mlx5_mkey_seg);
  3440. size += sizeof(struct mlx5_mkey_seg) / 16;
  3441. if (unlikely((seg == qend)))
  3442. seg = mlx5_get_send_wqe(qp, 0);
  3443. break;
  3444. default:
  3445. break;
  3446. }
  3447. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3448. int uninitialized_var(sz);
  3449. err = set_data_inl_seg(qp, wr, seg, &sz);
  3450. if (unlikely(err)) {
  3451. mlx5_ib_warn(dev, "\n");
  3452. *bad_wr = wr;
  3453. goto out;
  3454. }
  3455. inl = 1;
  3456. size += sz;
  3457. } else {
  3458. dpseg = seg;
  3459. for (i = 0; i < num_sge; i++) {
  3460. if (unlikely(dpseg == qend)) {
  3461. seg = mlx5_get_send_wqe(qp, 0);
  3462. dpseg = seg;
  3463. }
  3464. if (likely(wr->sg_list[i].length)) {
  3465. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3466. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3467. dpseg++;
  3468. }
  3469. }
  3470. }
  3471. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3472. get_fence(fence, wr), next_fence,
  3473. mlx5_ib_opcode[wr->opcode]);
  3474. skip_psv:
  3475. if (0)
  3476. dump_wqe(qp, idx, size);
  3477. }
  3478. out:
  3479. if (likely(nreq)) {
  3480. qp->sq.head += nreq;
  3481. /* Make sure that descriptors are written before
  3482. * updating doorbell record and ringing the doorbell
  3483. */
  3484. wmb();
  3485. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3486. /* Make sure doorbell record is visible to the HCA before
  3487. * we hit doorbell */
  3488. wmb();
  3489. /* currently we support only regular doorbells */
  3490. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  3491. /* Make sure doorbells don't leak out of SQ spinlock
  3492. * and reach the HCA out of order.
  3493. */
  3494. mmiowb();
  3495. bf->offset ^= bf->buf_size;
  3496. }
  3497. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3498. return err;
  3499. }
  3500. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3501. {
  3502. sig->signature = calc_sig(sig, size);
  3503. }
  3504. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3505. struct ib_recv_wr **bad_wr)
  3506. {
  3507. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3508. struct mlx5_wqe_data_seg *scat;
  3509. struct mlx5_rwqe_sig *sig;
  3510. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3511. struct mlx5_core_dev *mdev = dev->mdev;
  3512. unsigned long flags;
  3513. int err = 0;
  3514. int nreq;
  3515. int ind;
  3516. int i;
  3517. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3518. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3519. spin_lock_irqsave(&qp->rq.lock, flags);
  3520. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3521. err = -EIO;
  3522. *bad_wr = wr;
  3523. nreq = 0;
  3524. goto out;
  3525. }
  3526. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3527. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3528. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3529. err = -ENOMEM;
  3530. *bad_wr = wr;
  3531. goto out;
  3532. }
  3533. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3534. err = -EINVAL;
  3535. *bad_wr = wr;
  3536. goto out;
  3537. }
  3538. scat = get_recv_wqe(qp, ind);
  3539. if (qp->wq_sig)
  3540. scat++;
  3541. for (i = 0; i < wr->num_sge; i++)
  3542. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3543. if (i < qp->rq.max_gs) {
  3544. scat[i].byte_count = 0;
  3545. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3546. scat[i].addr = 0;
  3547. }
  3548. if (qp->wq_sig) {
  3549. sig = (struct mlx5_rwqe_sig *)scat;
  3550. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3551. }
  3552. qp->rq.wrid[ind] = wr->wr_id;
  3553. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3554. }
  3555. out:
  3556. if (likely(nreq)) {
  3557. qp->rq.head += nreq;
  3558. /* Make sure that descriptors are written before
  3559. * doorbell record.
  3560. */
  3561. wmb();
  3562. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3563. }
  3564. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3565. return err;
  3566. }
  3567. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3568. {
  3569. switch (mlx5_state) {
  3570. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3571. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3572. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3573. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3574. case MLX5_QP_STATE_SQ_DRAINING:
  3575. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3576. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3577. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3578. default: return -1;
  3579. }
  3580. }
  3581. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3582. {
  3583. switch (mlx5_mig_state) {
  3584. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3585. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3586. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3587. default: return -1;
  3588. }
  3589. }
  3590. static int to_ib_qp_access_flags(int mlx5_flags)
  3591. {
  3592. int ib_flags = 0;
  3593. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3594. ib_flags |= IB_ACCESS_REMOTE_READ;
  3595. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3596. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3597. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3598. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3599. return ib_flags;
  3600. }
  3601. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  3602. struct mlx5_qp_path *path)
  3603. {
  3604. struct mlx5_core_dev *dev = ibdev->mdev;
  3605. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  3606. ib_ah_attr->port_num = path->port;
  3607. if (ib_ah_attr->port_num == 0 ||
  3608. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  3609. return;
  3610. ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
  3611. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  3612. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  3613. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  3614. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  3615. if (ib_ah_attr->ah_flags) {
  3616. ib_ah_attr->grh.sgid_index = path->mgid_index;
  3617. ib_ah_attr->grh.hop_limit = path->hop_limit;
  3618. ib_ah_attr->grh.traffic_class =
  3619. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  3620. ib_ah_attr->grh.flow_label =
  3621. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  3622. memcpy(ib_ah_attr->grh.dgid.raw,
  3623. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  3624. }
  3625. }
  3626. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3627. struct mlx5_ib_sq *sq,
  3628. u8 *sq_state)
  3629. {
  3630. void *out;
  3631. void *sqc;
  3632. int inlen;
  3633. int err;
  3634. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3635. out = mlx5_vzalloc(inlen);
  3636. if (!out)
  3637. return -ENOMEM;
  3638. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3639. if (err)
  3640. goto out;
  3641. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3642. *sq_state = MLX5_GET(sqc, sqc, state);
  3643. sq->state = *sq_state;
  3644. out:
  3645. kvfree(out);
  3646. return err;
  3647. }
  3648. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3649. struct mlx5_ib_rq *rq,
  3650. u8 *rq_state)
  3651. {
  3652. void *out;
  3653. void *rqc;
  3654. int inlen;
  3655. int err;
  3656. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3657. out = mlx5_vzalloc(inlen);
  3658. if (!out)
  3659. return -ENOMEM;
  3660. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3661. if (err)
  3662. goto out;
  3663. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3664. *rq_state = MLX5_GET(rqc, rqc, state);
  3665. rq->state = *rq_state;
  3666. out:
  3667. kvfree(out);
  3668. return err;
  3669. }
  3670. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3671. struct mlx5_ib_qp *qp, u8 *qp_state)
  3672. {
  3673. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3674. [MLX5_RQC_STATE_RST] = {
  3675. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3676. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3677. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3678. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3679. },
  3680. [MLX5_RQC_STATE_RDY] = {
  3681. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3682. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3683. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3684. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3685. },
  3686. [MLX5_RQC_STATE_ERR] = {
  3687. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3688. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3689. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3690. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3691. },
  3692. [MLX5_RQ_STATE_NA] = {
  3693. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3694. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3695. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3696. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3697. },
  3698. };
  3699. *qp_state = sqrq_trans[rq_state][sq_state];
  3700. if (*qp_state == MLX5_QP_STATE_BAD) {
  3701. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3702. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3703. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3704. return -EINVAL;
  3705. }
  3706. if (*qp_state == MLX5_QP_STATE)
  3707. *qp_state = qp->state;
  3708. return 0;
  3709. }
  3710. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3711. struct mlx5_ib_qp *qp,
  3712. u8 *raw_packet_qp_state)
  3713. {
  3714. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3715. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3716. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3717. int err;
  3718. u8 sq_state = MLX5_SQ_STATE_NA;
  3719. u8 rq_state = MLX5_RQ_STATE_NA;
  3720. if (qp->sq.wqe_cnt) {
  3721. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3722. if (err)
  3723. return err;
  3724. }
  3725. if (qp->rq.wqe_cnt) {
  3726. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3727. if (err)
  3728. return err;
  3729. }
  3730. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3731. raw_packet_qp_state);
  3732. }
  3733. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3734. struct ib_qp_attr *qp_attr)
  3735. {
  3736. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  3737. struct mlx5_qp_context *context;
  3738. int mlx5_state;
  3739. u32 *outb;
  3740. int err = 0;
  3741. outb = kzalloc(outlen, GFP_KERNEL);
  3742. if (!outb)
  3743. return -ENOMEM;
  3744. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3745. outlen);
  3746. if (err)
  3747. goto out;
  3748. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  3749. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  3750. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3751. qp->state = to_ib_qp_state(mlx5_state);
  3752. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3753. qp_attr->path_mig_state =
  3754. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3755. qp_attr->qkey = be32_to_cpu(context->qkey);
  3756. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3757. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3758. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3759. qp_attr->qp_access_flags =
  3760. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3761. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3762. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3763. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3764. qp_attr->alt_pkey_index =
  3765. be16_to_cpu(context->alt_path.pkey_index);
  3766. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  3767. }
  3768. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3769. qp_attr->port_num = context->pri_path.port;
  3770. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3771. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3772. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3773. qp_attr->max_dest_rd_atomic =
  3774. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3775. qp_attr->min_rnr_timer =
  3776. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3777. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3778. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3779. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3780. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3781. out:
  3782. kfree(outb);
  3783. return err;
  3784. }
  3785. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3786. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3787. {
  3788. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3789. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3790. int err = 0;
  3791. u8 raw_packet_qp_state;
  3792. if (ibqp->rwq_ind_tbl)
  3793. return -ENOSYS;
  3794. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3795. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3796. qp_init_attr);
  3797. mutex_lock(&qp->mutex);
  3798. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3799. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3800. if (err)
  3801. goto out;
  3802. qp->state = raw_packet_qp_state;
  3803. qp_attr->port_num = 1;
  3804. } else {
  3805. err = query_qp_attr(dev, qp, qp_attr);
  3806. if (err)
  3807. goto out;
  3808. }
  3809. qp_attr->qp_state = qp->state;
  3810. qp_attr->cur_qp_state = qp_attr->qp_state;
  3811. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3812. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3813. if (!ibqp->uobject) {
  3814. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3815. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3816. qp_init_attr->qp_context = ibqp->qp_context;
  3817. } else {
  3818. qp_attr->cap.max_send_wr = 0;
  3819. qp_attr->cap.max_send_sge = 0;
  3820. }
  3821. qp_init_attr->qp_type = ibqp->qp_type;
  3822. qp_init_attr->recv_cq = ibqp->recv_cq;
  3823. qp_init_attr->send_cq = ibqp->send_cq;
  3824. qp_init_attr->srq = ibqp->srq;
  3825. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3826. qp_init_attr->cap = qp_attr->cap;
  3827. qp_init_attr->create_flags = 0;
  3828. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3829. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3830. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3831. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3832. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3833. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3834. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3835. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3836. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3837. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3838. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3839. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3840. out:
  3841. mutex_unlock(&qp->mutex);
  3842. return err;
  3843. }
  3844. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3845. struct ib_ucontext *context,
  3846. struct ib_udata *udata)
  3847. {
  3848. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3849. struct mlx5_ib_xrcd *xrcd;
  3850. int err;
  3851. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3852. return ERR_PTR(-ENOSYS);
  3853. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3854. if (!xrcd)
  3855. return ERR_PTR(-ENOMEM);
  3856. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3857. if (err) {
  3858. kfree(xrcd);
  3859. return ERR_PTR(-ENOMEM);
  3860. }
  3861. return &xrcd->ibxrcd;
  3862. }
  3863. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3864. {
  3865. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3866. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3867. int err;
  3868. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3869. if (err) {
  3870. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3871. return err;
  3872. }
  3873. kfree(xrcd);
  3874. return 0;
  3875. }
  3876. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  3877. {
  3878. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  3879. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  3880. struct ib_event event;
  3881. if (rwq->ibwq.event_handler) {
  3882. event.device = rwq->ibwq.device;
  3883. event.element.wq = &rwq->ibwq;
  3884. switch (type) {
  3885. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  3886. event.event = IB_EVENT_WQ_FATAL;
  3887. break;
  3888. default:
  3889. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  3890. return;
  3891. }
  3892. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  3893. }
  3894. }
  3895. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3896. struct ib_wq_init_attr *init_attr)
  3897. {
  3898. struct mlx5_ib_dev *dev;
  3899. int has_net_offloads;
  3900. __be64 *rq_pas0;
  3901. void *in;
  3902. void *rqc;
  3903. void *wq;
  3904. int inlen;
  3905. int err;
  3906. dev = to_mdev(pd->device);
  3907. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3908. in = mlx5_vzalloc(inlen);
  3909. if (!in)
  3910. return -ENOMEM;
  3911. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3912. MLX5_SET(rqc, rqc, mem_rq_type,
  3913. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3914. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3915. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3916. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3917. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3918. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3919. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3920. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3921. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3922. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3923. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3924. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3925. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3926. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3927. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3928. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  3929. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  3930. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  3931. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  3932. err = -EOPNOTSUPP;
  3933. goto out;
  3934. }
  3935. } else {
  3936. MLX5_SET(rqc, rqc, vsd, 1);
  3937. }
  3938. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  3939. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  3940. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  3941. err = -EOPNOTSUPP;
  3942. goto out;
  3943. }
  3944. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  3945. }
  3946. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  3947. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  3948. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  3949. out:
  3950. kvfree(in);
  3951. return err;
  3952. }
  3953. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  3954. struct ib_wq_init_attr *wq_init_attr,
  3955. struct mlx5_ib_create_wq *ucmd,
  3956. struct mlx5_ib_rwq *rwq)
  3957. {
  3958. /* Sanity check RQ size before proceeding */
  3959. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  3960. return -EINVAL;
  3961. if (!ucmd->rq_wqe_count)
  3962. return -EINVAL;
  3963. rwq->wqe_count = ucmd->rq_wqe_count;
  3964. rwq->wqe_shift = ucmd->rq_wqe_shift;
  3965. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  3966. rwq->log_rq_stride = rwq->wqe_shift;
  3967. rwq->log_rq_size = ilog2(rwq->wqe_count);
  3968. return 0;
  3969. }
  3970. static int prepare_user_rq(struct ib_pd *pd,
  3971. struct ib_wq_init_attr *init_attr,
  3972. struct ib_udata *udata,
  3973. struct mlx5_ib_rwq *rwq)
  3974. {
  3975. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  3976. struct mlx5_ib_create_wq ucmd = {};
  3977. int err;
  3978. size_t required_cmd_sz;
  3979. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  3980. if (udata->inlen < required_cmd_sz) {
  3981. mlx5_ib_dbg(dev, "invalid inlen\n");
  3982. return -EINVAL;
  3983. }
  3984. if (udata->inlen > sizeof(ucmd) &&
  3985. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3986. udata->inlen - sizeof(ucmd))) {
  3987. mlx5_ib_dbg(dev, "inlen is not supported\n");
  3988. return -EOPNOTSUPP;
  3989. }
  3990. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  3991. mlx5_ib_dbg(dev, "copy failed\n");
  3992. return -EFAULT;
  3993. }
  3994. if (ucmd.comp_mask) {
  3995. mlx5_ib_dbg(dev, "invalid comp mask\n");
  3996. return -EOPNOTSUPP;
  3997. }
  3998. if (ucmd.reserved) {
  3999. mlx5_ib_dbg(dev, "invalid reserved\n");
  4000. return -EOPNOTSUPP;
  4001. }
  4002. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4003. if (err) {
  4004. mlx5_ib_dbg(dev, "err %d\n", err);
  4005. return err;
  4006. }
  4007. err = create_user_rq(dev, pd, rwq, &ucmd);
  4008. if (err) {
  4009. mlx5_ib_dbg(dev, "err %d\n", err);
  4010. if (err)
  4011. return err;
  4012. }
  4013. rwq->user_index = ucmd.user_index;
  4014. return 0;
  4015. }
  4016. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4017. struct ib_wq_init_attr *init_attr,
  4018. struct ib_udata *udata)
  4019. {
  4020. struct mlx5_ib_dev *dev;
  4021. struct mlx5_ib_rwq *rwq;
  4022. struct mlx5_ib_create_wq_resp resp = {};
  4023. size_t min_resp_len;
  4024. int err;
  4025. if (!udata)
  4026. return ERR_PTR(-ENOSYS);
  4027. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4028. if (udata->outlen && udata->outlen < min_resp_len)
  4029. return ERR_PTR(-EINVAL);
  4030. dev = to_mdev(pd->device);
  4031. switch (init_attr->wq_type) {
  4032. case IB_WQT_RQ:
  4033. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4034. if (!rwq)
  4035. return ERR_PTR(-ENOMEM);
  4036. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4037. if (err)
  4038. goto err;
  4039. err = create_rq(rwq, pd, init_attr);
  4040. if (err)
  4041. goto err_user_rq;
  4042. break;
  4043. default:
  4044. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4045. init_attr->wq_type);
  4046. return ERR_PTR(-EINVAL);
  4047. }
  4048. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4049. rwq->ibwq.state = IB_WQS_RESET;
  4050. if (udata->outlen) {
  4051. resp.response_length = offsetof(typeof(resp), response_length) +
  4052. sizeof(resp.response_length);
  4053. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4054. if (err)
  4055. goto err_copy;
  4056. }
  4057. rwq->core_qp.event = mlx5_ib_wq_event;
  4058. rwq->ibwq.event_handler = init_attr->event_handler;
  4059. return &rwq->ibwq;
  4060. err_copy:
  4061. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4062. err_user_rq:
  4063. destroy_user_rq(pd, rwq);
  4064. err:
  4065. kfree(rwq);
  4066. return ERR_PTR(err);
  4067. }
  4068. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4069. {
  4070. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4071. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4072. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4073. destroy_user_rq(wq->pd, rwq);
  4074. kfree(rwq);
  4075. return 0;
  4076. }
  4077. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4078. struct ib_rwq_ind_table_init_attr *init_attr,
  4079. struct ib_udata *udata)
  4080. {
  4081. struct mlx5_ib_dev *dev = to_mdev(device);
  4082. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4083. int sz = 1 << init_attr->log_ind_tbl_size;
  4084. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4085. size_t min_resp_len;
  4086. int inlen;
  4087. int err;
  4088. int i;
  4089. u32 *in;
  4090. void *rqtc;
  4091. if (udata->inlen > 0 &&
  4092. !ib_is_udata_cleared(udata, 0,
  4093. udata->inlen))
  4094. return ERR_PTR(-EOPNOTSUPP);
  4095. if (init_attr->log_ind_tbl_size >
  4096. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4097. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4098. init_attr->log_ind_tbl_size,
  4099. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4100. return ERR_PTR(-EINVAL);
  4101. }
  4102. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4103. if (udata->outlen && udata->outlen < min_resp_len)
  4104. return ERR_PTR(-EINVAL);
  4105. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4106. if (!rwq_ind_tbl)
  4107. return ERR_PTR(-ENOMEM);
  4108. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4109. in = mlx5_vzalloc(inlen);
  4110. if (!in) {
  4111. err = -ENOMEM;
  4112. goto err;
  4113. }
  4114. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4115. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4116. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4117. for (i = 0; i < sz; i++)
  4118. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4119. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4120. kvfree(in);
  4121. if (err)
  4122. goto err;
  4123. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4124. if (udata->outlen) {
  4125. resp.response_length = offsetof(typeof(resp), response_length) +
  4126. sizeof(resp.response_length);
  4127. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4128. if (err)
  4129. goto err_copy;
  4130. }
  4131. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4132. err_copy:
  4133. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4134. err:
  4135. kfree(rwq_ind_tbl);
  4136. return ERR_PTR(err);
  4137. }
  4138. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4139. {
  4140. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4141. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4142. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4143. kfree(rwq_ind_tbl);
  4144. return 0;
  4145. }
  4146. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4147. u32 wq_attr_mask, struct ib_udata *udata)
  4148. {
  4149. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4150. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4151. struct mlx5_ib_modify_wq ucmd = {};
  4152. size_t required_cmd_sz;
  4153. int curr_wq_state;
  4154. int wq_state;
  4155. int inlen;
  4156. int err;
  4157. void *rqc;
  4158. void *in;
  4159. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4160. if (udata->inlen < required_cmd_sz)
  4161. return -EINVAL;
  4162. if (udata->inlen > sizeof(ucmd) &&
  4163. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4164. udata->inlen - sizeof(ucmd)))
  4165. return -EOPNOTSUPP;
  4166. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4167. return -EFAULT;
  4168. if (ucmd.comp_mask || ucmd.reserved)
  4169. return -EOPNOTSUPP;
  4170. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4171. in = mlx5_vzalloc(inlen);
  4172. if (!in)
  4173. return -ENOMEM;
  4174. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4175. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4176. wq_attr->curr_wq_state : wq->state;
  4177. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4178. wq_attr->wq_state : curr_wq_state;
  4179. if (curr_wq_state == IB_WQS_ERR)
  4180. curr_wq_state = MLX5_RQC_STATE_ERR;
  4181. if (wq_state == IB_WQS_ERR)
  4182. wq_state = MLX5_RQC_STATE_ERR;
  4183. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4184. MLX5_SET(rqc, rqc, state, wq_state);
  4185. if (wq_attr_mask & IB_WQ_FLAGS) {
  4186. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4187. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4188. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4189. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4190. "supported\n");
  4191. err = -EOPNOTSUPP;
  4192. goto out;
  4193. }
  4194. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4195. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4196. MLX5_SET(rqc, rqc, vsd,
  4197. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4198. }
  4199. }
  4200. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4201. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4202. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4203. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4204. MLX5_SET(rqc, rqc, counter_set_id, dev->port->q_cnts.set_id);
  4205. } else
  4206. pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
  4207. dev->ib_dev.name);
  4208. }
  4209. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4210. if (!err)
  4211. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4212. out:
  4213. kvfree(in);
  4214. return err;
  4215. }