main.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/sched/mm.h>
  44. #include <linux/sched/task.h>
  45. #include <linux/delay.h>
  46. #include <rdma/ib_user_verbs.h>
  47. #include <rdma/ib_addr.h>
  48. #include <rdma/ib_cache.h>
  49. #include <linux/mlx5/port.h>
  50. #include <linux/mlx5/vport.h>
  51. #include <linux/list.h>
  52. #include <rdma/ib_smi.h>
  53. #include <rdma/ib_umem.h>
  54. #include <linux/in.h>
  55. #include <linux/etherdevice.h>
  56. #include <linux/mlx5/fs.h>
  57. #include <linux/mlx5/vport.h>
  58. #include "mlx5_ib.h"
  59. #define DRIVER_NAME "mlx5_ib"
  60. #define DRIVER_VERSION "2.2-1"
  61. #define DRIVER_RELDATE "Feb 2014"
  62. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  63. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  64. MODULE_LICENSE("Dual BSD/GPL");
  65. MODULE_VERSION(DRIVER_VERSION);
  66. static char mlx5_version[] =
  67. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  68. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  69. enum {
  70. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  71. };
  72. static enum rdma_link_layer
  73. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  74. {
  75. switch (port_type_cap) {
  76. case MLX5_CAP_PORT_TYPE_IB:
  77. return IB_LINK_LAYER_INFINIBAND;
  78. case MLX5_CAP_PORT_TYPE_ETH:
  79. return IB_LINK_LAYER_ETHERNET;
  80. default:
  81. return IB_LINK_LAYER_UNSPECIFIED;
  82. }
  83. }
  84. static enum rdma_link_layer
  85. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  86. {
  87. struct mlx5_ib_dev *dev = to_mdev(device);
  88. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  89. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  90. }
  91. static int mlx5_netdev_event(struct notifier_block *this,
  92. unsigned long event, void *ptr)
  93. {
  94. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  95. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  96. roce.nb);
  97. switch (event) {
  98. case NETDEV_REGISTER:
  99. case NETDEV_UNREGISTER:
  100. write_lock(&ibdev->roce.netdev_lock);
  101. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  102. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  103. NULL : ndev;
  104. write_unlock(&ibdev->roce.netdev_lock);
  105. break;
  106. case NETDEV_UP:
  107. case NETDEV_DOWN: {
  108. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  109. struct net_device *upper = NULL;
  110. if (lag_ndev) {
  111. upper = netdev_master_upper_dev_get(lag_ndev);
  112. dev_put(lag_ndev);
  113. }
  114. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  115. && ibdev->ib_active) {
  116. struct ib_event ibev = { };
  117. ibev.device = &ibdev->ib_dev;
  118. ibev.event = (event == NETDEV_UP) ?
  119. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  120. ibev.element.port_num = 1;
  121. ib_dispatch_event(&ibev);
  122. }
  123. break;
  124. }
  125. default:
  126. break;
  127. }
  128. return NOTIFY_DONE;
  129. }
  130. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  131. u8 port_num)
  132. {
  133. struct mlx5_ib_dev *ibdev = to_mdev(device);
  134. struct net_device *ndev;
  135. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  136. if (ndev)
  137. return ndev;
  138. /* Ensure ndev does not disappear before we invoke dev_hold()
  139. */
  140. read_lock(&ibdev->roce.netdev_lock);
  141. ndev = ibdev->roce.netdev;
  142. if (ndev)
  143. dev_hold(ndev);
  144. read_unlock(&ibdev->roce.netdev_lock);
  145. return ndev;
  146. }
  147. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  148. struct ib_port_attr *props)
  149. {
  150. struct mlx5_ib_dev *dev = to_mdev(device);
  151. struct net_device *ndev, *upper;
  152. enum ib_mtu ndev_ib_mtu;
  153. u16 qkey_viol_cntr;
  154. /* props being zeroed by the caller, avoid zeroing it here */
  155. props->port_cap_flags |= IB_PORT_CM_SUP;
  156. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  157. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  158. roce_address_table_size);
  159. props->max_mtu = IB_MTU_4096;
  160. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  161. props->pkey_tbl_len = 1;
  162. props->state = IB_PORT_DOWN;
  163. props->phys_state = 3;
  164. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  165. props->qkey_viol_cntr = qkey_viol_cntr;
  166. ndev = mlx5_ib_get_netdev(device, port_num);
  167. if (!ndev)
  168. return 0;
  169. if (mlx5_lag_is_active(dev->mdev)) {
  170. rcu_read_lock();
  171. upper = netdev_master_upper_dev_get_rcu(ndev);
  172. if (upper) {
  173. dev_put(ndev);
  174. ndev = upper;
  175. dev_hold(ndev);
  176. }
  177. rcu_read_unlock();
  178. }
  179. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  180. props->state = IB_PORT_ACTIVE;
  181. props->phys_state = 5;
  182. }
  183. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  184. dev_put(ndev);
  185. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  186. props->active_width = IB_WIDTH_4X; /* TODO */
  187. props->active_speed = IB_SPEED_QDR; /* TODO */
  188. return 0;
  189. }
  190. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  191. const struct ib_gid_attr *attr,
  192. void *mlx5_addr)
  193. {
  194. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  195. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  196. source_l3_address);
  197. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  198. source_mac_47_32);
  199. if (!gid)
  200. return;
  201. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  202. if (is_vlan_dev(attr->ndev)) {
  203. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  204. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  205. }
  206. switch (attr->gid_type) {
  207. case IB_GID_TYPE_IB:
  208. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  209. break;
  210. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  211. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  212. break;
  213. default:
  214. WARN_ON(true);
  215. }
  216. if (attr->gid_type != IB_GID_TYPE_IB) {
  217. if (ipv6_addr_v4mapped((void *)gid))
  218. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  219. MLX5_ROCE_L3_TYPE_IPV4);
  220. else
  221. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  222. MLX5_ROCE_L3_TYPE_IPV6);
  223. }
  224. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  225. !ipv6_addr_v4mapped((void *)gid))
  226. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  227. else
  228. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  229. }
  230. static int set_roce_addr(struct ib_device *device, u8 port_num,
  231. unsigned int index,
  232. const union ib_gid *gid,
  233. const struct ib_gid_attr *attr)
  234. {
  235. struct mlx5_ib_dev *dev = to_mdev(device);
  236. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  237. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  238. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  239. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  240. if (ll != IB_LINK_LAYER_ETHERNET)
  241. return -EINVAL;
  242. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  243. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  244. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  245. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  246. }
  247. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  248. unsigned int index, const union ib_gid *gid,
  249. const struct ib_gid_attr *attr,
  250. __always_unused void **context)
  251. {
  252. return set_roce_addr(device, port_num, index, gid, attr);
  253. }
  254. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  255. unsigned int index, __always_unused void **context)
  256. {
  257. return set_roce_addr(device, port_num, index, NULL, NULL);
  258. }
  259. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  260. int index)
  261. {
  262. struct ib_gid_attr attr;
  263. union ib_gid gid;
  264. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  265. return 0;
  266. if (!attr.ndev)
  267. return 0;
  268. dev_put(attr.ndev);
  269. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  270. return 0;
  271. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  272. }
  273. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  274. int index, enum ib_gid_type *gid_type)
  275. {
  276. struct ib_gid_attr attr;
  277. union ib_gid gid;
  278. int ret;
  279. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  280. if (ret)
  281. return ret;
  282. if (!attr.ndev)
  283. return -ENODEV;
  284. dev_put(attr.ndev);
  285. *gid_type = attr.gid_type;
  286. return 0;
  287. }
  288. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  289. {
  290. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  291. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  292. return 0;
  293. }
  294. enum {
  295. MLX5_VPORT_ACCESS_METHOD_MAD,
  296. MLX5_VPORT_ACCESS_METHOD_HCA,
  297. MLX5_VPORT_ACCESS_METHOD_NIC,
  298. };
  299. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  300. {
  301. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  302. return MLX5_VPORT_ACCESS_METHOD_MAD;
  303. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  304. IB_LINK_LAYER_ETHERNET)
  305. return MLX5_VPORT_ACCESS_METHOD_NIC;
  306. return MLX5_VPORT_ACCESS_METHOD_HCA;
  307. }
  308. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  309. struct ib_device_attr *props)
  310. {
  311. u8 tmp;
  312. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  313. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  314. u8 atomic_req_8B_endianness_mode =
  315. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  316. /* Check if HW supports 8 bytes standard atomic operations and capable
  317. * of host endianness respond
  318. */
  319. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  320. if (((atomic_operations & tmp) == tmp) &&
  321. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  322. (atomic_req_8B_endianness_mode)) {
  323. props->atomic_cap = IB_ATOMIC_HCA;
  324. } else {
  325. props->atomic_cap = IB_ATOMIC_NONE;
  326. }
  327. }
  328. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  329. __be64 *sys_image_guid)
  330. {
  331. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  332. struct mlx5_core_dev *mdev = dev->mdev;
  333. u64 tmp;
  334. int err;
  335. switch (mlx5_get_vport_access_method(ibdev)) {
  336. case MLX5_VPORT_ACCESS_METHOD_MAD:
  337. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  338. sys_image_guid);
  339. case MLX5_VPORT_ACCESS_METHOD_HCA:
  340. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  341. break;
  342. case MLX5_VPORT_ACCESS_METHOD_NIC:
  343. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  344. break;
  345. default:
  346. return -EINVAL;
  347. }
  348. if (!err)
  349. *sys_image_guid = cpu_to_be64(tmp);
  350. return err;
  351. }
  352. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  353. u16 *max_pkeys)
  354. {
  355. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  356. struct mlx5_core_dev *mdev = dev->mdev;
  357. switch (mlx5_get_vport_access_method(ibdev)) {
  358. case MLX5_VPORT_ACCESS_METHOD_MAD:
  359. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  360. case MLX5_VPORT_ACCESS_METHOD_HCA:
  361. case MLX5_VPORT_ACCESS_METHOD_NIC:
  362. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  363. pkey_table_size));
  364. return 0;
  365. default:
  366. return -EINVAL;
  367. }
  368. }
  369. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  370. u32 *vendor_id)
  371. {
  372. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  373. switch (mlx5_get_vport_access_method(ibdev)) {
  374. case MLX5_VPORT_ACCESS_METHOD_MAD:
  375. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  376. case MLX5_VPORT_ACCESS_METHOD_HCA:
  377. case MLX5_VPORT_ACCESS_METHOD_NIC:
  378. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  379. default:
  380. return -EINVAL;
  381. }
  382. }
  383. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  384. __be64 *node_guid)
  385. {
  386. u64 tmp;
  387. int err;
  388. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  389. case MLX5_VPORT_ACCESS_METHOD_MAD:
  390. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  391. case MLX5_VPORT_ACCESS_METHOD_HCA:
  392. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  393. break;
  394. case MLX5_VPORT_ACCESS_METHOD_NIC:
  395. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  396. break;
  397. default:
  398. return -EINVAL;
  399. }
  400. if (!err)
  401. *node_guid = cpu_to_be64(tmp);
  402. return err;
  403. }
  404. struct mlx5_reg_node_desc {
  405. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  406. };
  407. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  408. {
  409. struct mlx5_reg_node_desc in;
  410. if (mlx5_use_mad_ifc(dev))
  411. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  412. memset(&in, 0, sizeof(in));
  413. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  414. sizeof(struct mlx5_reg_node_desc),
  415. MLX5_REG_NODE_DESC, 0, 0);
  416. }
  417. static int mlx5_ib_query_device(struct ib_device *ibdev,
  418. struct ib_device_attr *props,
  419. struct ib_udata *uhw)
  420. {
  421. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  422. struct mlx5_core_dev *mdev = dev->mdev;
  423. int err = -ENOMEM;
  424. int max_sq_desc;
  425. int max_rq_sg;
  426. int max_sq_sg;
  427. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  428. struct mlx5_ib_query_device_resp resp = {};
  429. size_t resp_len;
  430. u64 max_tso;
  431. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  432. if (uhw->outlen && uhw->outlen < resp_len)
  433. return -EINVAL;
  434. else
  435. resp.response_length = resp_len;
  436. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  437. return -EINVAL;
  438. memset(props, 0, sizeof(*props));
  439. err = mlx5_query_system_image_guid(ibdev,
  440. &props->sys_image_guid);
  441. if (err)
  442. return err;
  443. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  444. if (err)
  445. return err;
  446. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  447. if (err)
  448. return err;
  449. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  450. (fw_rev_min(dev->mdev) << 16) |
  451. fw_rev_sub(dev->mdev);
  452. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  453. IB_DEVICE_PORT_ACTIVE_EVENT |
  454. IB_DEVICE_SYS_IMAGE_GUID |
  455. IB_DEVICE_RC_RNR_NAK_GEN;
  456. if (MLX5_CAP_GEN(mdev, pkv))
  457. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  458. if (MLX5_CAP_GEN(mdev, qkv))
  459. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  460. if (MLX5_CAP_GEN(mdev, apm))
  461. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  462. if (MLX5_CAP_GEN(mdev, xrc))
  463. props->device_cap_flags |= IB_DEVICE_XRC;
  464. if (MLX5_CAP_GEN(mdev, imaicl)) {
  465. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  466. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  467. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  468. /* We support 'Gappy' memory registration too */
  469. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  470. }
  471. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  472. if (MLX5_CAP_GEN(mdev, sho)) {
  473. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  474. /* At this stage no support for signature handover */
  475. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  476. IB_PROT_T10DIF_TYPE_2 |
  477. IB_PROT_T10DIF_TYPE_3;
  478. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  479. IB_GUARD_T10DIF_CSUM;
  480. }
  481. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  482. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  483. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  484. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  485. /* Legacy bit to support old userspace libraries */
  486. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  487. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  488. }
  489. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  490. props->raw_packet_caps |=
  491. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  492. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  493. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  494. if (max_tso) {
  495. resp.tso_caps.max_tso = 1 << max_tso;
  496. resp.tso_caps.supported_qpts |=
  497. 1 << IB_QPT_RAW_PACKET;
  498. resp.response_length += sizeof(resp.tso_caps);
  499. }
  500. }
  501. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  502. resp.rss_caps.rx_hash_function =
  503. MLX5_RX_HASH_FUNC_TOEPLITZ;
  504. resp.rss_caps.rx_hash_fields_mask =
  505. MLX5_RX_HASH_SRC_IPV4 |
  506. MLX5_RX_HASH_DST_IPV4 |
  507. MLX5_RX_HASH_SRC_IPV6 |
  508. MLX5_RX_HASH_DST_IPV6 |
  509. MLX5_RX_HASH_SRC_PORT_TCP |
  510. MLX5_RX_HASH_DST_PORT_TCP |
  511. MLX5_RX_HASH_SRC_PORT_UDP |
  512. MLX5_RX_HASH_DST_PORT_UDP;
  513. resp.response_length += sizeof(resp.rss_caps);
  514. }
  515. } else {
  516. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  517. resp.response_length += sizeof(resp.tso_caps);
  518. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  519. resp.response_length += sizeof(resp.rss_caps);
  520. }
  521. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  522. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  523. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  524. }
  525. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  526. MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  527. /* Legacy bit to support old userspace libraries */
  528. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  529. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  530. }
  531. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  532. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  533. props->vendor_part_id = mdev->pdev->device;
  534. props->hw_ver = mdev->pdev->revision;
  535. props->max_mr_size = ~0ull;
  536. props->page_size_cap = ~(min_page_size - 1);
  537. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  538. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  539. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  540. sizeof(struct mlx5_wqe_data_seg);
  541. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  542. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  543. sizeof(struct mlx5_wqe_raddr_seg)) /
  544. sizeof(struct mlx5_wqe_data_seg);
  545. props->max_sge = min(max_rq_sg, max_sq_sg);
  546. props->max_sge_rd = MLX5_MAX_SGE_RD;
  547. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  548. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  549. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  550. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  551. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  552. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  553. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  554. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  555. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  556. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  557. props->max_srq_sge = max_rq_sg - 1;
  558. props->max_fast_reg_page_list_len =
  559. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  560. get_atomic_caps(dev, props);
  561. props->masked_atomic_cap = IB_ATOMIC_NONE;
  562. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  563. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  564. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  565. props->max_mcast_grp;
  566. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  567. props->max_ah = INT_MAX;
  568. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  569. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  570. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  571. if (MLX5_CAP_GEN(mdev, pg))
  572. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  573. props->odp_caps = dev->odp_caps;
  574. #endif
  575. if (MLX5_CAP_GEN(mdev, cd))
  576. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  577. if (!mlx5_core_is_pf(mdev))
  578. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  579. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  580. IB_LINK_LAYER_ETHERNET) {
  581. props->rss_caps.max_rwq_indirection_tables =
  582. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  583. props->rss_caps.max_rwq_indirection_table_size =
  584. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  585. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  586. props->max_wq_type_rq =
  587. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  588. }
  589. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  590. resp.cqe_comp_caps.max_num =
  591. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  592. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  593. resp.cqe_comp_caps.supported_format =
  594. MLX5_IB_CQE_RES_FORMAT_HASH |
  595. MLX5_IB_CQE_RES_FORMAT_CSUM;
  596. resp.response_length += sizeof(resp.cqe_comp_caps);
  597. }
  598. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  599. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  600. MLX5_CAP_GEN(mdev, qos)) {
  601. resp.packet_pacing_caps.qp_rate_limit_max =
  602. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  603. resp.packet_pacing_caps.qp_rate_limit_min =
  604. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  605. resp.packet_pacing_caps.supported_qpts |=
  606. 1 << IB_QPT_RAW_PACKET;
  607. }
  608. resp.response_length += sizeof(resp.packet_pacing_caps);
  609. }
  610. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  611. uhw->outlen)) {
  612. resp.mlx5_ib_support_multi_pkt_send_wqes =
  613. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  614. resp.response_length +=
  615. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  616. }
  617. if (field_avail(typeof(resp), reserved, uhw->outlen))
  618. resp.response_length += sizeof(resp.reserved);
  619. if (uhw->outlen) {
  620. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  621. if (err)
  622. return err;
  623. }
  624. return 0;
  625. }
  626. enum mlx5_ib_width {
  627. MLX5_IB_WIDTH_1X = 1 << 0,
  628. MLX5_IB_WIDTH_2X = 1 << 1,
  629. MLX5_IB_WIDTH_4X = 1 << 2,
  630. MLX5_IB_WIDTH_8X = 1 << 3,
  631. MLX5_IB_WIDTH_12X = 1 << 4
  632. };
  633. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  634. u8 *ib_width)
  635. {
  636. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  637. int err = 0;
  638. if (active_width & MLX5_IB_WIDTH_1X) {
  639. *ib_width = IB_WIDTH_1X;
  640. } else if (active_width & MLX5_IB_WIDTH_2X) {
  641. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  642. (int)active_width);
  643. err = -EINVAL;
  644. } else if (active_width & MLX5_IB_WIDTH_4X) {
  645. *ib_width = IB_WIDTH_4X;
  646. } else if (active_width & MLX5_IB_WIDTH_8X) {
  647. *ib_width = IB_WIDTH_8X;
  648. } else if (active_width & MLX5_IB_WIDTH_12X) {
  649. *ib_width = IB_WIDTH_12X;
  650. } else {
  651. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  652. (int)active_width);
  653. err = -EINVAL;
  654. }
  655. return err;
  656. }
  657. static int mlx5_mtu_to_ib_mtu(int mtu)
  658. {
  659. switch (mtu) {
  660. case 256: return 1;
  661. case 512: return 2;
  662. case 1024: return 3;
  663. case 2048: return 4;
  664. case 4096: return 5;
  665. default:
  666. pr_warn("invalid mtu\n");
  667. return -1;
  668. }
  669. }
  670. enum ib_max_vl_num {
  671. __IB_MAX_VL_0 = 1,
  672. __IB_MAX_VL_0_1 = 2,
  673. __IB_MAX_VL_0_3 = 3,
  674. __IB_MAX_VL_0_7 = 4,
  675. __IB_MAX_VL_0_14 = 5,
  676. };
  677. enum mlx5_vl_hw_cap {
  678. MLX5_VL_HW_0 = 1,
  679. MLX5_VL_HW_0_1 = 2,
  680. MLX5_VL_HW_0_2 = 3,
  681. MLX5_VL_HW_0_3 = 4,
  682. MLX5_VL_HW_0_4 = 5,
  683. MLX5_VL_HW_0_5 = 6,
  684. MLX5_VL_HW_0_6 = 7,
  685. MLX5_VL_HW_0_7 = 8,
  686. MLX5_VL_HW_0_14 = 15
  687. };
  688. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  689. u8 *max_vl_num)
  690. {
  691. switch (vl_hw_cap) {
  692. case MLX5_VL_HW_0:
  693. *max_vl_num = __IB_MAX_VL_0;
  694. break;
  695. case MLX5_VL_HW_0_1:
  696. *max_vl_num = __IB_MAX_VL_0_1;
  697. break;
  698. case MLX5_VL_HW_0_3:
  699. *max_vl_num = __IB_MAX_VL_0_3;
  700. break;
  701. case MLX5_VL_HW_0_7:
  702. *max_vl_num = __IB_MAX_VL_0_7;
  703. break;
  704. case MLX5_VL_HW_0_14:
  705. *max_vl_num = __IB_MAX_VL_0_14;
  706. break;
  707. default:
  708. return -EINVAL;
  709. }
  710. return 0;
  711. }
  712. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  713. struct ib_port_attr *props)
  714. {
  715. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  716. struct mlx5_core_dev *mdev = dev->mdev;
  717. struct mlx5_hca_vport_context *rep;
  718. u16 max_mtu;
  719. u16 oper_mtu;
  720. int err;
  721. u8 ib_link_width_oper;
  722. u8 vl_hw_cap;
  723. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  724. if (!rep) {
  725. err = -ENOMEM;
  726. goto out;
  727. }
  728. /* props being zeroed by the caller, avoid zeroing it here */
  729. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  730. if (err)
  731. goto out;
  732. props->lid = rep->lid;
  733. props->lmc = rep->lmc;
  734. props->sm_lid = rep->sm_lid;
  735. props->sm_sl = rep->sm_sl;
  736. props->state = rep->vport_state;
  737. props->phys_state = rep->port_physical_state;
  738. props->port_cap_flags = rep->cap_mask1;
  739. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  740. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  741. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  742. props->bad_pkey_cntr = rep->pkey_violation_counter;
  743. props->qkey_viol_cntr = rep->qkey_violation_counter;
  744. props->subnet_timeout = rep->subnet_timeout;
  745. props->init_type_reply = rep->init_type_reply;
  746. props->grh_required = rep->grh_required;
  747. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  748. if (err)
  749. goto out;
  750. err = translate_active_width(ibdev, ib_link_width_oper,
  751. &props->active_width);
  752. if (err)
  753. goto out;
  754. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  755. if (err)
  756. goto out;
  757. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  758. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  759. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  760. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  761. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  762. if (err)
  763. goto out;
  764. err = translate_max_vl_num(ibdev, vl_hw_cap,
  765. &props->max_vl_num);
  766. out:
  767. kfree(rep);
  768. return err;
  769. }
  770. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  771. struct ib_port_attr *props)
  772. {
  773. switch (mlx5_get_vport_access_method(ibdev)) {
  774. case MLX5_VPORT_ACCESS_METHOD_MAD:
  775. return mlx5_query_mad_ifc_port(ibdev, port, props);
  776. case MLX5_VPORT_ACCESS_METHOD_HCA:
  777. return mlx5_query_hca_port(ibdev, port, props);
  778. case MLX5_VPORT_ACCESS_METHOD_NIC:
  779. return mlx5_query_port_roce(ibdev, port, props);
  780. default:
  781. return -EINVAL;
  782. }
  783. }
  784. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  785. union ib_gid *gid)
  786. {
  787. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  788. struct mlx5_core_dev *mdev = dev->mdev;
  789. switch (mlx5_get_vport_access_method(ibdev)) {
  790. case MLX5_VPORT_ACCESS_METHOD_MAD:
  791. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  792. case MLX5_VPORT_ACCESS_METHOD_HCA:
  793. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  794. default:
  795. return -EINVAL;
  796. }
  797. }
  798. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  799. u16 *pkey)
  800. {
  801. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  802. struct mlx5_core_dev *mdev = dev->mdev;
  803. switch (mlx5_get_vport_access_method(ibdev)) {
  804. case MLX5_VPORT_ACCESS_METHOD_MAD:
  805. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  806. case MLX5_VPORT_ACCESS_METHOD_HCA:
  807. case MLX5_VPORT_ACCESS_METHOD_NIC:
  808. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  809. pkey);
  810. default:
  811. return -EINVAL;
  812. }
  813. }
  814. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  815. struct ib_device_modify *props)
  816. {
  817. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  818. struct mlx5_reg_node_desc in;
  819. struct mlx5_reg_node_desc out;
  820. int err;
  821. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  822. return -EOPNOTSUPP;
  823. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  824. return 0;
  825. /*
  826. * If possible, pass node desc to FW, so it can generate
  827. * a 144 trap. If cmd fails, just ignore.
  828. */
  829. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  830. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  831. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  832. if (err)
  833. return err;
  834. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  835. return err;
  836. }
  837. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  838. u32 value)
  839. {
  840. struct mlx5_hca_vport_context ctx = {};
  841. int err;
  842. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  843. port_num, 0, &ctx);
  844. if (err)
  845. return err;
  846. if (~ctx.cap_mask1_perm & mask) {
  847. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  848. mask, ctx.cap_mask1_perm);
  849. return -EINVAL;
  850. }
  851. ctx.cap_mask1 = value;
  852. ctx.cap_mask1_perm = mask;
  853. err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
  854. port_num, 0, &ctx);
  855. return err;
  856. }
  857. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  858. struct ib_port_modify *props)
  859. {
  860. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  861. struct ib_port_attr attr;
  862. u32 tmp;
  863. int err;
  864. u32 change_mask;
  865. u32 value;
  866. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  867. IB_LINK_LAYER_INFINIBAND);
  868. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  869. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  870. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  871. return set_port_caps_atomic(dev, port, change_mask, value);
  872. }
  873. mutex_lock(&dev->cap_mask_mutex);
  874. err = ib_query_port(ibdev, port, &attr);
  875. if (err)
  876. goto out;
  877. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  878. ~props->clr_port_cap_mask;
  879. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  880. out:
  881. mutex_unlock(&dev->cap_mask_mutex);
  882. return err;
  883. }
  884. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  885. {
  886. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  887. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  888. }
  889. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  890. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  891. u32 *num_sys_pages)
  892. {
  893. int uars_per_sys_page;
  894. int bfregs_per_sys_page;
  895. int ref_bfregs = req->total_num_bfregs;
  896. if (req->total_num_bfregs == 0)
  897. return -EINVAL;
  898. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  899. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  900. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  901. return -ENOMEM;
  902. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  903. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  904. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  905. *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  906. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  907. return -EINVAL;
  908. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
  909. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  910. lib_uar_4k ? "yes" : "no", ref_bfregs,
  911. req->total_num_bfregs, *num_sys_pages);
  912. return 0;
  913. }
  914. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  915. {
  916. struct mlx5_bfreg_info *bfregi;
  917. int err;
  918. int i;
  919. bfregi = &context->bfregi;
  920. for (i = 0; i < bfregi->num_sys_pages; i++) {
  921. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  922. if (err)
  923. goto error;
  924. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  925. }
  926. return 0;
  927. error:
  928. for (--i; i >= 0; i--)
  929. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  930. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  931. return err;
  932. }
  933. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  934. {
  935. struct mlx5_bfreg_info *bfregi;
  936. int err;
  937. int i;
  938. bfregi = &context->bfregi;
  939. for (i = 0; i < bfregi->num_sys_pages; i++) {
  940. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  941. if (err) {
  942. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  943. return err;
  944. }
  945. }
  946. return 0;
  947. }
  948. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  949. struct ib_udata *udata)
  950. {
  951. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  952. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  953. struct mlx5_ib_alloc_ucontext_resp resp = {};
  954. struct mlx5_ib_ucontext *context;
  955. struct mlx5_bfreg_info *bfregi;
  956. int ver;
  957. int err;
  958. size_t reqlen;
  959. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  960. max_cqe_version);
  961. bool lib_uar_4k;
  962. if (!dev->ib_active)
  963. return ERR_PTR(-EAGAIN);
  964. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  965. return ERR_PTR(-EINVAL);
  966. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  967. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  968. ver = 0;
  969. else if (reqlen >= min_req_v2)
  970. ver = 2;
  971. else
  972. return ERR_PTR(-EINVAL);
  973. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  974. if (err)
  975. return ERR_PTR(err);
  976. if (req.flags)
  977. return ERR_PTR(-EINVAL);
  978. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  979. return ERR_PTR(-EOPNOTSUPP);
  980. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  981. MLX5_NON_FP_BFREGS_PER_UAR);
  982. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  983. return ERR_PTR(-EINVAL);
  984. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  985. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  986. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  987. resp.cache_line_size = cache_line_size();
  988. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  989. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  990. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  991. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  992. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  993. resp.cqe_version = min_t(__u8,
  994. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  995. req.max_cqe_version);
  996. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  997. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  998. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  999. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1000. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1001. sizeof(resp.response_length), udata->outlen);
  1002. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1003. if (!context)
  1004. return ERR_PTR(-ENOMEM);
  1005. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1006. bfregi = &context->bfregi;
  1007. /* updates req->total_num_bfregs */
  1008. err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
  1009. if (err)
  1010. goto out_ctx;
  1011. mutex_init(&bfregi->lock);
  1012. bfregi->lib_uar_4k = lib_uar_4k;
  1013. bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
  1014. GFP_KERNEL);
  1015. if (!bfregi->count) {
  1016. err = -ENOMEM;
  1017. goto out_ctx;
  1018. }
  1019. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1020. sizeof(*bfregi->sys_pages),
  1021. GFP_KERNEL);
  1022. if (!bfregi->sys_pages) {
  1023. err = -ENOMEM;
  1024. goto out_count;
  1025. }
  1026. err = allocate_uars(dev, context);
  1027. if (err)
  1028. goto out_sys_pages;
  1029. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1030. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1031. #endif
  1032. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  1033. if (!context->upd_xlt_page) {
  1034. err = -ENOMEM;
  1035. goto out_uars;
  1036. }
  1037. mutex_init(&context->upd_xlt_page_mutex);
  1038. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1039. err = mlx5_core_alloc_transport_domain(dev->mdev,
  1040. &context->tdn);
  1041. if (err)
  1042. goto out_page;
  1043. }
  1044. INIT_LIST_HEAD(&context->vma_private_list);
  1045. INIT_LIST_HEAD(&context->db_page_list);
  1046. mutex_init(&context->db_page_mutex);
  1047. resp.tot_bfregs = req.total_num_bfregs;
  1048. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  1049. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1050. resp.response_length += sizeof(resp.cqe_version);
  1051. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1052. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1053. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1054. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1055. }
  1056. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1057. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1058. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1059. resp.eth_min_inline++;
  1060. }
  1061. resp.response_length += sizeof(resp.eth_min_inline);
  1062. }
  1063. /*
  1064. * We don't want to expose information from the PCI bar that is located
  1065. * after 4096 bytes, so if the arch only supports larger pages, let's
  1066. * pretend we don't support reading the HCA's core clock. This is also
  1067. * forced by mmap function.
  1068. */
  1069. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1070. if (PAGE_SIZE <= 4096) {
  1071. resp.comp_mask |=
  1072. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1073. resp.hca_core_clock_offset =
  1074. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1075. }
  1076. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  1077. sizeof(resp.reserved2);
  1078. }
  1079. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1080. resp.response_length += sizeof(resp.log_uar_size);
  1081. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1082. resp.response_length += sizeof(resp.num_uars_per_page);
  1083. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1084. if (err)
  1085. goto out_td;
  1086. bfregi->ver = ver;
  1087. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1088. context->cqe_version = resp.cqe_version;
  1089. context->lib_caps = req.lib_caps;
  1090. print_lib_caps(dev, context->lib_caps);
  1091. return &context->ibucontext;
  1092. out_td:
  1093. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1094. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1095. out_page:
  1096. free_page(context->upd_xlt_page);
  1097. out_uars:
  1098. deallocate_uars(dev, context);
  1099. out_sys_pages:
  1100. kfree(bfregi->sys_pages);
  1101. out_count:
  1102. kfree(bfregi->count);
  1103. out_ctx:
  1104. kfree(context);
  1105. return ERR_PTR(err);
  1106. }
  1107. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1108. {
  1109. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1110. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1111. struct mlx5_bfreg_info *bfregi;
  1112. bfregi = &context->bfregi;
  1113. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1114. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1115. free_page(context->upd_xlt_page);
  1116. deallocate_uars(dev, context);
  1117. kfree(bfregi->sys_pages);
  1118. kfree(bfregi->count);
  1119. kfree(context);
  1120. return 0;
  1121. }
  1122. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1123. struct mlx5_bfreg_info *bfregi,
  1124. int idx)
  1125. {
  1126. int fw_uars_per_page;
  1127. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1128. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
  1129. bfregi->sys_pages[idx] / fw_uars_per_page;
  1130. }
  1131. static int get_command(unsigned long offset)
  1132. {
  1133. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1134. }
  1135. static int get_arg(unsigned long offset)
  1136. {
  1137. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1138. }
  1139. static int get_index(unsigned long offset)
  1140. {
  1141. return get_arg(offset);
  1142. }
  1143. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1144. {
  1145. /* vma_open is called when a new VMA is created on top of our VMA. This
  1146. * is done through either mremap flow or split_vma (usually due to
  1147. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1148. * as this VMA is strongly hardware related. Therefore we set the
  1149. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1150. * calling us again and trying to do incorrect actions. We assume that
  1151. * the original VMA size is exactly a single page, and therefore all
  1152. * "splitting" operation will not happen to it.
  1153. */
  1154. area->vm_ops = NULL;
  1155. }
  1156. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1157. {
  1158. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1159. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1160. * file itself is closed, therefore no sync is needed with the regular
  1161. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1162. * However need a sync with accessing the vma as part of
  1163. * mlx5_ib_disassociate_ucontext.
  1164. * The close operation is usually called under mm->mmap_sem except when
  1165. * process is exiting.
  1166. * The exiting case is handled explicitly as part of
  1167. * mlx5_ib_disassociate_ucontext.
  1168. */
  1169. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1170. /* setting the vma context pointer to null in the mlx5_ib driver's
  1171. * private data, to protect a race condition in
  1172. * mlx5_ib_disassociate_ucontext().
  1173. */
  1174. mlx5_ib_vma_priv_data->vma = NULL;
  1175. list_del(&mlx5_ib_vma_priv_data->list);
  1176. kfree(mlx5_ib_vma_priv_data);
  1177. }
  1178. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1179. .open = mlx5_ib_vma_open,
  1180. .close = mlx5_ib_vma_close
  1181. };
  1182. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1183. struct mlx5_ib_ucontext *ctx)
  1184. {
  1185. struct mlx5_ib_vma_private_data *vma_prv;
  1186. struct list_head *vma_head = &ctx->vma_private_list;
  1187. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1188. if (!vma_prv)
  1189. return -ENOMEM;
  1190. vma_prv->vma = vma;
  1191. vma->vm_private_data = vma_prv;
  1192. vma->vm_ops = &mlx5_ib_vm_ops;
  1193. list_add(&vma_prv->list, vma_head);
  1194. return 0;
  1195. }
  1196. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1197. {
  1198. int ret;
  1199. struct vm_area_struct *vma;
  1200. struct mlx5_ib_vma_private_data *vma_private, *n;
  1201. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1202. struct task_struct *owning_process = NULL;
  1203. struct mm_struct *owning_mm = NULL;
  1204. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1205. if (!owning_process)
  1206. return;
  1207. owning_mm = get_task_mm(owning_process);
  1208. if (!owning_mm) {
  1209. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1210. while (1) {
  1211. put_task_struct(owning_process);
  1212. usleep_range(1000, 2000);
  1213. owning_process = get_pid_task(ibcontext->tgid,
  1214. PIDTYPE_PID);
  1215. if (!owning_process ||
  1216. owning_process->state == TASK_DEAD) {
  1217. pr_info("disassociate ucontext done, task was terminated\n");
  1218. /* in case task was dead need to release the
  1219. * task struct.
  1220. */
  1221. if (owning_process)
  1222. put_task_struct(owning_process);
  1223. return;
  1224. }
  1225. }
  1226. }
  1227. /* need to protect from a race on closing the vma as part of
  1228. * mlx5_ib_vma_close.
  1229. */
  1230. down_read(&owning_mm->mmap_sem);
  1231. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1232. list) {
  1233. vma = vma_private->vma;
  1234. ret = zap_vma_ptes(vma, vma->vm_start,
  1235. PAGE_SIZE);
  1236. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1237. /* context going to be destroyed, should
  1238. * not access ops any more.
  1239. */
  1240. vma->vm_ops = NULL;
  1241. list_del(&vma_private->list);
  1242. kfree(vma_private);
  1243. }
  1244. up_read(&owning_mm->mmap_sem);
  1245. mmput(owning_mm);
  1246. put_task_struct(owning_process);
  1247. }
  1248. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1249. {
  1250. switch (cmd) {
  1251. case MLX5_IB_MMAP_WC_PAGE:
  1252. return "WC";
  1253. case MLX5_IB_MMAP_REGULAR_PAGE:
  1254. return "best effort WC";
  1255. case MLX5_IB_MMAP_NC_PAGE:
  1256. return "NC";
  1257. default:
  1258. return NULL;
  1259. }
  1260. }
  1261. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1262. struct vm_area_struct *vma,
  1263. struct mlx5_ib_ucontext *context)
  1264. {
  1265. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1266. int err;
  1267. unsigned long idx;
  1268. phys_addr_t pfn, pa;
  1269. pgprot_t prot;
  1270. int uars_per_page;
  1271. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1272. return -EINVAL;
  1273. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1274. idx = get_index(vma->vm_pgoff);
  1275. if (idx % uars_per_page ||
  1276. idx * uars_per_page >= bfregi->num_sys_pages) {
  1277. mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
  1278. return -EINVAL;
  1279. }
  1280. switch (cmd) {
  1281. case MLX5_IB_MMAP_WC_PAGE:
  1282. /* Some architectures don't support WC memory */
  1283. #if defined(CONFIG_X86)
  1284. if (!pat_enabled())
  1285. return -EPERM;
  1286. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1287. return -EPERM;
  1288. #endif
  1289. /* fall through */
  1290. case MLX5_IB_MMAP_REGULAR_PAGE:
  1291. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1292. prot = pgprot_writecombine(vma->vm_page_prot);
  1293. break;
  1294. case MLX5_IB_MMAP_NC_PAGE:
  1295. prot = pgprot_noncached(vma->vm_page_prot);
  1296. break;
  1297. default:
  1298. return -EINVAL;
  1299. }
  1300. pfn = uar_index2pfn(dev, bfregi, idx);
  1301. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1302. vma->vm_page_prot = prot;
  1303. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1304. PAGE_SIZE, vma->vm_page_prot);
  1305. if (err) {
  1306. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1307. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1308. return -EAGAIN;
  1309. }
  1310. pa = pfn << PAGE_SHIFT;
  1311. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1312. vma->vm_start, &pa);
  1313. return mlx5_ib_set_vma_data(vma, context);
  1314. }
  1315. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1316. {
  1317. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1318. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1319. unsigned long command;
  1320. phys_addr_t pfn;
  1321. command = get_command(vma->vm_pgoff);
  1322. switch (command) {
  1323. case MLX5_IB_MMAP_WC_PAGE:
  1324. case MLX5_IB_MMAP_NC_PAGE:
  1325. case MLX5_IB_MMAP_REGULAR_PAGE:
  1326. return uar_mmap(dev, command, vma, context);
  1327. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1328. return -ENOSYS;
  1329. case MLX5_IB_MMAP_CORE_CLOCK:
  1330. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1331. return -EINVAL;
  1332. if (vma->vm_flags & VM_WRITE)
  1333. return -EPERM;
  1334. /* Don't expose to user-space information it shouldn't have */
  1335. if (PAGE_SIZE > 4096)
  1336. return -EOPNOTSUPP;
  1337. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1338. pfn = (dev->mdev->iseg_base +
  1339. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1340. PAGE_SHIFT;
  1341. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1342. PAGE_SIZE, vma->vm_page_prot))
  1343. return -EAGAIN;
  1344. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1345. vma->vm_start,
  1346. (unsigned long long)pfn << PAGE_SHIFT);
  1347. break;
  1348. default:
  1349. return -EINVAL;
  1350. }
  1351. return 0;
  1352. }
  1353. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1354. struct ib_ucontext *context,
  1355. struct ib_udata *udata)
  1356. {
  1357. struct mlx5_ib_alloc_pd_resp resp;
  1358. struct mlx5_ib_pd *pd;
  1359. int err;
  1360. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1361. if (!pd)
  1362. return ERR_PTR(-ENOMEM);
  1363. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1364. if (err) {
  1365. kfree(pd);
  1366. return ERR_PTR(err);
  1367. }
  1368. if (context) {
  1369. resp.pdn = pd->pdn;
  1370. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1371. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1372. kfree(pd);
  1373. return ERR_PTR(-EFAULT);
  1374. }
  1375. }
  1376. return &pd->ibpd;
  1377. }
  1378. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1379. {
  1380. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1381. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1382. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1383. kfree(mpd);
  1384. return 0;
  1385. }
  1386. enum {
  1387. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1388. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1389. MATCH_CRITERIA_ENABLE_INNER_BIT
  1390. };
  1391. #define HEADER_IS_ZERO(match_criteria, headers) \
  1392. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1393. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1394. static u8 get_match_criteria_enable(u32 *match_criteria)
  1395. {
  1396. u8 match_criteria_enable;
  1397. match_criteria_enable =
  1398. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1399. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1400. match_criteria_enable |=
  1401. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1402. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1403. match_criteria_enable |=
  1404. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1405. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1406. return match_criteria_enable;
  1407. }
  1408. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1409. {
  1410. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1411. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1412. }
  1413. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1414. bool inner)
  1415. {
  1416. if (inner) {
  1417. MLX5_SET(fte_match_set_misc,
  1418. misc_c, inner_ipv6_flow_label, mask);
  1419. MLX5_SET(fte_match_set_misc,
  1420. misc_v, inner_ipv6_flow_label, val);
  1421. } else {
  1422. MLX5_SET(fte_match_set_misc,
  1423. misc_c, outer_ipv6_flow_label, mask);
  1424. MLX5_SET(fte_match_set_misc,
  1425. misc_v, outer_ipv6_flow_label, val);
  1426. }
  1427. }
  1428. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1429. {
  1430. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1431. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1432. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1433. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1434. }
  1435. #define LAST_ETH_FIELD vlan_tag
  1436. #define LAST_IB_FIELD sl
  1437. #define LAST_IPV4_FIELD tos
  1438. #define LAST_IPV6_FIELD traffic_class
  1439. #define LAST_TCP_UDP_FIELD src_port
  1440. #define LAST_TUNNEL_FIELD tunnel_id
  1441. #define LAST_FLOW_TAG_FIELD tag_id
  1442. /* Field is the last supported field */
  1443. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1444. memchr_inv((void *)&filter.field +\
  1445. sizeof(filter.field), 0,\
  1446. sizeof(filter) -\
  1447. offsetof(typeof(filter), field) -\
  1448. sizeof(filter.field))
  1449. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1450. const union ib_flow_spec *ib_spec, u32 *tag_id)
  1451. {
  1452. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1453. misc_parameters);
  1454. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1455. misc_parameters);
  1456. void *headers_c;
  1457. void *headers_v;
  1458. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1459. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1460. inner_headers);
  1461. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1462. inner_headers);
  1463. } else {
  1464. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1465. outer_headers);
  1466. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1467. outer_headers);
  1468. }
  1469. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1470. case IB_FLOW_SPEC_ETH:
  1471. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1472. return -EOPNOTSUPP;
  1473. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1474. dmac_47_16),
  1475. ib_spec->eth.mask.dst_mac);
  1476. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1477. dmac_47_16),
  1478. ib_spec->eth.val.dst_mac);
  1479. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1480. smac_47_16),
  1481. ib_spec->eth.mask.src_mac);
  1482. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1483. smac_47_16),
  1484. ib_spec->eth.val.src_mac);
  1485. if (ib_spec->eth.mask.vlan_tag) {
  1486. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1487. cvlan_tag, 1);
  1488. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1489. cvlan_tag, 1);
  1490. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1491. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1492. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1493. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1494. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1495. first_cfi,
  1496. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1497. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1498. first_cfi,
  1499. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1500. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1501. first_prio,
  1502. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1503. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1504. first_prio,
  1505. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1506. }
  1507. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1508. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1509. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1510. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1511. break;
  1512. case IB_FLOW_SPEC_IPV4:
  1513. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1514. return -EOPNOTSUPP;
  1515. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1516. ethertype, 0xffff);
  1517. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1518. ethertype, ETH_P_IP);
  1519. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1520. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1521. &ib_spec->ipv4.mask.src_ip,
  1522. sizeof(ib_spec->ipv4.mask.src_ip));
  1523. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1524. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1525. &ib_spec->ipv4.val.src_ip,
  1526. sizeof(ib_spec->ipv4.val.src_ip));
  1527. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1528. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1529. &ib_spec->ipv4.mask.dst_ip,
  1530. sizeof(ib_spec->ipv4.mask.dst_ip));
  1531. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1532. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1533. &ib_spec->ipv4.val.dst_ip,
  1534. sizeof(ib_spec->ipv4.val.dst_ip));
  1535. set_tos(headers_c, headers_v,
  1536. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1537. set_proto(headers_c, headers_v,
  1538. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1539. break;
  1540. case IB_FLOW_SPEC_IPV6:
  1541. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1542. return -EOPNOTSUPP;
  1543. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1544. ethertype, 0xffff);
  1545. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1546. ethertype, ETH_P_IPV6);
  1547. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1548. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1549. &ib_spec->ipv6.mask.src_ip,
  1550. sizeof(ib_spec->ipv6.mask.src_ip));
  1551. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1552. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1553. &ib_spec->ipv6.val.src_ip,
  1554. sizeof(ib_spec->ipv6.val.src_ip));
  1555. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1556. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1557. &ib_spec->ipv6.mask.dst_ip,
  1558. sizeof(ib_spec->ipv6.mask.dst_ip));
  1559. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1560. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1561. &ib_spec->ipv6.val.dst_ip,
  1562. sizeof(ib_spec->ipv6.val.dst_ip));
  1563. set_tos(headers_c, headers_v,
  1564. ib_spec->ipv6.mask.traffic_class,
  1565. ib_spec->ipv6.val.traffic_class);
  1566. set_proto(headers_c, headers_v,
  1567. ib_spec->ipv6.mask.next_hdr,
  1568. ib_spec->ipv6.val.next_hdr);
  1569. set_flow_label(misc_params_c, misc_params_v,
  1570. ntohl(ib_spec->ipv6.mask.flow_label),
  1571. ntohl(ib_spec->ipv6.val.flow_label),
  1572. ib_spec->type & IB_FLOW_SPEC_INNER);
  1573. break;
  1574. case IB_FLOW_SPEC_TCP:
  1575. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1576. LAST_TCP_UDP_FIELD))
  1577. return -EOPNOTSUPP;
  1578. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1579. 0xff);
  1580. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1581. IPPROTO_TCP);
  1582. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1583. ntohs(ib_spec->tcp_udp.mask.src_port));
  1584. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1585. ntohs(ib_spec->tcp_udp.val.src_port));
  1586. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1587. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1588. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1589. ntohs(ib_spec->tcp_udp.val.dst_port));
  1590. break;
  1591. case IB_FLOW_SPEC_UDP:
  1592. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1593. LAST_TCP_UDP_FIELD))
  1594. return -EOPNOTSUPP;
  1595. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1596. 0xff);
  1597. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1598. IPPROTO_UDP);
  1599. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1600. ntohs(ib_spec->tcp_udp.mask.src_port));
  1601. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1602. ntohs(ib_spec->tcp_udp.val.src_port));
  1603. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1604. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1605. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1606. ntohs(ib_spec->tcp_udp.val.dst_port));
  1607. break;
  1608. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1609. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1610. LAST_TUNNEL_FIELD))
  1611. return -EOPNOTSUPP;
  1612. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1613. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1614. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1615. ntohl(ib_spec->tunnel.val.tunnel_id));
  1616. break;
  1617. case IB_FLOW_SPEC_ACTION_TAG:
  1618. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  1619. LAST_FLOW_TAG_FIELD))
  1620. return -EOPNOTSUPP;
  1621. if (ib_spec->flow_tag.tag_id >= BIT(24))
  1622. return -EINVAL;
  1623. *tag_id = ib_spec->flow_tag.tag_id;
  1624. break;
  1625. default:
  1626. return -EINVAL;
  1627. }
  1628. return 0;
  1629. }
  1630. /* If a flow could catch both multicast and unicast packets,
  1631. * it won't fall into the multicast flow steering table and this rule
  1632. * could steal other multicast packets.
  1633. */
  1634. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1635. {
  1636. struct ib_flow_spec_eth *eth_spec;
  1637. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1638. ib_attr->size < sizeof(struct ib_flow_attr) +
  1639. sizeof(struct ib_flow_spec_eth) ||
  1640. ib_attr->num_of_specs < 1)
  1641. return false;
  1642. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1643. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1644. eth_spec->size != sizeof(*eth_spec))
  1645. return false;
  1646. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1647. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1648. }
  1649. static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
  1650. {
  1651. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1652. bool has_ipv4_spec = false;
  1653. bool eth_type_ipv4 = true;
  1654. unsigned int spec_index;
  1655. /* Validate that ethertype is correct */
  1656. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1657. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1658. ib_spec->eth.mask.ether_type) {
  1659. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1660. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1661. eth_type_ipv4 = false;
  1662. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1663. has_ipv4_spec = true;
  1664. }
  1665. ib_spec = (void *)ib_spec + ib_spec->size;
  1666. }
  1667. return !has_ipv4_spec || eth_type_ipv4;
  1668. }
  1669. static void put_flow_table(struct mlx5_ib_dev *dev,
  1670. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1671. {
  1672. prio->refcount -= !!ft_added;
  1673. if (!prio->refcount) {
  1674. mlx5_destroy_flow_table(prio->flow_table);
  1675. prio->flow_table = NULL;
  1676. }
  1677. }
  1678. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1679. {
  1680. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1681. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1682. struct mlx5_ib_flow_handler,
  1683. ibflow);
  1684. struct mlx5_ib_flow_handler *iter, *tmp;
  1685. mutex_lock(&dev->flow_db.lock);
  1686. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1687. mlx5_del_flow_rules(iter->rule);
  1688. put_flow_table(dev, iter->prio, true);
  1689. list_del(&iter->list);
  1690. kfree(iter);
  1691. }
  1692. mlx5_del_flow_rules(handler->rule);
  1693. put_flow_table(dev, handler->prio, true);
  1694. mutex_unlock(&dev->flow_db.lock);
  1695. kfree(handler);
  1696. return 0;
  1697. }
  1698. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1699. {
  1700. priority *= 2;
  1701. if (!dont_trap)
  1702. priority++;
  1703. return priority;
  1704. }
  1705. enum flow_table_type {
  1706. MLX5_IB_FT_RX,
  1707. MLX5_IB_FT_TX
  1708. };
  1709. #define MLX5_FS_MAX_TYPES 10
  1710. #define MLX5_FS_MAX_ENTRIES 32000UL
  1711. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1712. struct ib_flow_attr *flow_attr,
  1713. enum flow_table_type ft_type)
  1714. {
  1715. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1716. struct mlx5_flow_namespace *ns = NULL;
  1717. struct mlx5_ib_flow_prio *prio;
  1718. struct mlx5_flow_table *ft;
  1719. int num_entries;
  1720. int num_groups;
  1721. int priority;
  1722. int err = 0;
  1723. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1724. if (flow_is_multicast_only(flow_attr) &&
  1725. !dont_trap)
  1726. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1727. else
  1728. priority = ib_prio_to_core_prio(flow_attr->priority,
  1729. dont_trap);
  1730. ns = mlx5_get_flow_namespace(dev->mdev,
  1731. MLX5_FLOW_NAMESPACE_BYPASS);
  1732. num_entries = MLX5_FS_MAX_ENTRIES;
  1733. num_groups = MLX5_FS_MAX_TYPES;
  1734. prio = &dev->flow_db.prios[priority];
  1735. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1736. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1737. ns = mlx5_get_flow_namespace(dev->mdev,
  1738. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1739. build_leftovers_ft_param(&priority,
  1740. &num_entries,
  1741. &num_groups);
  1742. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1743. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1744. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1745. allow_sniffer_and_nic_rx_shared_tir))
  1746. return ERR_PTR(-ENOTSUPP);
  1747. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1748. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1749. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1750. prio = &dev->flow_db.sniffer[ft_type];
  1751. priority = 0;
  1752. num_entries = 1;
  1753. num_groups = 1;
  1754. }
  1755. if (!ns)
  1756. return ERR_PTR(-ENOTSUPP);
  1757. ft = prio->flow_table;
  1758. if (!ft) {
  1759. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1760. num_entries,
  1761. num_groups,
  1762. 0, 0);
  1763. if (!IS_ERR(ft)) {
  1764. prio->refcount = 0;
  1765. prio->flow_table = ft;
  1766. } else {
  1767. err = PTR_ERR(ft);
  1768. }
  1769. }
  1770. return err ? ERR_PTR(err) : prio;
  1771. }
  1772. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1773. struct mlx5_ib_flow_prio *ft_prio,
  1774. const struct ib_flow_attr *flow_attr,
  1775. struct mlx5_flow_destination *dst)
  1776. {
  1777. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1778. struct mlx5_ib_flow_handler *handler;
  1779. struct mlx5_flow_act flow_act = {0};
  1780. struct mlx5_flow_spec *spec;
  1781. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1782. unsigned int spec_index;
  1783. u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1784. int err = 0;
  1785. if (!is_valid_attr(flow_attr))
  1786. return ERR_PTR(-EINVAL);
  1787. spec = mlx5_vzalloc(sizeof(*spec));
  1788. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1789. if (!handler || !spec) {
  1790. err = -ENOMEM;
  1791. goto free;
  1792. }
  1793. INIT_LIST_HEAD(&handler->list);
  1794. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1795. err = parse_flow_attr(spec->match_criteria,
  1796. spec->match_value, ib_flow, &flow_tag);
  1797. if (err < 0)
  1798. goto free;
  1799. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1800. }
  1801. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1802. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1803. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1804. if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
  1805. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1806. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  1807. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  1808. flow_tag, flow_attr->type);
  1809. err = -EINVAL;
  1810. goto free;
  1811. }
  1812. flow_act.flow_tag = flow_tag;
  1813. handler->rule = mlx5_add_flow_rules(ft, spec,
  1814. &flow_act,
  1815. dst, 1);
  1816. if (IS_ERR(handler->rule)) {
  1817. err = PTR_ERR(handler->rule);
  1818. goto free;
  1819. }
  1820. ft_prio->refcount++;
  1821. handler->prio = ft_prio;
  1822. ft_prio->flow_table = ft;
  1823. free:
  1824. if (err)
  1825. kfree(handler);
  1826. kvfree(spec);
  1827. return err ? ERR_PTR(err) : handler;
  1828. }
  1829. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1830. struct mlx5_ib_flow_prio *ft_prio,
  1831. struct ib_flow_attr *flow_attr,
  1832. struct mlx5_flow_destination *dst)
  1833. {
  1834. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1835. struct mlx5_ib_flow_handler *handler = NULL;
  1836. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1837. if (!IS_ERR(handler)) {
  1838. handler_dst = create_flow_rule(dev, ft_prio,
  1839. flow_attr, dst);
  1840. if (IS_ERR(handler_dst)) {
  1841. mlx5_del_flow_rules(handler->rule);
  1842. ft_prio->refcount--;
  1843. kfree(handler);
  1844. handler = handler_dst;
  1845. } else {
  1846. list_add(&handler_dst->list, &handler->list);
  1847. }
  1848. }
  1849. return handler;
  1850. }
  1851. enum {
  1852. LEFTOVERS_MC,
  1853. LEFTOVERS_UC,
  1854. };
  1855. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1856. struct mlx5_ib_flow_prio *ft_prio,
  1857. struct ib_flow_attr *flow_attr,
  1858. struct mlx5_flow_destination *dst)
  1859. {
  1860. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1861. struct mlx5_ib_flow_handler *handler = NULL;
  1862. static struct {
  1863. struct ib_flow_attr flow_attr;
  1864. struct ib_flow_spec_eth eth_flow;
  1865. } leftovers_specs[] = {
  1866. [LEFTOVERS_MC] = {
  1867. .flow_attr = {
  1868. .num_of_specs = 1,
  1869. .size = sizeof(leftovers_specs[0])
  1870. },
  1871. .eth_flow = {
  1872. .type = IB_FLOW_SPEC_ETH,
  1873. .size = sizeof(struct ib_flow_spec_eth),
  1874. .mask = {.dst_mac = {0x1} },
  1875. .val = {.dst_mac = {0x1} }
  1876. }
  1877. },
  1878. [LEFTOVERS_UC] = {
  1879. .flow_attr = {
  1880. .num_of_specs = 1,
  1881. .size = sizeof(leftovers_specs[0])
  1882. },
  1883. .eth_flow = {
  1884. .type = IB_FLOW_SPEC_ETH,
  1885. .size = sizeof(struct ib_flow_spec_eth),
  1886. .mask = {.dst_mac = {0x1} },
  1887. .val = {.dst_mac = {} }
  1888. }
  1889. }
  1890. };
  1891. handler = create_flow_rule(dev, ft_prio,
  1892. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1893. dst);
  1894. if (!IS_ERR(handler) &&
  1895. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1896. handler_ucast = create_flow_rule(dev, ft_prio,
  1897. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1898. dst);
  1899. if (IS_ERR(handler_ucast)) {
  1900. mlx5_del_flow_rules(handler->rule);
  1901. ft_prio->refcount--;
  1902. kfree(handler);
  1903. handler = handler_ucast;
  1904. } else {
  1905. list_add(&handler_ucast->list, &handler->list);
  1906. }
  1907. }
  1908. return handler;
  1909. }
  1910. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  1911. struct mlx5_ib_flow_prio *ft_rx,
  1912. struct mlx5_ib_flow_prio *ft_tx,
  1913. struct mlx5_flow_destination *dst)
  1914. {
  1915. struct mlx5_ib_flow_handler *handler_rx;
  1916. struct mlx5_ib_flow_handler *handler_tx;
  1917. int err;
  1918. static const struct ib_flow_attr flow_attr = {
  1919. .num_of_specs = 0,
  1920. .size = sizeof(flow_attr)
  1921. };
  1922. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  1923. if (IS_ERR(handler_rx)) {
  1924. err = PTR_ERR(handler_rx);
  1925. goto err;
  1926. }
  1927. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  1928. if (IS_ERR(handler_tx)) {
  1929. err = PTR_ERR(handler_tx);
  1930. goto err_tx;
  1931. }
  1932. list_add(&handler_tx->list, &handler_rx->list);
  1933. return handler_rx;
  1934. err_tx:
  1935. mlx5_del_flow_rules(handler_rx->rule);
  1936. ft_rx->refcount--;
  1937. kfree(handler_rx);
  1938. err:
  1939. return ERR_PTR(err);
  1940. }
  1941. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1942. struct ib_flow_attr *flow_attr,
  1943. int domain)
  1944. {
  1945. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1946. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1947. struct mlx5_ib_flow_handler *handler = NULL;
  1948. struct mlx5_flow_destination *dst = NULL;
  1949. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  1950. struct mlx5_ib_flow_prio *ft_prio;
  1951. int err;
  1952. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1953. return ERR_PTR(-ENOSPC);
  1954. if (domain != IB_FLOW_DOMAIN_USER ||
  1955. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1956. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1957. return ERR_PTR(-EINVAL);
  1958. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1959. if (!dst)
  1960. return ERR_PTR(-ENOMEM);
  1961. mutex_lock(&dev->flow_db.lock);
  1962. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  1963. if (IS_ERR(ft_prio)) {
  1964. err = PTR_ERR(ft_prio);
  1965. goto unlock;
  1966. }
  1967. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1968. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  1969. if (IS_ERR(ft_prio_tx)) {
  1970. err = PTR_ERR(ft_prio_tx);
  1971. ft_prio_tx = NULL;
  1972. goto destroy_ft;
  1973. }
  1974. }
  1975. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1976. if (mqp->flags & MLX5_IB_QP_RSS)
  1977. dst->tir_num = mqp->rss_qp.tirn;
  1978. else
  1979. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  1980. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1981. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1982. handler = create_dont_trap_rule(dev, ft_prio,
  1983. flow_attr, dst);
  1984. } else {
  1985. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1986. dst);
  1987. }
  1988. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1989. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1990. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1991. dst);
  1992. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1993. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  1994. } else {
  1995. err = -EINVAL;
  1996. goto destroy_ft;
  1997. }
  1998. if (IS_ERR(handler)) {
  1999. err = PTR_ERR(handler);
  2000. handler = NULL;
  2001. goto destroy_ft;
  2002. }
  2003. mutex_unlock(&dev->flow_db.lock);
  2004. kfree(dst);
  2005. return &handler->ibflow;
  2006. destroy_ft:
  2007. put_flow_table(dev, ft_prio, false);
  2008. if (ft_prio_tx)
  2009. put_flow_table(dev, ft_prio_tx, false);
  2010. unlock:
  2011. mutex_unlock(&dev->flow_db.lock);
  2012. kfree(dst);
  2013. kfree(handler);
  2014. return ERR_PTR(err);
  2015. }
  2016. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2017. {
  2018. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2019. int err;
  2020. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2021. if (err)
  2022. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2023. ibqp->qp_num, gid->raw);
  2024. return err;
  2025. }
  2026. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2027. {
  2028. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2029. int err;
  2030. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2031. if (err)
  2032. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2033. ibqp->qp_num, gid->raw);
  2034. return err;
  2035. }
  2036. static int init_node_data(struct mlx5_ib_dev *dev)
  2037. {
  2038. int err;
  2039. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2040. if (err)
  2041. return err;
  2042. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2043. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2044. }
  2045. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2046. char *buf)
  2047. {
  2048. struct mlx5_ib_dev *dev =
  2049. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2050. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2051. }
  2052. static ssize_t show_reg_pages(struct device *device,
  2053. struct device_attribute *attr, char *buf)
  2054. {
  2055. struct mlx5_ib_dev *dev =
  2056. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2057. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2058. }
  2059. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2060. char *buf)
  2061. {
  2062. struct mlx5_ib_dev *dev =
  2063. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2064. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2065. }
  2066. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2067. char *buf)
  2068. {
  2069. struct mlx5_ib_dev *dev =
  2070. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2071. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2072. }
  2073. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2074. char *buf)
  2075. {
  2076. struct mlx5_ib_dev *dev =
  2077. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2078. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2079. dev->mdev->board_id);
  2080. }
  2081. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2082. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2083. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2084. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2085. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2086. static struct device_attribute *mlx5_class_attributes[] = {
  2087. &dev_attr_hw_rev,
  2088. &dev_attr_hca_type,
  2089. &dev_attr_board_id,
  2090. &dev_attr_fw_pages,
  2091. &dev_attr_reg_pages,
  2092. };
  2093. static void pkey_change_handler(struct work_struct *work)
  2094. {
  2095. struct mlx5_ib_port_resources *ports =
  2096. container_of(work, struct mlx5_ib_port_resources,
  2097. pkey_change_work);
  2098. mutex_lock(&ports->devr->mutex);
  2099. mlx5_ib_gsi_pkey_change(ports->gsi);
  2100. mutex_unlock(&ports->devr->mutex);
  2101. }
  2102. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2103. {
  2104. struct mlx5_ib_qp *mqp;
  2105. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2106. struct mlx5_core_cq *mcq;
  2107. struct list_head cq_armed_list;
  2108. unsigned long flags_qp;
  2109. unsigned long flags_cq;
  2110. unsigned long flags;
  2111. INIT_LIST_HEAD(&cq_armed_list);
  2112. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2113. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2114. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2115. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2116. if (mqp->sq.tail != mqp->sq.head) {
  2117. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2118. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2119. if (send_mcq->mcq.comp &&
  2120. mqp->ibqp.send_cq->comp_handler) {
  2121. if (!send_mcq->mcq.reset_notify_added) {
  2122. send_mcq->mcq.reset_notify_added = 1;
  2123. list_add_tail(&send_mcq->mcq.reset_notify,
  2124. &cq_armed_list);
  2125. }
  2126. }
  2127. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2128. }
  2129. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2130. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2131. /* no handling is needed for SRQ */
  2132. if (!mqp->ibqp.srq) {
  2133. if (mqp->rq.tail != mqp->rq.head) {
  2134. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2135. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2136. if (recv_mcq->mcq.comp &&
  2137. mqp->ibqp.recv_cq->comp_handler) {
  2138. if (!recv_mcq->mcq.reset_notify_added) {
  2139. recv_mcq->mcq.reset_notify_added = 1;
  2140. list_add_tail(&recv_mcq->mcq.reset_notify,
  2141. &cq_armed_list);
  2142. }
  2143. }
  2144. spin_unlock_irqrestore(&recv_mcq->lock,
  2145. flags_cq);
  2146. }
  2147. }
  2148. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2149. }
  2150. /*At that point all inflight post send were put to be executed as of we
  2151. * lock/unlock above locks Now need to arm all involved CQs.
  2152. */
  2153. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2154. mcq->comp(mcq);
  2155. }
  2156. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2157. }
  2158. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2159. enum mlx5_dev_event event, unsigned long param)
  2160. {
  2161. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2162. struct ib_event ibev;
  2163. bool fatal = false;
  2164. u8 port = 0;
  2165. switch (event) {
  2166. case MLX5_DEV_EVENT_SYS_ERROR:
  2167. ibev.event = IB_EVENT_DEVICE_FATAL;
  2168. mlx5_ib_handle_internal_error(ibdev);
  2169. fatal = true;
  2170. break;
  2171. case MLX5_DEV_EVENT_PORT_UP:
  2172. case MLX5_DEV_EVENT_PORT_DOWN:
  2173. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2174. port = (u8)param;
  2175. /* In RoCE, port up/down events are handled in
  2176. * mlx5_netdev_event().
  2177. */
  2178. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2179. IB_LINK_LAYER_ETHERNET)
  2180. return;
  2181. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2182. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2183. break;
  2184. case MLX5_DEV_EVENT_LID_CHANGE:
  2185. ibev.event = IB_EVENT_LID_CHANGE;
  2186. port = (u8)param;
  2187. break;
  2188. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2189. ibev.event = IB_EVENT_PKEY_CHANGE;
  2190. port = (u8)param;
  2191. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2192. break;
  2193. case MLX5_DEV_EVENT_GUID_CHANGE:
  2194. ibev.event = IB_EVENT_GID_CHANGE;
  2195. port = (u8)param;
  2196. break;
  2197. case MLX5_DEV_EVENT_CLIENT_REREG:
  2198. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2199. port = (u8)param;
  2200. break;
  2201. default:
  2202. return;
  2203. }
  2204. ibev.device = &ibdev->ib_dev;
  2205. ibev.element.port_num = port;
  2206. if (port < 1 || port > ibdev->num_ports) {
  2207. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2208. return;
  2209. }
  2210. if (ibdev->ib_active)
  2211. ib_dispatch_event(&ibev);
  2212. if (fatal)
  2213. ibdev->ib_active = false;
  2214. }
  2215. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2216. {
  2217. struct mlx5_hca_vport_context vport_ctx;
  2218. int err;
  2219. int port;
  2220. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2221. dev->mdev->port_caps[port - 1].has_smi = false;
  2222. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2223. MLX5_CAP_PORT_TYPE_IB) {
  2224. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2225. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2226. port, 0,
  2227. &vport_ctx);
  2228. if (err) {
  2229. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2230. port, err);
  2231. return err;
  2232. }
  2233. dev->mdev->port_caps[port - 1].has_smi =
  2234. vport_ctx.has_smi;
  2235. } else {
  2236. dev->mdev->port_caps[port - 1].has_smi = true;
  2237. }
  2238. }
  2239. }
  2240. return 0;
  2241. }
  2242. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2243. {
  2244. int port;
  2245. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2246. mlx5_query_ext_port_caps(dev, port);
  2247. }
  2248. static int get_port_caps(struct mlx5_ib_dev *dev)
  2249. {
  2250. struct ib_device_attr *dprops = NULL;
  2251. struct ib_port_attr *pprops = NULL;
  2252. int err = -ENOMEM;
  2253. int port;
  2254. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2255. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2256. if (!pprops)
  2257. goto out;
  2258. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2259. if (!dprops)
  2260. goto out;
  2261. err = set_has_smi_cap(dev);
  2262. if (err)
  2263. goto out;
  2264. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2265. if (err) {
  2266. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2267. goto out;
  2268. }
  2269. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2270. memset(pprops, 0, sizeof(*pprops));
  2271. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2272. if (err) {
  2273. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2274. port, err);
  2275. break;
  2276. }
  2277. dev->mdev->port_caps[port - 1].pkey_table_len =
  2278. dprops->max_pkeys;
  2279. dev->mdev->port_caps[port - 1].gid_table_len =
  2280. pprops->gid_tbl_len;
  2281. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2282. dprops->max_pkeys, pprops->gid_tbl_len);
  2283. }
  2284. out:
  2285. kfree(pprops);
  2286. kfree(dprops);
  2287. return err;
  2288. }
  2289. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2290. {
  2291. int err;
  2292. err = mlx5_mr_cache_cleanup(dev);
  2293. if (err)
  2294. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2295. mlx5_ib_destroy_qp(dev->umrc.qp);
  2296. ib_free_cq(dev->umrc.cq);
  2297. ib_dealloc_pd(dev->umrc.pd);
  2298. }
  2299. enum {
  2300. MAX_UMR_WR = 128,
  2301. };
  2302. static int create_umr_res(struct mlx5_ib_dev *dev)
  2303. {
  2304. struct ib_qp_init_attr *init_attr = NULL;
  2305. struct ib_qp_attr *attr = NULL;
  2306. struct ib_pd *pd;
  2307. struct ib_cq *cq;
  2308. struct ib_qp *qp;
  2309. int ret;
  2310. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2311. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2312. if (!attr || !init_attr) {
  2313. ret = -ENOMEM;
  2314. goto error_0;
  2315. }
  2316. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2317. if (IS_ERR(pd)) {
  2318. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2319. ret = PTR_ERR(pd);
  2320. goto error_0;
  2321. }
  2322. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2323. if (IS_ERR(cq)) {
  2324. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2325. ret = PTR_ERR(cq);
  2326. goto error_2;
  2327. }
  2328. init_attr->send_cq = cq;
  2329. init_attr->recv_cq = cq;
  2330. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2331. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2332. init_attr->cap.max_send_sge = 1;
  2333. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2334. init_attr->port_num = 1;
  2335. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2336. if (IS_ERR(qp)) {
  2337. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2338. ret = PTR_ERR(qp);
  2339. goto error_3;
  2340. }
  2341. qp->device = &dev->ib_dev;
  2342. qp->real_qp = qp;
  2343. qp->uobject = NULL;
  2344. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2345. attr->qp_state = IB_QPS_INIT;
  2346. attr->port_num = 1;
  2347. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2348. IB_QP_PORT, NULL);
  2349. if (ret) {
  2350. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2351. goto error_4;
  2352. }
  2353. memset(attr, 0, sizeof(*attr));
  2354. attr->qp_state = IB_QPS_RTR;
  2355. attr->path_mtu = IB_MTU_256;
  2356. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2357. if (ret) {
  2358. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2359. goto error_4;
  2360. }
  2361. memset(attr, 0, sizeof(*attr));
  2362. attr->qp_state = IB_QPS_RTS;
  2363. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2364. if (ret) {
  2365. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2366. goto error_4;
  2367. }
  2368. dev->umrc.qp = qp;
  2369. dev->umrc.cq = cq;
  2370. dev->umrc.pd = pd;
  2371. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2372. ret = mlx5_mr_cache_init(dev);
  2373. if (ret) {
  2374. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2375. goto error_4;
  2376. }
  2377. kfree(attr);
  2378. kfree(init_attr);
  2379. return 0;
  2380. error_4:
  2381. mlx5_ib_destroy_qp(qp);
  2382. error_3:
  2383. ib_free_cq(cq);
  2384. error_2:
  2385. ib_dealloc_pd(pd);
  2386. error_0:
  2387. kfree(attr);
  2388. kfree(init_attr);
  2389. return ret;
  2390. }
  2391. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2392. {
  2393. struct ib_srq_init_attr attr;
  2394. struct mlx5_ib_dev *dev;
  2395. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2396. int port;
  2397. int ret = 0;
  2398. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2399. mutex_init(&devr->mutex);
  2400. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2401. if (IS_ERR(devr->p0)) {
  2402. ret = PTR_ERR(devr->p0);
  2403. goto error0;
  2404. }
  2405. devr->p0->device = &dev->ib_dev;
  2406. devr->p0->uobject = NULL;
  2407. atomic_set(&devr->p0->usecnt, 0);
  2408. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2409. if (IS_ERR(devr->c0)) {
  2410. ret = PTR_ERR(devr->c0);
  2411. goto error1;
  2412. }
  2413. devr->c0->device = &dev->ib_dev;
  2414. devr->c0->uobject = NULL;
  2415. devr->c0->comp_handler = NULL;
  2416. devr->c0->event_handler = NULL;
  2417. devr->c0->cq_context = NULL;
  2418. atomic_set(&devr->c0->usecnt, 0);
  2419. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2420. if (IS_ERR(devr->x0)) {
  2421. ret = PTR_ERR(devr->x0);
  2422. goto error2;
  2423. }
  2424. devr->x0->device = &dev->ib_dev;
  2425. devr->x0->inode = NULL;
  2426. atomic_set(&devr->x0->usecnt, 0);
  2427. mutex_init(&devr->x0->tgt_qp_mutex);
  2428. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2429. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2430. if (IS_ERR(devr->x1)) {
  2431. ret = PTR_ERR(devr->x1);
  2432. goto error3;
  2433. }
  2434. devr->x1->device = &dev->ib_dev;
  2435. devr->x1->inode = NULL;
  2436. atomic_set(&devr->x1->usecnt, 0);
  2437. mutex_init(&devr->x1->tgt_qp_mutex);
  2438. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2439. memset(&attr, 0, sizeof(attr));
  2440. attr.attr.max_sge = 1;
  2441. attr.attr.max_wr = 1;
  2442. attr.srq_type = IB_SRQT_XRC;
  2443. attr.ext.xrc.cq = devr->c0;
  2444. attr.ext.xrc.xrcd = devr->x0;
  2445. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2446. if (IS_ERR(devr->s0)) {
  2447. ret = PTR_ERR(devr->s0);
  2448. goto error4;
  2449. }
  2450. devr->s0->device = &dev->ib_dev;
  2451. devr->s0->pd = devr->p0;
  2452. devr->s0->uobject = NULL;
  2453. devr->s0->event_handler = NULL;
  2454. devr->s0->srq_context = NULL;
  2455. devr->s0->srq_type = IB_SRQT_XRC;
  2456. devr->s0->ext.xrc.xrcd = devr->x0;
  2457. devr->s0->ext.xrc.cq = devr->c0;
  2458. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2459. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2460. atomic_inc(&devr->p0->usecnt);
  2461. atomic_set(&devr->s0->usecnt, 0);
  2462. memset(&attr, 0, sizeof(attr));
  2463. attr.attr.max_sge = 1;
  2464. attr.attr.max_wr = 1;
  2465. attr.srq_type = IB_SRQT_BASIC;
  2466. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2467. if (IS_ERR(devr->s1)) {
  2468. ret = PTR_ERR(devr->s1);
  2469. goto error5;
  2470. }
  2471. devr->s1->device = &dev->ib_dev;
  2472. devr->s1->pd = devr->p0;
  2473. devr->s1->uobject = NULL;
  2474. devr->s1->event_handler = NULL;
  2475. devr->s1->srq_context = NULL;
  2476. devr->s1->srq_type = IB_SRQT_BASIC;
  2477. devr->s1->ext.xrc.cq = devr->c0;
  2478. atomic_inc(&devr->p0->usecnt);
  2479. atomic_set(&devr->s0->usecnt, 0);
  2480. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2481. INIT_WORK(&devr->ports[port].pkey_change_work,
  2482. pkey_change_handler);
  2483. devr->ports[port].devr = devr;
  2484. }
  2485. return 0;
  2486. error5:
  2487. mlx5_ib_destroy_srq(devr->s0);
  2488. error4:
  2489. mlx5_ib_dealloc_xrcd(devr->x1);
  2490. error3:
  2491. mlx5_ib_dealloc_xrcd(devr->x0);
  2492. error2:
  2493. mlx5_ib_destroy_cq(devr->c0);
  2494. error1:
  2495. mlx5_ib_dealloc_pd(devr->p0);
  2496. error0:
  2497. return ret;
  2498. }
  2499. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2500. {
  2501. struct mlx5_ib_dev *dev =
  2502. container_of(devr, struct mlx5_ib_dev, devr);
  2503. int port;
  2504. mlx5_ib_destroy_srq(devr->s1);
  2505. mlx5_ib_destroy_srq(devr->s0);
  2506. mlx5_ib_dealloc_xrcd(devr->x0);
  2507. mlx5_ib_dealloc_xrcd(devr->x1);
  2508. mlx5_ib_destroy_cq(devr->c0);
  2509. mlx5_ib_dealloc_pd(devr->p0);
  2510. /* Make sure no change P_Key work items are still executing */
  2511. for (port = 0; port < dev->num_ports; ++port)
  2512. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2513. }
  2514. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2515. {
  2516. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2517. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2518. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2519. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2520. u32 ret = 0;
  2521. if (ll == IB_LINK_LAYER_INFINIBAND)
  2522. return RDMA_CORE_PORT_IBA_IB;
  2523. ret = RDMA_CORE_PORT_RAW_PACKET;
  2524. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2525. return ret;
  2526. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2527. return ret;
  2528. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2529. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2530. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2531. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2532. return ret;
  2533. }
  2534. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2535. struct ib_port_immutable *immutable)
  2536. {
  2537. struct ib_port_attr attr;
  2538. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2539. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2540. int err;
  2541. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2542. err = ib_query_port(ibdev, port_num, &attr);
  2543. if (err)
  2544. return err;
  2545. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2546. immutable->gid_tbl_len = attr.gid_tbl_len;
  2547. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2548. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2549. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2550. return 0;
  2551. }
  2552. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2553. size_t str_len)
  2554. {
  2555. struct mlx5_ib_dev *dev =
  2556. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2557. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2558. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2559. }
  2560. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2561. {
  2562. struct mlx5_core_dev *mdev = dev->mdev;
  2563. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2564. MLX5_FLOW_NAMESPACE_LAG);
  2565. struct mlx5_flow_table *ft;
  2566. int err;
  2567. if (!ns || !mlx5_lag_is_active(mdev))
  2568. return 0;
  2569. err = mlx5_cmd_create_vport_lag(mdev);
  2570. if (err)
  2571. return err;
  2572. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2573. if (IS_ERR(ft)) {
  2574. err = PTR_ERR(ft);
  2575. goto err_destroy_vport_lag;
  2576. }
  2577. dev->flow_db.lag_demux_ft = ft;
  2578. return 0;
  2579. err_destroy_vport_lag:
  2580. mlx5_cmd_destroy_vport_lag(mdev);
  2581. return err;
  2582. }
  2583. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2584. {
  2585. struct mlx5_core_dev *mdev = dev->mdev;
  2586. if (dev->flow_db.lag_demux_ft) {
  2587. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2588. dev->flow_db.lag_demux_ft = NULL;
  2589. mlx5_cmd_destroy_vport_lag(mdev);
  2590. }
  2591. }
  2592. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2593. {
  2594. int err;
  2595. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2596. err = register_netdevice_notifier(&dev->roce.nb);
  2597. if (err) {
  2598. dev->roce.nb.notifier_call = NULL;
  2599. return err;
  2600. }
  2601. return 0;
  2602. }
  2603. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2604. {
  2605. if (dev->roce.nb.notifier_call) {
  2606. unregister_netdevice_notifier(&dev->roce.nb);
  2607. dev->roce.nb.notifier_call = NULL;
  2608. }
  2609. }
  2610. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2611. {
  2612. int err;
  2613. err = mlx5_add_netdev_notifier(dev);
  2614. if (err)
  2615. return err;
  2616. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2617. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2618. if (err)
  2619. goto err_unregister_netdevice_notifier;
  2620. }
  2621. err = mlx5_eth_lag_init(dev);
  2622. if (err)
  2623. goto err_disable_roce;
  2624. return 0;
  2625. err_disable_roce:
  2626. if (MLX5_CAP_GEN(dev->mdev, roce))
  2627. mlx5_nic_vport_disable_roce(dev->mdev);
  2628. err_unregister_netdevice_notifier:
  2629. mlx5_remove_netdev_notifier(dev);
  2630. return err;
  2631. }
  2632. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2633. {
  2634. mlx5_eth_lag_cleanup(dev);
  2635. if (MLX5_CAP_GEN(dev->mdev, roce))
  2636. mlx5_nic_vport_disable_roce(dev->mdev);
  2637. }
  2638. struct mlx5_ib_q_counter {
  2639. const char *name;
  2640. size_t offset;
  2641. };
  2642. #define INIT_Q_COUNTER(_name) \
  2643. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  2644. static const struct mlx5_ib_q_counter basic_q_cnts[] = {
  2645. INIT_Q_COUNTER(rx_write_requests),
  2646. INIT_Q_COUNTER(rx_read_requests),
  2647. INIT_Q_COUNTER(rx_atomic_requests),
  2648. INIT_Q_COUNTER(out_of_buffer),
  2649. };
  2650. static const struct mlx5_ib_q_counter out_of_seq_q_cnts[] = {
  2651. INIT_Q_COUNTER(out_of_sequence),
  2652. };
  2653. static const struct mlx5_ib_q_counter retrans_q_cnts[] = {
  2654. INIT_Q_COUNTER(duplicate_request),
  2655. INIT_Q_COUNTER(rnr_nak_retry_err),
  2656. INIT_Q_COUNTER(packet_seq_err),
  2657. INIT_Q_COUNTER(implied_nak_seq_err),
  2658. INIT_Q_COUNTER(local_ack_timeout_err),
  2659. };
  2660. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2661. {
  2662. unsigned int i;
  2663. for (i = 0; i < dev->num_ports; i++) {
  2664. mlx5_core_dealloc_q_counter(dev->mdev,
  2665. dev->port[i].q_cnts.set_id);
  2666. kfree(dev->port[i].q_cnts.names);
  2667. kfree(dev->port[i].q_cnts.offsets);
  2668. }
  2669. }
  2670. static int __mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev,
  2671. const char ***names,
  2672. size_t **offsets,
  2673. u32 *num)
  2674. {
  2675. u32 num_counters;
  2676. num_counters = ARRAY_SIZE(basic_q_cnts);
  2677. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  2678. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  2679. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  2680. num_counters += ARRAY_SIZE(retrans_q_cnts);
  2681. *names = kcalloc(num_counters, sizeof(**names), GFP_KERNEL);
  2682. if (!*names)
  2683. return -ENOMEM;
  2684. *offsets = kcalloc(num_counters, sizeof(**offsets), GFP_KERNEL);
  2685. if (!*offsets)
  2686. goto err_names;
  2687. *num = num_counters;
  2688. return 0;
  2689. err_names:
  2690. kfree(*names);
  2691. return -ENOMEM;
  2692. }
  2693. static void mlx5_ib_fill_q_counters(struct mlx5_ib_dev *dev,
  2694. const char **names,
  2695. size_t *offsets)
  2696. {
  2697. int i;
  2698. int j = 0;
  2699. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  2700. names[j] = basic_q_cnts[i].name;
  2701. offsets[j] = basic_q_cnts[i].offset;
  2702. }
  2703. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  2704. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  2705. names[j] = out_of_seq_q_cnts[i].name;
  2706. offsets[j] = out_of_seq_q_cnts[i].offset;
  2707. }
  2708. }
  2709. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2710. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  2711. names[j] = retrans_q_cnts[i].name;
  2712. offsets[j] = retrans_q_cnts[i].offset;
  2713. }
  2714. }
  2715. }
  2716. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2717. {
  2718. int i;
  2719. int ret;
  2720. for (i = 0; i < dev->num_ports; i++) {
  2721. struct mlx5_ib_port *port = &dev->port[i];
  2722. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2723. &port->q_cnts.set_id);
  2724. if (ret) {
  2725. mlx5_ib_warn(dev,
  2726. "couldn't allocate queue counter for port %d, err %d\n",
  2727. i + 1, ret);
  2728. goto dealloc_counters;
  2729. }
  2730. ret = __mlx5_ib_alloc_q_counters(dev,
  2731. &port->q_cnts.names,
  2732. &port->q_cnts.offsets,
  2733. &port->q_cnts.num_counters);
  2734. if (ret)
  2735. goto dealloc_counters;
  2736. mlx5_ib_fill_q_counters(dev, port->q_cnts.names,
  2737. port->q_cnts.offsets);
  2738. }
  2739. return 0;
  2740. dealloc_counters:
  2741. while (--i >= 0)
  2742. mlx5_core_dealloc_q_counter(dev->mdev,
  2743. dev->port[i].q_cnts.set_id);
  2744. return ret;
  2745. }
  2746. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2747. u8 port_num)
  2748. {
  2749. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2750. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2751. /* We support only per port stats */
  2752. if (port_num == 0)
  2753. return NULL;
  2754. return rdma_alloc_hw_stats_struct(port->q_cnts.names,
  2755. port->q_cnts.num_counters,
  2756. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2757. }
  2758. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2759. struct rdma_hw_stats *stats,
  2760. u8 port_num, int index)
  2761. {
  2762. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2763. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2764. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2765. void *out;
  2766. __be32 val;
  2767. int ret;
  2768. int i;
  2769. if (!stats)
  2770. return -ENOSYS;
  2771. out = mlx5_vzalloc(outlen);
  2772. if (!out)
  2773. return -ENOMEM;
  2774. ret = mlx5_core_query_q_counter(dev->mdev,
  2775. port->q_cnts.set_id, 0,
  2776. out, outlen);
  2777. if (ret)
  2778. goto free;
  2779. for (i = 0; i < port->q_cnts.num_counters; i++) {
  2780. val = *(__be32 *)(out + port->q_cnts.offsets[i]);
  2781. stats->value[i] = (u64)be32_to_cpu(val);
  2782. }
  2783. free:
  2784. kvfree(out);
  2785. return port->q_cnts.num_counters;
  2786. }
  2787. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2788. {
  2789. struct mlx5_ib_dev *dev;
  2790. enum rdma_link_layer ll;
  2791. int port_type_cap;
  2792. const char *name;
  2793. int err;
  2794. int i;
  2795. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2796. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2797. printk_once(KERN_INFO "%s", mlx5_version);
  2798. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2799. if (!dev)
  2800. return NULL;
  2801. dev->mdev = mdev;
  2802. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2803. GFP_KERNEL);
  2804. if (!dev->port)
  2805. goto err_dealloc;
  2806. rwlock_init(&dev->roce.netdev_lock);
  2807. err = get_port_caps(dev);
  2808. if (err)
  2809. goto err_free_port;
  2810. if (mlx5_use_mad_ifc(dev))
  2811. get_ext_port_caps(dev);
  2812. if (!mlx5_lag_is_active(mdev))
  2813. name = "mlx5_%d";
  2814. else
  2815. name = "mlx5_bond_%d";
  2816. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  2817. dev->ib_dev.owner = THIS_MODULE;
  2818. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2819. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2820. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2821. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2822. dev->ib_dev.num_comp_vectors =
  2823. dev->mdev->priv.eq_table.num_comp_vectors;
  2824. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  2825. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2826. dev->ib_dev.uverbs_cmd_mask =
  2827. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2828. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2829. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2830. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2831. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2832. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  2833. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  2834. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2835. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2836. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2837. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2838. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2839. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2840. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2841. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2842. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2843. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2844. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2845. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2846. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2847. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2848. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2849. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2850. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2851. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2852. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2853. dev->ib_dev.uverbs_ex_cmd_mask =
  2854. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2855. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2856. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  2857. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  2858. dev->ib_dev.query_device = mlx5_ib_query_device;
  2859. dev->ib_dev.query_port = mlx5_ib_query_port;
  2860. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2861. if (ll == IB_LINK_LAYER_ETHERNET)
  2862. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2863. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2864. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2865. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2866. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2867. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2868. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2869. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2870. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2871. dev->ib_dev.mmap = mlx5_ib_mmap;
  2872. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2873. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2874. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2875. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2876. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2877. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2878. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2879. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2880. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2881. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2882. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2883. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2884. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2885. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2886. dev->ib_dev.post_send = mlx5_ib_post_send;
  2887. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2888. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2889. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2890. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2891. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2892. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2893. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2894. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2895. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2896. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2897. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2898. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2899. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2900. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2901. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2902. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2903. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2904. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2905. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2906. if (mlx5_core_is_pf(mdev)) {
  2907. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2908. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2909. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2910. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2911. }
  2912. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2913. mlx5_ib_internal_fill_odp_caps(dev);
  2914. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2915. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2916. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2917. dev->ib_dev.uverbs_cmd_mask |=
  2918. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2919. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2920. }
  2921. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  2922. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2923. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2924. }
  2925. if (MLX5_CAP_GEN(mdev, xrc)) {
  2926. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2927. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2928. dev->ib_dev.uverbs_cmd_mask |=
  2929. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2930. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2931. }
  2932. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2933. IB_LINK_LAYER_ETHERNET) {
  2934. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2935. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2936. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2937. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2938. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2939. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2940. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2941. dev->ib_dev.uverbs_ex_cmd_mask |=
  2942. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2943. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2944. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2945. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2946. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2947. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2948. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2949. }
  2950. err = init_node_data(dev);
  2951. if (err)
  2952. goto err_free_port;
  2953. mutex_init(&dev->flow_db.lock);
  2954. mutex_init(&dev->cap_mask_mutex);
  2955. INIT_LIST_HEAD(&dev->qp_list);
  2956. spin_lock_init(&dev->reset_flow_resource_lock);
  2957. if (ll == IB_LINK_LAYER_ETHERNET) {
  2958. err = mlx5_enable_eth(dev);
  2959. if (err)
  2960. goto err_free_port;
  2961. }
  2962. err = create_dev_resources(&dev->devr);
  2963. if (err)
  2964. goto err_disable_eth;
  2965. err = mlx5_ib_odp_init_one(dev);
  2966. if (err)
  2967. goto err_rsrc;
  2968. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  2969. err = mlx5_ib_alloc_q_counters(dev);
  2970. if (err)
  2971. goto err_odp;
  2972. }
  2973. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  2974. if (!dev->mdev->priv.uar)
  2975. goto err_q_cnt;
  2976. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  2977. if (err)
  2978. goto err_uar_page;
  2979. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  2980. if (err)
  2981. goto err_bfreg;
  2982. err = ib_register_device(&dev->ib_dev, NULL);
  2983. if (err)
  2984. goto err_fp_bfreg;
  2985. err = create_umr_res(dev);
  2986. if (err)
  2987. goto err_dev;
  2988. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2989. err = device_create_file(&dev->ib_dev.dev,
  2990. mlx5_class_attributes[i]);
  2991. if (err)
  2992. goto err_umrc;
  2993. }
  2994. dev->ib_active = true;
  2995. return dev;
  2996. err_umrc:
  2997. destroy_umrc_res(dev);
  2998. err_dev:
  2999. ib_unregister_device(&dev->ib_dev);
  3000. err_fp_bfreg:
  3001. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3002. err_bfreg:
  3003. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3004. err_uar_page:
  3005. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  3006. err_q_cnt:
  3007. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3008. mlx5_ib_dealloc_q_counters(dev);
  3009. err_odp:
  3010. mlx5_ib_odp_remove_one(dev);
  3011. err_rsrc:
  3012. destroy_dev_resources(&dev->devr);
  3013. err_disable_eth:
  3014. if (ll == IB_LINK_LAYER_ETHERNET) {
  3015. mlx5_disable_eth(dev);
  3016. mlx5_remove_netdev_notifier(dev);
  3017. }
  3018. err_free_port:
  3019. kfree(dev->port);
  3020. err_dealloc:
  3021. ib_dealloc_device((struct ib_device *)dev);
  3022. return NULL;
  3023. }
  3024. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  3025. {
  3026. struct mlx5_ib_dev *dev = context;
  3027. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  3028. mlx5_remove_netdev_notifier(dev);
  3029. ib_unregister_device(&dev->ib_dev);
  3030. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3031. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3032. mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
  3033. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3034. mlx5_ib_dealloc_q_counters(dev);
  3035. destroy_umrc_res(dev);
  3036. mlx5_ib_odp_remove_one(dev);
  3037. destroy_dev_resources(&dev->devr);
  3038. if (ll == IB_LINK_LAYER_ETHERNET)
  3039. mlx5_disable_eth(dev);
  3040. kfree(dev->port);
  3041. ib_dealloc_device(&dev->ib_dev);
  3042. }
  3043. static struct mlx5_interface mlx5_ib_interface = {
  3044. .add = mlx5_ib_add,
  3045. .remove = mlx5_ib_remove,
  3046. .event = mlx5_ib_event,
  3047. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3048. .pfault = mlx5_ib_pfault,
  3049. #endif
  3050. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  3051. };
  3052. static int __init mlx5_ib_init(void)
  3053. {
  3054. int err;
  3055. mlx5_ib_odp_init();
  3056. err = mlx5_register_interface(&mlx5_ib_interface);
  3057. return err;
  3058. }
  3059. static void __exit mlx5_ib_cleanup(void)
  3060. {
  3061. mlx5_unregister_interface(&mlx5_ib_interface);
  3062. }
  3063. module_init(mlx5_ib_init);
  3064. module_exit(mlx5_ib_cleanup);