cq.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/kref.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_user_verbs.h>
  35. #include <rdma/ib_cache.h>
  36. #include "mlx5_ib.h"
  37. static void mlx5_ib_cq_comp(struct mlx5_core_cq *cq)
  38. {
  39. struct ib_cq *ibcq = &to_mibcq(cq)->ibcq;
  40. ibcq->comp_handler(ibcq, ibcq->cq_context);
  41. }
  42. static void mlx5_ib_cq_event(struct mlx5_core_cq *mcq, enum mlx5_event type)
  43. {
  44. struct mlx5_ib_cq *cq = container_of(mcq, struct mlx5_ib_cq, mcq);
  45. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  46. struct ib_cq *ibcq = &cq->ibcq;
  47. struct ib_event event;
  48. if (type != MLX5_EVENT_TYPE_CQ_ERROR) {
  49. mlx5_ib_warn(dev, "Unexpected event type %d on CQ %06x\n",
  50. type, mcq->cqn);
  51. return;
  52. }
  53. if (ibcq->event_handler) {
  54. event.device = &dev->ib_dev;
  55. event.event = IB_EVENT_CQ_ERR;
  56. event.element.cq = ibcq;
  57. ibcq->event_handler(&event, ibcq->cq_context);
  58. }
  59. }
  60. static void *get_cqe_from_buf(struct mlx5_ib_cq_buf *buf, int n, int size)
  61. {
  62. return mlx5_buf_offset(&buf->buf, n * size);
  63. }
  64. static void *get_cqe(struct mlx5_ib_cq *cq, int n)
  65. {
  66. return get_cqe_from_buf(&cq->buf, n, cq->mcq.cqe_sz);
  67. }
  68. static u8 sw_ownership_bit(int n, int nent)
  69. {
  70. return (n & nent) ? 1 : 0;
  71. }
  72. static void *get_sw_cqe(struct mlx5_ib_cq *cq, int n)
  73. {
  74. void *cqe = get_cqe(cq, n & cq->ibcq.cqe);
  75. struct mlx5_cqe64 *cqe64;
  76. cqe64 = (cq->mcq.cqe_sz == 64) ? cqe : cqe + 64;
  77. if (likely((cqe64->op_own) >> 4 != MLX5_CQE_INVALID) &&
  78. !((cqe64->op_own & MLX5_CQE_OWNER_MASK) ^ !!(n & (cq->ibcq.cqe + 1)))) {
  79. return cqe;
  80. } else {
  81. return NULL;
  82. }
  83. }
  84. static void *next_cqe_sw(struct mlx5_ib_cq *cq)
  85. {
  86. return get_sw_cqe(cq, cq->mcq.cons_index);
  87. }
  88. static enum ib_wc_opcode get_umr_comp(struct mlx5_ib_wq *wq, int idx)
  89. {
  90. switch (wq->wr_data[idx]) {
  91. case MLX5_IB_WR_UMR:
  92. return 0;
  93. case IB_WR_LOCAL_INV:
  94. return IB_WC_LOCAL_INV;
  95. case IB_WR_REG_MR:
  96. return IB_WC_REG_MR;
  97. default:
  98. pr_warn("unknown completion status\n");
  99. return 0;
  100. }
  101. }
  102. static void handle_good_req(struct ib_wc *wc, struct mlx5_cqe64 *cqe,
  103. struct mlx5_ib_wq *wq, int idx)
  104. {
  105. wc->wc_flags = 0;
  106. switch (be32_to_cpu(cqe->sop_drop_qpn) >> 24) {
  107. case MLX5_OPCODE_RDMA_WRITE_IMM:
  108. wc->wc_flags |= IB_WC_WITH_IMM;
  109. case MLX5_OPCODE_RDMA_WRITE:
  110. wc->opcode = IB_WC_RDMA_WRITE;
  111. break;
  112. case MLX5_OPCODE_SEND_IMM:
  113. wc->wc_flags |= IB_WC_WITH_IMM;
  114. case MLX5_OPCODE_SEND:
  115. case MLX5_OPCODE_SEND_INVAL:
  116. wc->opcode = IB_WC_SEND;
  117. break;
  118. case MLX5_OPCODE_RDMA_READ:
  119. wc->opcode = IB_WC_RDMA_READ;
  120. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  121. break;
  122. case MLX5_OPCODE_ATOMIC_CS:
  123. wc->opcode = IB_WC_COMP_SWAP;
  124. wc->byte_len = 8;
  125. break;
  126. case MLX5_OPCODE_ATOMIC_FA:
  127. wc->opcode = IB_WC_FETCH_ADD;
  128. wc->byte_len = 8;
  129. break;
  130. case MLX5_OPCODE_ATOMIC_MASKED_CS:
  131. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  132. wc->byte_len = 8;
  133. break;
  134. case MLX5_OPCODE_ATOMIC_MASKED_FA:
  135. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  136. wc->byte_len = 8;
  137. break;
  138. case MLX5_OPCODE_UMR:
  139. wc->opcode = get_umr_comp(wq, idx);
  140. break;
  141. }
  142. }
  143. enum {
  144. MLX5_GRH_IN_BUFFER = 1,
  145. MLX5_GRH_IN_CQE = 2,
  146. };
  147. static void handle_responder(struct ib_wc *wc, struct mlx5_cqe64 *cqe,
  148. struct mlx5_ib_qp *qp)
  149. {
  150. enum rdma_link_layer ll = rdma_port_get_link_layer(qp->ibqp.device, 1);
  151. struct mlx5_ib_dev *dev = to_mdev(qp->ibqp.device);
  152. struct mlx5_ib_srq *srq;
  153. struct mlx5_ib_wq *wq;
  154. u16 wqe_ctr;
  155. u8 g;
  156. if (qp->ibqp.srq || qp->ibqp.xrcd) {
  157. struct mlx5_core_srq *msrq = NULL;
  158. if (qp->ibqp.xrcd) {
  159. msrq = mlx5_core_get_srq(dev->mdev,
  160. be32_to_cpu(cqe->srqn));
  161. srq = to_mibsrq(msrq);
  162. } else {
  163. srq = to_msrq(qp->ibqp.srq);
  164. }
  165. if (srq) {
  166. wqe_ctr = be16_to_cpu(cqe->wqe_counter);
  167. wc->wr_id = srq->wrid[wqe_ctr];
  168. mlx5_ib_free_srq_wqe(srq, wqe_ctr);
  169. if (msrq && atomic_dec_and_test(&msrq->refcount))
  170. complete(&msrq->free);
  171. }
  172. } else {
  173. wq = &qp->rq;
  174. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  175. ++wq->tail;
  176. }
  177. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  178. switch (cqe->op_own >> 4) {
  179. case MLX5_CQE_RESP_WR_IMM:
  180. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  181. wc->wc_flags = IB_WC_WITH_IMM;
  182. wc->ex.imm_data = cqe->imm_inval_pkey;
  183. break;
  184. case MLX5_CQE_RESP_SEND:
  185. wc->opcode = IB_WC_RECV;
  186. wc->wc_flags = IB_WC_IP_CSUM_OK;
  187. if (unlikely(!((cqe->hds_ip_ext & CQE_L3_OK) &&
  188. (cqe->hds_ip_ext & CQE_L4_OK))))
  189. wc->wc_flags = 0;
  190. break;
  191. case MLX5_CQE_RESP_SEND_IMM:
  192. wc->opcode = IB_WC_RECV;
  193. wc->wc_flags = IB_WC_WITH_IMM;
  194. wc->ex.imm_data = cqe->imm_inval_pkey;
  195. break;
  196. case MLX5_CQE_RESP_SEND_INV:
  197. wc->opcode = IB_WC_RECV;
  198. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  199. wc->ex.invalidate_rkey = be32_to_cpu(cqe->imm_inval_pkey);
  200. break;
  201. }
  202. wc->slid = be16_to_cpu(cqe->slid);
  203. wc->sl = (be32_to_cpu(cqe->flags_rqpn) >> 24) & 0xf;
  204. wc->src_qp = be32_to_cpu(cqe->flags_rqpn) & 0xffffff;
  205. wc->dlid_path_bits = cqe->ml_path;
  206. g = (be32_to_cpu(cqe->flags_rqpn) >> 28) & 3;
  207. wc->wc_flags |= g ? IB_WC_GRH : 0;
  208. if (unlikely(is_qp1(qp->ibqp.qp_type))) {
  209. u16 pkey = be32_to_cpu(cqe->imm_inval_pkey) & 0xffff;
  210. ib_find_cached_pkey(&dev->ib_dev, qp->port, pkey,
  211. &wc->pkey_index);
  212. } else {
  213. wc->pkey_index = 0;
  214. }
  215. if (ll != IB_LINK_LAYER_ETHERNET)
  216. return;
  217. switch (wc->sl & 0x3) {
  218. case MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH:
  219. wc->network_hdr_type = RDMA_NETWORK_IB;
  220. break;
  221. case MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6:
  222. wc->network_hdr_type = RDMA_NETWORK_IPV6;
  223. break;
  224. case MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4:
  225. wc->network_hdr_type = RDMA_NETWORK_IPV4;
  226. break;
  227. }
  228. wc->wc_flags |= IB_WC_WITH_NETWORK_HDR_TYPE;
  229. }
  230. static void dump_cqe(struct mlx5_ib_dev *dev, struct mlx5_err_cqe *cqe)
  231. {
  232. __be32 *p = (__be32 *)cqe;
  233. int i;
  234. mlx5_ib_warn(dev, "dump error cqe\n");
  235. for (i = 0; i < sizeof(*cqe) / 16; i++, p += 4)
  236. pr_info("%08x %08x %08x %08x\n", be32_to_cpu(p[0]),
  237. be32_to_cpu(p[1]), be32_to_cpu(p[2]),
  238. be32_to_cpu(p[3]));
  239. }
  240. static void mlx5_handle_error_cqe(struct mlx5_ib_dev *dev,
  241. struct mlx5_err_cqe *cqe,
  242. struct ib_wc *wc)
  243. {
  244. int dump = 1;
  245. switch (cqe->syndrome) {
  246. case MLX5_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  247. wc->status = IB_WC_LOC_LEN_ERR;
  248. break;
  249. case MLX5_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  250. wc->status = IB_WC_LOC_QP_OP_ERR;
  251. break;
  252. case MLX5_CQE_SYNDROME_LOCAL_PROT_ERR:
  253. wc->status = IB_WC_LOC_PROT_ERR;
  254. break;
  255. case MLX5_CQE_SYNDROME_WR_FLUSH_ERR:
  256. dump = 0;
  257. wc->status = IB_WC_WR_FLUSH_ERR;
  258. break;
  259. case MLX5_CQE_SYNDROME_MW_BIND_ERR:
  260. wc->status = IB_WC_MW_BIND_ERR;
  261. break;
  262. case MLX5_CQE_SYNDROME_BAD_RESP_ERR:
  263. wc->status = IB_WC_BAD_RESP_ERR;
  264. break;
  265. case MLX5_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  266. wc->status = IB_WC_LOC_ACCESS_ERR;
  267. break;
  268. case MLX5_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  269. wc->status = IB_WC_REM_INV_REQ_ERR;
  270. break;
  271. case MLX5_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  272. wc->status = IB_WC_REM_ACCESS_ERR;
  273. break;
  274. case MLX5_CQE_SYNDROME_REMOTE_OP_ERR:
  275. wc->status = IB_WC_REM_OP_ERR;
  276. break;
  277. case MLX5_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  278. wc->status = IB_WC_RETRY_EXC_ERR;
  279. dump = 0;
  280. break;
  281. case MLX5_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  282. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  283. dump = 0;
  284. break;
  285. case MLX5_CQE_SYNDROME_REMOTE_ABORTED_ERR:
  286. wc->status = IB_WC_REM_ABORT_ERR;
  287. break;
  288. default:
  289. wc->status = IB_WC_GENERAL_ERR;
  290. break;
  291. }
  292. wc->vendor_err = cqe->vendor_err_synd;
  293. if (dump)
  294. dump_cqe(dev, cqe);
  295. }
  296. static int is_atomic_response(struct mlx5_ib_qp *qp, uint16_t idx)
  297. {
  298. /* TBD: waiting decision
  299. */
  300. return 0;
  301. }
  302. static void *mlx5_get_atomic_laddr(struct mlx5_ib_qp *qp, uint16_t idx)
  303. {
  304. struct mlx5_wqe_data_seg *dpseg;
  305. void *addr;
  306. dpseg = mlx5_get_send_wqe(qp, idx) + sizeof(struct mlx5_wqe_ctrl_seg) +
  307. sizeof(struct mlx5_wqe_raddr_seg) +
  308. sizeof(struct mlx5_wqe_atomic_seg);
  309. addr = (void *)(unsigned long)be64_to_cpu(dpseg->addr);
  310. return addr;
  311. }
  312. static void handle_atomic(struct mlx5_ib_qp *qp, struct mlx5_cqe64 *cqe64,
  313. uint16_t idx)
  314. {
  315. void *addr;
  316. int byte_count;
  317. int i;
  318. if (!is_atomic_response(qp, idx))
  319. return;
  320. byte_count = be32_to_cpu(cqe64->byte_cnt);
  321. addr = mlx5_get_atomic_laddr(qp, idx);
  322. if (byte_count == 4) {
  323. *(uint32_t *)addr = be32_to_cpu(*((__be32 *)addr));
  324. } else {
  325. for (i = 0; i < byte_count; i += 8) {
  326. *(uint64_t *)addr = be64_to_cpu(*((__be64 *)addr));
  327. addr += 8;
  328. }
  329. }
  330. return;
  331. }
  332. static void handle_atomics(struct mlx5_ib_qp *qp, struct mlx5_cqe64 *cqe64,
  333. u16 tail, u16 head)
  334. {
  335. u16 idx;
  336. do {
  337. idx = tail & (qp->sq.wqe_cnt - 1);
  338. handle_atomic(qp, cqe64, idx);
  339. if (idx == head)
  340. break;
  341. tail = qp->sq.w_list[idx].next;
  342. } while (1);
  343. tail = qp->sq.w_list[idx].next;
  344. qp->sq.last_poll = tail;
  345. }
  346. static void free_cq_buf(struct mlx5_ib_dev *dev, struct mlx5_ib_cq_buf *buf)
  347. {
  348. mlx5_buf_free(dev->mdev, &buf->buf);
  349. }
  350. static void get_sig_err_item(struct mlx5_sig_err_cqe *cqe,
  351. struct ib_sig_err *item)
  352. {
  353. u16 syndrome = be16_to_cpu(cqe->syndrome);
  354. #define GUARD_ERR (1 << 13)
  355. #define APPTAG_ERR (1 << 12)
  356. #define REFTAG_ERR (1 << 11)
  357. if (syndrome & GUARD_ERR) {
  358. item->err_type = IB_SIG_BAD_GUARD;
  359. item->expected = be32_to_cpu(cqe->expected_trans_sig) >> 16;
  360. item->actual = be32_to_cpu(cqe->actual_trans_sig) >> 16;
  361. } else
  362. if (syndrome & REFTAG_ERR) {
  363. item->err_type = IB_SIG_BAD_REFTAG;
  364. item->expected = be32_to_cpu(cqe->expected_reftag);
  365. item->actual = be32_to_cpu(cqe->actual_reftag);
  366. } else
  367. if (syndrome & APPTAG_ERR) {
  368. item->err_type = IB_SIG_BAD_APPTAG;
  369. item->expected = be32_to_cpu(cqe->expected_trans_sig) & 0xffff;
  370. item->actual = be32_to_cpu(cqe->actual_trans_sig) & 0xffff;
  371. } else {
  372. pr_err("Got signature completion error with bad syndrome %04x\n",
  373. syndrome);
  374. }
  375. item->sig_err_offset = be64_to_cpu(cqe->err_offset);
  376. item->key = be32_to_cpu(cqe->mkey);
  377. }
  378. static void sw_send_comp(struct mlx5_ib_qp *qp, int num_entries,
  379. struct ib_wc *wc, int *npolled)
  380. {
  381. struct mlx5_ib_wq *wq;
  382. unsigned int cur;
  383. unsigned int idx;
  384. int np;
  385. int i;
  386. wq = &qp->sq;
  387. cur = wq->head - wq->tail;
  388. np = *npolled;
  389. if (cur == 0)
  390. return;
  391. for (i = 0; i < cur && np < num_entries; i++) {
  392. idx = wq->last_poll & (wq->wqe_cnt - 1);
  393. wc->wr_id = wq->wrid[idx];
  394. wc->status = IB_WC_WR_FLUSH_ERR;
  395. wc->vendor_err = MLX5_CQE_SYNDROME_WR_FLUSH_ERR;
  396. wq->tail++;
  397. np++;
  398. wc->qp = &qp->ibqp;
  399. wc++;
  400. wq->last_poll = wq->w_list[idx].next;
  401. }
  402. *npolled = np;
  403. }
  404. static void sw_recv_comp(struct mlx5_ib_qp *qp, int num_entries,
  405. struct ib_wc *wc, int *npolled)
  406. {
  407. struct mlx5_ib_wq *wq;
  408. unsigned int cur;
  409. int np;
  410. int i;
  411. wq = &qp->rq;
  412. cur = wq->head - wq->tail;
  413. np = *npolled;
  414. if (cur == 0)
  415. return;
  416. for (i = 0; i < cur && np < num_entries; i++) {
  417. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  418. wc->status = IB_WC_WR_FLUSH_ERR;
  419. wc->vendor_err = MLX5_CQE_SYNDROME_WR_FLUSH_ERR;
  420. wq->tail++;
  421. np++;
  422. wc->qp = &qp->ibqp;
  423. wc++;
  424. }
  425. *npolled = np;
  426. }
  427. static void mlx5_ib_poll_sw_comp(struct mlx5_ib_cq *cq, int num_entries,
  428. struct ib_wc *wc, int *npolled)
  429. {
  430. struct mlx5_ib_qp *qp;
  431. *npolled = 0;
  432. /* Find uncompleted WQEs belonging to that cq and retrun mmics ones */
  433. list_for_each_entry(qp, &cq->list_send_qp, cq_send_list) {
  434. sw_send_comp(qp, num_entries, wc + *npolled, npolled);
  435. if (*npolled >= num_entries)
  436. return;
  437. }
  438. list_for_each_entry(qp, &cq->list_recv_qp, cq_recv_list) {
  439. sw_recv_comp(qp, num_entries, wc + *npolled, npolled);
  440. if (*npolled >= num_entries)
  441. return;
  442. }
  443. }
  444. static int mlx5_poll_one(struct mlx5_ib_cq *cq,
  445. struct mlx5_ib_qp **cur_qp,
  446. struct ib_wc *wc)
  447. {
  448. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  449. struct mlx5_err_cqe *err_cqe;
  450. struct mlx5_cqe64 *cqe64;
  451. struct mlx5_core_qp *mqp;
  452. struct mlx5_ib_wq *wq;
  453. struct mlx5_sig_err_cqe *sig_err_cqe;
  454. struct mlx5_core_mkey *mmkey;
  455. struct mlx5_ib_mr *mr;
  456. uint8_t opcode;
  457. uint32_t qpn;
  458. u16 wqe_ctr;
  459. void *cqe;
  460. int idx;
  461. repoll:
  462. cqe = next_cqe_sw(cq);
  463. if (!cqe)
  464. return -EAGAIN;
  465. cqe64 = (cq->mcq.cqe_sz == 64) ? cqe : cqe + 64;
  466. ++cq->mcq.cons_index;
  467. /* Make sure we read CQ entry contents after we've checked the
  468. * ownership bit.
  469. */
  470. rmb();
  471. opcode = cqe64->op_own >> 4;
  472. if (unlikely(opcode == MLX5_CQE_RESIZE_CQ)) {
  473. if (likely(cq->resize_buf)) {
  474. free_cq_buf(dev, &cq->buf);
  475. cq->buf = *cq->resize_buf;
  476. kfree(cq->resize_buf);
  477. cq->resize_buf = NULL;
  478. goto repoll;
  479. } else {
  480. mlx5_ib_warn(dev, "unexpected resize cqe\n");
  481. }
  482. }
  483. qpn = ntohl(cqe64->sop_drop_qpn) & 0xffffff;
  484. if (!*cur_qp || (qpn != (*cur_qp)->ibqp.qp_num)) {
  485. /* We do not have to take the QP table lock here,
  486. * because CQs will be locked while QPs are removed
  487. * from the table.
  488. */
  489. mqp = __mlx5_qp_lookup(dev->mdev, qpn);
  490. *cur_qp = to_mibqp(mqp);
  491. }
  492. wc->qp = &(*cur_qp)->ibqp;
  493. switch (opcode) {
  494. case MLX5_CQE_REQ:
  495. wq = &(*cur_qp)->sq;
  496. wqe_ctr = be16_to_cpu(cqe64->wqe_counter);
  497. idx = wqe_ctr & (wq->wqe_cnt - 1);
  498. handle_good_req(wc, cqe64, wq, idx);
  499. handle_atomics(*cur_qp, cqe64, wq->last_poll, idx);
  500. wc->wr_id = wq->wrid[idx];
  501. wq->tail = wq->wqe_head[idx] + 1;
  502. wc->status = IB_WC_SUCCESS;
  503. break;
  504. case MLX5_CQE_RESP_WR_IMM:
  505. case MLX5_CQE_RESP_SEND:
  506. case MLX5_CQE_RESP_SEND_IMM:
  507. case MLX5_CQE_RESP_SEND_INV:
  508. handle_responder(wc, cqe64, *cur_qp);
  509. wc->status = IB_WC_SUCCESS;
  510. break;
  511. case MLX5_CQE_RESIZE_CQ:
  512. break;
  513. case MLX5_CQE_REQ_ERR:
  514. case MLX5_CQE_RESP_ERR:
  515. err_cqe = (struct mlx5_err_cqe *)cqe64;
  516. mlx5_handle_error_cqe(dev, err_cqe, wc);
  517. mlx5_ib_dbg(dev, "%s error cqe on cqn 0x%x:\n",
  518. opcode == MLX5_CQE_REQ_ERR ?
  519. "Requestor" : "Responder", cq->mcq.cqn);
  520. mlx5_ib_dbg(dev, "syndrome 0x%x, vendor syndrome 0x%x\n",
  521. err_cqe->syndrome, err_cqe->vendor_err_synd);
  522. if (opcode == MLX5_CQE_REQ_ERR) {
  523. wq = &(*cur_qp)->sq;
  524. wqe_ctr = be16_to_cpu(cqe64->wqe_counter);
  525. idx = wqe_ctr & (wq->wqe_cnt - 1);
  526. wc->wr_id = wq->wrid[idx];
  527. wq->tail = wq->wqe_head[idx] + 1;
  528. } else {
  529. struct mlx5_ib_srq *srq;
  530. if ((*cur_qp)->ibqp.srq) {
  531. srq = to_msrq((*cur_qp)->ibqp.srq);
  532. wqe_ctr = be16_to_cpu(cqe64->wqe_counter);
  533. wc->wr_id = srq->wrid[wqe_ctr];
  534. mlx5_ib_free_srq_wqe(srq, wqe_ctr);
  535. } else {
  536. wq = &(*cur_qp)->rq;
  537. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  538. ++wq->tail;
  539. }
  540. }
  541. break;
  542. case MLX5_CQE_SIG_ERR:
  543. sig_err_cqe = (struct mlx5_sig_err_cqe *)cqe64;
  544. read_lock(&dev->mdev->priv.mkey_table.lock);
  545. mmkey = __mlx5_mr_lookup(dev->mdev,
  546. mlx5_base_mkey(be32_to_cpu(sig_err_cqe->mkey)));
  547. mr = to_mibmr(mmkey);
  548. get_sig_err_item(sig_err_cqe, &mr->sig->err_item);
  549. mr->sig->sig_err_exists = true;
  550. mr->sig->sigerr_count++;
  551. mlx5_ib_warn(dev, "CQN: 0x%x Got SIGERR on key: 0x%x err_type %x err_offset %llx expected %x actual %x\n",
  552. cq->mcq.cqn, mr->sig->err_item.key,
  553. mr->sig->err_item.err_type,
  554. mr->sig->err_item.sig_err_offset,
  555. mr->sig->err_item.expected,
  556. mr->sig->err_item.actual);
  557. read_unlock(&dev->mdev->priv.mkey_table.lock);
  558. goto repoll;
  559. }
  560. return 0;
  561. }
  562. static int poll_soft_wc(struct mlx5_ib_cq *cq, int num_entries,
  563. struct ib_wc *wc)
  564. {
  565. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  566. struct mlx5_ib_wc *soft_wc, *next;
  567. int npolled = 0;
  568. list_for_each_entry_safe(soft_wc, next, &cq->wc_list, list) {
  569. if (npolled >= num_entries)
  570. break;
  571. mlx5_ib_dbg(dev, "polled software generated completion on CQ 0x%x\n",
  572. cq->mcq.cqn);
  573. wc[npolled++] = soft_wc->wc;
  574. list_del(&soft_wc->list);
  575. kfree(soft_wc);
  576. }
  577. return npolled;
  578. }
  579. int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  580. {
  581. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  582. struct mlx5_ib_qp *cur_qp = NULL;
  583. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  584. struct mlx5_core_dev *mdev = dev->mdev;
  585. unsigned long flags;
  586. int soft_polled = 0;
  587. int npolled;
  588. spin_lock_irqsave(&cq->lock, flags);
  589. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  590. mlx5_ib_poll_sw_comp(cq, num_entries, wc, &npolled);
  591. goto out;
  592. }
  593. if (unlikely(!list_empty(&cq->wc_list)))
  594. soft_polled = poll_soft_wc(cq, num_entries, wc);
  595. for (npolled = 0; npolled < num_entries - soft_polled; npolled++) {
  596. if (mlx5_poll_one(cq, &cur_qp, wc + soft_polled + npolled))
  597. break;
  598. }
  599. if (npolled)
  600. mlx5_cq_set_ci(&cq->mcq);
  601. out:
  602. spin_unlock_irqrestore(&cq->lock, flags);
  603. return soft_polled + npolled;
  604. }
  605. int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  606. {
  607. struct mlx5_core_dev *mdev = to_mdev(ibcq->device)->mdev;
  608. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  609. void __iomem *uar_page = mdev->priv.uar->map;
  610. unsigned long irq_flags;
  611. int ret = 0;
  612. spin_lock_irqsave(&cq->lock, irq_flags);
  613. if (cq->notify_flags != IB_CQ_NEXT_COMP)
  614. cq->notify_flags = flags & IB_CQ_SOLICITED_MASK;
  615. if ((flags & IB_CQ_REPORT_MISSED_EVENTS) && !list_empty(&cq->wc_list))
  616. ret = 1;
  617. spin_unlock_irqrestore(&cq->lock, irq_flags);
  618. mlx5_cq_arm(&cq->mcq,
  619. (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  620. MLX5_CQ_DB_REQ_NOT_SOL : MLX5_CQ_DB_REQ_NOT,
  621. uar_page, to_mcq(ibcq)->mcq.cons_index);
  622. return ret;
  623. }
  624. static int alloc_cq_buf(struct mlx5_ib_dev *dev, struct mlx5_ib_cq_buf *buf,
  625. int nent, int cqe_size)
  626. {
  627. int err;
  628. err = mlx5_buf_alloc(dev->mdev, nent * cqe_size, &buf->buf);
  629. if (err)
  630. return err;
  631. buf->cqe_size = cqe_size;
  632. buf->nent = nent;
  633. return 0;
  634. }
  635. static int create_cq_user(struct mlx5_ib_dev *dev, struct ib_udata *udata,
  636. struct ib_ucontext *context, struct mlx5_ib_cq *cq,
  637. int entries, u32 **cqb,
  638. int *cqe_size, int *index, int *inlen)
  639. {
  640. struct mlx5_ib_create_cq ucmd = {};
  641. size_t ucmdlen;
  642. int page_shift;
  643. __be64 *pas;
  644. int npages;
  645. int ncont;
  646. void *cqc;
  647. int err;
  648. ucmdlen =
  649. (udata->inlen - sizeof(struct ib_uverbs_cmd_hdr) <
  650. sizeof(ucmd)) ? (sizeof(ucmd) -
  651. sizeof(ucmd.reserved)) : sizeof(ucmd);
  652. if (ib_copy_from_udata(&ucmd, udata, ucmdlen))
  653. return -EFAULT;
  654. if (ucmdlen == sizeof(ucmd) &&
  655. ucmd.reserved != 0)
  656. return -EINVAL;
  657. if (ucmd.cqe_size != 64 && ucmd.cqe_size != 128)
  658. return -EINVAL;
  659. *cqe_size = ucmd.cqe_size;
  660. cq->buf.umem = ib_umem_get(context, ucmd.buf_addr,
  661. entries * ucmd.cqe_size,
  662. IB_ACCESS_LOCAL_WRITE, 1);
  663. if (IS_ERR(cq->buf.umem)) {
  664. err = PTR_ERR(cq->buf.umem);
  665. return err;
  666. }
  667. err = mlx5_ib_db_map_user(to_mucontext(context), ucmd.db_addr,
  668. &cq->db);
  669. if (err)
  670. goto err_umem;
  671. mlx5_ib_cont_pages(cq->buf.umem, ucmd.buf_addr, 0, &npages, &page_shift,
  672. &ncont, NULL);
  673. mlx5_ib_dbg(dev, "addr 0x%llx, size %u, npages %d, page_shift %d, ncont %d\n",
  674. ucmd.buf_addr, entries * ucmd.cqe_size, npages, page_shift, ncont);
  675. *inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
  676. MLX5_FLD_SZ_BYTES(create_cq_in, pas[0]) * ncont;
  677. *cqb = mlx5_vzalloc(*inlen);
  678. if (!*cqb) {
  679. err = -ENOMEM;
  680. goto err_db;
  681. }
  682. pas = (__be64 *)MLX5_ADDR_OF(create_cq_in, *cqb, pas);
  683. mlx5_ib_populate_pas(dev, cq->buf.umem, page_shift, pas, 0);
  684. cqc = MLX5_ADDR_OF(create_cq_in, *cqb, cq_context);
  685. MLX5_SET(cqc, cqc, log_page_size,
  686. page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  687. *index = to_mucontext(context)->bfregi.sys_pages[0];
  688. if (ucmd.cqe_comp_en == 1) {
  689. if (unlikely((*cqe_size != 64) ||
  690. !MLX5_CAP_GEN(dev->mdev, cqe_compression))) {
  691. err = -EOPNOTSUPP;
  692. mlx5_ib_warn(dev, "CQE compression is not supported for size %d!\n",
  693. *cqe_size);
  694. goto err_cqb;
  695. }
  696. if (unlikely(!ucmd.cqe_comp_res_format ||
  697. !(ucmd.cqe_comp_res_format <
  698. MLX5_IB_CQE_RES_RESERVED) ||
  699. (ucmd.cqe_comp_res_format &
  700. (ucmd.cqe_comp_res_format - 1)))) {
  701. err = -EOPNOTSUPP;
  702. mlx5_ib_warn(dev, "CQE compression res format %d is not supported!\n",
  703. ucmd.cqe_comp_res_format);
  704. goto err_cqb;
  705. }
  706. MLX5_SET(cqc, cqc, cqe_comp_en, 1);
  707. MLX5_SET(cqc, cqc, mini_cqe_res_format,
  708. ilog2(ucmd.cqe_comp_res_format));
  709. }
  710. return 0;
  711. err_cqb:
  712. kfree(cqb);
  713. err_db:
  714. mlx5_ib_db_unmap_user(to_mucontext(context), &cq->db);
  715. err_umem:
  716. ib_umem_release(cq->buf.umem);
  717. return err;
  718. }
  719. static void destroy_cq_user(struct mlx5_ib_cq *cq, struct ib_ucontext *context)
  720. {
  721. mlx5_ib_db_unmap_user(to_mucontext(context), &cq->db);
  722. ib_umem_release(cq->buf.umem);
  723. }
  724. static void init_cq_buf(struct mlx5_ib_cq *cq, struct mlx5_ib_cq_buf *buf)
  725. {
  726. int i;
  727. void *cqe;
  728. struct mlx5_cqe64 *cqe64;
  729. for (i = 0; i < buf->nent; i++) {
  730. cqe = get_cqe_from_buf(buf, i, buf->cqe_size);
  731. cqe64 = buf->cqe_size == 64 ? cqe : cqe + 64;
  732. cqe64->op_own = MLX5_CQE_INVALID << 4;
  733. }
  734. }
  735. static int create_cq_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq,
  736. int entries, int cqe_size,
  737. u32 **cqb, int *index, int *inlen)
  738. {
  739. __be64 *pas;
  740. void *cqc;
  741. int err;
  742. err = mlx5_db_alloc(dev->mdev, &cq->db);
  743. if (err)
  744. return err;
  745. cq->mcq.set_ci_db = cq->db.db;
  746. cq->mcq.arm_db = cq->db.db + 1;
  747. cq->mcq.cqe_sz = cqe_size;
  748. err = alloc_cq_buf(dev, &cq->buf, entries, cqe_size);
  749. if (err)
  750. goto err_db;
  751. init_cq_buf(cq, &cq->buf);
  752. *inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
  753. MLX5_FLD_SZ_BYTES(create_cq_in, pas[0]) * cq->buf.buf.npages;
  754. *cqb = mlx5_vzalloc(*inlen);
  755. if (!*cqb) {
  756. err = -ENOMEM;
  757. goto err_buf;
  758. }
  759. pas = (__be64 *)MLX5_ADDR_OF(create_cq_in, *cqb, pas);
  760. mlx5_fill_page_array(&cq->buf.buf, pas);
  761. cqc = MLX5_ADDR_OF(create_cq_in, *cqb, cq_context);
  762. MLX5_SET(cqc, cqc, log_page_size,
  763. cq->buf.buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  764. *index = dev->mdev->priv.uar->index;
  765. return 0;
  766. err_buf:
  767. free_cq_buf(dev, &cq->buf);
  768. err_db:
  769. mlx5_db_free(dev->mdev, &cq->db);
  770. return err;
  771. }
  772. static void destroy_cq_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq)
  773. {
  774. free_cq_buf(dev, &cq->buf);
  775. mlx5_db_free(dev->mdev, &cq->db);
  776. }
  777. static void notify_soft_wc_handler(struct work_struct *work)
  778. {
  779. struct mlx5_ib_cq *cq = container_of(work, struct mlx5_ib_cq,
  780. notify_work);
  781. cq->ibcq.comp_handler(&cq->ibcq, cq->ibcq.cq_context);
  782. }
  783. struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
  784. const struct ib_cq_init_attr *attr,
  785. struct ib_ucontext *context,
  786. struct ib_udata *udata)
  787. {
  788. int entries = attr->cqe;
  789. int vector = attr->comp_vector;
  790. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  791. struct mlx5_ib_cq *cq;
  792. int uninitialized_var(index);
  793. int uninitialized_var(inlen);
  794. u32 *cqb = NULL;
  795. void *cqc;
  796. int cqe_size;
  797. unsigned int irqn;
  798. int eqn;
  799. int err;
  800. if (entries < 0 ||
  801. (entries > (1 << MLX5_CAP_GEN(dev->mdev, log_max_cq_sz))))
  802. return ERR_PTR(-EINVAL);
  803. if (check_cq_create_flags(attr->flags))
  804. return ERR_PTR(-EOPNOTSUPP);
  805. entries = roundup_pow_of_two(entries + 1);
  806. if (entries > (1 << MLX5_CAP_GEN(dev->mdev, log_max_cq_sz)))
  807. return ERR_PTR(-EINVAL);
  808. cq = kzalloc(sizeof(*cq), GFP_KERNEL);
  809. if (!cq)
  810. return ERR_PTR(-ENOMEM);
  811. cq->ibcq.cqe = entries - 1;
  812. mutex_init(&cq->resize_mutex);
  813. spin_lock_init(&cq->lock);
  814. cq->resize_buf = NULL;
  815. cq->resize_umem = NULL;
  816. cq->create_flags = attr->flags;
  817. INIT_LIST_HEAD(&cq->list_send_qp);
  818. INIT_LIST_HEAD(&cq->list_recv_qp);
  819. if (context) {
  820. err = create_cq_user(dev, udata, context, cq, entries,
  821. &cqb, &cqe_size, &index, &inlen);
  822. if (err)
  823. goto err_create;
  824. } else {
  825. cqe_size = cache_line_size() == 128 ? 128 : 64;
  826. err = create_cq_kernel(dev, cq, entries, cqe_size, &cqb,
  827. &index, &inlen);
  828. if (err)
  829. goto err_create;
  830. INIT_WORK(&cq->notify_work, notify_soft_wc_handler);
  831. }
  832. err = mlx5_vector2eqn(dev->mdev, vector, &eqn, &irqn);
  833. if (err)
  834. goto err_cqb;
  835. cq->cqe_size = cqe_size;
  836. cqc = MLX5_ADDR_OF(create_cq_in, cqb, cq_context);
  837. MLX5_SET(cqc, cqc, cqe_sz, cqe_sz_to_mlx_sz(cqe_size));
  838. MLX5_SET(cqc, cqc, log_cq_size, ilog2(entries));
  839. MLX5_SET(cqc, cqc, uar_page, index);
  840. MLX5_SET(cqc, cqc, c_eqn, eqn);
  841. MLX5_SET64(cqc, cqc, dbr_addr, cq->db.dma);
  842. if (cq->create_flags & IB_CQ_FLAGS_IGNORE_OVERRUN)
  843. MLX5_SET(cqc, cqc, oi, 1);
  844. err = mlx5_core_create_cq(dev->mdev, &cq->mcq, cqb, inlen);
  845. if (err)
  846. goto err_cqb;
  847. mlx5_ib_dbg(dev, "cqn 0x%x\n", cq->mcq.cqn);
  848. cq->mcq.irqn = irqn;
  849. if (context)
  850. cq->mcq.tasklet_ctx.comp = mlx5_ib_cq_comp;
  851. else
  852. cq->mcq.comp = mlx5_ib_cq_comp;
  853. cq->mcq.event = mlx5_ib_cq_event;
  854. INIT_LIST_HEAD(&cq->wc_list);
  855. if (context)
  856. if (ib_copy_to_udata(udata, &cq->mcq.cqn, sizeof(__u32))) {
  857. err = -EFAULT;
  858. goto err_cmd;
  859. }
  860. kvfree(cqb);
  861. return &cq->ibcq;
  862. err_cmd:
  863. mlx5_core_destroy_cq(dev->mdev, &cq->mcq);
  864. err_cqb:
  865. kvfree(cqb);
  866. if (context)
  867. destroy_cq_user(cq, context);
  868. else
  869. destroy_cq_kernel(dev, cq);
  870. err_create:
  871. kfree(cq);
  872. return ERR_PTR(err);
  873. }
  874. int mlx5_ib_destroy_cq(struct ib_cq *cq)
  875. {
  876. struct mlx5_ib_dev *dev = to_mdev(cq->device);
  877. struct mlx5_ib_cq *mcq = to_mcq(cq);
  878. struct ib_ucontext *context = NULL;
  879. if (cq->uobject)
  880. context = cq->uobject->context;
  881. mlx5_core_destroy_cq(dev->mdev, &mcq->mcq);
  882. if (context)
  883. destroy_cq_user(mcq, context);
  884. else
  885. destroy_cq_kernel(dev, mcq);
  886. kfree(mcq);
  887. return 0;
  888. }
  889. static int is_equal_rsn(struct mlx5_cqe64 *cqe64, u32 rsn)
  890. {
  891. return rsn == (ntohl(cqe64->sop_drop_qpn) & 0xffffff);
  892. }
  893. void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 rsn, struct mlx5_ib_srq *srq)
  894. {
  895. struct mlx5_cqe64 *cqe64, *dest64;
  896. void *cqe, *dest;
  897. u32 prod_index;
  898. int nfreed = 0;
  899. u8 owner_bit;
  900. if (!cq)
  901. return;
  902. /* First we need to find the current producer index, so we
  903. * know where to start cleaning from. It doesn't matter if HW
  904. * adds new entries after this loop -- the QP we're worried
  905. * about is already in RESET, so the new entries won't come
  906. * from our QP and therefore don't need to be checked.
  907. */
  908. for (prod_index = cq->mcq.cons_index; get_sw_cqe(cq, prod_index); prod_index++)
  909. if (prod_index == cq->mcq.cons_index + cq->ibcq.cqe)
  910. break;
  911. /* Now sweep backwards through the CQ, removing CQ entries
  912. * that match our QP by copying older entries on top of them.
  913. */
  914. while ((int) --prod_index - (int) cq->mcq.cons_index >= 0) {
  915. cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
  916. cqe64 = (cq->mcq.cqe_sz == 64) ? cqe : cqe + 64;
  917. if (is_equal_rsn(cqe64, rsn)) {
  918. if (srq && (ntohl(cqe64->srqn) & 0xffffff))
  919. mlx5_ib_free_srq_wqe(srq, be16_to_cpu(cqe64->wqe_counter));
  920. ++nfreed;
  921. } else if (nfreed) {
  922. dest = get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe);
  923. dest64 = (cq->mcq.cqe_sz == 64) ? dest : dest + 64;
  924. owner_bit = dest64->op_own & MLX5_CQE_OWNER_MASK;
  925. memcpy(dest, cqe, cq->mcq.cqe_sz);
  926. dest64->op_own = owner_bit |
  927. (dest64->op_own & ~MLX5_CQE_OWNER_MASK);
  928. }
  929. }
  930. if (nfreed) {
  931. cq->mcq.cons_index += nfreed;
  932. /* Make sure update of buffer contents is done before
  933. * updating consumer index.
  934. */
  935. wmb();
  936. mlx5_cq_set_ci(&cq->mcq);
  937. }
  938. }
  939. void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq)
  940. {
  941. if (!cq)
  942. return;
  943. spin_lock_irq(&cq->lock);
  944. __mlx5_ib_cq_clean(cq, qpn, srq);
  945. spin_unlock_irq(&cq->lock);
  946. }
  947. int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  948. {
  949. struct mlx5_ib_dev *dev = to_mdev(cq->device);
  950. struct mlx5_ib_cq *mcq = to_mcq(cq);
  951. int err;
  952. if (!MLX5_CAP_GEN(dev->mdev, cq_moderation))
  953. return -ENOSYS;
  954. err = mlx5_core_modify_cq_moderation(dev->mdev, &mcq->mcq,
  955. cq_period, cq_count);
  956. if (err)
  957. mlx5_ib_warn(dev, "modify cq 0x%x failed\n", mcq->mcq.cqn);
  958. return err;
  959. }
  960. static int resize_user(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq,
  961. int entries, struct ib_udata *udata, int *npas,
  962. int *page_shift, int *cqe_size)
  963. {
  964. struct mlx5_ib_resize_cq ucmd;
  965. struct ib_umem *umem;
  966. int err;
  967. int npages;
  968. struct ib_ucontext *context = cq->buf.umem->context;
  969. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  970. if (err)
  971. return err;
  972. if (ucmd.reserved0 || ucmd.reserved1)
  973. return -EINVAL;
  974. umem = ib_umem_get(context, ucmd.buf_addr, entries * ucmd.cqe_size,
  975. IB_ACCESS_LOCAL_WRITE, 1);
  976. if (IS_ERR(umem)) {
  977. err = PTR_ERR(umem);
  978. return err;
  979. }
  980. mlx5_ib_cont_pages(umem, ucmd.buf_addr, 0, &npages, page_shift,
  981. npas, NULL);
  982. cq->resize_umem = umem;
  983. *cqe_size = ucmd.cqe_size;
  984. return 0;
  985. }
  986. static void un_resize_user(struct mlx5_ib_cq *cq)
  987. {
  988. ib_umem_release(cq->resize_umem);
  989. }
  990. static int resize_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq,
  991. int entries, int cqe_size)
  992. {
  993. int err;
  994. cq->resize_buf = kzalloc(sizeof(*cq->resize_buf), GFP_KERNEL);
  995. if (!cq->resize_buf)
  996. return -ENOMEM;
  997. err = alloc_cq_buf(dev, cq->resize_buf, entries, cqe_size);
  998. if (err)
  999. goto ex;
  1000. init_cq_buf(cq, cq->resize_buf);
  1001. return 0;
  1002. ex:
  1003. kfree(cq->resize_buf);
  1004. return err;
  1005. }
  1006. static void un_resize_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_cq *cq)
  1007. {
  1008. free_cq_buf(dev, cq->resize_buf);
  1009. cq->resize_buf = NULL;
  1010. }
  1011. static int copy_resize_cqes(struct mlx5_ib_cq *cq)
  1012. {
  1013. struct mlx5_ib_dev *dev = to_mdev(cq->ibcq.device);
  1014. struct mlx5_cqe64 *scqe64;
  1015. struct mlx5_cqe64 *dcqe64;
  1016. void *start_cqe;
  1017. void *scqe;
  1018. void *dcqe;
  1019. int ssize;
  1020. int dsize;
  1021. int i;
  1022. u8 sw_own;
  1023. ssize = cq->buf.cqe_size;
  1024. dsize = cq->resize_buf->cqe_size;
  1025. if (ssize != dsize) {
  1026. mlx5_ib_warn(dev, "resize from different cqe size is not supported\n");
  1027. return -EINVAL;
  1028. }
  1029. i = cq->mcq.cons_index;
  1030. scqe = get_sw_cqe(cq, i);
  1031. scqe64 = ssize == 64 ? scqe : scqe + 64;
  1032. start_cqe = scqe;
  1033. if (!scqe) {
  1034. mlx5_ib_warn(dev, "expected cqe in sw ownership\n");
  1035. return -EINVAL;
  1036. }
  1037. while ((scqe64->op_own >> 4) != MLX5_CQE_RESIZE_CQ) {
  1038. dcqe = get_cqe_from_buf(cq->resize_buf,
  1039. (i + 1) & (cq->resize_buf->nent),
  1040. dsize);
  1041. dcqe64 = dsize == 64 ? dcqe : dcqe + 64;
  1042. sw_own = sw_ownership_bit(i + 1, cq->resize_buf->nent);
  1043. memcpy(dcqe, scqe, dsize);
  1044. dcqe64->op_own = (dcqe64->op_own & ~MLX5_CQE_OWNER_MASK) | sw_own;
  1045. ++i;
  1046. scqe = get_sw_cqe(cq, i);
  1047. scqe64 = ssize == 64 ? scqe : scqe + 64;
  1048. if (!scqe) {
  1049. mlx5_ib_warn(dev, "expected cqe in sw ownership\n");
  1050. return -EINVAL;
  1051. }
  1052. if (scqe == start_cqe) {
  1053. pr_warn("resize CQ failed to get resize CQE, CQN 0x%x\n",
  1054. cq->mcq.cqn);
  1055. return -ENOMEM;
  1056. }
  1057. }
  1058. ++cq->mcq.cons_index;
  1059. return 0;
  1060. }
  1061. int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata)
  1062. {
  1063. struct mlx5_ib_dev *dev = to_mdev(ibcq->device);
  1064. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  1065. void *cqc;
  1066. u32 *in;
  1067. int err;
  1068. int npas;
  1069. __be64 *pas;
  1070. int page_shift;
  1071. int inlen;
  1072. int uninitialized_var(cqe_size);
  1073. unsigned long flags;
  1074. if (!MLX5_CAP_GEN(dev->mdev, cq_resize)) {
  1075. pr_info("Firmware does not support resize CQ\n");
  1076. return -ENOSYS;
  1077. }
  1078. if (entries < 1 ||
  1079. entries > (1 << MLX5_CAP_GEN(dev->mdev, log_max_cq_sz))) {
  1080. mlx5_ib_warn(dev, "wrong entries number %d, max %d\n",
  1081. entries,
  1082. 1 << MLX5_CAP_GEN(dev->mdev, log_max_cq_sz));
  1083. return -EINVAL;
  1084. }
  1085. entries = roundup_pow_of_two(entries + 1);
  1086. if (entries > (1 << MLX5_CAP_GEN(dev->mdev, log_max_cq_sz)) + 1)
  1087. return -EINVAL;
  1088. if (entries == ibcq->cqe + 1)
  1089. return 0;
  1090. mutex_lock(&cq->resize_mutex);
  1091. if (udata) {
  1092. err = resize_user(dev, cq, entries, udata, &npas, &page_shift,
  1093. &cqe_size);
  1094. } else {
  1095. cqe_size = 64;
  1096. err = resize_kernel(dev, cq, entries, cqe_size);
  1097. if (!err) {
  1098. npas = cq->resize_buf->buf.npages;
  1099. page_shift = cq->resize_buf->buf.page_shift;
  1100. }
  1101. }
  1102. if (err)
  1103. goto ex;
  1104. inlen = MLX5_ST_SZ_BYTES(modify_cq_in) +
  1105. MLX5_FLD_SZ_BYTES(modify_cq_in, pas[0]) * npas;
  1106. in = mlx5_vzalloc(inlen);
  1107. if (!in) {
  1108. err = -ENOMEM;
  1109. goto ex_resize;
  1110. }
  1111. pas = (__be64 *)MLX5_ADDR_OF(modify_cq_in, in, pas);
  1112. if (udata)
  1113. mlx5_ib_populate_pas(dev, cq->resize_umem, page_shift,
  1114. pas, 0);
  1115. else
  1116. mlx5_fill_page_array(&cq->resize_buf->buf, pas);
  1117. MLX5_SET(modify_cq_in, in,
  1118. modify_field_select_resize_field_select.resize_field_select.resize_field_select,
  1119. MLX5_MODIFY_CQ_MASK_LOG_SIZE |
  1120. MLX5_MODIFY_CQ_MASK_PG_OFFSET |
  1121. MLX5_MODIFY_CQ_MASK_PG_SIZE);
  1122. cqc = MLX5_ADDR_OF(modify_cq_in, in, cq_context);
  1123. MLX5_SET(cqc, cqc, log_page_size,
  1124. page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  1125. MLX5_SET(cqc, cqc, cqe_sz, cqe_sz_to_mlx_sz(cqe_size));
  1126. MLX5_SET(cqc, cqc, log_cq_size, ilog2(entries));
  1127. MLX5_SET(modify_cq_in, in, op_mod, MLX5_CQ_OPMOD_RESIZE);
  1128. MLX5_SET(modify_cq_in, in, cqn, cq->mcq.cqn);
  1129. err = mlx5_core_modify_cq(dev->mdev, &cq->mcq, in, inlen);
  1130. if (err)
  1131. goto ex_alloc;
  1132. if (udata) {
  1133. cq->ibcq.cqe = entries - 1;
  1134. ib_umem_release(cq->buf.umem);
  1135. cq->buf.umem = cq->resize_umem;
  1136. cq->resize_umem = NULL;
  1137. } else {
  1138. struct mlx5_ib_cq_buf tbuf;
  1139. int resized = 0;
  1140. spin_lock_irqsave(&cq->lock, flags);
  1141. if (cq->resize_buf) {
  1142. err = copy_resize_cqes(cq);
  1143. if (!err) {
  1144. tbuf = cq->buf;
  1145. cq->buf = *cq->resize_buf;
  1146. kfree(cq->resize_buf);
  1147. cq->resize_buf = NULL;
  1148. resized = 1;
  1149. }
  1150. }
  1151. cq->ibcq.cqe = entries - 1;
  1152. spin_unlock_irqrestore(&cq->lock, flags);
  1153. if (resized)
  1154. free_cq_buf(dev, &tbuf);
  1155. }
  1156. mutex_unlock(&cq->resize_mutex);
  1157. kvfree(in);
  1158. return 0;
  1159. ex_alloc:
  1160. kvfree(in);
  1161. ex_resize:
  1162. if (udata)
  1163. un_resize_user(cq);
  1164. else
  1165. un_resize_kernel(dev, cq);
  1166. ex:
  1167. mutex_unlock(&cq->resize_mutex);
  1168. return err;
  1169. }
  1170. int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq)
  1171. {
  1172. struct mlx5_ib_cq *cq;
  1173. if (!ibcq)
  1174. return 128;
  1175. cq = to_mcq(ibcq);
  1176. return cq->cqe_size;
  1177. }
  1178. /* Called from atomic context */
  1179. int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc)
  1180. {
  1181. struct mlx5_ib_wc *soft_wc;
  1182. struct mlx5_ib_cq *cq = to_mcq(ibcq);
  1183. unsigned long flags;
  1184. soft_wc = kmalloc(sizeof(*soft_wc), GFP_ATOMIC);
  1185. if (!soft_wc)
  1186. return -ENOMEM;
  1187. soft_wc->wc = *wc;
  1188. spin_lock_irqsave(&cq->lock, flags);
  1189. list_add_tail(&soft_wc->list, &cq->wc_list);
  1190. if (cq->notify_flags == IB_CQ_NEXT_COMP ||
  1191. wc->status != IB_WC_SUCCESS) {
  1192. cq->notify_flags = 0;
  1193. schedule_work(&cq->notify_work);
  1194. }
  1195. spin_unlock_irqrestore(&cq->lock, flags);
  1196. return 0;
  1197. }