hns_roce_hw_v1.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841
  1. /*
  2. * Copyright (c) 2016 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/platform_device.h>
  33. #include <linux/acpi.h>
  34. #include <linux/etherdevice.h>
  35. #include <rdma/ib_umem.h>
  36. #include "hns_roce_common.h"
  37. #include "hns_roce_device.h"
  38. #include "hns_roce_cmd.h"
  39. #include "hns_roce_hem.h"
  40. #include "hns_roce_hw_v1.h"
  41. static void set_data_seg(struct hns_roce_wqe_data_seg *dseg, struct ib_sge *sg)
  42. {
  43. dseg->lkey = cpu_to_le32(sg->lkey);
  44. dseg->addr = cpu_to_le64(sg->addr);
  45. dseg->len = cpu_to_le32(sg->length);
  46. }
  47. static void set_raddr_seg(struct hns_roce_wqe_raddr_seg *rseg, u64 remote_addr,
  48. u32 rkey)
  49. {
  50. rseg->raddr = cpu_to_le64(remote_addr);
  51. rseg->rkey = cpu_to_le32(rkey);
  52. rseg->len = 0;
  53. }
  54. int hns_roce_v1_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  55. struct ib_send_wr **bad_wr)
  56. {
  57. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  58. struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
  59. struct hns_roce_ud_send_wqe *ud_sq_wqe = NULL;
  60. struct hns_roce_wqe_ctrl_seg *ctrl = NULL;
  61. struct hns_roce_wqe_data_seg *dseg = NULL;
  62. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  63. struct device *dev = &hr_dev->pdev->dev;
  64. struct hns_roce_sq_db sq_db;
  65. int ps_opcode = 0, i = 0;
  66. unsigned long flags = 0;
  67. void *wqe = NULL;
  68. u32 doorbell[2];
  69. int nreq = 0;
  70. u32 ind = 0;
  71. int ret = 0;
  72. u8 *smac;
  73. int loopback;
  74. if (unlikely(ibqp->qp_type != IB_QPT_GSI &&
  75. ibqp->qp_type != IB_QPT_RC)) {
  76. dev_err(dev, "un-supported QP type\n");
  77. *bad_wr = NULL;
  78. return -EOPNOTSUPP;
  79. }
  80. spin_lock_irqsave(&qp->sq.lock, flags);
  81. ind = qp->sq_next_wqe;
  82. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  83. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  84. ret = -ENOMEM;
  85. *bad_wr = wr;
  86. goto out;
  87. }
  88. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  89. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  90. wr->num_sge, qp->sq.max_gs);
  91. ret = -EINVAL;
  92. *bad_wr = wr;
  93. goto out;
  94. }
  95. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  96. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  97. wr->wr_id;
  98. /* Corresponding to the RC and RD type wqe process separately */
  99. if (ibqp->qp_type == IB_QPT_GSI) {
  100. ud_sq_wqe = wqe;
  101. roce_set_field(ud_sq_wqe->dmac_h,
  102. UD_SEND_WQE_U32_4_DMAC_0_M,
  103. UD_SEND_WQE_U32_4_DMAC_0_S,
  104. ah->av.mac[0]);
  105. roce_set_field(ud_sq_wqe->dmac_h,
  106. UD_SEND_WQE_U32_4_DMAC_1_M,
  107. UD_SEND_WQE_U32_4_DMAC_1_S,
  108. ah->av.mac[1]);
  109. roce_set_field(ud_sq_wqe->dmac_h,
  110. UD_SEND_WQE_U32_4_DMAC_2_M,
  111. UD_SEND_WQE_U32_4_DMAC_2_S,
  112. ah->av.mac[2]);
  113. roce_set_field(ud_sq_wqe->dmac_h,
  114. UD_SEND_WQE_U32_4_DMAC_3_M,
  115. UD_SEND_WQE_U32_4_DMAC_3_S,
  116. ah->av.mac[3]);
  117. roce_set_field(ud_sq_wqe->u32_8,
  118. UD_SEND_WQE_U32_8_DMAC_4_M,
  119. UD_SEND_WQE_U32_8_DMAC_4_S,
  120. ah->av.mac[4]);
  121. roce_set_field(ud_sq_wqe->u32_8,
  122. UD_SEND_WQE_U32_8_DMAC_5_M,
  123. UD_SEND_WQE_U32_8_DMAC_5_S,
  124. ah->av.mac[5]);
  125. smac = (u8 *)hr_dev->dev_addr[qp->port];
  126. loopback = ether_addr_equal_unaligned(ah->av.mac,
  127. smac) ? 1 : 0;
  128. roce_set_bit(ud_sq_wqe->u32_8,
  129. UD_SEND_WQE_U32_8_LOOPBACK_INDICATOR_S,
  130. loopback);
  131. roce_set_field(ud_sq_wqe->u32_8,
  132. UD_SEND_WQE_U32_8_OPERATION_TYPE_M,
  133. UD_SEND_WQE_U32_8_OPERATION_TYPE_S,
  134. HNS_ROCE_WQE_OPCODE_SEND);
  135. roce_set_field(ud_sq_wqe->u32_8,
  136. UD_SEND_WQE_U32_8_NUMBER_OF_DATA_SEG_M,
  137. UD_SEND_WQE_U32_8_NUMBER_OF_DATA_SEG_S,
  138. 2);
  139. roce_set_bit(ud_sq_wqe->u32_8,
  140. UD_SEND_WQE_U32_8_SEND_GL_ROUTING_HDR_FLAG_S,
  141. 1);
  142. ud_sq_wqe->u32_8 |= (wr->send_flags & IB_SEND_SIGNALED ?
  143. cpu_to_le32(HNS_ROCE_WQE_CQ_NOTIFY) : 0) |
  144. (wr->send_flags & IB_SEND_SOLICITED ?
  145. cpu_to_le32(HNS_ROCE_WQE_SE) : 0) |
  146. ((wr->opcode == IB_WR_SEND_WITH_IMM) ?
  147. cpu_to_le32(HNS_ROCE_WQE_IMM) : 0);
  148. roce_set_field(ud_sq_wqe->u32_16,
  149. UD_SEND_WQE_U32_16_DEST_QP_M,
  150. UD_SEND_WQE_U32_16_DEST_QP_S,
  151. ud_wr(wr)->remote_qpn);
  152. roce_set_field(ud_sq_wqe->u32_16,
  153. UD_SEND_WQE_U32_16_MAX_STATIC_RATE_M,
  154. UD_SEND_WQE_U32_16_MAX_STATIC_RATE_S,
  155. ah->av.stat_rate);
  156. roce_set_field(ud_sq_wqe->u32_36,
  157. UD_SEND_WQE_U32_36_FLOW_LABEL_M,
  158. UD_SEND_WQE_U32_36_FLOW_LABEL_S, 0);
  159. roce_set_field(ud_sq_wqe->u32_36,
  160. UD_SEND_WQE_U32_36_PRIORITY_M,
  161. UD_SEND_WQE_U32_36_PRIORITY_S,
  162. ah->av.sl_tclass_flowlabel >>
  163. HNS_ROCE_SL_SHIFT);
  164. roce_set_field(ud_sq_wqe->u32_36,
  165. UD_SEND_WQE_U32_36_SGID_INDEX_M,
  166. UD_SEND_WQE_U32_36_SGID_INDEX_S,
  167. hns_get_gid_index(hr_dev, qp->phy_port,
  168. ah->av.gid_index));
  169. roce_set_field(ud_sq_wqe->u32_40,
  170. UD_SEND_WQE_U32_40_HOP_LIMIT_M,
  171. UD_SEND_WQE_U32_40_HOP_LIMIT_S,
  172. ah->av.hop_limit);
  173. roce_set_field(ud_sq_wqe->u32_40,
  174. UD_SEND_WQE_U32_40_TRAFFIC_CLASS_M,
  175. UD_SEND_WQE_U32_40_TRAFFIC_CLASS_S, 0);
  176. memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0], GID_LEN);
  177. ud_sq_wqe->va0_l = (u32)wr->sg_list[0].addr;
  178. ud_sq_wqe->va0_h = (wr->sg_list[0].addr) >> 32;
  179. ud_sq_wqe->l_key0 = wr->sg_list[0].lkey;
  180. ud_sq_wqe->va1_l = (u32)wr->sg_list[1].addr;
  181. ud_sq_wqe->va1_h = (wr->sg_list[1].addr) >> 32;
  182. ud_sq_wqe->l_key1 = wr->sg_list[1].lkey;
  183. ind++;
  184. } else if (ibqp->qp_type == IB_QPT_RC) {
  185. ctrl = wqe;
  186. memset(ctrl, 0, sizeof(struct hns_roce_wqe_ctrl_seg));
  187. for (i = 0; i < wr->num_sge; i++)
  188. ctrl->msg_length += wr->sg_list[i].length;
  189. ctrl->sgl_pa_h = 0;
  190. ctrl->flag = 0;
  191. ctrl->imm_data = send_ieth(wr);
  192. /*Ctrl field, ctrl set type: sig, solic, imm, fence */
  193. /* SO wait for conforming application scenarios */
  194. ctrl->flag |= (wr->send_flags & IB_SEND_SIGNALED ?
  195. cpu_to_le32(HNS_ROCE_WQE_CQ_NOTIFY) : 0) |
  196. (wr->send_flags & IB_SEND_SOLICITED ?
  197. cpu_to_le32(HNS_ROCE_WQE_SE) : 0) |
  198. ((wr->opcode == IB_WR_SEND_WITH_IMM ||
  199. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM) ?
  200. cpu_to_le32(HNS_ROCE_WQE_IMM) : 0) |
  201. (wr->send_flags & IB_SEND_FENCE ?
  202. (cpu_to_le32(HNS_ROCE_WQE_FENCE)) : 0);
  203. wqe += sizeof(struct hns_roce_wqe_ctrl_seg);
  204. switch (wr->opcode) {
  205. case IB_WR_RDMA_READ:
  206. ps_opcode = HNS_ROCE_WQE_OPCODE_RDMA_READ;
  207. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  208. atomic_wr(wr)->rkey);
  209. break;
  210. case IB_WR_RDMA_WRITE:
  211. case IB_WR_RDMA_WRITE_WITH_IMM:
  212. ps_opcode = HNS_ROCE_WQE_OPCODE_RDMA_WRITE;
  213. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  214. atomic_wr(wr)->rkey);
  215. break;
  216. case IB_WR_SEND:
  217. case IB_WR_SEND_WITH_INV:
  218. case IB_WR_SEND_WITH_IMM:
  219. ps_opcode = HNS_ROCE_WQE_OPCODE_SEND;
  220. break;
  221. case IB_WR_LOCAL_INV:
  222. break;
  223. case IB_WR_ATOMIC_CMP_AND_SWP:
  224. case IB_WR_ATOMIC_FETCH_AND_ADD:
  225. case IB_WR_LSO:
  226. default:
  227. ps_opcode = HNS_ROCE_WQE_OPCODE_MASK;
  228. break;
  229. }
  230. ctrl->flag |= cpu_to_le32(ps_opcode);
  231. wqe += sizeof(struct hns_roce_wqe_raddr_seg);
  232. dseg = wqe;
  233. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  234. if (ctrl->msg_length >
  235. hr_dev->caps.max_sq_inline) {
  236. ret = -EINVAL;
  237. *bad_wr = wr;
  238. dev_err(dev, "inline len(1-%d)=%d, illegal",
  239. ctrl->msg_length,
  240. hr_dev->caps.max_sq_inline);
  241. goto out;
  242. }
  243. for (i = 0; i < wr->num_sge; i++) {
  244. memcpy(wqe, ((void *) (uintptr_t)
  245. wr->sg_list[i].addr),
  246. wr->sg_list[i].length);
  247. wqe += wr->sg_list[i].length;
  248. }
  249. ctrl->flag |= HNS_ROCE_WQE_INLINE;
  250. } else {
  251. /*sqe num is two */
  252. for (i = 0; i < wr->num_sge; i++)
  253. set_data_seg(dseg + i, wr->sg_list + i);
  254. ctrl->flag |= cpu_to_le32(wr->num_sge <<
  255. HNS_ROCE_WQE_SGE_NUM_BIT);
  256. }
  257. ind++;
  258. }
  259. }
  260. out:
  261. /* Set DB return */
  262. if (likely(nreq)) {
  263. qp->sq.head += nreq;
  264. /* Memory barrier */
  265. wmb();
  266. sq_db.u32_4 = 0;
  267. sq_db.u32_8 = 0;
  268. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_SQ_HEAD_M,
  269. SQ_DOORBELL_U32_4_SQ_HEAD_S,
  270. (qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1)));
  271. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_SL_M,
  272. SQ_DOORBELL_U32_4_SL_S, qp->sl);
  273. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_PORT_M,
  274. SQ_DOORBELL_U32_4_PORT_S, qp->phy_port);
  275. roce_set_field(sq_db.u32_8, SQ_DOORBELL_U32_8_QPN_M,
  276. SQ_DOORBELL_U32_8_QPN_S, qp->doorbell_qpn);
  277. roce_set_bit(sq_db.u32_8, SQ_DOORBELL_HW_SYNC_S, 1);
  278. doorbell[0] = sq_db.u32_4;
  279. doorbell[1] = sq_db.u32_8;
  280. hns_roce_write64_k(doorbell, qp->sq.db_reg_l);
  281. qp->sq_next_wqe = ind;
  282. }
  283. spin_unlock_irqrestore(&qp->sq.lock, flags);
  284. return ret;
  285. }
  286. int hns_roce_v1_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  287. struct ib_recv_wr **bad_wr)
  288. {
  289. int ret = 0;
  290. int nreq = 0;
  291. int ind = 0;
  292. int i = 0;
  293. u32 reg_val = 0;
  294. unsigned long flags = 0;
  295. struct hns_roce_rq_wqe_ctrl *ctrl = NULL;
  296. struct hns_roce_wqe_data_seg *scat = NULL;
  297. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  298. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  299. struct device *dev = &hr_dev->pdev->dev;
  300. struct hns_roce_rq_db rq_db;
  301. uint32_t doorbell[2] = {0};
  302. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  303. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  304. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  305. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  306. hr_qp->ibqp.recv_cq)) {
  307. ret = -ENOMEM;
  308. *bad_wr = wr;
  309. goto out;
  310. }
  311. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  312. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  313. wr->num_sge, hr_qp->rq.max_gs);
  314. ret = -EINVAL;
  315. *bad_wr = wr;
  316. goto out;
  317. }
  318. ctrl = get_recv_wqe(hr_qp, ind);
  319. roce_set_field(ctrl->rwqe_byte_12,
  320. RQ_WQE_CTRL_RWQE_BYTE_12_RWQE_SGE_NUM_M,
  321. RQ_WQE_CTRL_RWQE_BYTE_12_RWQE_SGE_NUM_S,
  322. wr->num_sge);
  323. scat = (struct hns_roce_wqe_data_seg *)(ctrl + 1);
  324. for (i = 0; i < wr->num_sge; i++)
  325. set_data_seg(scat + i, wr->sg_list + i);
  326. hr_qp->rq.wrid[ind] = wr->wr_id;
  327. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  328. }
  329. out:
  330. if (likely(nreq)) {
  331. hr_qp->rq.head += nreq;
  332. /* Memory barrier */
  333. wmb();
  334. if (ibqp->qp_type == IB_QPT_GSI) {
  335. /* SW update GSI rq header */
  336. reg_val = roce_read(to_hr_dev(ibqp->device),
  337. ROCEE_QP1C_CFG3_0_REG +
  338. QP1C_CFGN_OFFSET * hr_qp->phy_port);
  339. roce_set_field(reg_val,
  340. ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_M,
  341. ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_S,
  342. hr_qp->rq.head);
  343. roce_write(to_hr_dev(ibqp->device),
  344. ROCEE_QP1C_CFG3_0_REG +
  345. QP1C_CFGN_OFFSET * hr_qp->phy_port, reg_val);
  346. } else {
  347. rq_db.u32_4 = 0;
  348. rq_db.u32_8 = 0;
  349. roce_set_field(rq_db.u32_4, RQ_DOORBELL_U32_4_RQ_HEAD_M,
  350. RQ_DOORBELL_U32_4_RQ_HEAD_S,
  351. hr_qp->rq.head);
  352. roce_set_field(rq_db.u32_8, RQ_DOORBELL_U32_8_QPN_M,
  353. RQ_DOORBELL_U32_8_QPN_S, hr_qp->qpn);
  354. roce_set_field(rq_db.u32_8, RQ_DOORBELL_U32_8_CMD_M,
  355. RQ_DOORBELL_U32_8_CMD_S, 1);
  356. roce_set_bit(rq_db.u32_8, RQ_DOORBELL_U32_8_HW_SYNC_S,
  357. 1);
  358. doorbell[0] = rq_db.u32_4;
  359. doorbell[1] = rq_db.u32_8;
  360. hns_roce_write64_k(doorbell, hr_qp->rq.db_reg_l);
  361. }
  362. }
  363. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  364. return ret;
  365. }
  366. static void hns_roce_set_db_event_mode(struct hns_roce_dev *hr_dev,
  367. int sdb_mode, int odb_mode)
  368. {
  369. u32 val;
  370. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  371. roce_set_bit(val, ROCEE_GLB_CFG_ROCEE_DB_SQ_MODE_S, sdb_mode);
  372. roce_set_bit(val, ROCEE_GLB_CFG_ROCEE_DB_OTH_MODE_S, odb_mode);
  373. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  374. }
  375. static void hns_roce_set_db_ext_mode(struct hns_roce_dev *hr_dev, u32 sdb_mode,
  376. u32 odb_mode)
  377. {
  378. u32 val;
  379. /* Configure SDB/ODB extend mode */
  380. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  381. roce_set_bit(val, ROCEE_GLB_CFG_SQ_EXT_DB_MODE_S, sdb_mode);
  382. roce_set_bit(val, ROCEE_GLB_CFG_OTH_EXT_DB_MODE_S, odb_mode);
  383. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  384. }
  385. static void hns_roce_set_sdb(struct hns_roce_dev *hr_dev, u32 sdb_alept,
  386. u32 sdb_alful)
  387. {
  388. u32 val;
  389. /* Configure SDB */
  390. val = roce_read(hr_dev, ROCEE_DB_SQ_WL_REG);
  391. roce_set_field(val, ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_M,
  392. ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_S, sdb_alful);
  393. roce_set_field(val, ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_M,
  394. ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_S, sdb_alept);
  395. roce_write(hr_dev, ROCEE_DB_SQ_WL_REG, val);
  396. }
  397. static void hns_roce_set_odb(struct hns_roce_dev *hr_dev, u32 odb_alept,
  398. u32 odb_alful)
  399. {
  400. u32 val;
  401. /* Configure ODB */
  402. val = roce_read(hr_dev, ROCEE_DB_OTHERS_WL_REG);
  403. roce_set_field(val, ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_M,
  404. ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_S, odb_alful);
  405. roce_set_field(val, ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_M,
  406. ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_S, odb_alept);
  407. roce_write(hr_dev, ROCEE_DB_OTHERS_WL_REG, val);
  408. }
  409. static void hns_roce_set_sdb_ext(struct hns_roce_dev *hr_dev, u32 ext_sdb_alept,
  410. u32 ext_sdb_alful)
  411. {
  412. struct device *dev = &hr_dev->pdev->dev;
  413. struct hns_roce_v1_priv *priv;
  414. struct hns_roce_db_table *db;
  415. dma_addr_t sdb_dma_addr;
  416. u32 val;
  417. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  418. db = &priv->db_table;
  419. /* Configure extend SDB threshold */
  420. roce_write(hr_dev, ROCEE_EXT_DB_SQ_WL_EMPTY_REG, ext_sdb_alept);
  421. roce_write(hr_dev, ROCEE_EXT_DB_SQ_WL_REG, ext_sdb_alful);
  422. /* Configure extend SDB base addr */
  423. sdb_dma_addr = db->ext_db->sdb_buf_list->map;
  424. roce_write(hr_dev, ROCEE_EXT_DB_SQ_REG, (u32)(sdb_dma_addr >> 12));
  425. /* Configure extend SDB depth */
  426. val = roce_read(hr_dev, ROCEE_EXT_DB_SQ_H_REG);
  427. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_M,
  428. ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_S,
  429. db->ext_db->esdb_dep);
  430. /*
  431. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  432. * using 4K page, and shift more 32 because of
  433. * caculating the high 32 bit value evaluated to hardware.
  434. */
  435. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_M,
  436. ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_S, sdb_dma_addr >> 44);
  437. roce_write(hr_dev, ROCEE_EXT_DB_SQ_H_REG, val);
  438. dev_dbg(dev, "ext SDB depth: 0x%x\n", db->ext_db->esdb_dep);
  439. dev_dbg(dev, "ext SDB threshold: epmty: 0x%x, ful: 0x%x\n",
  440. ext_sdb_alept, ext_sdb_alful);
  441. }
  442. static void hns_roce_set_odb_ext(struct hns_roce_dev *hr_dev, u32 ext_odb_alept,
  443. u32 ext_odb_alful)
  444. {
  445. struct device *dev = &hr_dev->pdev->dev;
  446. struct hns_roce_v1_priv *priv;
  447. struct hns_roce_db_table *db;
  448. dma_addr_t odb_dma_addr;
  449. u32 val;
  450. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  451. db = &priv->db_table;
  452. /* Configure extend ODB threshold */
  453. roce_write(hr_dev, ROCEE_EXT_DB_OTHERS_WL_EMPTY_REG, ext_odb_alept);
  454. roce_write(hr_dev, ROCEE_EXT_DB_OTHERS_WL_REG, ext_odb_alful);
  455. /* Configure extend ODB base addr */
  456. odb_dma_addr = db->ext_db->odb_buf_list->map;
  457. roce_write(hr_dev, ROCEE_EXT_DB_OTH_REG, (u32)(odb_dma_addr >> 12));
  458. /* Configure extend ODB depth */
  459. val = roce_read(hr_dev, ROCEE_EXT_DB_OTH_H_REG);
  460. roce_set_field(val, ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_M,
  461. ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_S,
  462. db->ext_db->eodb_dep);
  463. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_M,
  464. ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_S,
  465. db->ext_db->eodb_dep);
  466. roce_write(hr_dev, ROCEE_EXT_DB_OTH_H_REG, val);
  467. dev_dbg(dev, "ext ODB depth: 0x%x\n", db->ext_db->eodb_dep);
  468. dev_dbg(dev, "ext ODB threshold: empty: 0x%x, ful: 0x%x\n",
  469. ext_odb_alept, ext_odb_alful);
  470. }
  471. static int hns_roce_db_ext_init(struct hns_roce_dev *hr_dev, u32 sdb_ext_mod,
  472. u32 odb_ext_mod)
  473. {
  474. struct device *dev = &hr_dev->pdev->dev;
  475. struct hns_roce_v1_priv *priv;
  476. struct hns_roce_db_table *db;
  477. dma_addr_t sdb_dma_addr;
  478. dma_addr_t odb_dma_addr;
  479. int ret = 0;
  480. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  481. db = &priv->db_table;
  482. db->ext_db = kmalloc(sizeof(*db->ext_db), GFP_KERNEL);
  483. if (!db->ext_db)
  484. return -ENOMEM;
  485. if (sdb_ext_mod) {
  486. db->ext_db->sdb_buf_list = kmalloc(
  487. sizeof(*db->ext_db->sdb_buf_list), GFP_KERNEL);
  488. if (!db->ext_db->sdb_buf_list) {
  489. ret = -ENOMEM;
  490. goto ext_sdb_buf_fail_out;
  491. }
  492. db->ext_db->sdb_buf_list->buf = dma_alloc_coherent(dev,
  493. HNS_ROCE_V1_EXT_SDB_SIZE,
  494. &sdb_dma_addr, GFP_KERNEL);
  495. if (!db->ext_db->sdb_buf_list->buf) {
  496. ret = -ENOMEM;
  497. goto alloc_sq_db_buf_fail;
  498. }
  499. db->ext_db->sdb_buf_list->map = sdb_dma_addr;
  500. db->ext_db->esdb_dep = ilog2(HNS_ROCE_V1_EXT_SDB_DEPTH);
  501. hns_roce_set_sdb_ext(hr_dev, HNS_ROCE_V1_EXT_SDB_ALEPT,
  502. HNS_ROCE_V1_EXT_SDB_ALFUL);
  503. } else
  504. hns_roce_set_sdb(hr_dev, HNS_ROCE_V1_SDB_ALEPT,
  505. HNS_ROCE_V1_SDB_ALFUL);
  506. if (odb_ext_mod) {
  507. db->ext_db->odb_buf_list = kmalloc(
  508. sizeof(*db->ext_db->odb_buf_list), GFP_KERNEL);
  509. if (!db->ext_db->odb_buf_list) {
  510. ret = -ENOMEM;
  511. goto ext_odb_buf_fail_out;
  512. }
  513. db->ext_db->odb_buf_list->buf = dma_alloc_coherent(dev,
  514. HNS_ROCE_V1_EXT_ODB_SIZE,
  515. &odb_dma_addr, GFP_KERNEL);
  516. if (!db->ext_db->odb_buf_list->buf) {
  517. ret = -ENOMEM;
  518. goto alloc_otr_db_buf_fail;
  519. }
  520. db->ext_db->odb_buf_list->map = odb_dma_addr;
  521. db->ext_db->eodb_dep = ilog2(HNS_ROCE_V1_EXT_ODB_DEPTH);
  522. hns_roce_set_odb_ext(hr_dev, HNS_ROCE_V1_EXT_ODB_ALEPT,
  523. HNS_ROCE_V1_EXT_ODB_ALFUL);
  524. } else
  525. hns_roce_set_odb(hr_dev, HNS_ROCE_V1_ODB_ALEPT,
  526. HNS_ROCE_V1_ODB_ALFUL);
  527. hns_roce_set_db_ext_mode(hr_dev, sdb_ext_mod, odb_ext_mod);
  528. return 0;
  529. alloc_otr_db_buf_fail:
  530. kfree(db->ext_db->odb_buf_list);
  531. ext_odb_buf_fail_out:
  532. if (sdb_ext_mod) {
  533. dma_free_coherent(dev, HNS_ROCE_V1_EXT_SDB_SIZE,
  534. db->ext_db->sdb_buf_list->buf,
  535. db->ext_db->sdb_buf_list->map);
  536. }
  537. alloc_sq_db_buf_fail:
  538. if (sdb_ext_mod)
  539. kfree(db->ext_db->sdb_buf_list);
  540. ext_sdb_buf_fail_out:
  541. kfree(db->ext_db);
  542. return ret;
  543. }
  544. static struct hns_roce_qp *hns_roce_v1_create_lp_qp(struct hns_roce_dev *hr_dev,
  545. struct ib_pd *pd)
  546. {
  547. struct device *dev = &hr_dev->pdev->dev;
  548. struct ib_qp_init_attr init_attr;
  549. struct ib_qp *qp;
  550. memset(&init_attr, 0, sizeof(struct ib_qp_init_attr));
  551. init_attr.qp_type = IB_QPT_RC;
  552. init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  553. init_attr.cap.max_recv_wr = HNS_ROCE_MIN_WQE_NUM;
  554. init_attr.cap.max_send_wr = HNS_ROCE_MIN_WQE_NUM;
  555. qp = hns_roce_create_qp(pd, &init_attr, NULL);
  556. if (IS_ERR(qp)) {
  557. dev_err(dev, "Create loop qp for mr free failed!");
  558. return NULL;
  559. }
  560. return to_hr_qp(qp);
  561. }
  562. static int hns_roce_v1_rsv_lp_qp(struct hns_roce_dev *hr_dev)
  563. {
  564. struct hns_roce_caps *caps = &hr_dev->caps;
  565. struct device *dev = &hr_dev->pdev->dev;
  566. struct ib_cq_init_attr cq_init_attr;
  567. struct hns_roce_free_mr *free_mr;
  568. struct ib_qp_attr attr = { 0 };
  569. struct hns_roce_v1_priv *priv;
  570. struct hns_roce_qp *hr_qp;
  571. struct ib_cq *cq;
  572. struct ib_pd *pd;
  573. u64 subnet_prefix;
  574. int attr_mask = 0;
  575. int i;
  576. int ret;
  577. u8 phy_port;
  578. u8 sl;
  579. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  580. free_mr = &priv->free_mr;
  581. /* Reserved cq for loop qp */
  582. cq_init_attr.cqe = HNS_ROCE_MIN_WQE_NUM * 2;
  583. cq_init_attr.comp_vector = 0;
  584. cq = hns_roce_ib_create_cq(&hr_dev->ib_dev, &cq_init_attr, NULL, NULL);
  585. if (IS_ERR(cq)) {
  586. dev_err(dev, "Create cq for reseved loop qp failed!");
  587. return -ENOMEM;
  588. }
  589. free_mr->mr_free_cq = to_hr_cq(cq);
  590. free_mr->mr_free_cq->ib_cq.device = &hr_dev->ib_dev;
  591. free_mr->mr_free_cq->ib_cq.uobject = NULL;
  592. free_mr->mr_free_cq->ib_cq.comp_handler = NULL;
  593. free_mr->mr_free_cq->ib_cq.event_handler = NULL;
  594. free_mr->mr_free_cq->ib_cq.cq_context = NULL;
  595. atomic_set(&free_mr->mr_free_cq->ib_cq.usecnt, 0);
  596. pd = hns_roce_alloc_pd(&hr_dev->ib_dev, NULL, NULL);
  597. if (IS_ERR(pd)) {
  598. dev_err(dev, "Create pd for reseved loop qp failed!");
  599. ret = -ENOMEM;
  600. goto alloc_pd_failed;
  601. }
  602. free_mr->mr_free_pd = to_hr_pd(pd);
  603. free_mr->mr_free_pd->ibpd.device = &hr_dev->ib_dev;
  604. free_mr->mr_free_pd->ibpd.uobject = NULL;
  605. atomic_set(&free_mr->mr_free_pd->ibpd.usecnt, 0);
  606. attr.qp_access_flags = IB_ACCESS_REMOTE_WRITE;
  607. attr.pkey_index = 0;
  608. attr.min_rnr_timer = 0;
  609. /* Disable read ability */
  610. attr.max_dest_rd_atomic = 0;
  611. attr.max_rd_atomic = 0;
  612. /* Use arbitrary values as rq_psn and sq_psn */
  613. attr.rq_psn = 0x0808;
  614. attr.sq_psn = 0x0808;
  615. attr.retry_cnt = 7;
  616. attr.rnr_retry = 7;
  617. attr.timeout = 0x12;
  618. attr.path_mtu = IB_MTU_256;
  619. attr.ah_attr.ah_flags = 1;
  620. attr.ah_attr.static_rate = 3;
  621. attr.ah_attr.grh.sgid_index = 0;
  622. attr.ah_attr.grh.hop_limit = 1;
  623. attr.ah_attr.grh.flow_label = 0;
  624. attr.ah_attr.grh.traffic_class = 0;
  625. subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
  626. for (i = 0; i < HNS_ROCE_V1_RESV_QP; i++) {
  627. free_mr->mr_free_qp[i] = hns_roce_v1_create_lp_qp(hr_dev, pd);
  628. if (IS_ERR(free_mr->mr_free_qp[i])) {
  629. dev_err(dev, "Create loop qp failed!\n");
  630. goto create_lp_qp_failed;
  631. }
  632. hr_qp = free_mr->mr_free_qp[i];
  633. sl = i / caps->num_ports;
  634. if (caps->num_ports == HNS_ROCE_MAX_PORTS)
  635. phy_port = (i >= HNS_ROCE_MAX_PORTS) ? (i - 2) :
  636. (i % caps->num_ports);
  637. else
  638. phy_port = i % caps->num_ports;
  639. hr_qp->port = phy_port + 1;
  640. hr_qp->phy_port = phy_port;
  641. hr_qp->ibqp.qp_type = IB_QPT_RC;
  642. hr_qp->ibqp.device = &hr_dev->ib_dev;
  643. hr_qp->ibqp.uobject = NULL;
  644. atomic_set(&hr_qp->ibqp.usecnt, 0);
  645. hr_qp->ibqp.pd = pd;
  646. hr_qp->ibqp.recv_cq = cq;
  647. hr_qp->ibqp.send_cq = cq;
  648. attr.ah_attr.port_num = phy_port + 1;
  649. attr.ah_attr.sl = sl;
  650. attr.port_num = phy_port + 1;
  651. attr.dest_qp_num = hr_qp->qpn;
  652. memcpy(attr.ah_attr.dmac, hr_dev->dev_addr[phy_port],
  653. MAC_ADDR_OCTET_NUM);
  654. memcpy(attr.ah_attr.grh.dgid.raw,
  655. &subnet_prefix, sizeof(u64));
  656. memcpy(&attr.ah_attr.grh.dgid.raw[8],
  657. hr_dev->dev_addr[phy_port], 3);
  658. memcpy(&attr.ah_attr.grh.dgid.raw[13],
  659. hr_dev->dev_addr[phy_port] + 3, 3);
  660. attr.ah_attr.grh.dgid.raw[11] = 0xff;
  661. attr.ah_attr.grh.dgid.raw[12] = 0xfe;
  662. attr.ah_attr.grh.dgid.raw[8] ^= 2;
  663. attr_mask |= IB_QP_PORT;
  664. ret = hr_dev->hw->modify_qp(&hr_qp->ibqp, &attr, attr_mask,
  665. IB_QPS_RESET, IB_QPS_INIT);
  666. if (ret) {
  667. dev_err(dev, "modify qp failed(%d)!\n", ret);
  668. goto create_lp_qp_failed;
  669. }
  670. ret = hr_dev->hw->modify_qp(&hr_qp->ibqp, &attr, attr_mask,
  671. IB_QPS_INIT, IB_QPS_RTR);
  672. if (ret) {
  673. dev_err(dev, "modify qp failed(%d)!\n", ret);
  674. goto create_lp_qp_failed;
  675. }
  676. ret = hr_dev->hw->modify_qp(&hr_qp->ibqp, &attr, attr_mask,
  677. IB_QPS_RTR, IB_QPS_RTS);
  678. if (ret) {
  679. dev_err(dev, "modify qp failed(%d)!\n", ret);
  680. goto create_lp_qp_failed;
  681. }
  682. }
  683. return 0;
  684. create_lp_qp_failed:
  685. for (i -= 1; i >= 0; i--) {
  686. hr_qp = free_mr->mr_free_qp[i];
  687. if (hns_roce_v1_destroy_qp(&hr_qp->ibqp))
  688. dev_err(dev, "Destroy qp %d for mr free failed!\n", i);
  689. }
  690. if (hns_roce_dealloc_pd(pd))
  691. dev_err(dev, "Destroy pd for create_lp_qp failed!\n");
  692. alloc_pd_failed:
  693. if (hns_roce_ib_destroy_cq(cq))
  694. dev_err(dev, "Destroy cq for create_lp_qp failed!\n");
  695. return -EINVAL;
  696. }
  697. static void hns_roce_v1_release_lp_qp(struct hns_roce_dev *hr_dev)
  698. {
  699. struct device *dev = &hr_dev->pdev->dev;
  700. struct hns_roce_free_mr *free_mr;
  701. struct hns_roce_v1_priv *priv;
  702. struct hns_roce_qp *hr_qp;
  703. int ret;
  704. int i;
  705. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  706. free_mr = &priv->free_mr;
  707. for (i = 0; i < HNS_ROCE_V1_RESV_QP; i++) {
  708. hr_qp = free_mr->mr_free_qp[i];
  709. ret = hns_roce_v1_destroy_qp(&hr_qp->ibqp);
  710. if (ret)
  711. dev_err(dev, "Destroy qp %d for mr free failed(%d)!\n",
  712. i, ret);
  713. }
  714. ret = hns_roce_ib_destroy_cq(&free_mr->mr_free_cq->ib_cq);
  715. if (ret)
  716. dev_err(dev, "Destroy cq for mr_free failed(%d)!\n", ret);
  717. ret = hns_roce_dealloc_pd(&free_mr->mr_free_pd->ibpd);
  718. if (ret)
  719. dev_err(dev, "Destroy pd for mr_free failed(%d)!\n", ret);
  720. }
  721. static int hns_roce_db_init(struct hns_roce_dev *hr_dev)
  722. {
  723. struct device *dev = &hr_dev->pdev->dev;
  724. struct hns_roce_v1_priv *priv;
  725. struct hns_roce_db_table *db;
  726. u32 sdb_ext_mod;
  727. u32 odb_ext_mod;
  728. u32 sdb_evt_mod;
  729. u32 odb_evt_mod;
  730. int ret = 0;
  731. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  732. db = &priv->db_table;
  733. memset(db, 0, sizeof(*db));
  734. /* Default DB mode */
  735. sdb_ext_mod = HNS_ROCE_SDB_EXTEND_MODE;
  736. odb_ext_mod = HNS_ROCE_ODB_EXTEND_MODE;
  737. sdb_evt_mod = HNS_ROCE_SDB_NORMAL_MODE;
  738. odb_evt_mod = HNS_ROCE_ODB_POLL_MODE;
  739. db->sdb_ext_mod = sdb_ext_mod;
  740. db->odb_ext_mod = odb_ext_mod;
  741. /* Init extend DB */
  742. ret = hns_roce_db_ext_init(hr_dev, sdb_ext_mod, odb_ext_mod);
  743. if (ret) {
  744. dev_err(dev, "Failed in extend DB configuration.\n");
  745. return ret;
  746. }
  747. hns_roce_set_db_event_mode(hr_dev, sdb_evt_mod, odb_evt_mod);
  748. return 0;
  749. }
  750. void hns_roce_v1_recreate_lp_qp_work_fn(struct work_struct *work)
  751. {
  752. struct hns_roce_recreate_lp_qp_work *lp_qp_work;
  753. struct hns_roce_dev *hr_dev;
  754. lp_qp_work = container_of(work, struct hns_roce_recreate_lp_qp_work,
  755. work);
  756. hr_dev = to_hr_dev(lp_qp_work->ib_dev);
  757. hns_roce_v1_release_lp_qp(hr_dev);
  758. if (hns_roce_v1_rsv_lp_qp(hr_dev))
  759. dev_err(&hr_dev->pdev->dev, "create reserver qp failed\n");
  760. if (lp_qp_work->comp_flag)
  761. complete(lp_qp_work->comp);
  762. kfree(lp_qp_work);
  763. }
  764. static int hns_roce_v1_recreate_lp_qp(struct hns_roce_dev *hr_dev)
  765. {
  766. struct device *dev = &hr_dev->pdev->dev;
  767. struct hns_roce_recreate_lp_qp_work *lp_qp_work;
  768. struct hns_roce_free_mr *free_mr;
  769. struct hns_roce_v1_priv *priv;
  770. struct completion comp;
  771. unsigned long end =
  772. msecs_to_jiffies(HNS_ROCE_V1_RECREATE_LP_QP_TIMEOUT_MSECS) + jiffies;
  773. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  774. free_mr = &priv->free_mr;
  775. lp_qp_work = kzalloc(sizeof(struct hns_roce_recreate_lp_qp_work),
  776. GFP_KERNEL);
  777. INIT_WORK(&(lp_qp_work->work), hns_roce_v1_recreate_lp_qp_work_fn);
  778. lp_qp_work->ib_dev = &(hr_dev->ib_dev);
  779. lp_qp_work->comp = &comp;
  780. lp_qp_work->comp_flag = 1;
  781. init_completion(lp_qp_work->comp);
  782. queue_work(free_mr->free_mr_wq, &(lp_qp_work->work));
  783. while (time_before_eq(jiffies, end)) {
  784. if (try_wait_for_completion(&comp))
  785. return 0;
  786. msleep(HNS_ROCE_V1_RECREATE_LP_QP_WAIT_VALUE);
  787. }
  788. lp_qp_work->comp_flag = 0;
  789. if (try_wait_for_completion(&comp))
  790. return 0;
  791. dev_warn(dev, "recreate lp qp failed 20s timeout and return failed!\n");
  792. return -ETIMEDOUT;
  793. }
  794. static int hns_roce_v1_send_lp_wqe(struct hns_roce_qp *hr_qp)
  795. {
  796. struct hns_roce_dev *hr_dev = to_hr_dev(hr_qp->ibqp.device);
  797. struct device *dev = &hr_dev->pdev->dev;
  798. struct ib_send_wr send_wr, *bad_wr;
  799. int ret;
  800. memset(&send_wr, 0, sizeof(send_wr));
  801. send_wr.next = NULL;
  802. send_wr.num_sge = 0;
  803. send_wr.send_flags = 0;
  804. send_wr.sg_list = NULL;
  805. send_wr.wr_id = (unsigned long long)&send_wr;
  806. send_wr.opcode = IB_WR_RDMA_WRITE;
  807. ret = hns_roce_v1_post_send(&hr_qp->ibqp, &send_wr, &bad_wr);
  808. if (ret) {
  809. dev_err(dev, "Post write wqe for mr free failed(%d)!", ret);
  810. return ret;
  811. }
  812. return 0;
  813. }
  814. static void hns_roce_v1_mr_free_work_fn(struct work_struct *work)
  815. {
  816. struct hns_roce_mr_free_work *mr_work;
  817. struct ib_wc wc[HNS_ROCE_V1_RESV_QP];
  818. struct hns_roce_free_mr *free_mr;
  819. struct hns_roce_cq *mr_free_cq;
  820. struct hns_roce_v1_priv *priv;
  821. struct hns_roce_dev *hr_dev;
  822. struct hns_roce_mr *hr_mr;
  823. struct hns_roce_qp *hr_qp;
  824. struct device *dev;
  825. unsigned long end =
  826. msecs_to_jiffies(HNS_ROCE_V1_FREE_MR_TIMEOUT_MSECS) + jiffies;
  827. int i;
  828. int ret;
  829. int ne;
  830. mr_work = container_of(work, struct hns_roce_mr_free_work, work);
  831. hr_mr = (struct hns_roce_mr *)mr_work->mr;
  832. hr_dev = to_hr_dev(mr_work->ib_dev);
  833. dev = &hr_dev->pdev->dev;
  834. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  835. free_mr = &priv->free_mr;
  836. mr_free_cq = free_mr->mr_free_cq;
  837. for (i = 0; i < HNS_ROCE_V1_RESV_QP; i++) {
  838. hr_qp = free_mr->mr_free_qp[i];
  839. ret = hns_roce_v1_send_lp_wqe(hr_qp);
  840. if (ret) {
  841. dev_err(dev,
  842. "Send wqe (qp:0x%lx) for mr free failed(%d)!\n",
  843. hr_qp->qpn, ret);
  844. goto free_work;
  845. }
  846. }
  847. ne = HNS_ROCE_V1_RESV_QP;
  848. do {
  849. ret = hns_roce_v1_poll_cq(&mr_free_cq->ib_cq, ne, wc);
  850. if (ret < 0) {
  851. dev_err(dev,
  852. "(qp:0x%lx) starts, Poll cqe failed(%d) for mr 0x%x free! Remain %d cqe\n",
  853. hr_qp->qpn, ret, hr_mr->key, ne);
  854. goto free_work;
  855. }
  856. ne -= ret;
  857. msleep(HNS_ROCE_V1_FREE_MR_WAIT_VALUE);
  858. } while (ne && time_before_eq(jiffies, end));
  859. if (ne != 0)
  860. dev_err(dev,
  861. "Poll cqe for mr 0x%x free timeout! Remain %d cqe\n",
  862. hr_mr->key, ne);
  863. free_work:
  864. if (mr_work->comp_flag)
  865. complete(mr_work->comp);
  866. kfree(mr_work);
  867. }
  868. int hns_roce_v1_dereg_mr(struct hns_roce_dev *hr_dev, struct hns_roce_mr *mr)
  869. {
  870. struct device *dev = &hr_dev->pdev->dev;
  871. struct hns_roce_mr_free_work *mr_work;
  872. struct hns_roce_free_mr *free_mr;
  873. struct hns_roce_v1_priv *priv;
  874. struct completion comp;
  875. unsigned long end =
  876. msecs_to_jiffies(HNS_ROCE_V1_FREE_MR_TIMEOUT_MSECS) + jiffies;
  877. unsigned long start = jiffies;
  878. int npages;
  879. int ret = 0;
  880. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  881. free_mr = &priv->free_mr;
  882. if (mr->enabled) {
  883. if (hns_roce_hw2sw_mpt(hr_dev, NULL, key_to_hw_index(mr->key)
  884. & (hr_dev->caps.num_mtpts - 1)))
  885. dev_warn(dev, "HW2SW_MPT failed!\n");
  886. }
  887. mr_work = kzalloc(sizeof(*mr_work), GFP_KERNEL);
  888. if (!mr_work) {
  889. ret = -ENOMEM;
  890. goto free_mr;
  891. }
  892. INIT_WORK(&(mr_work->work), hns_roce_v1_mr_free_work_fn);
  893. mr_work->ib_dev = &(hr_dev->ib_dev);
  894. mr_work->comp = &comp;
  895. mr_work->comp_flag = 1;
  896. mr_work->mr = (void *)mr;
  897. init_completion(mr_work->comp);
  898. queue_work(free_mr->free_mr_wq, &(mr_work->work));
  899. while (time_before_eq(jiffies, end)) {
  900. if (try_wait_for_completion(&comp))
  901. goto free_mr;
  902. msleep(HNS_ROCE_V1_FREE_MR_WAIT_VALUE);
  903. }
  904. mr_work->comp_flag = 0;
  905. if (try_wait_for_completion(&comp))
  906. goto free_mr;
  907. dev_warn(dev, "Free mr work 0x%x over 50s and failed!\n", mr->key);
  908. ret = -ETIMEDOUT;
  909. free_mr:
  910. dev_dbg(dev, "Free mr 0x%x use 0x%x us.\n",
  911. mr->key, jiffies_to_usecs(jiffies) - jiffies_to_usecs(start));
  912. if (mr->size != ~0ULL) {
  913. npages = ib_umem_page_count(mr->umem);
  914. dma_free_coherent(dev, npages * 8, mr->pbl_buf,
  915. mr->pbl_dma_addr);
  916. }
  917. hns_roce_bitmap_free(&hr_dev->mr_table.mtpt_bitmap,
  918. key_to_hw_index(mr->key), 0);
  919. if (mr->umem)
  920. ib_umem_release(mr->umem);
  921. kfree(mr);
  922. return ret;
  923. }
  924. static void hns_roce_db_free(struct hns_roce_dev *hr_dev)
  925. {
  926. struct device *dev = &hr_dev->pdev->dev;
  927. struct hns_roce_v1_priv *priv;
  928. struct hns_roce_db_table *db;
  929. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  930. db = &priv->db_table;
  931. if (db->sdb_ext_mod) {
  932. dma_free_coherent(dev, HNS_ROCE_V1_EXT_SDB_SIZE,
  933. db->ext_db->sdb_buf_list->buf,
  934. db->ext_db->sdb_buf_list->map);
  935. kfree(db->ext_db->sdb_buf_list);
  936. }
  937. if (db->odb_ext_mod) {
  938. dma_free_coherent(dev, HNS_ROCE_V1_EXT_ODB_SIZE,
  939. db->ext_db->odb_buf_list->buf,
  940. db->ext_db->odb_buf_list->map);
  941. kfree(db->ext_db->odb_buf_list);
  942. }
  943. kfree(db->ext_db);
  944. }
  945. static int hns_roce_raq_init(struct hns_roce_dev *hr_dev)
  946. {
  947. int ret;
  948. int raq_shift = 0;
  949. dma_addr_t addr;
  950. u32 val;
  951. struct hns_roce_v1_priv *priv;
  952. struct hns_roce_raq_table *raq;
  953. struct device *dev = &hr_dev->pdev->dev;
  954. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  955. raq = &priv->raq_table;
  956. raq->e_raq_buf = kzalloc(sizeof(*(raq->e_raq_buf)), GFP_KERNEL);
  957. if (!raq->e_raq_buf)
  958. return -ENOMEM;
  959. raq->e_raq_buf->buf = dma_alloc_coherent(dev, HNS_ROCE_V1_RAQ_SIZE,
  960. &addr, GFP_KERNEL);
  961. if (!raq->e_raq_buf->buf) {
  962. ret = -ENOMEM;
  963. goto err_dma_alloc_raq;
  964. }
  965. raq->e_raq_buf->map = addr;
  966. /* Configure raq extended address. 48bit 4K align*/
  967. roce_write(hr_dev, ROCEE_EXT_RAQ_REG, raq->e_raq_buf->map >> 12);
  968. /* Configure raq_shift */
  969. raq_shift = ilog2(HNS_ROCE_V1_RAQ_SIZE / HNS_ROCE_V1_RAQ_ENTRY);
  970. val = roce_read(hr_dev, ROCEE_EXT_RAQ_H_REG);
  971. roce_set_field(val, ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_M,
  972. ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_S, raq_shift);
  973. /*
  974. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  975. * using 4K page, and shift more 32 because of
  976. * caculating the high 32 bit value evaluated to hardware.
  977. */
  978. roce_set_field(val, ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_M,
  979. ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_S,
  980. raq->e_raq_buf->map >> 44);
  981. roce_write(hr_dev, ROCEE_EXT_RAQ_H_REG, val);
  982. dev_dbg(dev, "Configure raq_shift 0x%x.\n", val);
  983. /* Configure raq threshold */
  984. val = roce_read(hr_dev, ROCEE_RAQ_WL_REG);
  985. roce_set_field(val, ROCEE_RAQ_WL_ROCEE_RAQ_WL_M,
  986. ROCEE_RAQ_WL_ROCEE_RAQ_WL_S,
  987. HNS_ROCE_V1_EXT_RAQ_WF);
  988. roce_write(hr_dev, ROCEE_RAQ_WL_REG, val);
  989. dev_dbg(dev, "Configure raq_wl 0x%x.\n", val);
  990. /* Enable extend raq */
  991. val = roce_read(hr_dev, ROCEE_WRMS_POL_TIME_INTERVAL_REG);
  992. roce_set_field(val,
  993. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_M,
  994. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_S,
  995. POL_TIME_INTERVAL_VAL);
  996. roce_set_bit(val, ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_EXT_RAQ_MODE, 1);
  997. roce_set_field(val,
  998. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_M,
  999. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_S,
  1000. 2);
  1001. roce_set_bit(val,
  1002. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_EN_S, 1);
  1003. roce_write(hr_dev, ROCEE_WRMS_POL_TIME_INTERVAL_REG, val);
  1004. dev_dbg(dev, "Configure WrmsPolTimeInterval 0x%x.\n", val);
  1005. /* Enable raq drop */
  1006. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  1007. roce_set_bit(val, ROCEE_GLB_CFG_TRP_RAQ_DROP_EN_S, 1);
  1008. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  1009. dev_dbg(dev, "Configure GlbCfg = 0x%x.\n", val);
  1010. return 0;
  1011. err_dma_alloc_raq:
  1012. kfree(raq->e_raq_buf);
  1013. return ret;
  1014. }
  1015. static void hns_roce_raq_free(struct hns_roce_dev *hr_dev)
  1016. {
  1017. struct device *dev = &hr_dev->pdev->dev;
  1018. struct hns_roce_v1_priv *priv;
  1019. struct hns_roce_raq_table *raq;
  1020. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1021. raq = &priv->raq_table;
  1022. dma_free_coherent(dev, HNS_ROCE_V1_RAQ_SIZE, raq->e_raq_buf->buf,
  1023. raq->e_raq_buf->map);
  1024. kfree(raq->e_raq_buf);
  1025. }
  1026. static void hns_roce_port_enable(struct hns_roce_dev *hr_dev, int enable_flag)
  1027. {
  1028. u32 val;
  1029. if (enable_flag) {
  1030. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  1031. /* Open all ports */
  1032. roce_set_field(val, ROCEE_GLB_CFG_ROCEE_PORT_ST_M,
  1033. ROCEE_GLB_CFG_ROCEE_PORT_ST_S,
  1034. ALL_PORT_VAL_OPEN);
  1035. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  1036. } else {
  1037. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  1038. /* Close all ports */
  1039. roce_set_field(val, ROCEE_GLB_CFG_ROCEE_PORT_ST_M,
  1040. ROCEE_GLB_CFG_ROCEE_PORT_ST_S, 0x0);
  1041. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  1042. }
  1043. }
  1044. static int hns_roce_bt_init(struct hns_roce_dev *hr_dev)
  1045. {
  1046. struct device *dev = &hr_dev->pdev->dev;
  1047. struct hns_roce_v1_priv *priv;
  1048. int ret;
  1049. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1050. priv->bt_table.qpc_buf.buf = dma_alloc_coherent(dev,
  1051. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.qpc_buf.map,
  1052. GFP_KERNEL);
  1053. if (!priv->bt_table.qpc_buf.buf)
  1054. return -ENOMEM;
  1055. priv->bt_table.mtpt_buf.buf = dma_alloc_coherent(dev,
  1056. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.mtpt_buf.map,
  1057. GFP_KERNEL);
  1058. if (!priv->bt_table.mtpt_buf.buf) {
  1059. ret = -ENOMEM;
  1060. goto err_failed_alloc_mtpt_buf;
  1061. }
  1062. priv->bt_table.cqc_buf.buf = dma_alloc_coherent(dev,
  1063. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.cqc_buf.map,
  1064. GFP_KERNEL);
  1065. if (!priv->bt_table.cqc_buf.buf) {
  1066. ret = -ENOMEM;
  1067. goto err_failed_alloc_cqc_buf;
  1068. }
  1069. return 0;
  1070. err_failed_alloc_cqc_buf:
  1071. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1072. priv->bt_table.mtpt_buf.buf, priv->bt_table.mtpt_buf.map);
  1073. err_failed_alloc_mtpt_buf:
  1074. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1075. priv->bt_table.qpc_buf.buf, priv->bt_table.qpc_buf.map);
  1076. return ret;
  1077. }
  1078. static void hns_roce_bt_free(struct hns_roce_dev *hr_dev)
  1079. {
  1080. struct device *dev = &hr_dev->pdev->dev;
  1081. struct hns_roce_v1_priv *priv;
  1082. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1083. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1084. priv->bt_table.cqc_buf.buf, priv->bt_table.cqc_buf.map);
  1085. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1086. priv->bt_table.mtpt_buf.buf, priv->bt_table.mtpt_buf.map);
  1087. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1088. priv->bt_table.qpc_buf.buf, priv->bt_table.qpc_buf.map);
  1089. }
  1090. static int hns_roce_tptr_init(struct hns_roce_dev *hr_dev)
  1091. {
  1092. struct device *dev = &hr_dev->pdev->dev;
  1093. struct hns_roce_buf_list *tptr_buf;
  1094. struct hns_roce_v1_priv *priv;
  1095. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1096. tptr_buf = &priv->tptr_table.tptr_buf;
  1097. /*
  1098. * This buffer will be used for CQ's tptr(tail pointer), also
  1099. * named ci(customer index). Every CQ will use 2 bytes to save
  1100. * cqe ci in hip06. Hardware will read this area to get new ci
  1101. * when the queue is almost full.
  1102. */
  1103. tptr_buf->buf = dma_alloc_coherent(dev, HNS_ROCE_V1_TPTR_BUF_SIZE,
  1104. &tptr_buf->map, GFP_KERNEL);
  1105. if (!tptr_buf->buf)
  1106. return -ENOMEM;
  1107. hr_dev->tptr_dma_addr = tptr_buf->map;
  1108. hr_dev->tptr_size = HNS_ROCE_V1_TPTR_BUF_SIZE;
  1109. return 0;
  1110. }
  1111. static void hns_roce_tptr_free(struct hns_roce_dev *hr_dev)
  1112. {
  1113. struct device *dev = &hr_dev->pdev->dev;
  1114. struct hns_roce_buf_list *tptr_buf;
  1115. struct hns_roce_v1_priv *priv;
  1116. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1117. tptr_buf = &priv->tptr_table.tptr_buf;
  1118. dma_free_coherent(dev, HNS_ROCE_V1_TPTR_BUF_SIZE,
  1119. tptr_buf->buf, tptr_buf->map);
  1120. }
  1121. static int hns_roce_free_mr_init(struct hns_roce_dev *hr_dev)
  1122. {
  1123. struct device *dev = &hr_dev->pdev->dev;
  1124. struct hns_roce_free_mr *free_mr;
  1125. struct hns_roce_v1_priv *priv;
  1126. int ret = 0;
  1127. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1128. free_mr = &priv->free_mr;
  1129. free_mr->free_mr_wq = create_singlethread_workqueue("hns_roce_free_mr");
  1130. if (!free_mr->free_mr_wq) {
  1131. dev_err(dev, "Create free mr workqueue failed!\n");
  1132. return -ENOMEM;
  1133. }
  1134. ret = hns_roce_v1_rsv_lp_qp(hr_dev);
  1135. if (ret) {
  1136. dev_err(dev, "Reserved loop qp failed(%d)!\n", ret);
  1137. flush_workqueue(free_mr->free_mr_wq);
  1138. destroy_workqueue(free_mr->free_mr_wq);
  1139. }
  1140. return ret;
  1141. }
  1142. static void hns_roce_free_mr_free(struct hns_roce_dev *hr_dev)
  1143. {
  1144. struct hns_roce_free_mr *free_mr;
  1145. struct hns_roce_v1_priv *priv;
  1146. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1147. free_mr = &priv->free_mr;
  1148. flush_workqueue(free_mr->free_mr_wq);
  1149. destroy_workqueue(free_mr->free_mr_wq);
  1150. hns_roce_v1_release_lp_qp(hr_dev);
  1151. }
  1152. /**
  1153. * hns_roce_v1_reset - reset RoCE
  1154. * @hr_dev: RoCE device struct pointer
  1155. * @enable: true -- drop reset, false -- reset
  1156. * return 0 - success , negative --fail
  1157. */
  1158. int hns_roce_v1_reset(struct hns_roce_dev *hr_dev, bool dereset)
  1159. {
  1160. struct device_node *dsaf_node;
  1161. struct device *dev = &hr_dev->pdev->dev;
  1162. struct device_node *np = dev->of_node;
  1163. struct fwnode_handle *fwnode;
  1164. int ret;
  1165. /* check if this is DT/ACPI case */
  1166. if (dev_of_node(dev)) {
  1167. dsaf_node = of_parse_phandle(np, "dsaf-handle", 0);
  1168. if (!dsaf_node) {
  1169. dev_err(dev, "could not find dsaf-handle\n");
  1170. return -EINVAL;
  1171. }
  1172. fwnode = &dsaf_node->fwnode;
  1173. } else if (is_acpi_device_node(dev->fwnode)) {
  1174. struct acpi_reference_args args;
  1175. ret = acpi_node_get_property_reference(dev->fwnode,
  1176. "dsaf-handle", 0, &args);
  1177. if (ret) {
  1178. dev_err(dev, "could not find dsaf-handle\n");
  1179. return ret;
  1180. }
  1181. fwnode = acpi_fwnode_handle(args.adev);
  1182. } else {
  1183. dev_err(dev, "cannot read data from DT or ACPI\n");
  1184. return -ENXIO;
  1185. }
  1186. ret = hns_dsaf_roce_reset(fwnode, false);
  1187. if (ret)
  1188. return ret;
  1189. if (dereset) {
  1190. msleep(SLEEP_TIME_INTERVAL);
  1191. ret = hns_dsaf_roce_reset(fwnode, true);
  1192. }
  1193. return ret;
  1194. }
  1195. static int hns_roce_des_qp_init(struct hns_roce_dev *hr_dev)
  1196. {
  1197. struct device *dev = &hr_dev->pdev->dev;
  1198. struct hns_roce_v1_priv *priv;
  1199. struct hns_roce_des_qp *des_qp;
  1200. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1201. des_qp = &priv->des_qp;
  1202. des_qp->requeue_flag = 1;
  1203. des_qp->qp_wq = create_singlethread_workqueue("hns_roce_destroy_qp");
  1204. if (!des_qp->qp_wq) {
  1205. dev_err(dev, "Create destroy qp workqueue failed!\n");
  1206. return -ENOMEM;
  1207. }
  1208. return 0;
  1209. }
  1210. static void hns_roce_des_qp_free(struct hns_roce_dev *hr_dev)
  1211. {
  1212. struct hns_roce_v1_priv *priv;
  1213. struct hns_roce_des_qp *des_qp;
  1214. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1215. des_qp = &priv->des_qp;
  1216. des_qp->requeue_flag = 0;
  1217. flush_workqueue(des_qp->qp_wq);
  1218. destroy_workqueue(des_qp->qp_wq);
  1219. }
  1220. void hns_roce_v1_profile(struct hns_roce_dev *hr_dev)
  1221. {
  1222. int i = 0;
  1223. struct hns_roce_caps *caps = &hr_dev->caps;
  1224. hr_dev->vendor_id = le32_to_cpu(roce_read(hr_dev, ROCEE_VENDOR_ID_REG));
  1225. hr_dev->vendor_part_id = le32_to_cpu(roce_read(hr_dev,
  1226. ROCEE_VENDOR_PART_ID_REG));
  1227. hr_dev->sys_image_guid = le32_to_cpu(roce_read(hr_dev,
  1228. ROCEE_SYS_IMAGE_GUID_L_REG)) |
  1229. ((u64)le32_to_cpu(roce_read(hr_dev,
  1230. ROCEE_SYS_IMAGE_GUID_H_REG)) << 32);
  1231. hr_dev->hw_rev = HNS_ROCE_HW_VER1;
  1232. caps->num_qps = HNS_ROCE_V1_MAX_QP_NUM;
  1233. caps->max_wqes = HNS_ROCE_V1_MAX_WQE_NUM;
  1234. caps->num_cqs = HNS_ROCE_V1_MAX_CQ_NUM;
  1235. caps->max_cqes = HNS_ROCE_V1_MAX_CQE_NUM;
  1236. caps->max_sq_sg = HNS_ROCE_V1_SG_NUM;
  1237. caps->max_rq_sg = HNS_ROCE_V1_SG_NUM;
  1238. caps->max_sq_inline = HNS_ROCE_V1_INLINE_SIZE;
  1239. caps->num_uars = HNS_ROCE_V1_UAR_NUM;
  1240. caps->phy_num_uars = HNS_ROCE_V1_PHY_UAR_NUM;
  1241. caps->num_aeq_vectors = HNS_ROCE_AEQE_VEC_NUM;
  1242. caps->num_comp_vectors = HNS_ROCE_COMP_VEC_NUM;
  1243. caps->num_other_vectors = HNS_ROCE_AEQE_OF_VEC_NUM;
  1244. caps->num_mtpts = HNS_ROCE_V1_MAX_MTPT_NUM;
  1245. caps->num_mtt_segs = HNS_ROCE_V1_MAX_MTT_SEGS;
  1246. caps->num_pds = HNS_ROCE_V1_MAX_PD_NUM;
  1247. caps->max_qp_init_rdma = HNS_ROCE_V1_MAX_QP_INIT_RDMA;
  1248. caps->max_qp_dest_rdma = HNS_ROCE_V1_MAX_QP_DEST_RDMA;
  1249. caps->max_sq_desc_sz = HNS_ROCE_V1_MAX_SQ_DESC_SZ;
  1250. caps->max_rq_desc_sz = HNS_ROCE_V1_MAX_RQ_DESC_SZ;
  1251. caps->qpc_entry_sz = HNS_ROCE_V1_QPC_ENTRY_SIZE;
  1252. caps->irrl_entry_sz = HNS_ROCE_V1_IRRL_ENTRY_SIZE;
  1253. caps->cqc_entry_sz = HNS_ROCE_V1_CQC_ENTRY_SIZE;
  1254. caps->mtpt_entry_sz = HNS_ROCE_V1_MTPT_ENTRY_SIZE;
  1255. caps->mtt_entry_sz = HNS_ROCE_V1_MTT_ENTRY_SIZE;
  1256. caps->cq_entry_sz = HNS_ROCE_V1_CQE_ENTRY_SIZE;
  1257. caps->page_size_cap = HNS_ROCE_V1_PAGE_SIZE_SUPPORT;
  1258. caps->reserved_lkey = 0;
  1259. caps->reserved_pds = 0;
  1260. caps->reserved_mrws = 1;
  1261. caps->reserved_uars = 0;
  1262. caps->reserved_cqs = 0;
  1263. for (i = 0; i < caps->num_ports; i++)
  1264. caps->pkey_table_len[i] = 1;
  1265. for (i = 0; i < caps->num_ports; i++) {
  1266. /* Six ports shared 16 GID in v1 engine */
  1267. if (i >= (HNS_ROCE_V1_GID_NUM % caps->num_ports))
  1268. caps->gid_table_len[i] = HNS_ROCE_V1_GID_NUM /
  1269. caps->num_ports;
  1270. else
  1271. caps->gid_table_len[i] = HNS_ROCE_V1_GID_NUM /
  1272. caps->num_ports + 1;
  1273. }
  1274. for (i = 0; i < caps->num_comp_vectors; i++)
  1275. caps->ceqe_depth[i] = HNS_ROCE_V1_NUM_COMP_EQE;
  1276. caps->aeqe_depth = HNS_ROCE_V1_NUM_ASYNC_EQE;
  1277. caps->local_ca_ack_delay = le32_to_cpu(roce_read(hr_dev,
  1278. ROCEE_ACK_DELAY_REG));
  1279. caps->max_mtu = IB_MTU_2048;
  1280. }
  1281. int hns_roce_v1_init(struct hns_roce_dev *hr_dev)
  1282. {
  1283. int ret;
  1284. u32 val;
  1285. struct device *dev = &hr_dev->pdev->dev;
  1286. /* DMAE user config */
  1287. val = roce_read(hr_dev, ROCEE_DMAE_USER_CFG1_REG);
  1288. roce_set_field(val, ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_M,
  1289. ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_S, 0xf);
  1290. roce_set_field(val, ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_M,
  1291. ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_S,
  1292. 1 << PAGES_SHIFT_16);
  1293. roce_write(hr_dev, ROCEE_DMAE_USER_CFG1_REG, val);
  1294. val = roce_read(hr_dev, ROCEE_DMAE_USER_CFG2_REG);
  1295. roce_set_field(val, ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_M,
  1296. ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_S, 0xf);
  1297. roce_set_field(val, ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_M,
  1298. ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_S,
  1299. 1 << PAGES_SHIFT_16);
  1300. ret = hns_roce_db_init(hr_dev);
  1301. if (ret) {
  1302. dev_err(dev, "doorbell init failed!\n");
  1303. return ret;
  1304. }
  1305. ret = hns_roce_raq_init(hr_dev);
  1306. if (ret) {
  1307. dev_err(dev, "raq init failed!\n");
  1308. goto error_failed_raq_init;
  1309. }
  1310. ret = hns_roce_bt_init(hr_dev);
  1311. if (ret) {
  1312. dev_err(dev, "bt init failed!\n");
  1313. goto error_failed_bt_init;
  1314. }
  1315. ret = hns_roce_tptr_init(hr_dev);
  1316. if (ret) {
  1317. dev_err(dev, "tptr init failed!\n");
  1318. goto error_failed_tptr_init;
  1319. }
  1320. ret = hns_roce_des_qp_init(hr_dev);
  1321. if (ret) {
  1322. dev_err(dev, "des qp init failed!\n");
  1323. goto error_failed_des_qp_init;
  1324. }
  1325. ret = hns_roce_free_mr_init(hr_dev);
  1326. if (ret) {
  1327. dev_err(dev, "free mr init failed!\n");
  1328. goto error_failed_free_mr_init;
  1329. }
  1330. hns_roce_port_enable(hr_dev, HNS_ROCE_PORT_UP);
  1331. return 0;
  1332. error_failed_free_mr_init:
  1333. hns_roce_des_qp_free(hr_dev);
  1334. error_failed_des_qp_init:
  1335. hns_roce_tptr_free(hr_dev);
  1336. error_failed_tptr_init:
  1337. hns_roce_bt_free(hr_dev);
  1338. error_failed_bt_init:
  1339. hns_roce_raq_free(hr_dev);
  1340. error_failed_raq_init:
  1341. hns_roce_db_free(hr_dev);
  1342. return ret;
  1343. }
  1344. void hns_roce_v1_exit(struct hns_roce_dev *hr_dev)
  1345. {
  1346. hns_roce_port_enable(hr_dev, HNS_ROCE_PORT_DOWN);
  1347. hns_roce_free_mr_free(hr_dev);
  1348. hns_roce_des_qp_free(hr_dev);
  1349. hns_roce_tptr_free(hr_dev);
  1350. hns_roce_bt_free(hr_dev);
  1351. hns_roce_raq_free(hr_dev);
  1352. hns_roce_db_free(hr_dev);
  1353. }
  1354. void hns_roce_v1_set_gid(struct hns_roce_dev *hr_dev, u8 port, int gid_index,
  1355. union ib_gid *gid)
  1356. {
  1357. u32 *p = NULL;
  1358. u8 gid_idx = 0;
  1359. gid_idx = hns_get_gid_index(hr_dev, port, gid_index);
  1360. p = (u32 *)&gid->raw[0];
  1361. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_L_0_REG +
  1362. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1363. p = (u32 *)&gid->raw[4];
  1364. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_ML_0_REG +
  1365. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1366. p = (u32 *)&gid->raw[8];
  1367. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_MH_0_REG +
  1368. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1369. p = (u32 *)&gid->raw[0xc];
  1370. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_H_0_REG +
  1371. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1372. }
  1373. void hns_roce_v1_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port, u8 *addr)
  1374. {
  1375. u32 reg_smac_l;
  1376. u16 reg_smac_h;
  1377. u16 *p_h;
  1378. u32 *p;
  1379. u32 val;
  1380. /*
  1381. * When mac changed, loopback may fail
  1382. * because of smac not equal to dmac.
  1383. * We Need to release and create reserved qp again.
  1384. */
  1385. if (hr_dev->hw->dereg_mr && hns_roce_v1_recreate_lp_qp(hr_dev))
  1386. dev_warn(&hr_dev->pdev->dev, "recreate lp qp timeout!\n");
  1387. p = (u32 *)(&addr[0]);
  1388. reg_smac_l = *p;
  1389. roce_raw_write(reg_smac_l, hr_dev->reg_base + ROCEE_SMAC_L_0_REG +
  1390. PHY_PORT_OFFSET * phy_port);
  1391. val = roce_read(hr_dev,
  1392. ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET);
  1393. p_h = (u16 *)(&addr[4]);
  1394. reg_smac_h = *p_h;
  1395. roce_set_field(val, ROCEE_SMAC_H_ROCEE_SMAC_H_M,
  1396. ROCEE_SMAC_H_ROCEE_SMAC_H_S, reg_smac_h);
  1397. roce_write(hr_dev, ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET,
  1398. val);
  1399. }
  1400. void hns_roce_v1_set_mtu(struct hns_roce_dev *hr_dev, u8 phy_port,
  1401. enum ib_mtu mtu)
  1402. {
  1403. u32 val;
  1404. val = roce_read(hr_dev,
  1405. ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET);
  1406. roce_set_field(val, ROCEE_SMAC_H_ROCEE_PORT_MTU_M,
  1407. ROCEE_SMAC_H_ROCEE_PORT_MTU_S, mtu);
  1408. roce_write(hr_dev, ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET,
  1409. val);
  1410. }
  1411. int hns_roce_v1_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  1412. unsigned long mtpt_idx)
  1413. {
  1414. struct hns_roce_v1_mpt_entry *mpt_entry;
  1415. struct scatterlist *sg;
  1416. u64 *pages;
  1417. int entry;
  1418. int i;
  1419. /* MPT filled into mailbox buf */
  1420. mpt_entry = (struct hns_roce_v1_mpt_entry *)mb_buf;
  1421. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1422. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_KEY_STATE_M,
  1423. MPT_BYTE_4_KEY_STATE_S, KEY_VALID);
  1424. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_KEY_M,
  1425. MPT_BYTE_4_KEY_S, mr->key);
  1426. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_PAGE_SIZE_M,
  1427. MPT_BYTE_4_PAGE_SIZE_S, MR_SIZE_4K);
  1428. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_MW_TYPE_S, 0);
  1429. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_MW_BIND_ENABLE_S,
  1430. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  1431. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_OWN_S, 0);
  1432. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_MEMORY_LOCATION_TYPE_M,
  1433. MPT_BYTE_4_MEMORY_LOCATION_TYPE_S, mr->type);
  1434. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_ATOMIC_S, 0);
  1435. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_LOCAL_WRITE_S,
  1436. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1437. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_WRITE_S,
  1438. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1439. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_READ_S,
  1440. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1441. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_INVAL_ENABLE_S,
  1442. 0);
  1443. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_ADDRESS_TYPE_S, 0);
  1444. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_PBL_ADDR_H_M,
  1445. MPT_BYTE_12_PBL_ADDR_H_S, 0);
  1446. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_MW_BIND_COUNTER_M,
  1447. MPT_BYTE_12_MW_BIND_COUNTER_S, 0);
  1448. mpt_entry->virt_addr_l = (u32)mr->iova;
  1449. mpt_entry->virt_addr_h = (u32)(mr->iova >> 32);
  1450. mpt_entry->length = (u32)mr->size;
  1451. roce_set_field(mpt_entry->mpt_byte_28, MPT_BYTE_28_PD_M,
  1452. MPT_BYTE_28_PD_S, mr->pd);
  1453. roce_set_field(mpt_entry->mpt_byte_28, MPT_BYTE_28_L_KEY_IDX_L_M,
  1454. MPT_BYTE_28_L_KEY_IDX_L_S, mtpt_idx);
  1455. roce_set_field(mpt_entry->mpt_byte_64, MPT_BYTE_64_L_KEY_IDX_H_M,
  1456. MPT_BYTE_64_L_KEY_IDX_H_S, mtpt_idx >> MTPT_IDX_SHIFT);
  1457. /* DMA momery regsiter */
  1458. if (mr->type == MR_TYPE_DMA)
  1459. return 0;
  1460. pages = (u64 *) __get_free_page(GFP_KERNEL);
  1461. if (!pages)
  1462. return -ENOMEM;
  1463. i = 0;
  1464. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  1465. pages[i] = ((u64)sg_dma_address(sg)) >> 12;
  1466. /* Directly record to MTPT table firstly 7 entry */
  1467. if (i >= HNS_ROCE_MAX_INNER_MTPT_NUM)
  1468. break;
  1469. i++;
  1470. }
  1471. /* Register user mr */
  1472. for (i = 0; i < HNS_ROCE_MAX_INNER_MTPT_NUM; i++) {
  1473. switch (i) {
  1474. case 0:
  1475. mpt_entry->pa0_l = cpu_to_le32((u32)(pages[i]));
  1476. roce_set_field(mpt_entry->mpt_byte_36,
  1477. MPT_BYTE_36_PA0_H_M,
  1478. MPT_BYTE_36_PA0_H_S,
  1479. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_32)));
  1480. break;
  1481. case 1:
  1482. roce_set_field(mpt_entry->mpt_byte_36,
  1483. MPT_BYTE_36_PA1_L_M,
  1484. MPT_BYTE_36_PA1_L_S,
  1485. cpu_to_le32((u32)(pages[i])));
  1486. roce_set_field(mpt_entry->mpt_byte_40,
  1487. MPT_BYTE_40_PA1_H_M,
  1488. MPT_BYTE_40_PA1_H_S,
  1489. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_24)));
  1490. break;
  1491. case 2:
  1492. roce_set_field(mpt_entry->mpt_byte_40,
  1493. MPT_BYTE_40_PA2_L_M,
  1494. MPT_BYTE_40_PA2_L_S,
  1495. cpu_to_le32((u32)(pages[i])));
  1496. roce_set_field(mpt_entry->mpt_byte_44,
  1497. MPT_BYTE_44_PA2_H_M,
  1498. MPT_BYTE_44_PA2_H_S,
  1499. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_16)));
  1500. break;
  1501. case 3:
  1502. roce_set_field(mpt_entry->mpt_byte_44,
  1503. MPT_BYTE_44_PA3_L_M,
  1504. MPT_BYTE_44_PA3_L_S,
  1505. cpu_to_le32((u32)(pages[i])));
  1506. roce_set_field(mpt_entry->mpt_byte_48,
  1507. MPT_BYTE_48_PA3_H_M,
  1508. MPT_BYTE_48_PA3_H_S,
  1509. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_8)));
  1510. break;
  1511. case 4:
  1512. mpt_entry->pa4_l = cpu_to_le32((u32)(pages[i]));
  1513. roce_set_field(mpt_entry->mpt_byte_56,
  1514. MPT_BYTE_56_PA4_H_M,
  1515. MPT_BYTE_56_PA4_H_S,
  1516. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_32)));
  1517. break;
  1518. case 5:
  1519. roce_set_field(mpt_entry->mpt_byte_56,
  1520. MPT_BYTE_56_PA5_L_M,
  1521. MPT_BYTE_56_PA5_L_S,
  1522. cpu_to_le32((u32)(pages[i])));
  1523. roce_set_field(mpt_entry->mpt_byte_60,
  1524. MPT_BYTE_60_PA5_H_M,
  1525. MPT_BYTE_60_PA5_H_S,
  1526. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_24)));
  1527. break;
  1528. case 6:
  1529. roce_set_field(mpt_entry->mpt_byte_60,
  1530. MPT_BYTE_60_PA6_L_M,
  1531. MPT_BYTE_60_PA6_L_S,
  1532. cpu_to_le32((u32)(pages[i])));
  1533. roce_set_field(mpt_entry->mpt_byte_64,
  1534. MPT_BYTE_64_PA6_H_M,
  1535. MPT_BYTE_64_PA6_H_S,
  1536. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_16)));
  1537. break;
  1538. default:
  1539. break;
  1540. }
  1541. }
  1542. free_page((unsigned long) pages);
  1543. mpt_entry->pbl_addr_l = (u32)(mr->pbl_dma_addr);
  1544. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_PBL_ADDR_H_M,
  1545. MPT_BYTE_12_PBL_ADDR_H_S,
  1546. ((u32)(mr->pbl_dma_addr >> 32)));
  1547. return 0;
  1548. }
  1549. static void *get_cqe(struct hns_roce_cq *hr_cq, int n)
  1550. {
  1551. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1552. n * HNS_ROCE_V1_CQE_ENTRY_SIZE);
  1553. }
  1554. static void *get_sw_cqe(struct hns_roce_cq *hr_cq, int n)
  1555. {
  1556. struct hns_roce_cqe *hr_cqe = get_cqe(hr_cq, n & hr_cq->ib_cq.cqe);
  1557. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1558. return (roce_get_bit(hr_cqe->cqe_byte_4, CQE_BYTE_4_OWNER_S) ^
  1559. !!(n & (hr_cq->ib_cq.cqe + 1))) ? hr_cqe : NULL;
  1560. }
  1561. static struct hns_roce_cqe *next_cqe_sw(struct hns_roce_cq *hr_cq)
  1562. {
  1563. return get_sw_cqe(hr_cq, hr_cq->cons_index);
  1564. }
  1565. void hns_roce_v1_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1566. {
  1567. u32 doorbell[2];
  1568. doorbell[0] = cons_index & ((hr_cq->cq_depth << 1) - 1);
  1569. roce_set_bit(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_HW_SYNS_S, 1);
  1570. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_M,
  1571. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S, 3);
  1572. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_M,
  1573. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S, 0);
  1574. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_M,
  1575. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S, hr_cq->cqn);
  1576. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1577. }
  1578. static void __hns_roce_v1_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1579. struct hns_roce_srq *srq)
  1580. {
  1581. struct hns_roce_cqe *cqe, *dest;
  1582. u32 prod_index;
  1583. int nfreed = 0;
  1584. u8 owner_bit;
  1585. for (prod_index = hr_cq->cons_index; get_sw_cqe(hr_cq, prod_index);
  1586. ++prod_index) {
  1587. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1588. break;
  1589. }
  1590. /*
  1591. * Now backwards through the CQ, removing CQ entries
  1592. * that match our QP by overwriting them with next entries.
  1593. */
  1594. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1595. cqe = get_cqe(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1596. if ((roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1597. CQE_BYTE_16_LOCAL_QPN_S) &
  1598. HNS_ROCE_CQE_QPN_MASK) == qpn) {
  1599. /* In v1 engine, not support SRQ */
  1600. ++nfreed;
  1601. } else if (nfreed) {
  1602. dest = get_cqe(hr_cq, (prod_index + nfreed) &
  1603. hr_cq->ib_cq.cqe);
  1604. owner_bit = roce_get_bit(dest->cqe_byte_4,
  1605. CQE_BYTE_4_OWNER_S);
  1606. memcpy(dest, cqe, sizeof(*cqe));
  1607. roce_set_bit(dest->cqe_byte_4, CQE_BYTE_4_OWNER_S,
  1608. owner_bit);
  1609. }
  1610. }
  1611. if (nfreed) {
  1612. hr_cq->cons_index += nfreed;
  1613. /*
  1614. * Make sure update of buffer contents is done before
  1615. * updating consumer index.
  1616. */
  1617. wmb();
  1618. hns_roce_v1_cq_set_ci(hr_cq, hr_cq->cons_index);
  1619. }
  1620. }
  1621. static void hns_roce_v1_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1622. struct hns_roce_srq *srq)
  1623. {
  1624. spin_lock_irq(&hr_cq->lock);
  1625. __hns_roce_v1_cq_clean(hr_cq, qpn, srq);
  1626. spin_unlock_irq(&hr_cq->lock);
  1627. }
  1628. void hns_roce_v1_write_cqc(struct hns_roce_dev *hr_dev,
  1629. struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
  1630. dma_addr_t dma_handle, int nent, u32 vector)
  1631. {
  1632. struct hns_roce_cq_context *cq_context = NULL;
  1633. struct hns_roce_buf_list *tptr_buf;
  1634. struct hns_roce_v1_priv *priv;
  1635. dma_addr_t tptr_dma_addr;
  1636. int offset;
  1637. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1638. tptr_buf = &priv->tptr_table.tptr_buf;
  1639. cq_context = mb_buf;
  1640. memset(cq_context, 0, sizeof(*cq_context));
  1641. /* Get the tptr for this CQ. */
  1642. offset = hr_cq->cqn * HNS_ROCE_V1_TPTR_ENTRY_SIZE;
  1643. tptr_dma_addr = tptr_buf->map + offset;
  1644. hr_cq->tptr_addr = (u16 *)(tptr_buf->buf + offset);
  1645. /* Register cq_context members */
  1646. roce_set_field(cq_context->cqc_byte_4,
  1647. CQ_CONTEXT_CQC_BYTE_4_CQC_STATE_M,
  1648. CQ_CONTEXT_CQC_BYTE_4_CQC_STATE_S, CQ_STATE_VALID);
  1649. roce_set_field(cq_context->cqc_byte_4, CQ_CONTEXT_CQC_BYTE_4_CQN_M,
  1650. CQ_CONTEXT_CQC_BYTE_4_CQN_S, hr_cq->cqn);
  1651. cq_context->cqc_byte_4 = cpu_to_le32(cq_context->cqc_byte_4);
  1652. cq_context->cq_bt_l = (u32)dma_handle;
  1653. cq_context->cq_bt_l = cpu_to_le32(cq_context->cq_bt_l);
  1654. roce_set_field(cq_context->cqc_byte_12,
  1655. CQ_CONTEXT_CQC_BYTE_12_CQ_BT_H_M,
  1656. CQ_CONTEXT_CQC_BYTE_12_CQ_BT_H_S,
  1657. ((u64)dma_handle >> 32));
  1658. roce_set_field(cq_context->cqc_byte_12,
  1659. CQ_CONTEXT_CQC_BYTE_12_CQ_CQE_SHIFT_M,
  1660. CQ_CONTEXT_CQC_BYTE_12_CQ_CQE_SHIFT_S,
  1661. ilog2((unsigned int)nent));
  1662. roce_set_field(cq_context->cqc_byte_12, CQ_CONTEXT_CQC_BYTE_12_CEQN_M,
  1663. CQ_CONTEXT_CQC_BYTE_12_CEQN_S, vector);
  1664. cq_context->cqc_byte_12 = cpu_to_le32(cq_context->cqc_byte_12);
  1665. cq_context->cur_cqe_ba0_l = (u32)(mtts[0]);
  1666. cq_context->cur_cqe_ba0_l = cpu_to_le32(cq_context->cur_cqe_ba0_l);
  1667. roce_set_field(cq_context->cqc_byte_20,
  1668. CQ_CONTEXT_CQC_BYTE_20_CUR_CQE_BA0_H_M,
  1669. CQ_CONTEXT_CQC_BYTE_20_CUR_CQE_BA0_H_S,
  1670. cpu_to_le32((mtts[0]) >> 32));
  1671. /* Dedicated hardware, directly set 0 */
  1672. roce_set_field(cq_context->cqc_byte_20,
  1673. CQ_CONTEXT_CQC_BYTE_20_CQ_CUR_INDEX_M,
  1674. CQ_CONTEXT_CQC_BYTE_20_CQ_CUR_INDEX_S, 0);
  1675. /**
  1676. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  1677. * using 4K page, and shift more 32 because of
  1678. * caculating the high 32 bit value evaluated to hardware.
  1679. */
  1680. roce_set_field(cq_context->cqc_byte_20,
  1681. CQ_CONTEXT_CQC_BYTE_20_CQE_TPTR_ADDR_H_M,
  1682. CQ_CONTEXT_CQC_BYTE_20_CQE_TPTR_ADDR_H_S,
  1683. tptr_dma_addr >> 44);
  1684. cq_context->cqc_byte_20 = cpu_to_le32(cq_context->cqc_byte_20);
  1685. cq_context->cqe_tptr_addr_l = (u32)(tptr_dma_addr >> 12);
  1686. roce_set_field(cq_context->cqc_byte_32,
  1687. CQ_CONTEXT_CQC_BYTE_32_CUR_CQE_BA1_H_M,
  1688. CQ_CONTEXT_CQC_BYTE_32_CUR_CQE_BA1_H_S, 0);
  1689. roce_set_bit(cq_context->cqc_byte_32,
  1690. CQ_CONTEXT_CQC_BYTE_32_SE_FLAG_S, 0);
  1691. roce_set_bit(cq_context->cqc_byte_32,
  1692. CQ_CONTEXT_CQC_BYTE_32_CE_FLAG_S, 0);
  1693. roce_set_bit(cq_context->cqc_byte_32,
  1694. CQ_CONTEXT_CQC_BYTE_32_NOTIFICATION_FLAG_S, 0);
  1695. roce_set_bit(cq_context->cqc_byte_32,
  1696. CQ_CQNTEXT_CQC_BYTE_32_TYPE_OF_COMPLETION_NOTIFICATION_S,
  1697. 0);
  1698. /* The initial value of cq's ci is 0 */
  1699. roce_set_field(cq_context->cqc_byte_32,
  1700. CQ_CONTEXT_CQC_BYTE_32_CQ_CONS_IDX_M,
  1701. CQ_CONTEXT_CQC_BYTE_32_CQ_CONS_IDX_S, 0);
  1702. cq_context->cqc_byte_32 = cpu_to_le32(cq_context->cqc_byte_32);
  1703. }
  1704. int hns_roce_v1_req_notify_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  1705. {
  1706. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1707. u32 notification_flag;
  1708. u32 doorbell[2];
  1709. int ret = 0;
  1710. notification_flag = (flags & IB_CQ_SOLICITED_MASK) ==
  1711. IB_CQ_SOLICITED ? CQ_DB_REQ_NOT : CQ_DB_REQ_NOT_SOL;
  1712. /*
  1713. * flags = 0; Notification Flag = 1, next
  1714. * flags = 1; Notification Flag = 0, solocited
  1715. */
  1716. doorbell[0] = hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1);
  1717. roce_set_bit(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_HW_SYNS_S, 1);
  1718. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_M,
  1719. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S, 3);
  1720. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_M,
  1721. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S, 1);
  1722. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_M,
  1723. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S,
  1724. hr_cq->cqn | notification_flag);
  1725. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1726. return ret;
  1727. }
  1728. static int hns_roce_v1_poll_one(struct hns_roce_cq *hr_cq,
  1729. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1730. {
  1731. int qpn;
  1732. int is_send;
  1733. u16 wqe_ctr;
  1734. u32 status;
  1735. u32 opcode;
  1736. struct hns_roce_cqe *cqe;
  1737. struct hns_roce_qp *hr_qp;
  1738. struct hns_roce_wq *wq;
  1739. struct hns_roce_wqe_ctrl_seg *sq_wqe;
  1740. struct hns_roce_dev *hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1741. struct device *dev = &hr_dev->pdev->dev;
  1742. /* Find cqe according consumer index */
  1743. cqe = next_cqe_sw(hr_cq);
  1744. if (!cqe)
  1745. return -EAGAIN;
  1746. ++hr_cq->cons_index;
  1747. /* Memory barrier */
  1748. rmb();
  1749. /* 0->SQ, 1->RQ */
  1750. is_send = !(roce_get_bit(cqe->cqe_byte_4, CQE_BYTE_4_SQ_RQ_FLAG_S));
  1751. /* Local_qpn in UD cqe is always 1, so it needs to compute new qpn */
  1752. if (roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1753. CQE_BYTE_16_LOCAL_QPN_S) <= 1) {
  1754. qpn = roce_get_field(cqe->cqe_byte_20, CQE_BYTE_20_PORT_NUM_M,
  1755. CQE_BYTE_20_PORT_NUM_S) +
  1756. roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1757. CQE_BYTE_16_LOCAL_QPN_S) *
  1758. HNS_ROCE_MAX_PORTS;
  1759. } else {
  1760. qpn = roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1761. CQE_BYTE_16_LOCAL_QPN_S);
  1762. }
  1763. if (!*cur_qp || (qpn & HNS_ROCE_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1764. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1765. if (unlikely(!hr_qp)) {
  1766. dev_err(dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1767. hr_cq->cqn, (qpn & HNS_ROCE_CQE_QPN_MASK));
  1768. return -EINVAL;
  1769. }
  1770. *cur_qp = hr_qp;
  1771. }
  1772. wc->qp = &(*cur_qp)->ibqp;
  1773. wc->vendor_err = 0;
  1774. status = roce_get_field(cqe->cqe_byte_4,
  1775. CQE_BYTE_4_STATUS_OF_THE_OPERATION_M,
  1776. CQE_BYTE_4_STATUS_OF_THE_OPERATION_S) &
  1777. HNS_ROCE_CQE_STATUS_MASK;
  1778. switch (status) {
  1779. case HNS_ROCE_CQE_SUCCESS:
  1780. wc->status = IB_WC_SUCCESS;
  1781. break;
  1782. case HNS_ROCE_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  1783. wc->status = IB_WC_LOC_LEN_ERR;
  1784. break;
  1785. case HNS_ROCE_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  1786. wc->status = IB_WC_LOC_QP_OP_ERR;
  1787. break;
  1788. case HNS_ROCE_CQE_SYNDROME_LOCAL_PROT_ERR:
  1789. wc->status = IB_WC_LOC_PROT_ERR;
  1790. break;
  1791. case HNS_ROCE_CQE_SYNDROME_WR_FLUSH_ERR:
  1792. wc->status = IB_WC_WR_FLUSH_ERR;
  1793. break;
  1794. case HNS_ROCE_CQE_SYNDROME_MEM_MANAGE_OPERATE_ERR:
  1795. wc->status = IB_WC_MW_BIND_ERR;
  1796. break;
  1797. case HNS_ROCE_CQE_SYNDROME_BAD_RESP_ERR:
  1798. wc->status = IB_WC_BAD_RESP_ERR;
  1799. break;
  1800. case HNS_ROCE_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  1801. wc->status = IB_WC_LOC_ACCESS_ERR;
  1802. break;
  1803. case HNS_ROCE_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  1804. wc->status = IB_WC_REM_INV_REQ_ERR;
  1805. break;
  1806. case HNS_ROCE_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  1807. wc->status = IB_WC_REM_ACCESS_ERR;
  1808. break;
  1809. case HNS_ROCE_CQE_SYNDROME_REMOTE_OP_ERR:
  1810. wc->status = IB_WC_REM_OP_ERR;
  1811. break;
  1812. case HNS_ROCE_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  1813. wc->status = IB_WC_RETRY_EXC_ERR;
  1814. break;
  1815. case HNS_ROCE_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  1816. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1817. break;
  1818. default:
  1819. wc->status = IB_WC_GENERAL_ERR;
  1820. break;
  1821. }
  1822. /* CQE status error, directly return */
  1823. if (wc->status != IB_WC_SUCCESS)
  1824. return 0;
  1825. if (is_send) {
  1826. /* SQ conrespond to CQE */
  1827. sq_wqe = get_send_wqe(*cur_qp, roce_get_field(cqe->cqe_byte_4,
  1828. CQE_BYTE_4_WQE_INDEX_M,
  1829. CQE_BYTE_4_WQE_INDEX_S)&
  1830. ((*cur_qp)->sq.wqe_cnt-1));
  1831. switch (sq_wqe->flag & HNS_ROCE_WQE_OPCODE_MASK) {
  1832. case HNS_ROCE_WQE_OPCODE_SEND:
  1833. wc->opcode = IB_WC_SEND;
  1834. break;
  1835. case HNS_ROCE_WQE_OPCODE_RDMA_READ:
  1836. wc->opcode = IB_WC_RDMA_READ;
  1837. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1838. break;
  1839. case HNS_ROCE_WQE_OPCODE_RDMA_WRITE:
  1840. wc->opcode = IB_WC_RDMA_WRITE;
  1841. break;
  1842. case HNS_ROCE_WQE_OPCODE_LOCAL_INV:
  1843. wc->opcode = IB_WC_LOCAL_INV;
  1844. break;
  1845. case HNS_ROCE_WQE_OPCODE_UD_SEND:
  1846. wc->opcode = IB_WC_SEND;
  1847. break;
  1848. default:
  1849. wc->status = IB_WC_GENERAL_ERR;
  1850. break;
  1851. }
  1852. wc->wc_flags = (sq_wqe->flag & HNS_ROCE_WQE_IMM ?
  1853. IB_WC_WITH_IMM : 0);
  1854. wq = &(*cur_qp)->sq;
  1855. if ((*cur_qp)->sq_signal_bits) {
  1856. /*
  1857. * If sg_signal_bit is 1,
  1858. * firstly tail pointer updated to wqe
  1859. * which current cqe correspond to
  1860. */
  1861. wqe_ctr = (u16)roce_get_field(cqe->cqe_byte_4,
  1862. CQE_BYTE_4_WQE_INDEX_M,
  1863. CQE_BYTE_4_WQE_INDEX_S);
  1864. wq->tail += (wqe_ctr - (u16)wq->tail) &
  1865. (wq->wqe_cnt - 1);
  1866. }
  1867. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1868. ++wq->tail;
  1869. } else {
  1870. /* RQ conrespond to CQE */
  1871. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1872. opcode = roce_get_field(cqe->cqe_byte_4,
  1873. CQE_BYTE_4_OPERATION_TYPE_M,
  1874. CQE_BYTE_4_OPERATION_TYPE_S) &
  1875. HNS_ROCE_CQE_OPCODE_MASK;
  1876. switch (opcode) {
  1877. case HNS_ROCE_OPCODE_RDMA_WITH_IMM_RECEIVE:
  1878. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  1879. wc->wc_flags = IB_WC_WITH_IMM;
  1880. wc->ex.imm_data = le32_to_cpu(cqe->immediate_data);
  1881. break;
  1882. case HNS_ROCE_OPCODE_SEND_DATA_RECEIVE:
  1883. if (roce_get_bit(cqe->cqe_byte_4,
  1884. CQE_BYTE_4_IMM_INDICATOR_S)) {
  1885. wc->opcode = IB_WC_RECV;
  1886. wc->wc_flags = IB_WC_WITH_IMM;
  1887. wc->ex.imm_data = le32_to_cpu(
  1888. cqe->immediate_data);
  1889. } else {
  1890. wc->opcode = IB_WC_RECV;
  1891. wc->wc_flags = 0;
  1892. }
  1893. break;
  1894. default:
  1895. wc->status = IB_WC_GENERAL_ERR;
  1896. break;
  1897. }
  1898. /* Update tail pointer, record wr_id */
  1899. wq = &(*cur_qp)->rq;
  1900. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1901. ++wq->tail;
  1902. wc->sl = (u8)roce_get_field(cqe->cqe_byte_20, CQE_BYTE_20_SL_M,
  1903. CQE_BYTE_20_SL_S);
  1904. wc->src_qp = (u8)roce_get_field(cqe->cqe_byte_20,
  1905. CQE_BYTE_20_REMOTE_QPN_M,
  1906. CQE_BYTE_20_REMOTE_QPN_S);
  1907. wc->wc_flags |= (roce_get_bit(cqe->cqe_byte_20,
  1908. CQE_BYTE_20_GRH_PRESENT_S) ?
  1909. IB_WC_GRH : 0);
  1910. wc->pkey_index = (u16)roce_get_field(cqe->cqe_byte_28,
  1911. CQE_BYTE_28_P_KEY_IDX_M,
  1912. CQE_BYTE_28_P_KEY_IDX_S);
  1913. }
  1914. return 0;
  1915. }
  1916. int hns_roce_v1_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  1917. {
  1918. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1919. struct hns_roce_qp *cur_qp = NULL;
  1920. unsigned long flags;
  1921. int npolled;
  1922. int ret = 0;
  1923. spin_lock_irqsave(&hr_cq->lock, flags);
  1924. for (npolled = 0; npolled < num_entries; ++npolled) {
  1925. ret = hns_roce_v1_poll_one(hr_cq, &cur_qp, wc + npolled);
  1926. if (ret)
  1927. break;
  1928. }
  1929. if (npolled) {
  1930. *hr_cq->tptr_addr = hr_cq->cons_index &
  1931. ((hr_cq->cq_depth << 1) - 1);
  1932. /* Memroy barrier */
  1933. wmb();
  1934. hns_roce_v1_cq_set_ci(hr_cq, hr_cq->cons_index);
  1935. }
  1936. spin_unlock_irqrestore(&hr_cq->lock, flags);
  1937. if (ret == 0 || ret == -EAGAIN)
  1938. return npolled;
  1939. else
  1940. return ret;
  1941. }
  1942. int hns_roce_v1_clear_hem(struct hns_roce_dev *hr_dev,
  1943. struct hns_roce_hem_table *table, int obj)
  1944. {
  1945. struct device *dev = &hr_dev->pdev->dev;
  1946. struct hns_roce_v1_priv *priv;
  1947. unsigned long end = 0, flags = 0;
  1948. uint32_t bt_cmd_val[2] = {0};
  1949. void __iomem *bt_cmd;
  1950. u64 bt_ba = 0;
  1951. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1952. switch (table->type) {
  1953. case HEM_TYPE_QPC:
  1954. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1955. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_QPC);
  1956. bt_ba = priv->bt_table.qpc_buf.map >> 12;
  1957. break;
  1958. case HEM_TYPE_MTPT:
  1959. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1960. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_MTPT);
  1961. bt_ba = priv->bt_table.mtpt_buf.map >> 12;
  1962. break;
  1963. case HEM_TYPE_CQC:
  1964. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1965. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_CQC);
  1966. bt_ba = priv->bt_table.cqc_buf.map >> 12;
  1967. break;
  1968. case HEM_TYPE_SRQC:
  1969. dev_dbg(dev, "HEM_TYPE_SRQC not support.\n");
  1970. return -EINVAL;
  1971. default:
  1972. return 0;
  1973. }
  1974. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_M,
  1975. ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_S, obj);
  1976. roce_set_bit(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_S, 0);
  1977. roce_set_bit(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_HW_SYNS_S, 1);
  1978. spin_lock_irqsave(&hr_dev->bt_cmd_lock, flags);
  1979. bt_cmd = hr_dev->reg_base + ROCEE_BT_CMD_H_REG;
  1980. end = msecs_to_jiffies(HW_SYNC_TIMEOUT_MSECS) + jiffies;
  1981. while (1) {
  1982. if (readl(bt_cmd) >> BT_CMD_SYNC_SHIFT) {
  1983. if (!(time_before(jiffies, end))) {
  1984. dev_err(dev, "Write bt_cmd err,hw_sync is not zero.\n");
  1985. spin_unlock_irqrestore(&hr_dev->bt_cmd_lock,
  1986. flags);
  1987. return -EBUSY;
  1988. }
  1989. } else {
  1990. break;
  1991. }
  1992. msleep(HW_SYNC_SLEEP_TIME_INTERVAL);
  1993. }
  1994. bt_cmd_val[0] = (uint32_t)bt_ba;
  1995. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_M,
  1996. ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_S, bt_ba >> 32);
  1997. hns_roce_write64_k(bt_cmd_val, hr_dev->reg_base + ROCEE_BT_CMD_L_REG);
  1998. spin_unlock_irqrestore(&hr_dev->bt_cmd_lock, flags);
  1999. return 0;
  2000. }
  2001. static int hns_roce_v1_qp_modify(struct hns_roce_dev *hr_dev,
  2002. struct hns_roce_mtt *mtt,
  2003. enum hns_roce_qp_state cur_state,
  2004. enum hns_roce_qp_state new_state,
  2005. struct hns_roce_qp_context *context,
  2006. struct hns_roce_qp *hr_qp)
  2007. {
  2008. static const u16
  2009. op[HNS_ROCE_QP_NUM_STATE][HNS_ROCE_QP_NUM_STATE] = {
  2010. [HNS_ROCE_QP_STATE_RST] = {
  2011. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2012. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2013. [HNS_ROCE_QP_STATE_INIT] = HNS_ROCE_CMD_RST2INIT_QP,
  2014. },
  2015. [HNS_ROCE_QP_STATE_INIT] = {
  2016. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2017. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2018. /* Note: In v1 engine, HW doesn't support RST2INIT.
  2019. * We use RST2INIT cmd instead of INIT2INIT.
  2020. */
  2021. [HNS_ROCE_QP_STATE_INIT] = HNS_ROCE_CMD_RST2INIT_QP,
  2022. [HNS_ROCE_QP_STATE_RTR] = HNS_ROCE_CMD_INIT2RTR_QP,
  2023. },
  2024. [HNS_ROCE_QP_STATE_RTR] = {
  2025. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2026. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2027. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_RTR2RTS_QP,
  2028. },
  2029. [HNS_ROCE_QP_STATE_RTS] = {
  2030. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2031. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2032. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_RTS2RTS_QP,
  2033. [HNS_ROCE_QP_STATE_SQD] = HNS_ROCE_CMD_RTS2SQD_QP,
  2034. },
  2035. [HNS_ROCE_QP_STATE_SQD] = {
  2036. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2037. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2038. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_SQD2RTS_QP,
  2039. [HNS_ROCE_QP_STATE_SQD] = HNS_ROCE_CMD_SQD2SQD_QP,
  2040. },
  2041. [HNS_ROCE_QP_STATE_ERR] = {
  2042. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2043. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2044. }
  2045. };
  2046. struct hns_roce_cmd_mailbox *mailbox;
  2047. struct device *dev = &hr_dev->pdev->dev;
  2048. int ret = 0;
  2049. if (cur_state >= HNS_ROCE_QP_NUM_STATE ||
  2050. new_state >= HNS_ROCE_QP_NUM_STATE ||
  2051. !op[cur_state][new_state]) {
  2052. dev_err(dev, "[modify_qp]not support state %d to %d\n",
  2053. cur_state, new_state);
  2054. return -EINVAL;
  2055. }
  2056. if (op[cur_state][new_state] == HNS_ROCE_CMD_2RST_QP)
  2057. return hns_roce_cmd_mbox(hr_dev, 0, 0, hr_qp->qpn, 2,
  2058. HNS_ROCE_CMD_2RST_QP,
  2059. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2060. if (op[cur_state][new_state] == HNS_ROCE_CMD_2ERR_QP)
  2061. return hns_roce_cmd_mbox(hr_dev, 0, 0, hr_qp->qpn, 2,
  2062. HNS_ROCE_CMD_2ERR_QP,
  2063. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2064. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2065. if (IS_ERR(mailbox))
  2066. return PTR_ERR(mailbox);
  2067. memcpy(mailbox->buf, context, sizeof(*context));
  2068. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  2069. op[cur_state][new_state],
  2070. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2071. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2072. return ret;
  2073. }
  2074. static int hns_roce_v1_m_sqp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  2075. int attr_mask, enum ib_qp_state cur_state,
  2076. enum ib_qp_state new_state)
  2077. {
  2078. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2079. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2080. struct hns_roce_sqp_context *context;
  2081. struct device *dev = &hr_dev->pdev->dev;
  2082. dma_addr_t dma_handle = 0;
  2083. int rq_pa_start;
  2084. u32 reg_val;
  2085. u64 *mtts;
  2086. u32 *addr;
  2087. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2088. if (!context)
  2089. return -ENOMEM;
  2090. /* Search QP buf's MTTs */
  2091. mtts = hns_roce_table_find(&hr_dev->mr_table.mtt_table,
  2092. hr_qp->mtt.first_seg, &dma_handle);
  2093. if (!mtts) {
  2094. dev_err(dev, "qp buf pa find failed\n");
  2095. goto out;
  2096. }
  2097. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2098. roce_set_field(context->qp1c_bytes_4,
  2099. QP1C_BYTES_4_SQ_WQE_SHIFT_M,
  2100. QP1C_BYTES_4_SQ_WQE_SHIFT_S,
  2101. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2102. roce_set_field(context->qp1c_bytes_4,
  2103. QP1C_BYTES_4_RQ_WQE_SHIFT_M,
  2104. QP1C_BYTES_4_RQ_WQE_SHIFT_S,
  2105. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2106. roce_set_field(context->qp1c_bytes_4, QP1C_BYTES_4_PD_M,
  2107. QP1C_BYTES_4_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2108. context->sq_rq_bt_l = (u32)(dma_handle);
  2109. roce_set_field(context->qp1c_bytes_12,
  2110. QP1C_BYTES_12_SQ_RQ_BT_H_M,
  2111. QP1C_BYTES_12_SQ_RQ_BT_H_S,
  2112. ((u32)(dma_handle >> 32)));
  2113. roce_set_field(context->qp1c_bytes_16, QP1C_BYTES_16_RQ_HEAD_M,
  2114. QP1C_BYTES_16_RQ_HEAD_S, hr_qp->rq.head);
  2115. roce_set_field(context->qp1c_bytes_16, QP1C_BYTES_16_PORT_NUM_M,
  2116. QP1C_BYTES_16_PORT_NUM_S, hr_qp->phy_port);
  2117. roce_set_bit(context->qp1c_bytes_16,
  2118. QP1C_BYTES_16_SIGNALING_TYPE_S,
  2119. hr_qp->sq_signal_bits);
  2120. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_RQ_BA_FLG_S,
  2121. 1);
  2122. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_SQ_BA_FLG_S,
  2123. 1);
  2124. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_QP1_ERR_S,
  2125. 0);
  2126. roce_set_field(context->qp1c_bytes_20, QP1C_BYTES_20_SQ_HEAD_M,
  2127. QP1C_BYTES_20_SQ_HEAD_S, hr_qp->sq.head);
  2128. roce_set_field(context->qp1c_bytes_20, QP1C_BYTES_20_PKEY_IDX_M,
  2129. QP1C_BYTES_20_PKEY_IDX_S, attr->pkey_index);
  2130. rq_pa_start = (u32)hr_qp->rq.offset / PAGE_SIZE;
  2131. context->cur_rq_wqe_ba_l = (u32)(mtts[rq_pa_start]);
  2132. roce_set_field(context->qp1c_bytes_28,
  2133. QP1C_BYTES_28_CUR_RQ_WQE_BA_H_M,
  2134. QP1C_BYTES_28_CUR_RQ_WQE_BA_H_S,
  2135. (mtts[rq_pa_start]) >> 32);
  2136. roce_set_field(context->qp1c_bytes_28,
  2137. QP1C_BYTES_28_RQ_CUR_IDX_M,
  2138. QP1C_BYTES_28_RQ_CUR_IDX_S, 0);
  2139. roce_set_field(context->qp1c_bytes_32,
  2140. QP1C_BYTES_32_RX_CQ_NUM_M,
  2141. QP1C_BYTES_32_RX_CQ_NUM_S,
  2142. to_hr_cq(ibqp->recv_cq)->cqn);
  2143. roce_set_field(context->qp1c_bytes_32,
  2144. QP1C_BYTES_32_TX_CQ_NUM_M,
  2145. QP1C_BYTES_32_TX_CQ_NUM_S,
  2146. to_hr_cq(ibqp->send_cq)->cqn);
  2147. context->cur_sq_wqe_ba_l = (u32)mtts[0];
  2148. roce_set_field(context->qp1c_bytes_40,
  2149. QP1C_BYTES_40_CUR_SQ_WQE_BA_H_M,
  2150. QP1C_BYTES_40_CUR_SQ_WQE_BA_H_S,
  2151. (mtts[0]) >> 32);
  2152. roce_set_field(context->qp1c_bytes_40,
  2153. QP1C_BYTES_40_SQ_CUR_IDX_M,
  2154. QP1C_BYTES_40_SQ_CUR_IDX_S, 0);
  2155. /* Copy context to QP1C register */
  2156. addr = (u32 *)(hr_dev->reg_base + ROCEE_QP1C_CFG0_0_REG +
  2157. hr_qp->phy_port * sizeof(*context));
  2158. writel(context->qp1c_bytes_4, addr);
  2159. writel(context->sq_rq_bt_l, addr + 1);
  2160. writel(context->qp1c_bytes_12, addr + 2);
  2161. writel(context->qp1c_bytes_16, addr + 3);
  2162. writel(context->qp1c_bytes_20, addr + 4);
  2163. writel(context->cur_rq_wqe_ba_l, addr + 5);
  2164. writel(context->qp1c_bytes_28, addr + 6);
  2165. writel(context->qp1c_bytes_32, addr + 7);
  2166. writel(context->cur_sq_wqe_ba_l, addr + 8);
  2167. writel(context->qp1c_bytes_40, addr + 9);
  2168. }
  2169. /* Modify QP1C status */
  2170. reg_val = roce_read(hr_dev, ROCEE_QP1C_CFG0_0_REG +
  2171. hr_qp->phy_port * sizeof(*context));
  2172. roce_set_field(reg_val, ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_M,
  2173. ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_S, new_state);
  2174. roce_write(hr_dev, ROCEE_QP1C_CFG0_0_REG +
  2175. hr_qp->phy_port * sizeof(*context), reg_val);
  2176. hr_qp->state = new_state;
  2177. if (new_state == IB_QPS_RESET) {
  2178. hns_roce_v1_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  2179. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  2180. if (ibqp->send_cq != ibqp->recv_cq)
  2181. hns_roce_v1_cq_clean(to_hr_cq(ibqp->send_cq),
  2182. hr_qp->qpn, NULL);
  2183. hr_qp->rq.head = 0;
  2184. hr_qp->rq.tail = 0;
  2185. hr_qp->sq.head = 0;
  2186. hr_qp->sq.tail = 0;
  2187. hr_qp->sq_next_wqe = 0;
  2188. }
  2189. kfree(context);
  2190. return 0;
  2191. out:
  2192. kfree(context);
  2193. return -EINVAL;
  2194. }
  2195. static int hns_roce_v1_m_qp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  2196. int attr_mask, enum ib_qp_state cur_state,
  2197. enum ib_qp_state new_state)
  2198. {
  2199. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2200. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2201. struct device *dev = &hr_dev->pdev->dev;
  2202. struct hns_roce_qp_context *context;
  2203. dma_addr_t dma_handle_2 = 0;
  2204. dma_addr_t dma_handle = 0;
  2205. uint32_t doorbell[2] = {0};
  2206. int rq_pa_start = 0;
  2207. u64 *mtts_2 = NULL;
  2208. int ret = -EINVAL;
  2209. u64 *mtts = NULL;
  2210. int port;
  2211. u8 *dmac;
  2212. u8 *smac;
  2213. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2214. if (!context)
  2215. return -ENOMEM;
  2216. /* Search qp buf's mtts */
  2217. mtts = hns_roce_table_find(&hr_dev->mr_table.mtt_table,
  2218. hr_qp->mtt.first_seg, &dma_handle);
  2219. if (mtts == NULL) {
  2220. dev_err(dev, "qp buf pa find failed\n");
  2221. goto out;
  2222. }
  2223. /* Search IRRL's mtts */
  2224. mtts_2 = hns_roce_table_find(&hr_dev->qp_table.irrl_table, hr_qp->qpn,
  2225. &dma_handle_2);
  2226. if (mtts_2 == NULL) {
  2227. dev_err(dev, "qp irrl_table find failed\n");
  2228. goto out;
  2229. }
  2230. /*
  2231. * Reset to init
  2232. * Mandatory param:
  2233. * IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_PORT | IB_QP_ACCESS_FLAGS
  2234. * Optional param: NA
  2235. */
  2236. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2237. roce_set_field(context->qpc_bytes_4,
  2238. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_M,
  2239. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_S,
  2240. to_hr_qp_type(hr_qp->ibqp.qp_type));
  2241. roce_set_bit(context->qpc_bytes_4,
  2242. QP_CONTEXT_QPC_BYTE_4_ENABLE_FPMR_S, 0);
  2243. roce_set_bit(context->qpc_bytes_4,
  2244. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  2245. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  2246. roce_set_bit(context->qpc_bytes_4,
  2247. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  2248. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  2249. );
  2250. roce_set_bit(context->qpc_bytes_4,
  2251. QP_CONTEXT_QPC_BYTE_4_ATOMIC_OPERATION_ENABLE_S,
  2252. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC)
  2253. );
  2254. roce_set_bit(context->qpc_bytes_4,
  2255. QP_CONTEXT_QPC_BYTE_4_RDMAR_USE_S, 1);
  2256. roce_set_field(context->qpc_bytes_4,
  2257. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_M,
  2258. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_S,
  2259. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2260. roce_set_field(context->qpc_bytes_4,
  2261. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_M,
  2262. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_S,
  2263. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2264. roce_set_field(context->qpc_bytes_4,
  2265. QP_CONTEXT_QPC_BYTES_4_PD_M,
  2266. QP_CONTEXT_QPC_BYTES_4_PD_S,
  2267. to_hr_pd(ibqp->pd)->pdn);
  2268. hr_qp->access_flags = attr->qp_access_flags;
  2269. roce_set_field(context->qpc_bytes_8,
  2270. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_M,
  2271. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_S,
  2272. to_hr_cq(ibqp->send_cq)->cqn);
  2273. roce_set_field(context->qpc_bytes_8,
  2274. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_M,
  2275. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_S,
  2276. to_hr_cq(ibqp->recv_cq)->cqn);
  2277. if (ibqp->srq)
  2278. roce_set_field(context->qpc_bytes_12,
  2279. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_M,
  2280. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_S,
  2281. to_hr_srq(ibqp->srq)->srqn);
  2282. roce_set_field(context->qpc_bytes_12,
  2283. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2284. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  2285. attr->pkey_index);
  2286. hr_qp->pkey_index = attr->pkey_index;
  2287. roce_set_field(context->qpc_bytes_16,
  2288. QP_CONTEXT_QPC_BYTES_16_QP_NUM_M,
  2289. QP_CONTEXT_QPC_BYTES_16_QP_NUM_S, hr_qp->qpn);
  2290. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2291. roce_set_field(context->qpc_bytes_4,
  2292. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_M,
  2293. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_S,
  2294. to_hr_qp_type(hr_qp->ibqp.qp_type));
  2295. roce_set_bit(context->qpc_bytes_4,
  2296. QP_CONTEXT_QPC_BYTE_4_ENABLE_FPMR_S, 0);
  2297. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  2298. roce_set_bit(context->qpc_bytes_4,
  2299. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  2300. !!(attr->qp_access_flags &
  2301. IB_ACCESS_REMOTE_READ));
  2302. roce_set_bit(context->qpc_bytes_4,
  2303. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  2304. !!(attr->qp_access_flags &
  2305. IB_ACCESS_REMOTE_WRITE));
  2306. } else {
  2307. roce_set_bit(context->qpc_bytes_4,
  2308. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  2309. !!(hr_qp->access_flags &
  2310. IB_ACCESS_REMOTE_READ));
  2311. roce_set_bit(context->qpc_bytes_4,
  2312. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  2313. !!(hr_qp->access_flags &
  2314. IB_ACCESS_REMOTE_WRITE));
  2315. }
  2316. roce_set_bit(context->qpc_bytes_4,
  2317. QP_CONTEXT_QPC_BYTE_4_RDMAR_USE_S, 1);
  2318. roce_set_field(context->qpc_bytes_4,
  2319. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_M,
  2320. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_S,
  2321. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2322. roce_set_field(context->qpc_bytes_4,
  2323. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_M,
  2324. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_S,
  2325. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2326. roce_set_field(context->qpc_bytes_4,
  2327. QP_CONTEXT_QPC_BYTES_4_PD_M,
  2328. QP_CONTEXT_QPC_BYTES_4_PD_S,
  2329. to_hr_pd(ibqp->pd)->pdn);
  2330. roce_set_field(context->qpc_bytes_8,
  2331. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_M,
  2332. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_S,
  2333. to_hr_cq(ibqp->send_cq)->cqn);
  2334. roce_set_field(context->qpc_bytes_8,
  2335. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_M,
  2336. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_S,
  2337. to_hr_cq(ibqp->recv_cq)->cqn);
  2338. if (ibqp->srq)
  2339. roce_set_field(context->qpc_bytes_12,
  2340. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_M,
  2341. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_S,
  2342. to_hr_srq(ibqp->srq)->srqn);
  2343. if (attr_mask & IB_QP_PKEY_INDEX)
  2344. roce_set_field(context->qpc_bytes_12,
  2345. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2346. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  2347. attr->pkey_index);
  2348. else
  2349. roce_set_field(context->qpc_bytes_12,
  2350. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2351. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  2352. hr_qp->pkey_index);
  2353. roce_set_field(context->qpc_bytes_16,
  2354. QP_CONTEXT_QPC_BYTES_16_QP_NUM_M,
  2355. QP_CONTEXT_QPC_BYTES_16_QP_NUM_S, hr_qp->qpn);
  2356. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2357. if ((attr_mask & IB_QP_ALT_PATH) ||
  2358. (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2359. (attr_mask & IB_QP_PKEY_INDEX) ||
  2360. (attr_mask & IB_QP_QKEY)) {
  2361. dev_err(dev, "INIT2RTR attr_mask error\n");
  2362. goto out;
  2363. }
  2364. dmac = (u8 *)attr->ah_attr.dmac;
  2365. context->sq_rq_bt_l = (u32)(dma_handle);
  2366. roce_set_field(context->qpc_bytes_24,
  2367. QP_CONTEXT_QPC_BYTES_24_SQ_RQ_BT_H_M,
  2368. QP_CONTEXT_QPC_BYTES_24_SQ_RQ_BT_H_S,
  2369. ((u32)(dma_handle >> 32)));
  2370. roce_set_bit(context->qpc_bytes_24,
  2371. QP_CONTEXT_QPC_BYTE_24_REMOTE_ENABLE_E2E_CREDITS_S,
  2372. 1);
  2373. roce_set_field(context->qpc_bytes_24,
  2374. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_M,
  2375. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_S,
  2376. attr->min_rnr_timer);
  2377. context->irrl_ba_l = (u32)(dma_handle_2);
  2378. roce_set_field(context->qpc_bytes_32,
  2379. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_M,
  2380. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_S,
  2381. ((u32)(dma_handle_2 >> 32)) &
  2382. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_M);
  2383. roce_set_field(context->qpc_bytes_32,
  2384. QP_CONTEXT_QPC_BYTES_32_MIG_STATE_M,
  2385. QP_CONTEXT_QPC_BYTES_32_MIG_STATE_S, 0);
  2386. roce_set_bit(context->qpc_bytes_32,
  2387. QP_CONTEXT_QPC_BYTE_32_LOCAL_ENABLE_E2E_CREDITS_S,
  2388. 1);
  2389. roce_set_bit(context->qpc_bytes_32,
  2390. QP_CONTEXT_QPC_BYTE_32_SIGNALING_TYPE_S,
  2391. hr_qp->sq_signal_bits);
  2392. port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) :
  2393. hr_qp->port;
  2394. smac = (u8 *)hr_dev->dev_addr[port];
  2395. /* when dmac equals smac or loop_idc is 1, it should loopback */
  2396. if (ether_addr_equal_unaligned(dmac, smac) ||
  2397. hr_dev->loop_idc == 0x1)
  2398. roce_set_bit(context->qpc_bytes_32,
  2399. QP_CONTEXT_QPC_BYTE_32_LOOPBACK_INDICATOR_S, 1);
  2400. roce_set_bit(context->qpc_bytes_32,
  2401. QP_CONTEXT_QPC_BYTE_32_GLOBAL_HEADER_S,
  2402. attr->ah_attr.ah_flags);
  2403. roce_set_field(context->qpc_bytes_32,
  2404. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_M,
  2405. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_S,
  2406. ilog2((unsigned int)attr->max_dest_rd_atomic));
  2407. roce_set_field(context->qpc_bytes_36,
  2408. QP_CONTEXT_QPC_BYTES_36_DEST_QP_M,
  2409. QP_CONTEXT_QPC_BYTES_36_DEST_QP_S,
  2410. attr->dest_qp_num);
  2411. /* Configure GID index */
  2412. roce_set_field(context->qpc_bytes_36,
  2413. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_M,
  2414. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_S,
  2415. hns_get_gid_index(hr_dev,
  2416. attr->ah_attr.port_num - 1,
  2417. attr->ah_attr.grh.sgid_index));
  2418. memcpy(&(context->dmac_l), dmac, 4);
  2419. roce_set_field(context->qpc_bytes_44,
  2420. QP_CONTEXT_QPC_BYTES_44_DMAC_H_M,
  2421. QP_CONTEXT_QPC_BYTES_44_DMAC_H_S,
  2422. *((u16 *)(&dmac[4])));
  2423. roce_set_field(context->qpc_bytes_44,
  2424. QP_CONTEXT_QPC_BYTES_44_MAXIMUM_STATIC_RATE_M,
  2425. QP_CONTEXT_QPC_BYTES_44_MAXIMUM_STATIC_RATE_S,
  2426. attr->ah_attr.static_rate);
  2427. roce_set_field(context->qpc_bytes_44,
  2428. QP_CONTEXT_QPC_BYTES_44_HOPLMT_M,
  2429. QP_CONTEXT_QPC_BYTES_44_HOPLMT_S,
  2430. attr->ah_attr.grh.hop_limit);
  2431. roce_set_field(context->qpc_bytes_48,
  2432. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_M,
  2433. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_S,
  2434. attr->ah_attr.grh.flow_label);
  2435. roce_set_field(context->qpc_bytes_48,
  2436. QP_CONTEXT_QPC_BYTES_48_TCLASS_M,
  2437. QP_CONTEXT_QPC_BYTES_48_TCLASS_S,
  2438. attr->ah_attr.grh.traffic_class);
  2439. roce_set_field(context->qpc_bytes_48,
  2440. QP_CONTEXT_QPC_BYTES_48_MTU_M,
  2441. QP_CONTEXT_QPC_BYTES_48_MTU_S, attr->path_mtu);
  2442. memcpy(context->dgid, attr->ah_attr.grh.dgid.raw,
  2443. sizeof(attr->ah_attr.grh.dgid.raw));
  2444. dev_dbg(dev, "dmac:%x :%lx\n", context->dmac_l,
  2445. roce_get_field(context->qpc_bytes_44,
  2446. QP_CONTEXT_QPC_BYTES_44_DMAC_H_M,
  2447. QP_CONTEXT_QPC_BYTES_44_DMAC_H_S));
  2448. roce_set_field(context->qpc_bytes_68,
  2449. QP_CONTEXT_QPC_BYTES_68_RQ_HEAD_M,
  2450. QP_CONTEXT_QPC_BYTES_68_RQ_HEAD_S,
  2451. hr_qp->rq.head);
  2452. roce_set_field(context->qpc_bytes_68,
  2453. QP_CONTEXT_QPC_BYTES_68_RQ_CUR_INDEX_M,
  2454. QP_CONTEXT_QPC_BYTES_68_RQ_CUR_INDEX_S, 0);
  2455. rq_pa_start = (u32)hr_qp->rq.offset / PAGE_SIZE;
  2456. context->cur_rq_wqe_ba_l = (u32)(mtts[rq_pa_start]);
  2457. roce_set_field(context->qpc_bytes_76,
  2458. QP_CONTEXT_QPC_BYTES_76_CUR_RQ_WQE_BA_H_M,
  2459. QP_CONTEXT_QPC_BYTES_76_CUR_RQ_WQE_BA_H_S,
  2460. mtts[rq_pa_start] >> 32);
  2461. roce_set_field(context->qpc_bytes_76,
  2462. QP_CONTEXT_QPC_BYTES_76_RX_REQ_MSN_M,
  2463. QP_CONTEXT_QPC_BYTES_76_RX_REQ_MSN_S, 0);
  2464. context->rx_rnr_time = 0;
  2465. roce_set_field(context->qpc_bytes_84,
  2466. QP_CONTEXT_QPC_BYTES_84_LAST_ACK_PSN_M,
  2467. QP_CONTEXT_QPC_BYTES_84_LAST_ACK_PSN_S,
  2468. attr->rq_psn - 1);
  2469. roce_set_field(context->qpc_bytes_84,
  2470. QP_CONTEXT_QPC_BYTES_84_TRRL_HEAD_M,
  2471. QP_CONTEXT_QPC_BYTES_84_TRRL_HEAD_S, 0);
  2472. roce_set_field(context->qpc_bytes_88,
  2473. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_M,
  2474. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_S,
  2475. attr->rq_psn);
  2476. roce_set_bit(context->qpc_bytes_88,
  2477. QP_CONTEXT_QPC_BYTES_88_RX_REQ_PSN_ERR_FLAG_S, 0);
  2478. roce_set_bit(context->qpc_bytes_88,
  2479. QP_CONTEXT_QPC_BYTES_88_RX_LAST_OPCODE_FLG_S, 0);
  2480. roce_set_field(context->qpc_bytes_88,
  2481. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_LAST_OPERATION_TYPE_M,
  2482. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_LAST_OPERATION_TYPE_S,
  2483. 0);
  2484. roce_set_field(context->qpc_bytes_88,
  2485. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_RDMA_WR_FLAG_M,
  2486. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_RDMA_WR_FLAG_S,
  2487. 0);
  2488. context->dma_length = 0;
  2489. context->r_key = 0;
  2490. context->va_l = 0;
  2491. context->va_h = 0;
  2492. roce_set_field(context->qpc_bytes_108,
  2493. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_M,
  2494. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_S, 0);
  2495. roce_set_bit(context->qpc_bytes_108,
  2496. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_FLG_S, 0);
  2497. roce_set_bit(context->qpc_bytes_108,
  2498. QP_CONTEXT_QPC_BYTES_108_TRRL_TDB_PSN_FLG_S, 0);
  2499. roce_set_field(context->qpc_bytes_112,
  2500. QP_CONTEXT_QPC_BYTES_112_TRRL_TDB_PSN_M,
  2501. QP_CONTEXT_QPC_BYTES_112_TRRL_TDB_PSN_S, 0);
  2502. roce_set_field(context->qpc_bytes_112,
  2503. QP_CONTEXT_QPC_BYTES_112_TRRL_TAIL_M,
  2504. QP_CONTEXT_QPC_BYTES_112_TRRL_TAIL_S, 0);
  2505. /* For chip resp ack */
  2506. roce_set_field(context->qpc_bytes_156,
  2507. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_M,
  2508. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_S,
  2509. hr_qp->phy_port);
  2510. roce_set_field(context->qpc_bytes_156,
  2511. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2512. QP_CONTEXT_QPC_BYTES_156_SL_S, attr->ah_attr.sl);
  2513. hr_qp->sl = attr->ah_attr.sl;
  2514. } else if (cur_state == IB_QPS_RTR &&
  2515. new_state == IB_QPS_RTS) {
  2516. /* If exist optional param, return error */
  2517. if ((attr_mask & IB_QP_ALT_PATH) ||
  2518. (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2519. (attr_mask & IB_QP_QKEY) ||
  2520. (attr_mask & IB_QP_PATH_MIG_STATE) ||
  2521. (attr_mask & IB_QP_CUR_STATE) ||
  2522. (attr_mask & IB_QP_MIN_RNR_TIMER)) {
  2523. dev_err(dev, "RTR2RTS attr_mask error\n");
  2524. goto out;
  2525. }
  2526. context->rx_cur_sq_wqe_ba_l = (u32)(mtts[0]);
  2527. roce_set_field(context->qpc_bytes_120,
  2528. QP_CONTEXT_QPC_BYTES_120_RX_CUR_SQ_WQE_BA_H_M,
  2529. QP_CONTEXT_QPC_BYTES_120_RX_CUR_SQ_WQE_BA_H_S,
  2530. (mtts[0]) >> 32);
  2531. roce_set_field(context->qpc_bytes_124,
  2532. QP_CONTEXT_QPC_BYTES_124_RX_ACK_MSN_M,
  2533. QP_CONTEXT_QPC_BYTES_124_RX_ACK_MSN_S, 0);
  2534. roce_set_field(context->qpc_bytes_124,
  2535. QP_CONTEXT_QPC_BYTES_124_IRRL_MSG_IDX_M,
  2536. QP_CONTEXT_QPC_BYTES_124_IRRL_MSG_IDX_S, 0);
  2537. roce_set_field(context->qpc_bytes_128,
  2538. QP_CONTEXT_QPC_BYTES_128_RX_ACK_EPSN_M,
  2539. QP_CONTEXT_QPC_BYTES_128_RX_ACK_EPSN_S,
  2540. attr->sq_psn);
  2541. roce_set_bit(context->qpc_bytes_128,
  2542. QP_CONTEXT_QPC_BYTES_128_RX_ACK_PSN_ERR_FLG_S, 0);
  2543. roce_set_field(context->qpc_bytes_128,
  2544. QP_CONTEXT_QPC_BYTES_128_ACK_LAST_OPERATION_TYPE_M,
  2545. QP_CONTEXT_QPC_BYTES_128_ACK_LAST_OPERATION_TYPE_S,
  2546. 0);
  2547. roce_set_bit(context->qpc_bytes_128,
  2548. QP_CONTEXT_QPC_BYTES_128_IRRL_PSN_VLD_FLG_S, 0);
  2549. roce_set_field(context->qpc_bytes_132,
  2550. QP_CONTEXT_QPC_BYTES_132_IRRL_PSN_M,
  2551. QP_CONTEXT_QPC_BYTES_132_IRRL_PSN_S, 0);
  2552. roce_set_field(context->qpc_bytes_132,
  2553. QP_CONTEXT_QPC_BYTES_132_IRRL_TAIL_M,
  2554. QP_CONTEXT_QPC_BYTES_132_IRRL_TAIL_S, 0);
  2555. roce_set_field(context->qpc_bytes_136,
  2556. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_PSN_M,
  2557. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_PSN_S,
  2558. attr->sq_psn);
  2559. roce_set_field(context->qpc_bytes_136,
  2560. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_FPKT_PSN_L_M,
  2561. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_FPKT_PSN_L_S,
  2562. attr->sq_psn);
  2563. roce_set_field(context->qpc_bytes_140,
  2564. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_FPKT_PSN_H_M,
  2565. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_FPKT_PSN_H_S,
  2566. (attr->sq_psn >> SQ_PSN_SHIFT));
  2567. roce_set_field(context->qpc_bytes_140,
  2568. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_MSN_M,
  2569. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_MSN_S, 0);
  2570. roce_set_bit(context->qpc_bytes_140,
  2571. QP_CONTEXT_QPC_BYTES_140_RNR_RETRY_FLG_S, 0);
  2572. roce_set_field(context->qpc_bytes_148,
  2573. QP_CONTEXT_QPC_BYTES_148_CHECK_FLAG_M,
  2574. QP_CONTEXT_QPC_BYTES_148_CHECK_FLAG_S, 0);
  2575. roce_set_field(context->qpc_bytes_148,
  2576. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_M,
  2577. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_S,
  2578. attr->retry_cnt);
  2579. roce_set_field(context->qpc_bytes_148,
  2580. QP_CONTEXT_QPC_BYTES_148_RNR_RETRY_COUNT_M,
  2581. QP_CONTEXT_QPC_BYTES_148_RNR_RETRY_COUNT_S,
  2582. attr->rnr_retry);
  2583. roce_set_field(context->qpc_bytes_148,
  2584. QP_CONTEXT_QPC_BYTES_148_LSN_M,
  2585. QP_CONTEXT_QPC_BYTES_148_LSN_S, 0x100);
  2586. context->rnr_retry = 0;
  2587. roce_set_field(context->qpc_bytes_156,
  2588. QP_CONTEXT_QPC_BYTES_156_RETRY_COUNT_INIT_M,
  2589. QP_CONTEXT_QPC_BYTES_156_RETRY_COUNT_INIT_S,
  2590. attr->retry_cnt);
  2591. if (attr->timeout < 0x12) {
  2592. dev_info(dev, "ack timeout value(0x%x) must bigger than 0x12.\n",
  2593. attr->timeout);
  2594. roce_set_field(context->qpc_bytes_156,
  2595. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2596. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S,
  2597. 0x12);
  2598. } else {
  2599. roce_set_field(context->qpc_bytes_156,
  2600. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2601. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S,
  2602. attr->timeout);
  2603. }
  2604. roce_set_field(context->qpc_bytes_156,
  2605. QP_CONTEXT_QPC_BYTES_156_RNR_RETRY_COUNT_INIT_M,
  2606. QP_CONTEXT_QPC_BYTES_156_RNR_RETRY_COUNT_INIT_S,
  2607. attr->rnr_retry);
  2608. roce_set_field(context->qpc_bytes_156,
  2609. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_M,
  2610. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_S,
  2611. hr_qp->phy_port);
  2612. roce_set_field(context->qpc_bytes_156,
  2613. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2614. QP_CONTEXT_QPC_BYTES_156_SL_S, attr->ah_attr.sl);
  2615. hr_qp->sl = attr->ah_attr.sl;
  2616. roce_set_field(context->qpc_bytes_156,
  2617. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_M,
  2618. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_S,
  2619. ilog2((unsigned int)attr->max_rd_atomic));
  2620. roce_set_field(context->qpc_bytes_156,
  2621. QP_CONTEXT_QPC_BYTES_156_ACK_REQ_IND_M,
  2622. QP_CONTEXT_QPC_BYTES_156_ACK_REQ_IND_S, 0);
  2623. context->pkt_use_len = 0;
  2624. roce_set_field(context->qpc_bytes_164,
  2625. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_M,
  2626. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_S, attr->sq_psn);
  2627. roce_set_field(context->qpc_bytes_164,
  2628. QP_CONTEXT_QPC_BYTES_164_IRRL_HEAD_M,
  2629. QP_CONTEXT_QPC_BYTES_164_IRRL_HEAD_S, 0);
  2630. roce_set_field(context->qpc_bytes_168,
  2631. QP_CONTEXT_QPC_BYTES_168_RETRY_SQ_PSN_M,
  2632. QP_CONTEXT_QPC_BYTES_168_RETRY_SQ_PSN_S,
  2633. attr->sq_psn);
  2634. roce_set_field(context->qpc_bytes_168,
  2635. QP_CONTEXT_QPC_BYTES_168_SGE_USE_FLA_M,
  2636. QP_CONTEXT_QPC_BYTES_168_SGE_USE_FLA_S, 0);
  2637. roce_set_field(context->qpc_bytes_168,
  2638. QP_CONTEXT_QPC_BYTES_168_DB_TYPE_M,
  2639. QP_CONTEXT_QPC_BYTES_168_DB_TYPE_S, 0);
  2640. roce_set_bit(context->qpc_bytes_168,
  2641. QP_CONTEXT_QPC_BYTES_168_MSG_LP_IND_S, 0);
  2642. roce_set_bit(context->qpc_bytes_168,
  2643. QP_CONTEXT_QPC_BYTES_168_CSDB_LP_IND_S, 0);
  2644. roce_set_bit(context->qpc_bytes_168,
  2645. QP_CONTEXT_QPC_BYTES_168_QP_ERR_FLG_S, 0);
  2646. context->sge_use_len = 0;
  2647. roce_set_field(context->qpc_bytes_176,
  2648. QP_CONTEXT_QPC_BYTES_176_DB_CUR_INDEX_M,
  2649. QP_CONTEXT_QPC_BYTES_176_DB_CUR_INDEX_S, 0);
  2650. roce_set_field(context->qpc_bytes_176,
  2651. QP_CONTEXT_QPC_BYTES_176_RETRY_DB_CUR_INDEX_M,
  2652. QP_CONTEXT_QPC_BYTES_176_RETRY_DB_CUR_INDEX_S,
  2653. 0);
  2654. roce_set_field(context->qpc_bytes_180,
  2655. QP_CONTEXT_QPC_BYTES_180_SQ_CUR_INDEX_M,
  2656. QP_CONTEXT_QPC_BYTES_180_SQ_CUR_INDEX_S, 0);
  2657. roce_set_field(context->qpc_bytes_180,
  2658. QP_CONTEXT_QPC_BYTES_180_SQ_HEAD_M,
  2659. QP_CONTEXT_QPC_BYTES_180_SQ_HEAD_S, 0);
  2660. context->tx_cur_sq_wqe_ba_l = (u32)(mtts[0]);
  2661. roce_set_field(context->qpc_bytes_188,
  2662. QP_CONTEXT_QPC_BYTES_188_TX_CUR_SQ_WQE_BA_H_M,
  2663. QP_CONTEXT_QPC_BYTES_188_TX_CUR_SQ_WQE_BA_H_S,
  2664. (mtts[0]) >> 32);
  2665. roce_set_bit(context->qpc_bytes_188,
  2666. QP_CONTEXT_QPC_BYTES_188_PKT_RETRY_FLG_S, 0);
  2667. roce_set_field(context->qpc_bytes_188,
  2668. QP_CONTEXT_QPC_BYTES_188_TX_RETRY_CUR_INDEX_M,
  2669. QP_CONTEXT_QPC_BYTES_188_TX_RETRY_CUR_INDEX_S,
  2670. 0);
  2671. } else if (!((cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  2672. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  2673. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  2674. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  2675. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  2676. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  2677. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  2678. (cur_state == IB_QPS_ERR && new_state == IB_QPS_ERR))) {
  2679. dev_err(dev, "not support this status migration\n");
  2680. goto out;
  2681. }
  2682. /* Every status migrate must change state */
  2683. roce_set_field(context->qpc_bytes_144,
  2684. QP_CONTEXT_QPC_BYTES_144_QP_STATE_M,
  2685. QP_CONTEXT_QPC_BYTES_144_QP_STATE_S, new_state);
  2686. /* SW pass context to HW */
  2687. ret = hns_roce_v1_qp_modify(hr_dev, &hr_qp->mtt,
  2688. to_hns_roce_state(cur_state),
  2689. to_hns_roce_state(new_state), context,
  2690. hr_qp);
  2691. if (ret) {
  2692. dev_err(dev, "hns_roce_qp_modify failed\n");
  2693. goto out;
  2694. }
  2695. /*
  2696. * Use rst2init to instead of init2init with drv,
  2697. * need to hw to flash RQ HEAD by DB again
  2698. */
  2699. if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2700. /* Memory barrier */
  2701. wmb();
  2702. roce_set_field(doorbell[0], RQ_DOORBELL_U32_4_RQ_HEAD_M,
  2703. RQ_DOORBELL_U32_4_RQ_HEAD_S, hr_qp->rq.head);
  2704. roce_set_field(doorbell[1], RQ_DOORBELL_U32_8_QPN_M,
  2705. RQ_DOORBELL_U32_8_QPN_S, hr_qp->qpn);
  2706. roce_set_field(doorbell[1], RQ_DOORBELL_U32_8_CMD_M,
  2707. RQ_DOORBELL_U32_8_CMD_S, 1);
  2708. roce_set_bit(doorbell[1], RQ_DOORBELL_U32_8_HW_SYNC_S, 1);
  2709. if (ibqp->uobject) {
  2710. hr_qp->rq.db_reg_l = hr_dev->reg_base +
  2711. ROCEE_DB_OTHERS_L_0_REG +
  2712. DB_REG_OFFSET * hr_dev->priv_uar.index;
  2713. }
  2714. hns_roce_write64_k(doorbell, hr_qp->rq.db_reg_l);
  2715. }
  2716. hr_qp->state = new_state;
  2717. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2718. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  2719. if (attr_mask & IB_QP_PORT) {
  2720. hr_qp->port = attr->port_num - 1;
  2721. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  2722. }
  2723. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2724. hns_roce_v1_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  2725. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  2726. if (ibqp->send_cq != ibqp->recv_cq)
  2727. hns_roce_v1_cq_clean(to_hr_cq(ibqp->send_cq),
  2728. hr_qp->qpn, NULL);
  2729. hr_qp->rq.head = 0;
  2730. hr_qp->rq.tail = 0;
  2731. hr_qp->sq.head = 0;
  2732. hr_qp->sq.tail = 0;
  2733. hr_qp->sq_next_wqe = 0;
  2734. }
  2735. out:
  2736. kfree(context);
  2737. return ret;
  2738. }
  2739. int hns_roce_v1_modify_qp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  2740. int attr_mask, enum ib_qp_state cur_state,
  2741. enum ib_qp_state new_state)
  2742. {
  2743. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  2744. return hns_roce_v1_m_sqp(ibqp, attr, attr_mask, cur_state,
  2745. new_state);
  2746. else
  2747. return hns_roce_v1_m_qp(ibqp, attr, attr_mask, cur_state,
  2748. new_state);
  2749. }
  2750. static enum ib_qp_state to_ib_qp_state(enum hns_roce_qp_state state)
  2751. {
  2752. switch (state) {
  2753. case HNS_ROCE_QP_STATE_RST:
  2754. return IB_QPS_RESET;
  2755. case HNS_ROCE_QP_STATE_INIT:
  2756. return IB_QPS_INIT;
  2757. case HNS_ROCE_QP_STATE_RTR:
  2758. return IB_QPS_RTR;
  2759. case HNS_ROCE_QP_STATE_RTS:
  2760. return IB_QPS_RTS;
  2761. case HNS_ROCE_QP_STATE_SQD:
  2762. return IB_QPS_SQD;
  2763. case HNS_ROCE_QP_STATE_ERR:
  2764. return IB_QPS_ERR;
  2765. default:
  2766. return IB_QPS_ERR;
  2767. }
  2768. }
  2769. static int hns_roce_v1_query_qpc(struct hns_roce_dev *hr_dev,
  2770. struct hns_roce_qp *hr_qp,
  2771. struct hns_roce_qp_context *hr_context)
  2772. {
  2773. struct hns_roce_cmd_mailbox *mailbox;
  2774. int ret;
  2775. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2776. if (IS_ERR(mailbox))
  2777. return PTR_ERR(mailbox);
  2778. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  2779. HNS_ROCE_CMD_QUERY_QP,
  2780. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2781. if (!ret)
  2782. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  2783. else
  2784. dev_err(&hr_dev->pdev->dev, "QUERY QP cmd process error\n");
  2785. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2786. return ret;
  2787. }
  2788. static int hns_roce_v1_q_sqp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2789. int qp_attr_mask,
  2790. struct ib_qp_init_attr *qp_init_attr)
  2791. {
  2792. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2793. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2794. struct hns_roce_sqp_context context;
  2795. u32 addr;
  2796. mutex_lock(&hr_qp->mutex);
  2797. if (hr_qp->state == IB_QPS_RESET) {
  2798. qp_attr->qp_state = IB_QPS_RESET;
  2799. goto done;
  2800. }
  2801. addr = ROCEE_QP1C_CFG0_0_REG +
  2802. hr_qp->port * sizeof(struct hns_roce_sqp_context);
  2803. context.qp1c_bytes_4 = roce_read(hr_dev, addr);
  2804. context.sq_rq_bt_l = roce_read(hr_dev, addr + 1);
  2805. context.qp1c_bytes_12 = roce_read(hr_dev, addr + 2);
  2806. context.qp1c_bytes_16 = roce_read(hr_dev, addr + 3);
  2807. context.qp1c_bytes_20 = roce_read(hr_dev, addr + 4);
  2808. context.cur_rq_wqe_ba_l = roce_read(hr_dev, addr + 5);
  2809. context.qp1c_bytes_28 = roce_read(hr_dev, addr + 6);
  2810. context.qp1c_bytes_32 = roce_read(hr_dev, addr + 7);
  2811. context.cur_sq_wqe_ba_l = roce_read(hr_dev, addr + 8);
  2812. context.qp1c_bytes_40 = roce_read(hr_dev, addr + 9);
  2813. hr_qp->state = roce_get_field(context.qp1c_bytes_4,
  2814. QP1C_BYTES_4_QP_STATE_M,
  2815. QP1C_BYTES_4_QP_STATE_S);
  2816. qp_attr->qp_state = hr_qp->state;
  2817. qp_attr->path_mtu = IB_MTU_256;
  2818. qp_attr->path_mig_state = IB_MIG_ARMED;
  2819. qp_attr->qkey = QKEY_VAL;
  2820. qp_attr->rq_psn = 0;
  2821. qp_attr->sq_psn = 0;
  2822. qp_attr->dest_qp_num = 1;
  2823. qp_attr->qp_access_flags = 6;
  2824. qp_attr->pkey_index = roce_get_field(context.qp1c_bytes_20,
  2825. QP1C_BYTES_20_PKEY_IDX_M,
  2826. QP1C_BYTES_20_PKEY_IDX_S);
  2827. qp_attr->port_num = hr_qp->port + 1;
  2828. qp_attr->sq_draining = 0;
  2829. qp_attr->max_rd_atomic = 0;
  2830. qp_attr->max_dest_rd_atomic = 0;
  2831. qp_attr->min_rnr_timer = 0;
  2832. qp_attr->timeout = 0;
  2833. qp_attr->retry_cnt = 0;
  2834. qp_attr->rnr_retry = 0;
  2835. qp_attr->alt_timeout = 0;
  2836. done:
  2837. qp_attr->cur_qp_state = qp_attr->qp_state;
  2838. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  2839. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  2840. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  2841. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  2842. qp_attr->cap.max_inline_data = 0;
  2843. qp_init_attr->cap = qp_attr->cap;
  2844. qp_init_attr->create_flags = 0;
  2845. mutex_unlock(&hr_qp->mutex);
  2846. return 0;
  2847. }
  2848. static int hns_roce_v1_q_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2849. int qp_attr_mask,
  2850. struct ib_qp_init_attr *qp_init_attr)
  2851. {
  2852. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2853. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2854. struct device *dev = &hr_dev->pdev->dev;
  2855. struct hns_roce_qp_context *context;
  2856. int tmp_qp_state = 0;
  2857. int ret = 0;
  2858. int state;
  2859. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2860. if (!context)
  2861. return -ENOMEM;
  2862. memset(qp_attr, 0, sizeof(*qp_attr));
  2863. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  2864. mutex_lock(&hr_qp->mutex);
  2865. if (hr_qp->state == IB_QPS_RESET) {
  2866. qp_attr->qp_state = IB_QPS_RESET;
  2867. goto done;
  2868. }
  2869. ret = hns_roce_v1_query_qpc(hr_dev, hr_qp, context);
  2870. if (ret) {
  2871. dev_err(dev, "query qpc error\n");
  2872. ret = -EINVAL;
  2873. goto out;
  2874. }
  2875. state = roce_get_field(context->qpc_bytes_144,
  2876. QP_CONTEXT_QPC_BYTES_144_QP_STATE_M,
  2877. QP_CONTEXT_QPC_BYTES_144_QP_STATE_S);
  2878. tmp_qp_state = (int)to_ib_qp_state((enum hns_roce_qp_state)state);
  2879. if (tmp_qp_state == -1) {
  2880. dev_err(dev, "to_ib_qp_state error\n");
  2881. ret = -EINVAL;
  2882. goto out;
  2883. }
  2884. hr_qp->state = (u8)tmp_qp_state;
  2885. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  2886. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->qpc_bytes_48,
  2887. QP_CONTEXT_QPC_BYTES_48_MTU_M,
  2888. QP_CONTEXT_QPC_BYTES_48_MTU_S);
  2889. qp_attr->path_mig_state = IB_MIG_ARMED;
  2890. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  2891. qp_attr->qkey = QKEY_VAL;
  2892. qp_attr->rq_psn = roce_get_field(context->qpc_bytes_88,
  2893. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_M,
  2894. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_S);
  2895. qp_attr->sq_psn = (u32)roce_get_field(context->qpc_bytes_164,
  2896. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_M,
  2897. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_S);
  2898. qp_attr->dest_qp_num = (u8)roce_get_field(context->qpc_bytes_36,
  2899. QP_CONTEXT_QPC_BYTES_36_DEST_QP_M,
  2900. QP_CONTEXT_QPC_BYTES_36_DEST_QP_S);
  2901. qp_attr->qp_access_flags = ((roce_get_bit(context->qpc_bytes_4,
  2902. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S)) << 2) |
  2903. ((roce_get_bit(context->qpc_bytes_4,
  2904. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S)) << 1) |
  2905. ((roce_get_bit(context->qpc_bytes_4,
  2906. QP_CONTEXT_QPC_BYTE_4_ATOMIC_OPERATION_ENABLE_S)) << 3);
  2907. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  2908. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  2909. qp_attr->ah_attr.sl = roce_get_field(context->qpc_bytes_156,
  2910. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2911. QP_CONTEXT_QPC_BYTES_156_SL_S);
  2912. qp_attr->ah_attr.grh.flow_label = roce_get_field(
  2913. context->qpc_bytes_48,
  2914. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_M,
  2915. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_S);
  2916. qp_attr->ah_attr.grh.sgid_index = roce_get_field(
  2917. context->qpc_bytes_36,
  2918. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_M,
  2919. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_S);
  2920. qp_attr->ah_attr.grh.hop_limit = roce_get_field(
  2921. context->qpc_bytes_44,
  2922. QP_CONTEXT_QPC_BYTES_44_HOPLMT_M,
  2923. QP_CONTEXT_QPC_BYTES_44_HOPLMT_S);
  2924. qp_attr->ah_attr.grh.traffic_class = roce_get_field(
  2925. context->qpc_bytes_48,
  2926. QP_CONTEXT_QPC_BYTES_48_TCLASS_M,
  2927. QP_CONTEXT_QPC_BYTES_48_TCLASS_S);
  2928. memcpy(qp_attr->ah_attr.grh.dgid.raw, context->dgid,
  2929. sizeof(qp_attr->ah_attr.grh.dgid.raw));
  2930. }
  2931. qp_attr->pkey_index = roce_get_field(context->qpc_bytes_12,
  2932. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2933. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S);
  2934. qp_attr->port_num = hr_qp->port + 1;
  2935. qp_attr->sq_draining = 0;
  2936. qp_attr->max_rd_atomic = roce_get_field(context->qpc_bytes_156,
  2937. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_M,
  2938. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_S);
  2939. qp_attr->max_dest_rd_atomic = roce_get_field(context->qpc_bytes_32,
  2940. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_M,
  2941. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_S);
  2942. qp_attr->min_rnr_timer = (u8)(roce_get_field(context->qpc_bytes_24,
  2943. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_M,
  2944. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_S));
  2945. qp_attr->timeout = (u8)(roce_get_field(context->qpc_bytes_156,
  2946. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2947. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S));
  2948. qp_attr->retry_cnt = roce_get_field(context->qpc_bytes_148,
  2949. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_M,
  2950. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_S);
  2951. qp_attr->rnr_retry = context->rnr_retry;
  2952. done:
  2953. qp_attr->cur_qp_state = qp_attr->qp_state;
  2954. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  2955. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  2956. if (!ibqp->uobject) {
  2957. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  2958. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  2959. } else {
  2960. qp_attr->cap.max_send_wr = 0;
  2961. qp_attr->cap.max_send_sge = 0;
  2962. }
  2963. qp_init_attr->cap = qp_attr->cap;
  2964. out:
  2965. mutex_unlock(&hr_qp->mutex);
  2966. kfree(context);
  2967. return ret;
  2968. }
  2969. int hns_roce_v1_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2970. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  2971. {
  2972. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2973. return hr_qp->doorbell_qpn <= 1 ?
  2974. hns_roce_v1_q_sqp(ibqp, qp_attr, qp_attr_mask, qp_init_attr) :
  2975. hns_roce_v1_q_qp(ibqp, qp_attr, qp_attr_mask, qp_init_attr);
  2976. }
  2977. static int check_qp_db_process_status(struct hns_roce_dev *hr_dev,
  2978. struct hns_roce_qp *hr_qp,
  2979. u32 sdb_issue_ptr,
  2980. u32 *sdb_inv_cnt,
  2981. u32 *wait_stage)
  2982. {
  2983. struct device *dev = &hr_dev->pdev->dev;
  2984. u32 sdb_retry_cnt, old_retry;
  2985. u32 sdb_send_ptr, old_send;
  2986. u32 success_flags = 0;
  2987. u32 cur_cnt, old_cnt;
  2988. unsigned long end;
  2989. u32 send_ptr;
  2990. u32 inv_cnt;
  2991. u32 tsp_st;
  2992. if (*wait_stage > HNS_ROCE_V1_DB_STAGE2 ||
  2993. *wait_stage < HNS_ROCE_V1_DB_STAGE1) {
  2994. dev_err(dev, "QP(0x%lx) db status wait stage(%d) error!\n",
  2995. hr_qp->qpn, *wait_stage);
  2996. return -EINVAL;
  2997. }
  2998. /* Calculate the total timeout for the entire verification process */
  2999. end = msecs_to_jiffies(HNS_ROCE_V1_CHECK_DB_TIMEOUT_MSECS) + jiffies;
  3000. if (*wait_stage == HNS_ROCE_V1_DB_STAGE1) {
  3001. /* Query db process status, until hw process completely */
  3002. sdb_send_ptr = roce_read(hr_dev, ROCEE_SDB_SEND_PTR_REG);
  3003. while (roce_hw_index_cmp_lt(sdb_send_ptr, sdb_issue_ptr,
  3004. ROCEE_SDB_PTR_CMP_BITS)) {
  3005. if (!time_before(jiffies, end)) {
  3006. dev_dbg(dev, "QP(0x%lx) db process stage1 timeout. issue 0x%x send 0x%x.\n",
  3007. hr_qp->qpn, sdb_issue_ptr,
  3008. sdb_send_ptr);
  3009. return 0;
  3010. }
  3011. msleep(HNS_ROCE_V1_CHECK_DB_SLEEP_MSECS);
  3012. sdb_send_ptr = roce_read(hr_dev,
  3013. ROCEE_SDB_SEND_PTR_REG);
  3014. }
  3015. if (roce_get_field(sdb_issue_ptr,
  3016. ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_M,
  3017. ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_S) ==
  3018. roce_get_field(sdb_send_ptr,
  3019. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3020. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S)) {
  3021. old_send = roce_read(hr_dev, ROCEE_SDB_SEND_PTR_REG);
  3022. old_retry = roce_read(hr_dev, ROCEE_SDB_RETRY_CNT_REG);
  3023. do {
  3024. tsp_st = roce_read(hr_dev, ROCEE_TSP_BP_ST_REG);
  3025. if (roce_get_bit(tsp_st,
  3026. ROCEE_TSP_BP_ST_QH_FIFO_ENTRY_S) == 1) {
  3027. *wait_stage = HNS_ROCE_V1_DB_WAIT_OK;
  3028. return 0;
  3029. }
  3030. if (!time_before(jiffies, end)) {
  3031. dev_dbg(dev, "QP(0x%lx) db process stage1 timeout when send ptr equals issue ptr.\n"
  3032. "issue 0x%x send 0x%x.\n",
  3033. hr_qp->qpn, sdb_issue_ptr,
  3034. sdb_send_ptr);
  3035. return 0;
  3036. }
  3037. msleep(HNS_ROCE_V1_CHECK_DB_SLEEP_MSECS);
  3038. sdb_send_ptr = roce_read(hr_dev,
  3039. ROCEE_SDB_SEND_PTR_REG);
  3040. sdb_retry_cnt = roce_read(hr_dev,
  3041. ROCEE_SDB_RETRY_CNT_REG);
  3042. cur_cnt = roce_get_field(sdb_send_ptr,
  3043. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3044. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S) +
  3045. roce_get_field(sdb_retry_cnt,
  3046. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_M,
  3047. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S);
  3048. if (!roce_get_bit(tsp_st,
  3049. ROCEE_CNT_CLR_CE_CNT_CLR_CE_S)) {
  3050. old_cnt = roce_get_field(old_send,
  3051. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3052. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S) +
  3053. roce_get_field(old_retry,
  3054. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_M,
  3055. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S);
  3056. if (cur_cnt - old_cnt > SDB_ST_CMP_VAL)
  3057. success_flags = 1;
  3058. } else {
  3059. old_cnt = roce_get_field(old_send,
  3060. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3061. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S);
  3062. if (cur_cnt - old_cnt > SDB_ST_CMP_VAL)
  3063. success_flags = 1;
  3064. else {
  3065. send_ptr = roce_get_field(old_send,
  3066. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3067. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S) +
  3068. roce_get_field(sdb_retry_cnt,
  3069. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_M,
  3070. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S);
  3071. roce_set_field(old_send,
  3072. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3073. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S,
  3074. send_ptr);
  3075. }
  3076. }
  3077. } while (!success_flags);
  3078. }
  3079. *wait_stage = HNS_ROCE_V1_DB_STAGE2;
  3080. /* Get list pointer */
  3081. *sdb_inv_cnt = roce_read(hr_dev, ROCEE_SDB_INV_CNT_REG);
  3082. dev_dbg(dev, "QP(0x%lx) db process stage2. inv cnt = 0x%x.\n",
  3083. hr_qp->qpn, *sdb_inv_cnt);
  3084. }
  3085. if (*wait_stage == HNS_ROCE_V1_DB_STAGE2) {
  3086. /* Query db's list status, until hw reversal */
  3087. inv_cnt = roce_read(hr_dev, ROCEE_SDB_INV_CNT_REG);
  3088. while (roce_hw_index_cmp_lt(inv_cnt,
  3089. *sdb_inv_cnt + SDB_INV_CNT_OFFSET,
  3090. ROCEE_SDB_CNT_CMP_BITS)) {
  3091. if (!time_before(jiffies, end)) {
  3092. dev_dbg(dev, "QP(0x%lx) db process stage2 timeout. inv cnt 0x%x.\n",
  3093. hr_qp->qpn, inv_cnt);
  3094. return 0;
  3095. }
  3096. msleep(HNS_ROCE_V1_CHECK_DB_SLEEP_MSECS);
  3097. inv_cnt = roce_read(hr_dev, ROCEE_SDB_INV_CNT_REG);
  3098. }
  3099. *wait_stage = HNS_ROCE_V1_DB_WAIT_OK;
  3100. }
  3101. return 0;
  3102. }
  3103. static int check_qp_reset_state(struct hns_roce_dev *hr_dev,
  3104. struct hns_roce_qp *hr_qp,
  3105. struct hns_roce_qp_work *qp_work_entry,
  3106. int *is_timeout)
  3107. {
  3108. struct device *dev = &hr_dev->pdev->dev;
  3109. u32 sdb_issue_ptr;
  3110. int ret;
  3111. if (hr_qp->state != IB_QPS_RESET) {
  3112. /* Set qp to ERR, waiting for hw complete processing all dbs */
  3113. ret = hns_roce_v1_modify_qp(&hr_qp->ibqp, NULL, 0, hr_qp->state,
  3114. IB_QPS_ERR);
  3115. if (ret) {
  3116. dev_err(dev, "Modify QP(0x%lx) to ERR failed!\n",
  3117. hr_qp->qpn);
  3118. return ret;
  3119. }
  3120. /* Record issued doorbell */
  3121. sdb_issue_ptr = roce_read(hr_dev, ROCEE_SDB_ISSUE_PTR_REG);
  3122. qp_work_entry->sdb_issue_ptr = sdb_issue_ptr;
  3123. qp_work_entry->db_wait_stage = HNS_ROCE_V1_DB_STAGE1;
  3124. /* Query db process status, until hw process completely */
  3125. ret = check_qp_db_process_status(hr_dev, hr_qp, sdb_issue_ptr,
  3126. &qp_work_entry->sdb_inv_cnt,
  3127. &qp_work_entry->db_wait_stage);
  3128. if (ret) {
  3129. dev_err(dev, "Check QP(0x%lx) db process status failed!\n",
  3130. hr_qp->qpn);
  3131. return ret;
  3132. }
  3133. if (qp_work_entry->db_wait_stage != HNS_ROCE_V1_DB_WAIT_OK) {
  3134. qp_work_entry->sche_cnt = 0;
  3135. *is_timeout = 1;
  3136. return 0;
  3137. }
  3138. /* Modify qp to reset before destroying qp */
  3139. ret = hns_roce_v1_modify_qp(&hr_qp->ibqp, NULL, 0, hr_qp->state,
  3140. IB_QPS_RESET);
  3141. if (ret) {
  3142. dev_err(dev, "Modify QP(0x%lx) to RST failed!\n",
  3143. hr_qp->qpn);
  3144. return ret;
  3145. }
  3146. }
  3147. return 0;
  3148. }
  3149. static void hns_roce_v1_destroy_qp_work_fn(struct work_struct *work)
  3150. {
  3151. struct hns_roce_qp_work *qp_work_entry;
  3152. struct hns_roce_v1_priv *priv;
  3153. struct hns_roce_dev *hr_dev;
  3154. struct hns_roce_qp *hr_qp;
  3155. struct device *dev;
  3156. int ret;
  3157. qp_work_entry = container_of(work, struct hns_roce_qp_work, work);
  3158. hr_dev = to_hr_dev(qp_work_entry->ib_dev);
  3159. dev = &hr_dev->pdev->dev;
  3160. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  3161. hr_qp = qp_work_entry->qp;
  3162. dev_dbg(dev, "Schedule destroy QP(0x%lx) work.\n", hr_qp->qpn);
  3163. qp_work_entry->sche_cnt++;
  3164. /* Query db process status, until hw process completely */
  3165. ret = check_qp_db_process_status(hr_dev, hr_qp,
  3166. qp_work_entry->sdb_issue_ptr,
  3167. &qp_work_entry->sdb_inv_cnt,
  3168. &qp_work_entry->db_wait_stage);
  3169. if (ret) {
  3170. dev_err(dev, "Check QP(0x%lx) db process status failed!\n",
  3171. hr_qp->qpn);
  3172. return;
  3173. }
  3174. if (qp_work_entry->db_wait_stage != HNS_ROCE_V1_DB_WAIT_OK &&
  3175. priv->des_qp.requeue_flag) {
  3176. queue_work(priv->des_qp.qp_wq, work);
  3177. return;
  3178. }
  3179. /* Modify qp to reset before destroying qp */
  3180. ret = hns_roce_v1_modify_qp(&hr_qp->ibqp, NULL, 0, hr_qp->state,
  3181. IB_QPS_RESET);
  3182. if (ret) {
  3183. dev_err(dev, "Modify QP(0x%lx) to RST failed!\n", hr_qp->qpn);
  3184. return;
  3185. }
  3186. hns_roce_qp_remove(hr_dev, hr_qp);
  3187. hns_roce_qp_free(hr_dev, hr_qp);
  3188. if (hr_qp->ibqp.qp_type == IB_QPT_RC) {
  3189. /* RC QP, release QPN */
  3190. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  3191. kfree(hr_qp);
  3192. } else
  3193. kfree(hr_to_hr_sqp(hr_qp));
  3194. kfree(qp_work_entry);
  3195. dev_dbg(dev, "Accomplished destroy QP(0x%lx) work.\n", hr_qp->qpn);
  3196. }
  3197. int hns_roce_v1_destroy_qp(struct ib_qp *ibqp)
  3198. {
  3199. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3200. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3201. struct device *dev = &hr_dev->pdev->dev;
  3202. struct hns_roce_qp_work qp_work_entry;
  3203. struct hns_roce_qp_work *qp_work;
  3204. struct hns_roce_v1_priv *priv;
  3205. struct hns_roce_cq *send_cq, *recv_cq;
  3206. int is_user = !!ibqp->pd->uobject;
  3207. int is_timeout = 0;
  3208. int ret;
  3209. ret = check_qp_reset_state(hr_dev, hr_qp, &qp_work_entry, &is_timeout);
  3210. if (ret) {
  3211. dev_err(dev, "QP reset state check failed(%d)!\n", ret);
  3212. return ret;
  3213. }
  3214. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  3215. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  3216. hns_roce_lock_cqs(send_cq, recv_cq);
  3217. if (!is_user) {
  3218. __hns_roce_v1_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  3219. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  3220. if (send_cq != recv_cq)
  3221. __hns_roce_v1_cq_clean(send_cq, hr_qp->qpn, NULL);
  3222. }
  3223. hns_roce_unlock_cqs(send_cq, recv_cq);
  3224. if (!is_timeout) {
  3225. hns_roce_qp_remove(hr_dev, hr_qp);
  3226. hns_roce_qp_free(hr_dev, hr_qp);
  3227. /* RC QP, release QPN */
  3228. if (hr_qp->ibqp.qp_type == IB_QPT_RC)
  3229. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  3230. }
  3231. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  3232. if (is_user)
  3233. ib_umem_release(hr_qp->umem);
  3234. else {
  3235. kfree(hr_qp->sq.wrid);
  3236. kfree(hr_qp->rq.wrid);
  3237. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  3238. }
  3239. if (!is_timeout) {
  3240. if (hr_qp->ibqp.qp_type == IB_QPT_RC)
  3241. kfree(hr_qp);
  3242. else
  3243. kfree(hr_to_hr_sqp(hr_qp));
  3244. } else {
  3245. qp_work = kzalloc(sizeof(*qp_work), GFP_KERNEL);
  3246. if (!qp_work)
  3247. return -ENOMEM;
  3248. INIT_WORK(&qp_work->work, hns_roce_v1_destroy_qp_work_fn);
  3249. qp_work->ib_dev = &hr_dev->ib_dev;
  3250. qp_work->qp = hr_qp;
  3251. qp_work->db_wait_stage = qp_work_entry.db_wait_stage;
  3252. qp_work->sdb_issue_ptr = qp_work_entry.sdb_issue_ptr;
  3253. qp_work->sdb_inv_cnt = qp_work_entry.sdb_inv_cnt;
  3254. qp_work->sche_cnt = qp_work_entry.sche_cnt;
  3255. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  3256. queue_work(priv->des_qp.qp_wq, &qp_work->work);
  3257. dev_dbg(dev, "Begin destroy QP(0x%lx) work.\n", hr_qp->qpn);
  3258. }
  3259. return 0;
  3260. }
  3261. int hns_roce_v1_destroy_cq(struct ib_cq *ibcq)
  3262. {
  3263. struct hns_roce_dev *hr_dev = to_hr_dev(ibcq->device);
  3264. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  3265. struct device *dev = &hr_dev->pdev->dev;
  3266. u32 cqe_cnt_ori;
  3267. u32 cqe_cnt_cur;
  3268. u32 cq_buf_size;
  3269. int wait_time = 0;
  3270. int ret = 0;
  3271. hns_roce_free_cq(hr_dev, hr_cq);
  3272. /*
  3273. * Before freeing cq buffer, we need to ensure that the outstanding CQE
  3274. * have been written by checking the CQE counter.
  3275. */
  3276. cqe_cnt_ori = roce_read(hr_dev, ROCEE_SCAEP_WR_CQE_CNT);
  3277. while (1) {
  3278. if (roce_read(hr_dev, ROCEE_CAEP_CQE_WCMD_EMPTY) &
  3279. HNS_ROCE_CQE_WCMD_EMPTY_BIT)
  3280. break;
  3281. cqe_cnt_cur = roce_read(hr_dev, ROCEE_SCAEP_WR_CQE_CNT);
  3282. if ((cqe_cnt_cur - cqe_cnt_ori) >= HNS_ROCE_MIN_CQE_CNT)
  3283. break;
  3284. msleep(HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS);
  3285. if (wait_time > HNS_ROCE_MAX_FREE_CQ_WAIT_CNT) {
  3286. dev_warn(dev, "Destroy cq 0x%lx timeout!\n",
  3287. hr_cq->cqn);
  3288. ret = -ETIMEDOUT;
  3289. break;
  3290. }
  3291. wait_time++;
  3292. }
  3293. hns_roce_mtt_cleanup(hr_dev, &hr_cq->hr_buf.hr_mtt);
  3294. if (ibcq->uobject)
  3295. ib_umem_release(hr_cq->umem);
  3296. else {
  3297. /* Free the buff of stored cq */
  3298. cq_buf_size = (ibcq->cqe + 1) * hr_dev->caps.cq_entry_sz;
  3299. hns_roce_buf_free(hr_dev, cq_buf_size, &hr_cq->hr_buf.hr_buf);
  3300. }
  3301. kfree(hr_cq);
  3302. return ret;
  3303. }
  3304. struct hns_roce_v1_priv hr_v1_priv;
  3305. struct hns_roce_hw hns_roce_hw_v1 = {
  3306. .reset = hns_roce_v1_reset,
  3307. .hw_profile = hns_roce_v1_profile,
  3308. .hw_init = hns_roce_v1_init,
  3309. .hw_exit = hns_roce_v1_exit,
  3310. .set_gid = hns_roce_v1_set_gid,
  3311. .set_mac = hns_roce_v1_set_mac,
  3312. .set_mtu = hns_roce_v1_set_mtu,
  3313. .write_mtpt = hns_roce_v1_write_mtpt,
  3314. .write_cqc = hns_roce_v1_write_cqc,
  3315. .clear_hem = hns_roce_v1_clear_hem,
  3316. .modify_qp = hns_roce_v1_modify_qp,
  3317. .query_qp = hns_roce_v1_query_qp,
  3318. .destroy_qp = hns_roce_v1_destroy_qp,
  3319. .post_send = hns_roce_v1_post_send,
  3320. .post_recv = hns_roce_v1_post_recv,
  3321. .req_notify_cq = hns_roce_v1_req_notify_cq,
  3322. .poll_cq = hns_roce_v1_poll_cq,
  3323. .dereg_mr = hns_roce_v1_dereg_mr,
  3324. .destroy_cq = hns_roce_v1_destroy_cq,
  3325. .priv = &hr_v1_priv,
  3326. };