coresight-etm-perf.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Copyright(C) 2015 Linaro Limited. All rights reserved.
  3. * Author: Mathieu Poirier <mathieu.poirier@linaro.org>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/coresight.h>
  18. #include <linux/coresight-pmu.h>
  19. #include <linux/cpumask.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/mm.h>
  23. #include <linux/init.h>
  24. #include <linux/perf_event.h>
  25. #include <linux/slab.h>
  26. #include <linux/types.h>
  27. #include <linux/workqueue.h>
  28. #include "coresight-etm-perf.h"
  29. #include "coresight-priv.h"
  30. static struct pmu etm_pmu;
  31. static bool etm_perf_up;
  32. /**
  33. * struct etm_event_data - Coresight specifics associated to an event
  34. * @work: Handle to free allocated memory outside IRQ context.
  35. * @mask: Hold the CPU(s) this event was set for.
  36. * @snk_config: The sink configuration.
  37. * @path: An array of path, each slot for one CPU.
  38. */
  39. struct etm_event_data {
  40. struct work_struct work;
  41. cpumask_t mask;
  42. void *snk_config;
  43. struct list_head **path;
  44. };
  45. static DEFINE_PER_CPU(struct perf_output_handle, ctx_handle);
  46. static DEFINE_PER_CPU(struct coresight_device *, csdev_src);
  47. /* ETMv3.5/PTM's ETMCR is 'config' */
  48. PMU_FORMAT_ATTR(cycacc, "config:" __stringify(ETM_OPT_CYCACC));
  49. PMU_FORMAT_ATTR(timestamp, "config:" __stringify(ETM_OPT_TS));
  50. static struct attribute *etm_config_formats_attr[] = {
  51. &format_attr_cycacc.attr,
  52. &format_attr_timestamp.attr,
  53. NULL,
  54. };
  55. static struct attribute_group etm_pmu_format_group = {
  56. .name = "format",
  57. .attrs = etm_config_formats_attr,
  58. };
  59. static const struct attribute_group *etm_pmu_attr_groups[] = {
  60. &etm_pmu_format_group,
  61. NULL,
  62. };
  63. static void etm_event_read(struct perf_event *event) {}
  64. static int etm_addr_filters_alloc(struct perf_event *event)
  65. {
  66. struct etm_filters *filters;
  67. int node = event->cpu == -1 ? -1 : cpu_to_node(event->cpu);
  68. filters = kzalloc_node(sizeof(struct etm_filters), GFP_KERNEL, node);
  69. if (!filters)
  70. return -ENOMEM;
  71. if (event->parent)
  72. memcpy(filters, event->parent->hw.addr_filters,
  73. sizeof(*filters));
  74. event->hw.addr_filters = filters;
  75. return 0;
  76. }
  77. static void etm_event_destroy(struct perf_event *event)
  78. {
  79. kfree(event->hw.addr_filters);
  80. event->hw.addr_filters = NULL;
  81. }
  82. static int etm_event_init(struct perf_event *event)
  83. {
  84. int ret = 0;
  85. if (event->attr.type != etm_pmu.type) {
  86. ret = -ENOENT;
  87. goto out;
  88. }
  89. ret = etm_addr_filters_alloc(event);
  90. if (ret)
  91. goto out;
  92. event->destroy = etm_event_destroy;
  93. out:
  94. return ret;
  95. }
  96. static void free_event_data(struct work_struct *work)
  97. {
  98. int cpu;
  99. cpumask_t *mask;
  100. struct etm_event_data *event_data;
  101. struct coresight_device *sink;
  102. event_data = container_of(work, struct etm_event_data, work);
  103. mask = &event_data->mask;
  104. /*
  105. * First deal with the sink configuration. See comment in
  106. * etm_setup_aux() about why we take the first available path.
  107. */
  108. if (event_data->snk_config) {
  109. cpu = cpumask_first(mask);
  110. sink = coresight_get_sink(event_data->path[cpu]);
  111. if (sink_ops(sink)->free_buffer)
  112. sink_ops(sink)->free_buffer(event_data->snk_config);
  113. }
  114. for_each_cpu(cpu, mask) {
  115. if (!(IS_ERR_OR_NULL(event_data->path[cpu])))
  116. coresight_release_path(event_data->path[cpu]);
  117. }
  118. kfree(event_data->path);
  119. kfree(event_data);
  120. }
  121. static void *alloc_event_data(int cpu)
  122. {
  123. int size;
  124. cpumask_t *mask;
  125. struct etm_event_data *event_data;
  126. /* First get memory for the session's data */
  127. event_data = kzalloc(sizeof(struct etm_event_data), GFP_KERNEL);
  128. if (!event_data)
  129. return NULL;
  130. /* Make sure nothing disappears under us */
  131. get_online_cpus();
  132. size = num_online_cpus();
  133. mask = &event_data->mask;
  134. if (cpu != -1)
  135. cpumask_set_cpu(cpu, mask);
  136. else
  137. cpumask_copy(mask, cpu_online_mask);
  138. put_online_cpus();
  139. /*
  140. * Each CPU has a single path between source and destination. As such
  141. * allocate an array using CPU numbers as indexes. That way a path
  142. * for any CPU can easily be accessed at any given time. We proceed
  143. * the same way for sessions involving a single CPU. The cost of
  144. * unused memory when dealing with single CPU trace scenarios is small
  145. * compared to the cost of searching through an optimized array.
  146. */
  147. event_data->path = kcalloc(size,
  148. sizeof(struct list_head *), GFP_KERNEL);
  149. if (!event_data->path) {
  150. kfree(event_data);
  151. return NULL;
  152. }
  153. return event_data;
  154. }
  155. static void etm_free_aux(void *data)
  156. {
  157. struct etm_event_data *event_data = data;
  158. schedule_work(&event_data->work);
  159. }
  160. static void *etm_setup_aux(int event_cpu, void **pages,
  161. int nr_pages, bool overwrite)
  162. {
  163. int cpu;
  164. cpumask_t *mask;
  165. struct coresight_device *sink;
  166. struct etm_event_data *event_data = NULL;
  167. event_data = alloc_event_data(event_cpu);
  168. if (!event_data)
  169. return NULL;
  170. /*
  171. * In theory nothing prevent tracers in a trace session from being
  172. * associated with different sinks, nor having a sink per tracer. But
  173. * until we have HW with this kind of topology we need to assume tracers
  174. * in a trace session are using the same sink. Therefore go through
  175. * the coresight bus and pick the first enabled sink.
  176. *
  177. * When operated from sysFS users are responsible to enable the sink
  178. * while from perf, the perf tools will do it based on the choice made
  179. * on the cmd line. As such the "enable_sink" flag in sysFS is reset.
  180. */
  181. sink = coresight_get_enabled_sink(true);
  182. if (!sink)
  183. goto err;
  184. INIT_WORK(&event_data->work, free_event_data);
  185. mask = &event_data->mask;
  186. /* Setup the path for each CPU in a trace session */
  187. for_each_cpu(cpu, mask) {
  188. struct coresight_device *csdev;
  189. csdev = per_cpu(csdev_src, cpu);
  190. if (!csdev)
  191. goto err;
  192. /*
  193. * Building a path doesn't enable it, it simply builds a
  194. * list of devices from source to sink that can be
  195. * referenced later when the path is actually needed.
  196. */
  197. event_data->path[cpu] = coresight_build_path(csdev, sink);
  198. if (IS_ERR(event_data->path[cpu]))
  199. goto err;
  200. }
  201. if (!sink_ops(sink)->alloc_buffer)
  202. goto err;
  203. cpu = cpumask_first(mask);
  204. /* Get the AUX specific data from the sink buffer */
  205. event_data->snk_config =
  206. sink_ops(sink)->alloc_buffer(sink, cpu, pages,
  207. nr_pages, overwrite);
  208. if (!event_data->snk_config)
  209. goto err;
  210. out:
  211. return event_data;
  212. err:
  213. etm_free_aux(event_data);
  214. event_data = NULL;
  215. goto out;
  216. }
  217. static void etm_event_start(struct perf_event *event, int flags)
  218. {
  219. int cpu = smp_processor_id();
  220. struct etm_event_data *event_data;
  221. struct perf_output_handle *handle = this_cpu_ptr(&ctx_handle);
  222. struct coresight_device *sink, *csdev = per_cpu(csdev_src, cpu);
  223. if (!csdev)
  224. goto fail;
  225. /*
  226. * Deal with the ring buffer API and get a handle on the
  227. * session's information.
  228. */
  229. event_data = perf_aux_output_begin(handle, event);
  230. if (!event_data)
  231. goto fail;
  232. /* We need a sink, no need to continue without one */
  233. sink = coresight_get_sink(event_data->path[cpu]);
  234. if (WARN_ON_ONCE(!sink || !sink_ops(sink)->set_buffer))
  235. goto fail_end_stop;
  236. /* Configure the sink */
  237. if (sink_ops(sink)->set_buffer(sink, handle,
  238. event_data->snk_config))
  239. goto fail_end_stop;
  240. /* Nothing will happen without a path */
  241. if (coresight_enable_path(event_data->path[cpu], CS_MODE_PERF))
  242. goto fail_end_stop;
  243. /* Tell the perf core the event is alive */
  244. event->hw.state = 0;
  245. /* Finally enable the tracer */
  246. if (source_ops(csdev)->enable(csdev, event, CS_MODE_PERF))
  247. goto fail_end_stop;
  248. out:
  249. return;
  250. fail_end_stop:
  251. perf_aux_output_end(handle, 0, true);
  252. fail:
  253. event->hw.state = PERF_HES_STOPPED;
  254. goto out;
  255. }
  256. static void etm_event_stop(struct perf_event *event, int mode)
  257. {
  258. bool lost;
  259. int cpu = smp_processor_id();
  260. unsigned long size;
  261. struct coresight_device *sink, *csdev = per_cpu(csdev_src, cpu);
  262. struct perf_output_handle *handle = this_cpu_ptr(&ctx_handle);
  263. struct etm_event_data *event_data = perf_get_aux(handle);
  264. if (event->hw.state == PERF_HES_STOPPED)
  265. return;
  266. if (!csdev)
  267. return;
  268. sink = coresight_get_sink(event_data->path[cpu]);
  269. if (!sink)
  270. return;
  271. /* stop tracer */
  272. source_ops(csdev)->disable(csdev, event);
  273. /* tell the core */
  274. event->hw.state = PERF_HES_STOPPED;
  275. if (mode & PERF_EF_UPDATE) {
  276. if (WARN_ON_ONCE(handle->event != event))
  277. return;
  278. /* update trace information */
  279. if (!sink_ops(sink)->update_buffer)
  280. return;
  281. sink_ops(sink)->update_buffer(sink, handle,
  282. event_data->snk_config);
  283. if (!sink_ops(sink)->reset_buffer)
  284. return;
  285. size = sink_ops(sink)->reset_buffer(sink, handle,
  286. event_data->snk_config,
  287. &lost);
  288. perf_aux_output_end(handle, size, lost);
  289. }
  290. /* Disabling the path make its elements available to other sessions */
  291. coresight_disable_path(event_data->path[cpu]);
  292. }
  293. static int etm_event_add(struct perf_event *event, int mode)
  294. {
  295. int ret = 0;
  296. struct hw_perf_event *hwc = &event->hw;
  297. if (mode & PERF_EF_START) {
  298. etm_event_start(event, 0);
  299. if (hwc->state & PERF_HES_STOPPED)
  300. ret = -EINVAL;
  301. } else {
  302. hwc->state = PERF_HES_STOPPED;
  303. }
  304. return ret;
  305. }
  306. static void etm_event_del(struct perf_event *event, int mode)
  307. {
  308. etm_event_stop(event, PERF_EF_UPDATE);
  309. }
  310. static int etm_addr_filters_validate(struct list_head *filters)
  311. {
  312. bool range = false, address = false;
  313. int index = 0;
  314. struct perf_addr_filter *filter;
  315. list_for_each_entry(filter, filters, entry) {
  316. /*
  317. * No need to go further if there's no more
  318. * room for filters.
  319. */
  320. if (++index > ETM_ADDR_CMP_MAX)
  321. return -EOPNOTSUPP;
  322. /*
  323. * As taken from the struct perf_addr_filter documentation:
  324. * @range: 1: range, 0: address
  325. *
  326. * At this time we don't allow range and start/stop filtering
  327. * to cohabitate, they have to be mutually exclusive.
  328. */
  329. if ((filter->range == 1) && address)
  330. return -EOPNOTSUPP;
  331. if ((filter->range == 0) && range)
  332. return -EOPNOTSUPP;
  333. /*
  334. * For range filtering, the second address in the address
  335. * range comparator needs to be higher than the first.
  336. * Invalid otherwise.
  337. */
  338. if (filter->range && filter->size == 0)
  339. return -EINVAL;
  340. /*
  341. * Everything checks out with this filter, record what we've
  342. * received before moving on to the next one.
  343. */
  344. if (filter->range)
  345. range = true;
  346. else
  347. address = true;
  348. }
  349. return 0;
  350. }
  351. static void etm_addr_filters_sync(struct perf_event *event)
  352. {
  353. struct perf_addr_filters_head *head = perf_event_addr_filters(event);
  354. unsigned long start, stop, *offs = event->addr_filters_offs;
  355. struct etm_filters *filters = event->hw.addr_filters;
  356. struct etm_filter *etm_filter;
  357. struct perf_addr_filter *filter;
  358. int i = 0;
  359. list_for_each_entry(filter, &head->list, entry) {
  360. start = filter->offset + offs[i];
  361. stop = start + filter->size;
  362. etm_filter = &filters->etm_filter[i];
  363. if (filter->range == 1) {
  364. etm_filter->start_addr = start;
  365. etm_filter->stop_addr = stop;
  366. etm_filter->type = ETM_ADDR_TYPE_RANGE;
  367. } else {
  368. if (filter->filter == 1) {
  369. etm_filter->start_addr = start;
  370. etm_filter->type = ETM_ADDR_TYPE_START;
  371. } else {
  372. etm_filter->stop_addr = stop;
  373. etm_filter->type = ETM_ADDR_TYPE_STOP;
  374. }
  375. }
  376. i++;
  377. }
  378. filters->nr_filters = i;
  379. }
  380. int etm_perf_symlink(struct coresight_device *csdev, bool link)
  381. {
  382. char entry[sizeof("cpu9999999")];
  383. int ret = 0, cpu = source_ops(csdev)->cpu_id(csdev);
  384. struct device *pmu_dev = etm_pmu.dev;
  385. struct device *cs_dev = &csdev->dev;
  386. sprintf(entry, "cpu%d", cpu);
  387. if (!etm_perf_up)
  388. return -EPROBE_DEFER;
  389. if (link) {
  390. ret = sysfs_create_link(&pmu_dev->kobj, &cs_dev->kobj, entry);
  391. if (ret)
  392. return ret;
  393. per_cpu(csdev_src, cpu) = csdev;
  394. } else {
  395. sysfs_remove_link(&pmu_dev->kobj, entry);
  396. per_cpu(csdev_src, cpu) = NULL;
  397. }
  398. return 0;
  399. }
  400. static int __init etm_perf_init(void)
  401. {
  402. int ret;
  403. etm_pmu.capabilities = PERF_PMU_CAP_EXCLUSIVE;
  404. etm_pmu.attr_groups = etm_pmu_attr_groups;
  405. etm_pmu.task_ctx_nr = perf_sw_context;
  406. etm_pmu.read = etm_event_read;
  407. etm_pmu.event_init = etm_event_init;
  408. etm_pmu.setup_aux = etm_setup_aux;
  409. etm_pmu.free_aux = etm_free_aux;
  410. etm_pmu.start = etm_event_start;
  411. etm_pmu.stop = etm_event_stop;
  412. etm_pmu.add = etm_event_add;
  413. etm_pmu.del = etm_event_del;
  414. etm_pmu.addr_filters_sync = etm_addr_filters_sync;
  415. etm_pmu.addr_filters_validate = etm_addr_filters_validate;
  416. etm_pmu.nr_addr_filters = ETM_ADDR_CMP_MAX;
  417. ret = perf_pmu_register(&etm_pmu, CORESIGHT_ETM_PMU_NAME, -1);
  418. if (ret == 0)
  419. etm_perf_up = true;
  420. return ret;
  421. }
  422. device_initcall(etm_perf_init);