gm200.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  19. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  20. * DEALINGS IN THE SOFTWARE.
  21. */
  22. #include "acr.h"
  23. #include "gm200.h"
  24. #include <core/gpuobj.h>
  25. #include <subdev/fb.h>
  26. #include <engine/falcon.h>
  27. #include <subdev/mc.h>
  28. /**
  29. * gm200_secboot_run_blob() - run the given high-secure blob
  30. *
  31. */
  32. int
  33. gm200_secboot_run_blob(struct nvkm_secboot *sb, struct nvkm_gpuobj *blob)
  34. {
  35. struct gm200_secboot *gsb = gm200_secboot(sb);
  36. struct nvkm_subdev *subdev = &gsb->base.subdev;
  37. struct nvkm_falcon *falcon = gsb->base.boot_falcon;
  38. struct nvkm_vma vma;
  39. int ret;
  40. ret = nvkm_falcon_get(falcon, subdev);
  41. if (ret)
  42. return ret;
  43. /* Map the HS firmware so the HS bootloader can see it */
  44. ret = nvkm_gpuobj_map(blob, gsb->vm, NV_MEM_ACCESS_RW, &vma);
  45. if (ret) {
  46. nvkm_falcon_put(falcon, subdev);
  47. return ret;
  48. }
  49. /* Reset and set the falcon up */
  50. ret = nvkm_falcon_reset(falcon);
  51. if (ret)
  52. goto end;
  53. nvkm_falcon_bind_context(falcon, gsb->inst);
  54. /* Load the HS bootloader into the falcon's IMEM/DMEM */
  55. ret = sb->acr->func->load(sb->acr, &gsb->base, blob, vma.offset);
  56. if (ret)
  57. goto end;
  58. /* Disable interrupts as we will poll for the HALT bit */
  59. nvkm_mc_intr_mask(sb->subdev.device, falcon->owner->index, false);
  60. /* Set default error value in mailbox register */
  61. nvkm_falcon_wr32(falcon, 0x040, 0xdeada5a5);
  62. /* Start the HS bootloader */
  63. nvkm_falcon_set_start_addr(falcon, sb->acr->start_address);
  64. nvkm_falcon_start(falcon);
  65. ret = nvkm_falcon_wait_for_halt(falcon, 100);
  66. if (ret)
  67. goto end;
  68. /* If mailbox register contains an error code, then ACR has failed */
  69. ret = nvkm_falcon_rd32(falcon, 0x040);
  70. if (ret) {
  71. nvkm_error(subdev, "ACR boot failed, ret 0x%08x", ret);
  72. ret = -EINVAL;
  73. goto end;
  74. }
  75. end:
  76. /* Reenable interrupts */
  77. nvkm_mc_intr_mask(sb->subdev.device, falcon->owner->index, true);
  78. /* We don't need the ACR firmware anymore */
  79. nvkm_gpuobj_unmap(&vma);
  80. nvkm_falcon_put(falcon, subdev);
  81. return ret;
  82. }
  83. int
  84. gm200_secboot_oneinit(struct nvkm_secboot *sb)
  85. {
  86. struct gm200_secboot *gsb = gm200_secboot(sb);
  87. struct nvkm_device *device = sb->subdev.device;
  88. struct nvkm_vm *vm;
  89. const u64 vm_area_len = 600 * 1024;
  90. int ret;
  91. /* Allocate instance block and VM */
  92. ret = nvkm_gpuobj_new(device, 0x1000, 0, true, NULL, &gsb->inst);
  93. if (ret)
  94. return ret;
  95. ret = nvkm_gpuobj_new(device, 0x8000, 0, true, NULL, &gsb->pgd);
  96. if (ret)
  97. return ret;
  98. ret = nvkm_vm_new(device, 0, vm_area_len, 0, NULL, &vm);
  99. if (ret)
  100. return ret;
  101. atomic_inc(&vm->engref[NVKM_SUBDEV_PMU]);
  102. ret = nvkm_vm_ref(vm, &gsb->vm, gsb->pgd);
  103. nvkm_vm_ref(NULL, &vm, NULL);
  104. if (ret)
  105. return ret;
  106. nvkm_kmap(gsb->inst);
  107. nvkm_wo32(gsb->inst, 0x200, lower_32_bits(gsb->pgd->addr));
  108. nvkm_wo32(gsb->inst, 0x204, upper_32_bits(gsb->pgd->addr));
  109. nvkm_wo32(gsb->inst, 0x208, lower_32_bits(vm_area_len - 1));
  110. nvkm_wo32(gsb->inst, 0x20c, upper_32_bits(vm_area_len - 1));
  111. nvkm_done(gsb->inst);
  112. if (sb->acr->func->oneinit) {
  113. ret = sb->acr->func->oneinit(sb->acr, sb);
  114. if (ret)
  115. return ret;
  116. }
  117. return 0;
  118. }
  119. int
  120. gm200_secboot_fini(struct nvkm_secboot *sb, bool suspend)
  121. {
  122. int ret = 0;
  123. if (sb->acr->func->fini)
  124. ret = sb->acr->func->fini(sb->acr, sb, suspend);
  125. return ret;
  126. }
  127. void *
  128. gm200_secboot_dtor(struct nvkm_secboot *sb)
  129. {
  130. struct gm200_secboot *gsb = gm200_secboot(sb);
  131. sb->acr->func->dtor(sb->acr);
  132. nvkm_vm_ref(NULL, &gsb->vm, gsb->pgd);
  133. nvkm_gpuobj_del(&gsb->pgd);
  134. nvkm_gpuobj_del(&gsb->inst);
  135. return gsb;
  136. }
  137. static const struct nvkm_secboot_func
  138. gm200_secboot = {
  139. .dtor = gm200_secboot_dtor,
  140. .oneinit = gm200_secboot_oneinit,
  141. .fini = gm200_secboot_fini,
  142. .run_blob = gm200_secboot_run_blob,
  143. };
  144. int
  145. gm200_secboot_new(struct nvkm_device *device, int index,
  146. struct nvkm_secboot **psb)
  147. {
  148. int ret;
  149. struct gm200_secboot *gsb;
  150. struct nvkm_acr *acr;
  151. acr = acr_r361_new(BIT(NVKM_SECBOOT_FALCON_FECS) |
  152. BIT(NVKM_SECBOOT_FALCON_GPCCS));
  153. if (IS_ERR(acr))
  154. return PTR_ERR(acr);
  155. gsb = kzalloc(sizeof(*gsb), GFP_KERNEL);
  156. if (!gsb) {
  157. psb = NULL;
  158. return -ENOMEM;
  159. }
  160. *psb = &gsb->base;
  161. ret = nvkm_secboot_ctor(&gm200_secboot, acr, device, index, &gsb->base);
  162. if (ret)
  163. return ret;
  164. return 0;
  165. }
  166. MODULE_FIRMWARE("nvidia/gm200/acr/bl.bin");
  167. MODULE_FIRMWARE("nvidia/gm200/acr/ucode_load.bin");
  168. MODULE_FIRMWARE("nvidia/gm200/acr/ucode_unload.bin");
  169. MODULE_FIRMWARE("nvidia/gm200/gr/fecs_bl.bin");
  170. MODULE_FIRMWARE("nvidia/gm200/gr/fecs_inst.bin");
  171. MODULE_FIRMWARE("nvidia/gm200/gr/fecs_data.bin");
  172. MODULE_FIRMWARE("nvidia/gm200/gr/fecs_sig.bin");
  173. MODULE_FIRMWARE("nvidia/gm200/gr/gpccs_bl.bin");
  174. MODULE_FIRMWARE("nvidia/gm200/gr/gpccs_inst.bin");
  175. MODULE_FIRMWARE("nvidia/gm200/gr/gpccs_data.bin");
  176. MODULE_FIRMWARE("nvidia/gm200/gr/gpccs_sig.bin");
  177. MODULE_FIRMWARE("nvidia/gm200/gr/sw_ctx.bin");
  178. MODULE_FIRMWARE("nvidia/gm200/gr/sw_nonctx.bin");
  179. MODULE_FIRMWARE("nvidia/gm200/gr/sw_bundle_init.bin");
  180. MODULE_FIRMWARE("nvidia/gm200/gr/sw_method_init.bin");
  181. MODULE_FIRMWARE("nvidia/gm204/acr/bl.bin");
  182. MODULE_FIRMWARE("nvidia/gm204/acr/ucode_load.bin");
  183. MODULE_FIRMWARE("nvidia/gm204/acr/ucode_unload.bin");
  184. MODULE_FIRMWARE("nvidia/gm204/gr/fecs_bl.bin");
  185. MODULE_FIRMWARE("nvidia/gm204/gr/fecs_inst.bin");
  186. MODULE_FIRMWARE("nvidia/gm204/gr/fecs_data.bin");
  187. MODULE_FIRMWARE("nvidia/gm204/gr/fecs_sig.bin");
  188. MODULE_FIRMWARE("nvidia/gm204/gr/gpccs_bl.bin");
  189. MODULE_FIRMWARE("nvidia/gm204/gr/gpccs_inst.bin");
  190. MODULE_FIRMWARE("nvidia/gm204/gr/gpccs_data.bin");
  191. MODULE_FIRMWARE("nvidia/gm204/gr/gpccs_sig.bin");
  192. MODULE_FIRMWARE("nvidia/gm204/gr/sw_ctx.bin");
  193. MODULE_FIRMWARE("nvidia/gm204/gr/sw_nonctx.bin");
  194. MODULE_FIRMWARE("nvidia/gm204/gr/sw_bundle_init.bin");
  195. MODULE_FIRMWARE("nvidia/gm204/gr/sw_method_init.bin");
  196. MODULE_FIRMWARE("nvidia/gm206/acr/bl.bin");
  197. MODULE_FIRMWARE("nvidia/gm206/acr/ucode_load.bin");
  198. MODULE_FIRMWARE("nvidia/gm206/acr/ucode_unload.bin");
  199. MODULE_FIRMWARE("nvidia/gm206/gr/fecs_bl.bin");
  200. MODULE_FIRMWARE("nvidia/gm206/gr/fecs_inst.bin");
  201. MODULE_FIRMWARE("nvidia/gm206/gr/fecs_data.bin");
  202. MODULE_FIRMWARE("nvidia/gm206/gr/fecs_sig.bin");
  203. MODULE_FIRMWARE("nvidia/gm206/gr/gpccs_bl.bin");
  204. MODULE_FIRMWARE("nvidia/gm206/gr/gpccs_inst.bin");
  205. MODULE_FIRMWARE("nvidia/gm206/gr/gpccs_data.bin");
  206. MODULE_FIRMWARE("nvidia/gm206/gr/gpccs_sig.bin");
  207. MODULE_FIRMWARE("nvidia/gm206/gr/sw_ctx.bin");
  208. MODULE_FIRMWARE("nvidia/gm206/gr/sw_nonctx.bin");
  209. MODULE_FIRMWARE("nvidia/gm206/gr/sw_bundle_init.bin");
  210. MODULE_FIRMWARE("nvidia/gm206/gr/sw_method_init.bin");
  211. MODULE_FIRMWARE("nvidia/gp100/acr/bl.bin");
  212. MODULE_FIRMWARE("nvidia/gp100/acr/ucode_load.bin");
  213. MODULE_FIRMWARE("nvidia/gp100/acr/ucode_unload.bin");
  214. MODULE_FIRMWARE("nvidia/gp100/gr/fecs_bl.bin");
  215. MODULE_FIRMWARE("nvidia/gp100/gr/fecs_inst.bin");
  216. MODULE_FIRMWARE("nvidia/gp100/gr/fecs_data.bin");
  217. MODULE_FIRMWARE("nvidia/gp100/gr/fecs_sig.bin");
  218. MODULE_FIRMWARE("nvidia/gp100/gr/gpccs_bl.bin");
  219. MODULE_FIRMWARE("nvidia/gp100/gr/gpccs_inst.bin");
  220. MODULE_FIRMWARE("nvidia/gp100/gr/gpccs_data.bin");
  221. MODULE_FIRMWARE("nvidia/gp100/gr/gpccs_sig.bin");
  222. MODULE_FIRMWARE("nvidia/gp100/gr/sw_ctx.bin");
  223. MODULE_FIRMWARE("nvidia/gp100/gr/sw_nonctx.bin");
  224. MODULE_FIRMWARE("nvidia/gp100/gr/sw_bundle_init.bin");
  225. MODULE_FIRMWARE("nvidia/gp100/gr/sw_method_init.bin");