nv40.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "nv04.h"
  25. #include "channv04.h"
  26. #include "regsnv04.h"
  27. #include <core/ramht.h>
  28. #include <subdev/fb.h>
  29. #include <subdev/instmem.h>
  30. static const struct nv04_fifo_ramfc
  31. nv40_fifo_ramfc[] = {
  32. { 32, 0, 0x00, 0, NV04_PFIFO_CACHE1_DMA_PUT },
  33. { 32, 0, 0x04, 0, NV04_PFIFO_CACHE1_DMA_GET },
  34. { 32, 0, 0x08, 0, NV10_PFIFO_CACHE1_REF_CNT },
  35. { 32, 0, 0x0c, 0, NV04_PFIFO_CACHE1_DMA_INSTANCE },
  36. { 32, 0, 0x10, 0, NV04_PFIFO_CACHE1_DMA_DCOUNT },
  37. { 32, 0, 0x14, 0, NV04_PFIFO_CACHE1_DMA_STATE },
  38. { 28, 0, 0x18, 0, NV04_PFIFO_CACHE1_DMA_FETCH },
  39. { 2, 28, 0x18, 28, 0x002058 },
  40. { 32, 0, 0x1c, 0, NV04_PFIFO_CACHE1_ENGINE },
  41. { 32, 0, 0x20, 0, NV04_PFIFO_CACHE1_PULL1 },
  42. { 32, 0, 0x24, 0, NV10_PFIFO_CACHE1_ACQUIRE_VALUE },
  43. { 32, 0, 0x28, 0, NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP },
  44. { 32, 0, 0x2c, 0, NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT },
  45. { 32, 0, 0x30, 0, NV10_PFIFO_CACHE1_SEMAPHORE },
  46. { 32, 0, 0x34, 0, NV10_PFIFO_CACHE1_DMA_SUBROUTINE },
  47. { 32, 0, 0x38, 0, NV40_PFIFO_GRCTX_INSTANCE },
  48. { 17, 0, 0x3c, 0, NV04_PFIFO_DMA_TIMESLICE },
  49. { 32, 0, 0x40, 0, 0x0032e4 },
  50. { 32, 0, 0x44, 0, 0x0032e8 },
  51. { 32, 0, 0x4c, 0, 0x002088 },
  52. { 32, 0, 0x50, 0, 0x003300 },
  53. { 32, 0, 0x54, 0, 0x00330c },
  54. {}
  55. };
  56. static void
  57. nv40_fifo_init(struct nvkm_fifo *base)
  58. {
  59. struct nv04_fifo *fifo = nv04_fifo(base);
  60. struct nvkm_device *device = fifo->base.engine.subdev.device;
  61. struct nvkm_fb *fb = device->fb;
  62. struct nvkm_instmem *imem = device->imem;
  63. struct nvkm_ramht *ramht = imem->ramht;
  64. struct nvkm_memory *ramro = imem->ramro;
  65. struct nvkm_memory *ramfc = imem->ramfc;
  66. nvkm_wr32(device, 0x002040, 0x000000ff);
  67. nvkm_wr32(device, 0x002044, 0x2101ffff);
  68. nvkm_wr32(device, 0x002058, 0x00000001);
  69. nvkm_wr32(device, NV03_PFIFO_RAMHT, (0x03 << 24) /* search 128 */ |
  70. ((ramht->bits - 9) << 16) |
  71. (ramht->gpuobj->addr >> 8));
  72. nvkm_wr32(device, NV03_PFIFO_RAMRO, nvkm_memory_addr(ramro) >> 8);
  73. switch (device->chipset) {
  74. case 0x47:
  75. case 0x49:
  76. case 0x4b:
  77. nvkm_wr32(device, 0x002230, 0x00000001);
  78. case 0x40:
  79. case 0x41:
  80. case 0x42:
  81. case 0x43:
  82. case 0x45:
  83. case 0x48:
  84. nvkm_wr32(device, 0x002220, 0x00030002);
  85. break;
  86. default:
  87. nvkm_wr32(device, 0x002230, 0x00000000);
  88. nvkm_wr32(device, 0x002220, ((fb->ram->size - 512 * 1024 +
  89. nvkm_memory_addr(ramfc)) >> 16) |
  90. 0x00030000);
  91. break;
  92. }
  93. nvkm_wr32(device, NV03_PFIFO_CACHE1_PUSH1, fifo->base.nr - 1);
  94. nvkm_wr32(device, NV03_PFIFO_INTR_0, 0xffffffff);
  95. nvkm_wr32(device, NV03_PFIFO_INTR_EN_0, 0xffffffff);
  96. nvkm_wr32(device, NV03_PFIFO_CACHE1_PUSH0, 1);
  97. nvkm_wr32(device, NV04_PFIFO_CACHE1_PULL0, 1);
  98. nvkm_wr32(device, NV03_PFIFO_CACHES, 1);
  99. }
  100. static const struct nvkm_fifo_func
  101. nv40_fifo = {
  102. .init = nv40_fifo_init,
  103. .intr = nv04_fifo_intr,
  104. .pause = nv04_fifo_pause,
  105. .start = nv04_fifo_start,
  106. .chan = {
  107. &nv40_fifo_dma_oclass,
  108. NULL
  109. },
  110. };
  111. int
  112. nv40_fifo_new(struct nvkm_device *device, int index, struct nvkm_fifo **pfifo)
  113. {
  114. return nv04_fifo_new_(&nv40_fifo, device, index, 32,
  115. nv40_fifo_ramfc, pfifo);
  116. }