base.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "priv.h"
  25. #include "acpi.h"
  26. #include <core/notify.h>
  27. #include <core/option.h>
  28. #include <subdev/bios.h>
  29. static DEFINE_MUTEX(nv_devices_mutex);
  30. static LIST_HEAD(nv_devices);
  31. static struct nvkm_device *
  32. nvkm_device_find_locked(u64 handle)
  33. {
  34. struct nvkm_device *device;
  35. list_for_each_entry(device, &nv_devices, head) {
  36. if (device->handle == handle)
  37. return device;
  38. }
  39. return NULL;
  40. }
  41. struct nvkm_device *
  42. nvkm_device_find(u64 handle)
  43. {
  44. struct nvkm_device *device;
  45. mutex_lock(&nv_devices_mutex);
  46. device = nvkm_device_find_locked(handle);
  47. mutex_unlock(&nv_devices_mutex);
  48. return device;
  49. }
  50. int
  51. nvkm_device_list(u64 *name, int size)
  52. {
  53. struct nvkm_device *device;
  54. int nr = 0;
  55. mutex_lock(&nv_devices_mutex);
  56. list_for_each_entry(device, &nv_devices, head) {
  57. if (nr++ < size)
  58. name[nr - 1] = device->handle;
  59. }
  60. mutex_unlock(&nv_devices_mutex);
  61. return nr;
  62. }
  63. static const struct nvkm_device_chip
  64. null_chipset = {
  65. .name = "NULL",
  66. .bios = nvkm_bios_new,
  67. };
  68. static const struct nvkm_device_chip
  69. nv4_chipset = {
  70. .name = "NV04",
  71. .bios = nvkm_bios_new,
  72. .bus = nv04_bus_new,
  73. .clk = nv04_clk_new,
  74. .devinit = nv04_devinit_new,
  75. .fb = nv04_fb_new,
  76. .i2c = nv04_i2c_new,
  77. .imem = nv04_instmem_new,
  78. .mc = nv04_mc_new,
  79. .mmu = nv04_mmu_new,
  80. .pci = nv04_pci_new,
  81. .timer = nv04_timer_new,
  82. .disp = nv04_disp_new,
  83. .dma = nv04_dma_new,
  84. .fifo = nv04_fifo_new,
  85. .gr = nv04_gr_new,
  86. .sw = nv04_sw_new,
  87. };
  88. static const struct nvkm_device_chip
  89. nv5_chipset = {
  90. .name = "NV05",
  91. .bios = nvkm_bios_new,
  92. .bus = nv04_bus_new,
  93. .clk = nv04_clk_new,
  94. .devinit = nv05_devinit_new,
  95. .fb = nv04_fb_new,
  96. .i2c = nv04_i2c_new,
  97. .imem = nv04_instmem_new,
  98. .mc = nv04_mc_new,
  99. .mmu = nv04_mmu_new,
  100. .pci = nv04_pci_new,
  101. .timer = nv04_timer_new,
  102. .disp = nv04_disp_new,
  103. .dma = nv04_dma_new,
  104. .fifo = nv04_fifo_new,
  105. .gr = nv04_gr_new,
  106. .sw = nv04_sw_new,
  107. };
  108. static const struct nvkm_device_chip
  109. nv10_chipset = {
  110. .name = "NV10",
  111. .bios = nvkm_bios_new,
  112. .bus = nv04_bus_new,
  113. .clk = nv04_clk_new,
  114. .devinit = nv10_devinit_new,
  115. .fb = nv10_fb_new,
  116. .gpio = nv10_gpio_new,
  117. .i2c = nv04_i2c_new,
  118. .imem = nv04_instmem_new,
  119. .mc = nv04_mc_new,
  120. .mmu = nv04_mmu_new,
  121. .pci = nv04_pci_new,
  122. .timer = nv04_timer_new,
  123. .disp = nv04_disp_new,
  124. .dma = nv04_dma_new,
  125. .gr = nv10_gr_new,
  126. };
  127. static const struct nvkm_device_chip
  128. nv11_chipset = {
  129. .name = "NV11",
  130. .bios = nvkm_bios_new,
  131. .bus = nv04_bus_new,
  132. .clk = nv04_clk_new,
  133. .devinit = nv10_devinit_new,
  134. .fb = nv10_fb_new,
  135. .gpio = nv10_gpio_new,
  136. .i2c = nv04_i2c_new,
  137. .imem = nv04_instmem_new,
  138. .mc = nv11_mc_new,
  139. .mmu = nv04_mmu_new,
  140. .pci = nv04_pci_new,
  141. .timer = nv04_timer_new,
  142. .disp = nv04_disp_new,
  143. .dma = nv04_dma_new,
  144. .fifo = nv10_fifo_new,
  145. .gr = nv15_gr_new,
  146. .sw = nv10_sw_new,
  147. };
  148. static const struct nvkm_device_chip
  149. nv15_chipset = {
  150. .name = "NV15",
  151. .bios = nvkm_bios_new,
  152. .bus = nv04_bus_new,
  153. .clk = nv04_clk_new,
  154. .devinit = nv10_devinit_new,
  155. .fb = nv10_fb_new,
  156. .gpio = nv10_gpio_new,
  157. .i2c = nv04_i2c_new,
  158. .imem = nv04_instmem_new,
  159. .mc = nv04_mc_new,
  160. .mmu = nv04_mmu_new,
  161. .pci = nv04_pci_new,
  162. .timer = nv04_timer_new,
  163. .disp = nv04_disp_new,
  164. .dma = nv04_dma_new,
  165. .fifo = nv10_fifo_new,
  166. .gr = nv15_gr_new,
  167. .sw = nv10_sw_new,
  168. };
  169. static const struct nvkm_device_chip
  170. nv17_chipset = {
  171. .name = "NV17",
  172. .bios = nvkm_bios_new,
  173. .bus = nv04_bus_new,
  174. .clk = nv04_clk_new,
  175. .devinit = nv10_devinit_new,
  176. .fb = nv10_fb_new,
  177. .gpio = nv10_gpio_new,
  178. .i2c = nv04_i2c_new,
  179. .imem = nv04_instmem_new,
  180. .mc = nv17_mc_new,
  181. .mmu = nv04_mmu_new,
  182. .pci = nv04_pci_new,
  183. .timer = nv04_timer_new,
  184. .disp = nv04_disp_new,
  185. .dma = nv04_dma_new,
  186. .fifo = nv17_fifo_new,
  187. .gr = nv17_gr_new,
  188. .sw = nv10_sw_new,
  189. };
  190. static const struct nvkm_device_chip
  191. nv18_chipset = {
  192. .name = "NV18",
  193. .bios = nvkm_bios_new,
  194. .bus = nv04_bus_new,
  195. .clk = nv04_clk_new,
  196. .devinit = nv10_devinit_new,
  197. .fb = nv10_fb_new,
  198. .gpio = nv10_gpio_new,
  199. .i2c = nv04_i2c_new,
  200. .imem = nv04_instmem_new,
  201. .mc = nv17_mc_new,
  202. .mmu = nv04_mmu_new,
  203. .pci = nv04_pci_new,
  204. .timer = nv04_timer_new,
  205. .disp = nv04_disp_new,
  206. .dma = nv04_dma_new,
  207. .fifo = nv17_fifo_new,
  208. .gr = nv17_gr_new,
  209. .sw = nv10_sw_new,
  210. };
  211. static const struct nvkm_device_chip
  212. nv1a_chipset = {
  213. .name = "nForce",
  214. .bios = nvkm_bios_new,
  215. .bus = nv04_bus_new,
  216. .clk = nv04_clk_new,
  217. .devinit = nv1a_devinit_new,
  218. .fb = nv1a_fb_new,
  219. .gpio = nv10_gpio_new,
  220. .i2c = nv04_i2c_new,
  221. .imem = nv04_instmem_new,
  222. .mc = nv04_mc_new,
  223. .mmu = nv04_mmu_new,
  224. .pci = nv04_pci_new,
  225. .timer = nv04_timer_new,
  226. .disp = nv04_disp_new,
  227. .dma = nv04_dma_new,
  228. .fifo = nv10_fifo_new,
  229. .gr = nv15_gr_new,
  230. .sw = nv10_sw_new,
  231. };
  232. static const struct nvkm_device_chip
  233. nv1f_chipset = {
  234. .name = "nForce2",
  235. .bios = nvkm_bios_new,
  236. .bus = nv04_bus_new,
  237. .clk = nv04_clk_new,
  238. .devinit = nv1a_devinit_new,
  239. .fb = nv1a_fb_new,
  240. .gpio = nv10_gpio_new,
  241. .i2c = nv04_i2c_new,
  242. .imem = nv04_instmem_new,
  243. .mc = nv17_mc_new,
  244. .mmu = nv04_mmu_new,
  245. .pci = nv04_pci_new,
  246. .timer = nv04_timer_new,
  247. .disp = nv04_disp_new,
  248. .dma = nv04_dma_new,
  249. .fifo = nv17_fifo_new,
  250. .gr = nv17_gr_new,
  251. .sw = nv10_sw_new,
  252. };
  253. static const struct nvkm_device_chip
  254. nv20_chipset = {
  255. .name = "NV20",
  256. .bios = nvkm_bios_new,
  257. .bus = nv04_bus_new,
  258. .clk = nv04_clk_new,
  259. .devinit = nv20_devinit_new,
  260. .fb = nv20_fb_new,
  261. .gpio = nv10_gpio_new,
  262. .i2c = nv04_i2c_new,
  263. .imem = nv04_instmem_new,
  264. .mc = nv17_mc_new,
  265. .mmu = nv04_mmu_new,
  266. .pci = nv04_pci_new,
  267. .timer = nv04_timer_new,
  268. .disp = nv04_disp_new,
  269. .dma = nv04_dma_new,
  270. .fifo = nv17_fifo_new,
  271. .gr = nv20_gr_new,
  272. .sw = nv10_sw_new,
  273. };
  274. static const struct nvkm_device_chip
  275. nv25_chipset = {
  276. .name = "NV25",
  277. .bios = nvkm_bios_new,
  278. .bus = nv04_bus_new,
  279. .clk = nv04_clk_new,
  280. .devinit = nv20_devinit_new,
  281. .fb = nv25_fb_new,
  282. .gpio = nv10_gpio_new,
  283. .i2c = nv04_i2c_new,
  284. .imem = nv04_instmem_new,
  285. .mc = nv17_mc_new,
  286. .mmu = nv04_mmu_new,
  287. .pci = nv04_pci_new,
  288. .timer = nv04_timer_new,
  289. .disp = nv04_disp_new,
  290. .dma = nv04_dma_new,
  291. .fifo = nv17_fifo_new,
  292. .gr = nv25_gr_new,
  293. .sw = nv10_sw_new,
  294. };
  295. static const struct nvkm_device_chip
  296. nv28_chipset = {
  297. .name = "NV28",
  298. .bios = nvkm_bios_new,
  299. .bus = nv04_bus_new,
  300. .clk = nv04_clk_new,
  301. .devinit = nv20_devinit_new,
  302. .fb = nv25_fb_new,
  303. .gpio = nv10_gpio_new,
  304. .i2c = nv04_i2c_new,
  305. .imem = nv04_instmem_new,
  306. .mc = nv17_mc_new,
  307. .mmu = nv04_mmu_new,
  308. .pci = nv04_pci_new,
  309. .timer = nv04_timer_new,
  310. .disp = nv04_disp_new,
  311. .dma = nv04_dma_new,
  312. .fifo = nv17_fifo_new,
  313. .gr = nv25_gr_new,
  314. .sw = nv10_sw_new,
  315. };
  316. static const struct nvkm_device_chip
  317. nv2a_chipset = {
  318. .name = "NV2A",
  319. .bios = nvkm_bios_new,
  320. .bus = nv04_bus_new,
  321. .clk = nv04_clk_new,
  322. .devinit = nv20_devinit_new,
  323. .fb = nv25_fb_new,
  324. .gpio = nv10_gpio_new,
  325. .i2c = nv04_i2c_new,
  326. .imem = nv04_instmem_new,
  327. .mc = nv17_mc_new,
  328. .mmu = nv04_mmu_new,
  329. .pci = nv04_pci_new,
  330. .timer = nv04_timer_new,
  331. .disp = nv04_disp_new,
  332. .dma = nv04_dma_new,
  333. .fifo = nv17_fifo_new,
  334. .gr = nv2a_gr_new,
  335. .sw = nv10_sw_new,
  336. };
  337. static const struct nvkm_device_chip
  338. nv30_chipset = {
  339. .name = "NV30",
  340. .bios = nvkm_bios_new,
  341. .bus = nv04_bus_new,
  342. .clk = nv04_clk_new,
  343. .devinit = nv20_devinit_new,
  344. .fb = nv30_fb_new,
  345. .gpio = nv10_gpio_new,
  346. .i2c = nv04_i2c_new,
  347. .imem = nv04_instmem_new,
  348. .mc = nv17_mc_new,
  349. .mmu = nv04_mmu_new,
  350. .pci = nv04_pci_new,
  351. .timer = nv04_timer_new,
  352. .disp = nv04_disp_new,
  353. .dma = nv04_dma_new,
  354. .fifo = nv17_fifo_new,
  355. .gr = nv30_gr_new,
  356. .sw = nv10_sw_new,
  357. };
  358. static const struct nvkm_device_chip
  359. nv31_chipset = {
  360. .name = "NV31",
  361. .bios = nvkm_bios_new,
  362. .bus = nv31_bus_new,
  363. .clk = nv04_clk_new,
  364. .devinit = nv20_devinit_new,
  365. .fb = nv30_fb_new,
  366. .gpio = nv10_gpio_new,
  367. .i2c = nv04_i2c_new,
  368. .imem = nv04_instmem_new,
  369. .mc = nv17_mc_new,
  370. .mmu = nv04_mmu_new,
  371. .pci = nv04_pci_new,
  372. .timer = nv04_timer_new,
  373. .disp = nv04_disp_new,
  374. .dma = nv04_dma_new,
  375. .fifo = nv17_fifo_new,
  376. .gr = nv30_gr_new,
  377. .mpeg = nv31_mpeg_new,
  378. .sw = nv10_sw_new,
  379. };
  380. static const struct nvkm_device_chip
  381. nv34_chipset = {
  382. .name = "NV34",
  383. .bios = nvkm_bios_new,
  384. .bus = nv31_bus_new,
  385. .clk = nv04_clk_new,
  386. .devinit = nv10_devinit_new,
  387. .fb = nv10_fb_new,
  388. .gpio = nv10_gpio_new,
  389. .i2c = nv04_i2c_new,
  390. .imem = nv04_instmem_new,
  391. .mc = nv17_mc_new,
  392. .mmu = nv04_mmu_new,
  393. .pci = nv04_pci_new,
  394. .timer = nv04_timer_new,
  395. .disp = nv04_disp_new,
  396. .dma = nv04_dma_new,
  397. .fifo = nv17_fifo_new,
  398. .gr = nv34_gr_new,
  399. .mpeg = nv31_mpeg_new,
  400. .sw = nv10_sw_new,
  401. };
  402. static const struct nvkm_device_chip
  403. nv35_chipset = {
  404. .name = "NV35",
  405. .bios = nvkm_bios_new,
  406. .bus = nv04_bus_new,
  407. .clk = nv04_clk_new,
  408. .devinit = nv20_devinit_new,
  409. .fb = nv35_fb_new,
  410. .gpio = nv10_gpio_new,
  411. .i2c = nv04_i2c_new,
  412. .imem = nv04_instmem_new,
  413. .mc = nv17_mc_new,
  414. .mmu = nv04_mmu_new,
  415. .pci = nv04_pci_new,
  416. .timer = nv04_timer_new,
  417. .disp = nv04_disp_new,
  418. .dma = nv04_dma_new,
  419. .fifo = nv17_fifo_new,
  420. .gr = nv35_gr_new,
  421. .sw = nv10_sw_new,
  422. };
  423. static const struct nvkm_device_chip
  424. nv36_chipset = {
  425. .name = "NV36",
  426. .bios = nvkm_bios_new,
  427. .bus = nv31_bus_new,
  428. .clk = nv04_clk_new,
  429. .devinit = nv20_devinit_new,
  430. .fb = nv36_fb_new,
  431. .gpio = nv10_gpio_new,
  432. .i2c = nv04_i2c_new,
  433. .imem = nv04_instmem_new,
  434. .mc = nv17_mc_new,
  435. .mmu = nv04_mmu_new,
  436. .pci = nv04_pci_new,
  437. .timer = nv04_timer_new,
  438. .disp = nv04_disp_new,
  439. .dma = nv04_dma_new,
  440. .fifo = nv17_fifo_new,
  441. .gr = nv35_gr_new,
  442. .mpeg = nv31_mpeg_new,
  443. .sw = nv10_sw_new,
  444. };
  445. static const struct nvkm_device_chip
  446. nv40_chipset = {
  447. .name = "NV40",
  448. .bios = nvkm_bios_new,
  449. .bus = nv31_bus_new,
  450. .clk = nv40_clk_new,
  451. .devinit = nv1a_devinit_new,
  452. .fb = nv40_fb_new,
  453. .gpio = nv10_gpio_new,
  454. .i2c = nv04_i2c_new,
  455. .imem = nv40_instmem_new,
  456. .mc = nv17_mc_new,
  457. .mmu = nv04_mmu_new,
  458. .pci = nv40_pci_new,
  459. .therm = nv40_therm_new,
  460. .timer = nv40_timer_new,
  461. .volt = nv40_volt_new,
  462. .disp = nv04_disp_new,
  463. .dma = nv04_dma_new,
  464. .fifo = nv40_fifo_new,
  465. .gr = nv40_gr_new,
  466. .mpeg = nv40_mpeg_new,
  467. .pm = nv40_pm_new,
  468. .sw = nv10_sw_new,
  469. };
  470. static const struct nvkm_device_chip
  471. nv41_chipset = {
  472. .name = "NV41",
  473. .bios = nvkm_bios_new,
  474. .bus = nv31_bus_new,
  475. .clk = nv40_clk_new,
  476. .devinit = nv1a_devinit_new,
  477. .fb = nv41_fb_new,
  478. .gpio = nv10_gpio_new,
  479. .i2c = nv04_i2c_new,
  480. .imem = nv40_instmem_new,
  481. .mc = nv17_mc_new,
  482. .mmu = nv41_mmu_new,
  483. .pci = nv40_pci_new,
  484. .therm = nv40_therm_new,
  485. .timer = nv41_timer_new,
  486. .volt = nv40_volt_new,
  487. .disp = nv04_disp_new,
  488. .dma = nv04_dma_new,
  489. .fifo = nv40_fifo_new,
  490. .gr = nv40_gr_new,
  491. .mpeg = nv40_mpeg_new,
  492. .pm = nv40_pm_new,
  493. .sw = nv10_sw_new,
  494. };
  495. static const struct nvkm_device_chip
  496. nv42_chipset = {
  497. .name = "NV42",
  498. .bios = nvkm_bios_new,
  499. .bus = nv31_bus_new,
  500. .clk = nv40_clk_new,
  501. .devinit = nv1a_devinit_new,
  502. .fb = nv41_fb_new,
  503. .gpio = nv10_gpio_new,
  504. .i2c = nv04_i2c_new,
  505. .imem = nv40_instmem_new,
  506. .mc = nv17_mc_new,
  507. .mmu = nv41_mmu_new,
  508. .pci = nv40_pci_new,
  509. .therm = nv40_therm_new,
  510. .timer = nv41_timer_new,
  511. .volt = nv40_volt_new,
  512. .disp = nv04_disp_new,
  513. .dma = nv04_dma_new,
  514. .fifo = nv40_fifo_new,
  515. .gr = nv40_gr_new,
  516. .mpeg = nv40_mpeg_new,
  517. .pm = nv40_pm_new,
  518. .sw = nv10_sw_new,
  519. };
  520. static const struct nvkm_device_chip
  521. nv43_chipset = {
  522. .name = "NV43",
  523. .bios = nvkm_bios_new,
  524. .bus = nv31_bus_new,
  525. .clk = nv40_clk_new,
  526. .devinit = nv1a_devinit_new,
  527. .fb = nv41_fb_new,
  528. .gpio = nv10_gpio_new,
  529. .i2c = nv04_i2c_new,
  530. .imem = nv40_instmem_new,
  531. .mc = nv17_mc_new,
  532. .mmu = nv41_mmu_new,
  533. .pci = nv40_pci_new,
  534. .therm = nv40_therm_new,
  535. .timer = nv41_timer_new,
  536. .volt = nv40_volt_new,
  537. .disp = nv04_disp_new,
  538. .dma = nv04_dma_new,
  539. .fifo = nv40_fifo_new,
  540. .gr = nv40_gr_new,
  541. .mpeg = nv40_mpeg_new,
  542. .pm = nv40_pm_new,
  543. .sw = nv10_sw_new,
  544. };
  545. static const struct nvkm_device_chip
  546. nv44_chipset = {
  547. .name = "NV44",
  548. .bios = nvkm_bios_new,
  549. .bus = nv31_bus_new,
  550. .clk = nv40_clk_new,
  551. .devinit = nv1a_devinit_new,
  552. .fb = nv44_fb_new,
  553. .gpio = nv10_gpio_new,
  554. .i2c = nv04_i2c_new,
  555. .imem = nv40_instmem_new,
  556. .mc = nv44_mc_new,
  557. .mmu = nv44_mmu_new,
  558. .pci = nv40_pci_new,
  559. .therm = nv40_therm_new,
  560. .timer = nv41_timer_new,
  561. .volt = nv40_volt_new,
  562. .disp = nv04_disp_new,
  563. .dma = nv04_dma_new,
  564. .fifo = nv40_fifo_new,
  565. .gr = nv44_gr_new,
  566. .mpeg = nv44_mpeg_new,
  567. .pm = nv40_pm_new,
  568. .sw = nv10_sw_new,
  569. };
  570. static const struct nvkm_device_chip
  571. nv45_chipset = {
  572. .name = "NV45",
  573. .bios = nvkm_bios_new,
  574. .bus = nv31_bus_new,
  575. .clk = nv40_clk_new,
  576. .devinit = nv1a_devinit_new,
  577. .fb = nv40_fb_new,
  578. .gpio = nv10_gpio_new,
  579. .i2c = nv04_i2c_new,
  580. .imem = nv40_instmem_new,
  581. .mc = nv17_mc_new,
  582. .mmu = nv04_mmu_new,
  583. .pci = nv40_pci_new,
  584. .therm = nv40_therm_new,
  585. .timer = nv41_timer_new,
  586. .volt = nv40_volt_new,
  587. .disp = nv04_disp_new,
  588. .dma = nv04_dma_new,
  589. .fifo = nv40_fifo_new,
  590. .gr = nv40_gr_new,
  591. .mpeg = nv44_mpeg_new,
  592. .pm = nv40_pm_new,
  593. .sw = nv10_sw_new,
  594. };
  595. static const struct nvkm_device_chip
  596. nv46_chipset = {
  597. .name = "G72",
  598. .bios = nvkm_bios_new,
  599. .bus = nv31_bus_new,
  600. .clk = nv40_clk_new,
  601. .devinit = nv1a_devinit_new,
  602. .fb = nv46_fb_new,
  603. .gpio = nv10_gpio_new,
  604. .i2c = nv04_i2c_new,
  605. .imem = nv40_instmem_new,
  606. .mc = nv44_mc_new,
  607. .mmu = nv44_mmu_new,
  608. .pci = nv46_pci_new,
  609. .therm = nv40_therm_new,
  610. .timer = nv41_timer_new,
  611. .volt = nv40_volt_new,
  612. .disp = nv04_disp_new,
  613. .dma = nv04_dma_new,
  614. .fifo = nv40_fifo_new,
  615. .gr = nv44_gr_new,
  616. .mpeg = nv44_mpeg_new,
  617. .pm = nv40_pm_new,
  618. .sw = nv10_sw_new,
  619. };
  620. static const struct nvkm_device_chip
  621. nv47_chipset = {
  622. .name = "G70",
  623. .bios = nvkm_bios_new,
  624. .bus = nv31_bus_new,
  625. .clk = nv40_clk_new,
  626. .devinit = nv1a_devinit_new,
  627. .fb = nv47_fb_new,
  628. .gpio = nv10_gpio_new,
  629. .i2c = nv04_i2c_new,
  630. .imem = nv40_instmem_new,
  631. .mc = nv17_mc_new,
  632. .mmu = nv41_mmu_new,
  633. .pci = nv40_pci_new,
  634. .therm = nv40_therm_new,
  635. .timer = nv41_timer_new,
  636. .volt = nv40_volt_new,
  637. .disp = nv04_disp_new,
  638. .dma = nv04_dma_new,
  639. .fifo = nv40_fifo_new,
  640. .gr = nv40_gr_new,
  641. .mpeg = nv44_mpeg_new,
  642. .pm = nv40_pm_new,
  643. .sw = nv10_sw_new,
  644. };
  645. static const struct nvkm_device_chip
  646. nv49_chipset = {
  647. .name = "G71",
  648. .bios = nvkm_bios_new,
  649. .bus = nv31_bus_new,
  650. .clk = nv40_clk_new,
  651. .devinit = nv1a_devinit_new,
  652. .fb = nv49_fb_new,
  653. .gpio = nv10_gpio_new,
  654. .i2c = nv04_i2c_new,
  655. .imem = nv40_instmem_new,
  656. .mc = nv17_mc_new,
  657. .mmu = nv41_mmu_new,
  658. .pci = nv40_pci_new,
  659. .therm = nv40_therm_new,
  660. .timer = nv41_timer_new,
  661. .volt = nv40_volt_new,
  662. .disp = nv04_disp_new,
  663. .dma = nv04_dma_new,
  664. .fifo = nv40_fifo_new,
  665. .gr = nv40_gr_new,
  666. .mpeg = nv44_mpeg_new,
  667. .pm = nv40_pm_new,
  668. .sw = nv10_sw_new,
  669. };
  670. static const struct nvkm_device_chip
  671. nv4a_chipset = {
  672. .name = "NV44A",
  673. .bios = nvkm_bios_new,
  674. .bus = nv31_bus_new,
  675. .clk = nv40_clk_new,
  676. .devinit = nv1a_devinit_new,
  677. .fb = nv44_fb_new,
  678. .gpio = nv10_gpio_new,
  679. .i2c = nv04_i2c_new,
  680. .imem = nv40_instmem_new,
  681. .mc = nv44_mc_new,
  682. .mmu = nv44_mmu_new,
  683. .pci = nv40_pci_new,
  684. .therm = nv40_therm_new,
  685. .timer = nv41_timer_new,
  686. .volt = nv40_volt_new,
  687. .disp = nv04_disp_new,
  688. .dma = nv04_dma_new,
  689. .fifo = nv40_fifo_new,
  690. .gr = nv44_gr_new,
  691. .mpeg = nv44_mpeg_new,
  692. .pm = nv40_pm_new,
  693. .sw = nv10_sw_new,
  694. };
  695. static const struct nvkm_device_chip
  696. nv4b_chipset = {
  697. .name = "G73",
  698. .bios = nvkm_bios_new,
  699. .bus = nv31_bus_new,
  700. .clk = nv40_clk_new,
  701. .devinit = nv1a_devinit_new,
  702. .fb = nv49_fb_new,
  703. .gpio = nv10_gpio_new,
  704. .i2c = nv04_i2c_new,
  705. .imem = nv40_instmem_new,
  706. .mc = nv17_mc_new,
  707. .mmu = nv41_mmu_new,
  708. .pci = nv40_pci_new,
  709. .therm = nv40_therm_new,
  710. .timer = nv41_timer_new,
  711. .volt = nv40_volt_new,
  712. .disp = nv04_disp_new,
  713. .dma = nv04_dma_new,
  714. .fifo = nv40_fifo_new,
  715. .gr = nv40_gr_new,
  716. .mpeg = nv44_mpeg_new,
  717. .pm = nv40_pm_new,
  718. .sw = nv10_sw_new,
  719. };
  720. static const struct nvkm_device_chip
  721. nv4c_chipset = {
  722. .name = "C61",
  723. .bios = nvkm_bios_new,
  724. .bus = nv31_bus_new,
  725. .clk = nv40_clk_new,
  726. .devinit = nv1a_devinit_new,
  727. .fb = nv46_fb_new,
  728. .gpio = nv10_gpio_new,
  729. .i2c = nv04_i2c_new,
  730. .imem = nv40_instmem_new,
  731. .mc = nv44_mc_new,
  732. .mmu = nv44_mmu_new,
  733. .pci = nv4c_pci_new,
  734. .therm = nv40_therm_new,
  735. .timer = nv41_timer_new,
  736. .volt = nv40_volt_new,
  737. .disp = nv04_disp_new,
  738. .dma = nv04_dma_new,
  739. .fifo = nv40_fifo_new,
  740. .gr = nv44_gr_new,
  741. .mpeg = nv44_mpeg_new,
  742. .pm = nv40_pm_new,
  743. .sw = nv10_sw_new,
  744. };
  745. static const struct nvkm_device_chip
  746. nv4e_chipset = {
  747. .name = "C51",
  748. .bios = nvkm_bios_new,
  749. .bus = nv31_bus_new,
  750. .clk = nv40_clk_new,
  751. .devinit = nv1a_devinit_new,
  752. .fb = nv4e_fb_new,
  753. .gpio = nv10_gpio_new,
  754. .i2c = nv4e_i2c_new,
  755. .imem = nv40_instmem_new,
  756. .mc = nv44_mc_new,
  757. .mmu = nv44_mmu_new,
  758. .pci = nv4c_pci_new,
  759. .therm = nv40_therm_new,
  760. .timer = nv41_timer_new,
  761. .volt = nv40_volt_new,
  762. .disp = nv04_disp_new,
  763. .dma = nv04_dma_new,
  764. .fifo = nv40_fifo_new,
  765. .gr = nv44_gr_new,
  766. .mpeg = nv44_mpeg_new,
  767. .pm = nv40_pm_new,
  768. .sw = nv10_sw_new,
  769. };
  770. static const struct nvkm_device_chip
  771. nv50_chipset = {
  772. .name = "G80",
  773. .bar = nv50_bar_new,
  774. .bios = nvkm_bios_new,
  775. .bus = nv50_bus_new,
  776. .clk = nv50_clk_new,
  777. .devinit = nv50_devinit_new,
  778. .fb = nv50_fb_new,
  779. .fuse = nv50_fuse_new,
  780. .gpio = nv50_gpio_new,
  781. .i2c = nv50_i2c_new,
  782. .imem = nv50_instmem_new,
  783. .mc = nv50_mc_new,
  784. .mmu = nv50_mmu_new,
  785. .mxm = nv50_mxm_new,
  786. .pci = nv46_pci_new,
  787. .therm = nv50_therm_new,
  788. .timer = nv41_timer_new,
  789. .volt = nv40_volt_new,
  790. .disp = nv50_disp_new,
  791. .dma = nv50_dma_new,
  792. .fifo = nv50_fifo_new,
  793. .gr = nv50_gr_new,
  794. .mpeg = nv50_mpeg_new,
  795. .pm = nv50_pm_new,
  796. .sw = nv50_sw_new,
  797. };
  798. static const struct nvkm_device_chip
  799. nv63_chipset = {
  800. .name = "C73",
  801. .bios = nvkm_bios_new,
  802. .bus = nv31_bus_new,
  803. .clk = nv40_clk_new,
  804. .devinit = nv1a_devinit_new,
  805. .fb = nv46_fb_new,
  806. .gpio = nv10_gpio_new,
  807. .i2c = nv04_i2c_new,
  808. .imem = nv40_instmem_new,
  809. .mc = nv44_mc_new,
  810. .mmu = nv44_mmu_new,
  811. .pci = nv4c_pci_new,
  812. .therm = nv40_therm_new,
  813. .timer = nv41_timer_new,
  814. .volt = nv40_volt_new,
  815. .disp = nv04_disp_new,
  816. .dma = nv04_dma_new,
  817. .fifo = nv40_fifo_new,
  818. .gr = nv44_gr_new,
  819. .mpeg = nv44_mpeg_new,
  820. .pm = nv40_pm_new,
  821. .sw = nv10_sw_new,
  822. };
  823. static const struct nvkm_device_chip
  824. nv67_chipset = {
  825. .name = "C67",
  826. .bios = nvkm_bios_new,
  827. .bus = nv31_bus_new,
  828. .clk = nv40_clk_new,
  829. .devinit = nv1a_devinit_new,
  830. .fb = nv46_fb_new,
  831. .gpio = nv10_gpio_new,
  832. .i2c = nv04_i2c_new,
  833. .imem = nv40_instmem_new,
  834. .mc = nv44_mc_new,
  835. .mmu = nv44_mmu_new,
  836. .pci = nv4c_pci_new,
  837. .therm = nv40_therm_new,
  838. .timer = nv41_timer_new,
  839. .volt = nv40_volt_new,
  840. .disp = nv04_disp_new,
  841. .dma = nv04_dma_new,
  842. .fifo = nv40_fifo_new,
  843. .gr = nv44_gr_new,
  844. .mpeg = nv44_mpeg_new,
  845. .pm = nv40_pm_new,
  846. .sw = nv10_sw_new,
  847. };
  848. static const struct nvkm_device_chip
  849. nv68_chipset = {
  850. .name = "C68",
  851. .bios = nvkm_bios_new,
  852. .bus = nv31_bus_new,
  853. .clk = nv40_clk_new,
  854. .devinit = nv1a_devinit_new,
  855. .fb = nv46_fb_new,
  856. .gpio = nv10_gpio_new,
  857. .i2c = nv04_i2c_new,
  858. .imem = nv40_instmem_new,
  859. .mc = nv44_mc_new,
  860. .mmu = nv44_mmu_new,
  861. .pci = nv4c_pci_new,
  862. .therm = nv40_therm_new,
  863. .timer = nv41_timer_new,
  864. .volt = nv40_volt_new,
  865. .disp = nv04_disp_new,
  866. .dma = nv04_dma_new,
  867. .fifo = nv40_fifo_new,
  868. .gr = nv44_gr_new,
  869. .mpeg = nv44_mpeg_new,
  870. .pm = nv40_pm_new,
  871. .sw = nv10_sw_new,
  872. };
  873. static const struct nvkm_device_chip
  874. nv84_chipset = {
  875. .name = "G84",
  876. .bar = g84_bar_new,
  877. .bios = nvkm_bios_new,
  878. .bus = nv50_bus_new,
  879. .clk = g84_clk_new,
  880. .devinit = g84_devinit_new,
  881. .fb = g84_fb_new,
  882. .fuse = nv50_fuse_new,
  883. .gpio = nv50_gpio_new,
  884. .i2c = nv50_i2c_new,
  885. .imem = nv50_instmem_new,
  886. .mc = g84_mc_new,
  887. .mmu = nv50_mmu_new,
  888. .mxm = nv50_mxm_new,
  889. .pci = g84_pci_new,
  890. .therm = g84_therm_new,
  891. .timer = nv41_timer_new,
  892. .volt = nv40_volt_new,
  893. .bsp = g84_bsp_new,
  894. .cipher = g84_cipher_new,
  895. .disp = g84_disp_new,
  896. .dma = nv50_dma_new,
  897. .fifo = g84_fifo_new,
  898. .gr = g84_gr_new,
  899. .mpeg = g84_mpeg_new,
  900. .pm = g84_pm_new,
  901. .sw = nv50_sw_new,
  902. .vp = g84_vp_new,
  903. };
  904. static const struct nvkm_device_chip
  905. nv86_chipset = {
  906. .name = "G86",
  907. .bar = g84_bar_new,
  908. .bios = nvkm_bios_new,
  909. .bus = nv50_bus_new,
  910. .clk = g84_clk_new,
  911. .devinit = g84_devinit_new,
  912. .fb = g84_fb_new,
  913. .fuse = nv50_fuse_new,
  914. .gpio = nv50_gpio_new,
  915. .i2c = nv50_i2c_new,
  916. .imem = nv50_instmem_new,
  917. .mc = g84_mc_new,
  918. .mmu = nv50_mmu_new,
  919. .mxm = nv50_mxm_new,
  920. .pci = g84_pci_new,
  921. .therm = g84_therm_new,
  922. .timer = nv41_timer_new,
  923. .volt = nv40_volt_new,
  924. .bsp = g84_bsp_new,
  925. .cipher = g84_cipher_new,
  926. .disp = g84_disp_new,
  927. .dma = nv50_dma_new,
  928. .fifo = g84_fifo_new,
  929. .gr = g84_gr_new,
  930. .mpeg = g84_mpeg_new,
  931. .pm = g84_pm_new,
  932. .sw = nv50_sw_new,
  933. .vp = g84_vp_new,
  934. };
  935. static const struct nvkm_device_chip
  936. nv92_chipset = {
  937. .name = "G92",
  938. .bar = g84_bar_new,
  939. .bios = nvkm_bios_new,
  940. .bus = nv50_bus_new,
  941. .clk = g84_clk_new,
  942. .devinit = g84_devinit_new,
  943. .fb = g84_fb_new,
  944. .fuse = nv50_fuse_new,
  945. .gpio = nv50_gpio_new,
  946. .i2c = nv50_i2c_new,
  947. .imem = nv50_instmem_new,
  948. .mc = g84_mc_new,
  949. .mmu = nv50_mmu_new,
  950. .mxm = nv50_mxm_new,
  951. .pci = g92_pci_new,
  952. .therm = g84_therm_new,
  953. .timer = nv41_timer_new,
  954. .volt = nv40_volt_new,
  955. .bsp = g84_bsp_new,
  956. .cipher = g84_cipher_new,
  957. .disp = g84_disp_new,
  958. .dma = nv50_dma_new,
  959. .fifo = g84_fifo_new,
  960. .gr = g84_gr_new,
  961. .mpeg = g84_mpeg_new,
  962. .pm = g84_pm_new,
  963. .sw = nv50_sw_new,
  964. .vp = g84_vp_new,
  965. };
  966. static const struct nvkm_device_chip
  967. nv94_chipset = {
  968. .name = "G94",
  969. .bar = g84_bar_new,
  970. .bios = nvkm_bios_new,
  971. .bus = g94_bus_new,
  972. .clk = g84_clk_new,
  973. .devinit = g84_devinit_new,
  974. .fb = g84_fb_new,
  975. .fuse = nv50_fuse_new,
  976. .gpio = g94_gpio_new,
  977. .i2c = g94_i2c_new,
  978. .imem = nv50_instmem_new,
  979. .mc = g84_mc_new,
  980. .mmu = nv50_mmu_new,
  981. .mxm = nv50_mxm_new,
  982. .pci = g94_pci_new,
  983. .therm = g84_therm_new,
  984. .timer = nv41_timer_new,
  985. .volt = nv40_volt_new,
  986. .bsp = g84_bsp_new,
  987. .cipher = g84_cipher_new,
  988. .disp = g94_disp_new,
  989. .dma = nv50_dma_new,
  990. .fifo = g84_fifo_new,
  991. .gr = g84_gr_new,
  992. .mpeg = g84_mpeg_new,
  993. .pm = g84_pm_new,
  994. .sw = nv50_sw_new,
  995. .vp = g84_vp_new,
  996. };
  997. static const struct nvkm_device_chip
  998. nv96_chipset = {
  999. .name = "G96",
  1000. .bar = g84_bar_new,
  1001. .bios = nvkm_bios_new,
  1002. .bus = g94_bus_new,
  1003. .clk = g84_clk_new,
  1004. .devinit = g84_devinit_new,
  1005. .fb = g84_fb_new,
  1006. .fuse = nv50_fuse_new,
  1007. .gpio = g94_gpio_new,
  1008. .i2c = g94_i2c_new,
  1009. .imem = nv50_instmem_new,
  1010. .mc = g84_mc_new,
  1011. .mmu = nv50_mmu_new,
  1012. .mxm = nv50_mxm_new,
  1013. .pci = g94_pci_new,
  1014. .therm = g84_therm_new,
  1015. .timer = nv41_timer_new,
  1016. .volt = nv40_volt_new,
  1017. .bsp = g84_bsp_new,
  1018. .cipher = g84_cipher_new,
  1019. .disp = g94_disp_new,
  1020. .dma = nv50_dma_new,
  1021. .fifo = g84_fifo_new,
  1022. .gr = g84_gr_new,
  1023. .mpeg = g84_mpeg_new,
  1024. .pm = g84_pm_new,
  1025. .sw = nv50_sw_new,
  1026. .vp = g84_vp_new,
  1027. };
  1028. static const struct nvkm_device_chip
  1029. nv98_chipset = {
  1030. .name = "G98",
  1031. .bar = g84_bar_new,
  1032. .bios = nvkm_bios_new,
  1033. .bus = g94_bus_new,
  1034. .clk = g84_clk_new,
  1035. .devinit = g98_devinit_new,
  1036. .fb = g84_fb_new,
  1037. .fuse = nv50_fuse_new,
  1038. .gpio = g94_gpio_new,
  1039. .i2c = g94_i2c_new,
  1040. .imem = nv50_instmem_new,
  1041. .mc = g98_mc_new,
  1042. .mmu = nv50_mmu_new,
  1043. .mxm = nv50_mxm_new,
  1044. .pci = g94_pci_new,
  1045. .therm = g84_therm_new,
  1046. .timer = nv41_timer_new,
  1047. .volt = nv40_volt_new,
  1048. .disp = g94_disp_new,
  1049. .dma = nv50_dma_new,
  1050. .fifo = g84_fifo_new,
  1051. .gr = g84_gr_new,
  1052. .mspdec = g98_mspdec_new,
  1053. .msppp = g98_msppp_new,
  1054. .msvld = g98_msvld_new,
  1055. .pm = g84_pm_new,
  1056. .sec = g98_sec_new,
  1057. .sw = nv50_sw_new,
  1058. };
  1059. static const struct nvkm_device_chip
  1060. nva0_chipset = {
  1061. .name = "GT200",
  1062. .bar = g84_bar_new,
  1063. .bios = nvkm_bios_new,
  1064. .bus = g94_bus_new,
  1065. .clk = g84_clk_new,
  1066. .devinit = g84_devinit_new,
  1067. .fb = g84_fb_new,
  1068. .fuse = nv50_fuse_new,
  1069. .gpio = g94_gpio_new,
  1070. .i2c = nv50_i2c_new,
  1071. .imem = nv50_instmem_new,
  1072. .mc = g84_mc_new,
  1073. .mmu = nv50_mmu_new,
  1074. .mxm = nv50_mxm_new,
  1075. .pci = g94_pci_new,
  1076. .therm = g84_therm_new,
  1077. .timer = nv41_timer_new,
  1078. .volt = nv40_volt_new,
  1079. .bsp = g84_bsp_new,
  1080. .cipher = g84_cipher_new,
  1081. .disp = gt200_disp_new,
  1082. .dma = nv50_dma_new,
  1083. .fifo = g84_fifo_new,
  1084. .gr = gt200_gr_new,
  1085. .mpeg = g84_mpeg_new,
  1086. .pm = gt200_pm_new,
  1087. .sw = nv50_sw_new,
  1088. .vp = g84_vp_new,
  1089. };
  1090. static const struct nvkm_device_chip
  1091. nva3_chipset = {
  1092. .name = "GT215",
  1093. .bar = g84_bar_new,
  1094. .bios = nvkm_bios_new,
  1095. .bus = g94_bus_new,
  1096. .clk = gt215_clk_new,
  1097. .devinit = gt215_devinit_new,
  1098. .fb = gt215_fb_new,
  1099. .fuse = nv50_fuse_new,
  1100. .gpio = g94_gpio_new,
  1101. .i2c = g94_i2c_new,
  1102. .imem = nv50_instmem_new,
  1103. .mc = gt215_mc_new,
  1104. .mmu = nv50_mmu_new,
  1105. .mxm = nv50_mxm_new,
  1106. .pci = g94_pci_new,
  1107. .pmu = gt215_pmu_new,
  1108. .therm = gt215_therm_new,
  1109. .timer = nv41_timer_new,
  1110. .volt = nv40_volt_new,
  1111. .ce[0] = gt215_ce_new,
  1112. .disp = gt215_disp_new,
  1113. .dma = nv50_dma_new,
  1114. .fifo = g84_fifo_new,
  1115. .gr = gt215_gr_new,
  1116. .mpeg = g84_mpeg_new,
  1117. .mspdec = gt215_mspdec_new,
  1118. .msppp = gt215_msppp_new,
  1119. .msvld = gt215_msvld_new,
  1120. .pm = gt215_pm_new,
  1121. .sw = nv50_sw_new,
  1122. };
  1123. static const struct nvkm_device_chip
  1124. nva5_chipset = {
  1125. .name = "GT216",
  1126. .bar = g84_bar_new,
  1127. .bios = nvkm_bios_new,
  1128. .bus = g94_bus_new,
  1129. .clk = gt215_clk_new,
  1130. .devinit = gt215_devinit_new,
  1131. .fb = gt215_fb_new,
  1132. .fuse = nv50_fuse_new,
  1133. .gpio = g94_gpio_new,
  1134. .i2c = g94_i2c_new,
  1135. .imem = nv50_instmem_new,
  1136. .mc = gt215_mc_new,
  1137. .mmu = nv50_mmu_new,
  1138. .mxm = nv50_mxm_new,
  1139. .pci = g94_pci_new,
  1140. .pmu = gt215_pmu_new,
  1141. .therm = gt215_therm_new,
  1142. .timer = nv41_timer_new,
  1143. .volt = nv40_volt_new,
  1144. .ce[0] = gt215_ce_new,
  1145. .disp = gt215_disp_new,
  1146. .dma = nv50_dma_new,
  1147. .fifo = g84_fifo_new,
  1148. .gr = gt215_gr_new,
  1149. .mspdec = gt215_mspdec_new,
  1150. .msppp = gt215_msppp_new,
  1151. .msvld = gt215_msvld_new,
  1152. .pm = gt215_pm_new,
  1153. .sw = nv50_sw_new,
  1154. };
  1155. static const struct nvkm_device_chip
  1156. nva8_chipset = {
  1157. .name = "GT218",
  1158. .bar = g84_bar_new,
  1159. .bios = nvkm_bios_new,
  1160. .bus = g94_bus_new,
  1161. .clk = gt215_clk_new,
  1162. .devinit = gt215_devinit_new,
  1163. .fb = gt215_fb_new,
  1164. .fuse = nv50_fuse_new,
  1165. .gpio = g94_gpio_new,
  1166. .i2c = g94_i2c_new,
  1167. .imem = nv50_instmem_new,
  1168. .mc = gt215_mc_new,
  1169. .mmu = nv50_mmu_new,
  1170. .mxm = nv50_mxm_new,
  1171. .pci = g94_pci_new,
  1172. .pmu = gt215_pmu_new,
  1173. .therm = gt215_therm_new,
  1174. .timer = nv41_timer_new,
  1175. .volt = nv40_volt_new,
  1176. .ce[0] = gt215_ce_new,
  1177. .disp = gt215_disp_new,
  1178. .dma = nv50_dma_new,
  1179. .fifo = g84_fifo_new,
  1180. .gr = gt215_gr_new,
  1181. .mspdec = gt215_mspdec_new,
  1182. .msppp = gt215_msppp_new,
  1183. .msvld = gt215_msvld_new,
  1184. .pm = gt215_pm_new,
  1185. .sw = nv50_sw_new,
  1186. };
  1187. static const struct nvkm_device_chip
  1188. nvaa_chipset = {
  1189. .name = "MCP77/MCP78",
  1190. .bar = g84_bar_new,
  1191. .bios = nvkm_bios_new,
  1192. .bus = g94_bus_new,
  1193. .clk = mcp77_clk_new,
  1194. .devinit = g98_devinit_new,
  1195. .fb = mcp77_fb_new,
  1196. .fuse = nv50_fuse_new,
  1197. .gpio = g94_gpio_new,
  1198. .i2c = g94_i2c_new,
  1199. .imem = nv50_instmem_new,
  1200. .mc = g98_mc_new,
  1201. .mmu = nv50_mmu_new,
  1202. .mxm = nv50_mxm_new,
  1203. .pci = g94_pci_new,
  1204. .therm = g84_therm_new,
  1205. .timer = nv41_timer_new,
  1206. .volt = nv40_volt_new,
  1207. .disp = g94_disp_new,
  1208. .dma = nv50_dma_new,
  1209. .fifo = g84_fifo_new,
  1210. .gr = gt200_gr_new,
  1211. .mspdec = g98_mspdec_new,
  1212. .msppp = g98_msppp_new,
  1213. .msvld = g98_msvld_new,
  1214. .pm = g84_pm_new,
  1215. .sec = g98_sec_new,
  1216. .sw = nv50_sw_new,
  1217. };
  1218. static const struct nvkm_device_chip
  1219. nvac_chipset = {
  1220. .name = "MCP79/MCP7A",
  1221. .bar = g84_bar_new,
  1222. .bios = nvkm_bios_new,
  1223. .bus = g94_bus_new,
  1224. .clk = mcp77_clk_new,
  1225. .devinit = g98_devinit_new,
  1226. .fb = mcp77_fb_new,
  1227. .fuse = nv50_fuse_new,
  1228. .gpio = g94_gpio_new,
  1229. .i2c = g94_i2c_new,
  1230. .imem = nv50_instmem_new,
  1231. .mc = g98_mc_new,
  1232. .mmu = nv50_mmu_new,
  1233. .mxm = nv50_mxm_new,
  1234. .pci = g94_pci_new,
  1235. .therm = g84_therm_new,
  1236. .timer = nv41_timer_new,
  1237. .volt = nv40_volt_new,
  1238. .disp = g94_disp_new,
  1239. .dma = nv50_dma_new,
  1240. .fifo = g84_fifo_new,
  1241. .gr = mcp79_gr_new,
  1242. .mspdec = g98_mspdec_new,
  1243. .msppp = g98_msppp_new,
  1244. .msvld = g98_msvld_new,
  1245. .pm = g84_pm_new,
  1246. .sec = g98_sec_new,
  1247. .sw = nv50_sw_new,
  1248. };
  1249. static const struct nvkm_device_chip
  1250. nvaf_chipset = {
  1251. .name = "MCP89",
  1252. .bar = g84_bar_new,
  1253. .bios = nvkm_bios_new,
  1254. .bus = g94_bus_new,
  1255. .clk = gt215_clk_new,
  1256. .devinit = mcp89_devinit_new,
  1257. .fb = mcp89_fb_new,
  1258. .fuse = nv50_fuse_new,
  1259. .gpio = g94_gpio_new,
  1260. .i2c = g94_i2c_new,
  1261. .imem = nv50_instmem_new,
  1262. .mc = gt215_mc_new,
  1263. .mmu = nv50_mmu_new,
  1264. .mxm = nv50_mxm_new,
  1265. .pci = g94_pci_new,
  1266. .pmu = gt215_pmu_new,
  1267. .therm = gt215_therm_new,
  1268. .timer = nv41_timer_new,
  1269. .volt = nv40_volt_new,
  1270. .ce[0] = gt215_ce_new,
  1271. .disp = gt215_disp_new,
  1272. .dma = nv50_dma_new,
  1273. .fifo = g84_fifo_new,
  1274. .gr = mcp89_gr_new,
  1275. .mspdec = gt215_mspdec_new,
  1276. .msppp = gt215_msppp_new,
  1277. .msvld = mcp89_msvld_new,
  1278. .pm = gt215_pm_new,
  1279. .sw = nv50_sw_new,
  1280. };
  1281. static const struct nvkm_device_chip
  1282. nvc0_chipset = {
  1283. .name = "GF100",
  1284. .bar = gf100_bar_new,
  1285. .bios = nvkm_bios_new,
  1286. .bus = gf100_bus_new,
  1287. .clk = gf100_clk_new,
  1288. .devinit = gf100_devinit_new,
  1289. .fb = gf100_fb_new,
  1290. .fuse = gf100_fuse_new,
  1291. .gpio = g94_gpio_new,
  1292. .i2c = g94_i2c_new,
  1293. .ibus = gf100_ibus_new,
  1294. .iccsense = gf100_iccsense_new,
  1295. .imem = nv50_instmem_new,
  1296. .ltc = gf100_ltc_new,
  1297. .mc = gf100_mc_new,
  1298. .mmu = gf100_mmu_new,
  1299. .mxm = nv50_mxm_new,
  1300. .pci = gf100_pci_new,
  1301. .pmu = gf100_pmu_new,
  1302. .therm = gt215_therm_new,
  1303. .timer = nv41_timer_new,
  1304. .volt = gf100_volt_new,
  1305. .ce[0] = gf100_ce_new,
  1306. .ce[1] = gf100_ce_new,
  1307. .disp = gt215_disp_new,
  1308. .dma = gf100_dma_new,
  1309. .fifo = gf100_fifo_new,
  1310. .gr = gf100_gr_new,
  1311. .mspdec = gf100_mspdec_new,
  1312. .msppp = gf100_msppp_new,
  1313. .msvld = gf100_msvld_new,
  1314. .pm = gf100_pm_new,
  1315. .sw = gf100_sw_new,
  1316. };
  1317. static const struct nvkm_device_chip
  1318. nvc1_chipset = {
  1319. .name = "GF108",
  1320. .bar = gf100_bar_new,
  1321. .bios = nvkm_bios_new,
  1322. .bus = gf100_bus_new,
  1323. .clk = gf100_clk_new,
  1324. .devinit = gf100_devinit_new,
  1325. .fb = gf100_fb_new,
  1326. .fuse = gf100_fuse_new,
  1327. .gpio = g94_gpio_new,
  1328. .i2c = g94_i2c_new,
  1329. .ibus = gf100_ibus_new,
  1330. .iccsense = gf100_iccsense_new,
  1331. .imem = nv50_instmem_new,
  1332. .ltc = gf100_ltc_new,
  1333. .mc = gf100_mc_new,
  1334. .mmu = gf100_mmu_new,
  1335. .mxm = nv50_mxm_new,
  1336. .pci = gf106_pci_new,
  1337. .pmu = gf100_pmu_new,
  1338. .therm = gt215_therm_new,
  1339. .timer = nv41_timer_new,
  1340. .volt = gf100_volt_new,
  1341. .ce[0] = gf100_ce_new,
  1342. .disp = gt215_disp_new,
  1343. .dma = gf100_dma_new,
  1344. .fifo = gf100_fifo_new,
  1345. .gr = gf108_gr_new,
  1346. .mspdec = gf100_mspdec_new,
  1347. .msppp = gf100_msppp_new,
  1348. .msvld = gf100_msvld_new,
  1349. .pm = gf108_pm_new,
  1350. .sw = gf100_sw_new,
  1351. };
  1352. static const struct nvkm_device_chip
  1353. nvc3_chipset = {
  1354. .name = "GF106",
  1355. .bar = gf100_bar_new,
  1356. .bios = nvkm_bios_new,
  1357. .bus = gf100_bus_new,
  1358. .clk = gf100_clk_new,
  1359. .devinit = gf100_devinit_new,
  1360. .fb = gf100_fb_new,
  1361. .fuse = gf100_fuse_new,
  1362. .gpio = g94_gpio_new,
  1363. .i2c = g94_i2c_new,
  1364. .ibus = gf100_ibus_new,
  1365. .iccsense = gf100_iccsense_new,
  1366. .imem = nv50_instmem_new,
  1367. .ltc = gf100_ltc_new,
  1368. .mc = gf100_mc_new,
  1369. .mmu = gf100_mmu_new,
  1370. .mxm = nv50_mxm_new,
  1371. .pci = gf106_pci_new,
  1372. .pmu = gf100_pmu_new,
  1373. .therm = gt215_therm_new,
  1374. .timer = nv41_timer_new,
  1375. .volt = gf100_volt_new,
  1376. .ce[0] = gf100_ce_new,
  1377. .disp = gt215_disp_new,
  1378. .dma = gf100_dma_new,
  1379. .fifo = gf100_fifo_new,
  1380. .gr = gf104_gr_new,
  1381. .mspdec = gf100_mspdec_new,
  1382. .msppp = gf100_msppp_new,
  1383. .msvld = gf100_msvld_new,
  1384. .pm = gf100_pm_new,
  1385. .sw = gf100_sw_new,
  1386. };
  1387. static const struct nvkm_device_chip
  1388. nvc4_chipset = {
  1389. .name = "GF104",
  1390. .bar = gf100_bar_new,
  1391. .bios = nvkm_bios_new,
  1392. .bus = gf100_bus_new,
  1393. .clk = gf100_clk_new,
  1394. .devinit = gf100_devinit_new,
  1395. .fb = gf100_fb_new,
  1396. .fuse = gf100_fuse_new,
  1397. .gpio = g94_gpio_new,
  1398. .i2c = g94_i2c_new,
  1399. .ibus = gf100_ibus_new,
  1400. .iccsense = gf100_iccsense_new,
  1401. .imem = nv50_instmem_new,
  1402. .ltc = gf100_ltc_new,
  1403. .mc = gf100_mc_new,
  1404. .mmu = gf100_mmu_new,
  1405. .mxm = nv50_mxm_new,
  1406. .pci = gf100_pci_new,
  1407. .pmu = gf100_pmu_new,
  1408. .therm = gt215_therm_new,
  1409. .timer = nv41_timer_new,
  1410. .volt = gf100_volt_new,
  1411. .ce[0] = gf100_ce_new,
  1412. .ce[1] = gf100_ce_new,
  1413. .disp = gt215_disp_new,
  1414. .dma = gf100_dma_new,
  1415. .fifo = gf100_fifo_new,
  1416. .gr = gf104_gr_new,
  1417. .mspdec = gf100_mspdec_new,
  1418. .msppp = gf100_msppp_new,
  1419. .msvld = gf100_msvld_new,
  1420. .pm = gf100_pm_new,
  1421. .sw = gf100_sw_new,
  1422. };
  1423. static const struct nvkm_device_chip
  1424. nvc8_chipset = {
  1425. .name = "GF110",
  1426. .bar = gf100_bar_new,
  1427. .bios = nvkm_bios_new,
  1428. .bus = gf100_bus_new,
  1429. .clk = gf100_clk_new,
  1430. .devinit = gf100_devinit_new,
  1431. .fb = gf100_fb_new,
  1432. .fuse = gf100_fuse_new,
  1433. .gpio = g94_gpio_new,
  1434. .i2c = g94_i2c_new,
  1435. .ibus = gf100_ibus_new,
  1436. .iccsense = gf100_iccsense_new,
  1437. .imem = nv50_instmem_new,
  1438. .ltc = gf100_ltc_new,
  1439. .mc = gf100_mc_new,
  1440. .mmu = gf100_mmu_new,
  1441. .mxm = nv50_mxm_new,
  1442. .pci = gf100_pci_new,
  1443. .pmu = gf100_pmu_new,
  1444. .therm = gt215_therm_new,
  1445. .timer = nv41_timer_new,
  1446. .volt = gf100_volt_new,
  1447. .ce[0] = gf100_ce_new,
  1448. .ce[1] = gf100_ce_new,
  1449. .disp = gt215_disp_new,
  1450. .dma = gf100_dma_new,
  1451. .fifo = gf100_fifo_new,
  1452. .gr = gf110_gr_new,
  1453. .mspdec = gf100_mspdec_new,
  1454. .msppp = gf100_msppp_new,
  1455. .msvld = gf100_msvld_new,
  1456. .pm = gf100_pm_new,
  1457. .sw = gf100_sw_new,
  1458. };
  1459. static const struct nvkm_device_chip
  1460. nvce_chipset = {
  1461. .name = "GF114",
  1462. .bar = gf100_bar_new,
  1463. .bios = nvkm_bios_new,
  1464. .bus = gf100_bus_new,
  1465. .clk = gf100_clk_new,
  1466. .devinit = gf100_devinit_new,
  1467. .fb = gf100_fb_new,
  1468. .fuse = gf100_fuse_new,
  1469. .gpio = g94_gpio_new,
  1470. .i2c = g94_i2c_new,
  1471. .ibus = gf100_ibus_new,
  1472. .iccsense = gf100_iccsense_new,
  1473. .imem = nv50_instmem_new,
  1474. .ltc = gf100_ltc_new,
  1475. .mc = gf100_mc_new,
  1476. .mmu = gf100_mmu_new,
  1477. .mxm = nv50_mxm_new,
  1478. .pci = gf100_pci_new,
  1479. .pmu = gf100_pmu_new,
  1480. .therm = gt215_therm_new,
  1481. .timer = nv41_timer_new,
  1482. .volt = gf100_volt_new,
  1483. .ce[0] = gf100_ce_new,
  1484. .ce[1] = gf100_ce_new,
  1485. .disp = gt215_disp_new,
  1486. .dma = gf100_dma_new,
  1487. .fifo = gf100_fifo_new,
  1488. .gr = gf104_gr_new,
  1489. .mspdec = gf100_mspdec_new,
  1490. .msppp = gf100_msppp_new,
  1491. .msvld = gf100_msvld_new,
  1492. .pm = gf100_pm_new,
  1493. .sw = gf100_sw_new,
  1494. };
  1495. static const struct nvkm_device_chip
  1496. nvcf_chipset = {
  1497. .name = "GF116",
  1498. .bar = gf100_bar_new,
  1499. .bios = nvkm_bios_new,
  1500. .bus = gf100_bus_new,
  1501. .clk = gf100_clk_new,
  1502. .devinit = gf100_devinit_new,
  1503. .fb = gf100_fb_new,
  1504. .fuse = gf100_fuse_new,
  1505. .gpio = g94_gpio_new,
  1506. .i2c = g94_i2c_new,
  1507. .ibus = gf100_ibus_new,
  1508. .iccsense = gf100_iccsense_new,
  1509. .imem = nv50_instmem_new,
  1510. .ltc = gf100_ltc_new,
  1511. .mc = gf100_mc_new,
  1512. .mmu = gf100_mmu_new,
  1513. .mxm = nv50_mxm_new,
  1514. .pci = gf106_pci_new,
  1515. .pmu = gf100_pmu_new,
  1516. .therm = gt215_therm_new,
  1517. .timer = nv41_timer_new,
  1518. .volt = gf100_volt_new,
  1519. .ce[0] = gf100_ce_new,
  1520. .disp = gt215_disp_new,
  1521. .dma = gf100_dma_new,
  1522. .fifo = gf100_fifo_new,
  1523. .gr = gf104_gr_new,
  1524. .mspdec = gf100_mspdec_new,
  1525. .msppp = gf100_msppp_new,
  1526. .msvld = gf100_msvld_new,
  1527. .pm = gf100_pm_new,
  1528. .sw = gf100_sw_new,
  1529. };
  1530. static const struct nvkm_device_chip
  1531. nvd7_chipset = {
  1532. .name = "GF117",
  1533. .bar = gf100_bar_new,
  1534. .bios = nvkm_bios_new,
  1535. .bus = gf100_bus_new,
  1536. .clk = gf100_clk_new,
  1537. .devinit = gf100_devinit_new,
  1538. .fb = gf100_fb_new,
  1539. .fuse = gf100_fuse_new,
  1540. .gpio = gf119_gpio_new,
  1541. .i2c = gf117_i2c_new,
  1542. .ibus = gf117_ibus_new,
  1543. .iccsense = gf100_iccsense_new,
  1544. .imem = nv50_instmem_new,
  1545. .ltc = gf100_ltc_new,
  1546. .mc = gf100_mc_new,
  1547. .mmu = gf100_mmu_new,
  1548. .mxm = nv50_mxm_new,
  1549. .pci = gf106_pci_new,
  1550. .therm = gf119_therm_new,
  1551. .timer = nv41_timer_new,
  1552. .volt = gf100_volt_new,
  1553. .ce[0] = gf100_ce_new,
  1554. .disp = gf119_disp_new,
  1555. .dma = gf119_dma_new,
  1556. .fifo = gf100_fifo_new,
  1557. .gr = gf117_gr_new,
  1558. .mspdec = gf100_mspdec_new,
  1559. .msppp = gf100_msppp_new,
  1560. .msvld = gf100_msvld_new,
  1561. .pm = gf117_pm_new,
  1562. .sw = gf100_sw_new,
  1563. };
  1564. static const struct nvkm_device_chip
  1565. nvd9_chipset = {
  1566. .name = "GF119",
  1567. .bar = gf100_bar_new,
  1568. .bios = nvkm_bios_new,
  1569. .bus = gf100_bus_new,
  1570. .clk = gf100_clk_new,
  1571. .devinit = gf100_devinit_new,
  1572. .fb = gf100_fb_new,
  1573. .fuse = gf100_fuse_new,
  1574. .gpio = gf119_gpio_new,
  1575. .i2c = gf119_i2c_new,
  1576. .ibus = gf117_ibus_new,
  1577. .iccsense = gf100_iccsense_new,
  1578. .imem = nv50_instmem_new,
  1579. .ltc = gf100_ltc_new,
  1580. .mc = gf100_mc_new,
  1581. .mmu = gf100_mmu_new,
  1582. .mxm = nv50_mxm_new,
  1583. .pci = gf106_pci_new,
  1584. .pmu = gf119_pmu_new,
  1585. .therm = gf119_therm_new,
  1586. .timer = nv41_timer_new,
  1587. .volt = gf100_volt_new,
  1588. .ce[0] = gf100_ce_new,
  1589. .disp = gf119_disp_new,
  1590. .dma = gf119_dma_new,
  1591. .fifo = gf100_fifo_new,
  1592. .gr = gf119_gr_new,
  1593. .mspdec = gf100_mspdec_new,
  1594. .msppp = gf100_msppp_new,
  1595. .msvld = gf100_msvld_new,
  1596. .pm = gf117_pm_new,
  1597. .sw = gf100_sw_new,
  1598. };
  1599. static const struct nvkm_device_chip
  1600. nve4_chipset = {
  1601. .name = "GK104",
  1602. .bar = gf100_bar_new,
  1603. .bios = nvkm_bios_new,
  1604. .bus = gf100_bus_new,
  1605. .clk = gk104_clk_new,
  1606. .devinit = gf100_devinit_new,
  1607. .fb = gk104_fb_new,
  1608. .fuse = gf100_fuse_new,
  1609. .gpio = gk104_gpio_new,
  1610. .i2c = gk104_i2c_new,
  1611. .ibus = gk104_ibus_new,
  1612. .iccsense = gf100_iccsense_new,
  1613. .imem = nv50_instmem_new,
  1614. .ltc = gk104_ltc_new,
  1615. .mc = gk104_mc_new,
  1616. .mmu = gf100_mmu_new,
  1617. .mxm = nv50_mxm_new,
  1618. .pci = gk104_pci_new,
  1619. .pmu = gk104_pmu_new,
  1620. .therm = gf119_therm_new,
  1621. .timer = nv41_timer_new,
  1622. .top = gk104_top_new,
  1623. .volt = gk104_volt_new,
  1624. .ce[0] = gk104_ce_new,
  1625. .ce[1] = gk104_ce_new,
  1626. .ce[2] = gk104_ce_new,
  1627. .disp = gk104_disp_new,
  1628. .dma = gf119_dma_new,
  1629. .fifo = gk104_fifo_new,
  1630. .gr = gk104_gr_new,
  1631. .mspdec = gk104_mspdec_new,
  1632. .msppp = gf100_msppp_new,
  1633. .msvld = gk104_msvld_new,
  1634. .pm = gk104_pm_new,
  1635. .sw = gf100_sw_new,
  1636. };
  1637. static const struct nvkm_device_chip
  1638. nve6_chipset = {
  1639. .name = "GK106",
  1640. .bar = gf100_bar_new,
  1641. .bios = nvkm_bios_new,
  1642. .bus = gf100_bus_new,
  1643. .clk = gk104_clk_new,
  1644. .devinit = gf100_devinit_new,
  1645. .fb = gk104_fb_new,
  1646. .fuse = gf100_fuse_new,
  1647. .gpio = gk104_gpio_new,
  1648. .i2c = gk104_i2c_new,
  1649. .ibus = gk104_ibus_new,
  1650. .iccsense = gf100_iccsense_new,
  1651. .imem = nv50_instmem_new,
  1652. .ltc = gk104_ltc_new,
  1653. .mc = gk104_mc_new,
  1654. .mmu = gf100_mmu_new,
  1655. .mxm = nv50_mxm_new,
  1656. .pci = gk104_pci_new,
  1657. .pmu = gk104_pmu_new,
  1658. .therm = gf119_therm_new,
  1659. .timer = nv41_timer_new,
  1660. .top = gk104_top_new,
  1661. .volt = gk104_volt_new,
  1662. .ce[0] = gk104_ce_new,
  1663. .ce[1] = gk104_ce_new,
  1664. .ce[2] = gk104_ce_new,
  1665. .disp = gk104_disp_new,
  1666. .dma = gf119_dma_new,
  1667. .fifo = gk104_fifo_new,
  1668. .gr = gk104_gr_new,
  1669. .mspdec = gk104_mspdec_new,
  1670. .msppp = gf100_msppp_new,
  1671. .msvld = gk104_msvld_new,
  1672. .pm = gk104_pm_new,
  1673. .sw = gf100_sw_new,
  1674. };
  1675. static const struct nvkm_device_chip
  1676. nve7_chipset = {
  1677. .name = "GK107",
  1678. .bar = gf100_bar_new,
  1679. .bios = nvkm_bios_new,
  1680. .bus = gf100_bus_new,
  1681. .clk = gk104_clk_new,
  1682. .devinit = gf100_devinit_new,
  1683. .fb = gk104_fb_new,
  1684. .fuse = gf100_fuse_new,
  1685. .gpio = gk104_gpio_new,
  1686. .i2c = gk104_i2c_new,
  1687. .ibus = gk104_ibus_new,
  1688. .iccsense = gf100_iccsense_new,
  1689. .imem = nv50_instmem_new,
  1690. .ltc = gk104_ltc_new,
  1691. .mc = gk104_mc_new,
  1692. .mmu = gf100_mmu_new,
  1693. .mxm = nv50_mxm_new,
  1694. .pci = gk104_pci_new,
  1695. .pmu = gk104_pmu_new,
  1696. .therm = gf119_therm_new,
  1697. .timer = nv41_timer_new,
  1698. .top = gk104_top_new,
  1699. .volt = gk104_volt_new,
  1700. .ce[0] = gk104_ce_new,
  1701. .ce[1] = gk104_ce_new,
  1702. .ce[2] = gk104_ce_new,
  1703. .disp = gk104_disp_new,
  1704. .dma = gf119_dma_new,
  1705. .fifo = gk104_fifo_new,
  1706. .gr = gk104_gr_new,
  1707. .mspdec = gk104_mspdec_new,
  1708. .msppp = gf100_msppp_new,
  1709. .msvld = gk104_msvld_new,
  1710. .pm = gk104_pm_new,
  1711. .sw = gf100_sw_new,
  1712. };
  1713. static const struct nvkm_device_chip
  1714. nvea_chipset = {
  1715. .name = "GK20A",
  1716. .bar = gk20a_bar_new,
  1717. .bus = gf100_bus_new,
  1718. .clk = gk20a_clk_new,
  1719. .fb = gk20a_fb_new,
  1720. .fuse = gf100_fuse_new,
  1721. .ibus = gk20a_ibus_new,
  1722. .imem = gk20a_instmem_new,
  1723. .ltc = gk104_ltc_new,
  1724. .mc = gk20a_mc_new,
  1725. .mmu = gf100_mmu_new,
  1726. .pmu = gk20a_pmu_new,
  1727. .timer = gk20a_timer_new,
  1728. .top = gk104_top_new,
  1729. .volt = gk20a_volt_new,
  1730. .ce[2] = gk104_ce_new,
  1731. .dma = gf119_dma_new,
  1732. .fifo = gk20a_fifo_new,
  1733. .gr = gk20a_gr_new,
  1734. .pm = gk104_pm_new,
  1735. .sw = gf100_sw_new,
  1736. };
  1737. static const struct nvkm_device_chip
  1738. nvf0_chipset = {
  1739. .name = "GK110",
  1740. .bar = gf100_bar_new,
  1741. .bios = nvkm_bios_new,
  1742. .bus = gf100_bus_new,
  1743. .clk = gk104_clk_new,
  1744. .devinit = gf100_devinit_new,
  1745. .fb = gk104_fb_new,
  1746. .fuse = gf100_fuse_new,
  1747. .gpio = gk104_gpio_new,
  1748. .i2c = gk104_i2c_new,
  1749. .ibus = gk104_ibus_new,
  1750. .iccsense = gf100_iccsense_new,
  1751. .imem = nv50_instmem_new,
  1752. .ltc = gk104_ltc_new,
  1753. .mc = gk104_mc_new,
  1754. .mmu = gf100_mmu_new,
  1755. .mxm = nv50_mxm_new,
  1756. .pci = gk104_pci_new,
  1757. .pmu = gk110_pmu_new,
  1758. .therm = gf119_therm_new,
  1759. .timer = nv41_timer_new,
  1760. .top = gk104_top_new,
  1761. .volt = gk104_volt_new,
  1762. .ce[0] = gk104_ce_new,
  1763. .ce[1] = gk104_ce_new,
  1764. .ce[2] = gk104_ce_new,
  1765. .disp = gk110_disp_new,
  1766. .dma = gf119_dma_new,
  1767. .fifo = gk110_fifo_new,
  1768. .gr = gk110_gr_new,
  1769. .mspdec = gk104_mspdec_new,
  1770. .msppp = gf100_msppp_new,
  1771. .msvld = gk104_msvld_new,
  1772. .sw = gf100_sw_new,
  1773. };
  1774. static const struct nvkm_device_chip
  1775. nvf1_chipset = {
  1776. .name = "GK110B",
  1777. .bar = gf100_bar_new,
  1778. .bios = nvkm_bios_new,
  1779. .bus = gf100_bus_new,
  1780. .clk = gk104_clk_new,
  1781. .devinit = gf100_devinit_new,
  1782. .fb = gk104_fb_new,
  1783. .fuse = gf100_fuse_new,
  1784. .gpio = gk104_gpio_new,
  1785. .i2c = gk104_i2c_new,
  1786. .ibus = gk104_ibus_new,
  1787. .iccsense = gf100_iccsense_new,
  1788. .imem = nv50_instmem_new,
  1789. .ltc = gk104_ltc_new,
  1790. .mc = gk104_mc_new,
  1791. .mmu = gf100_mmu_new,
  1792. .mxm = nv50_mxm_new,
  1793. .pci = gk104_pci_new,
  1794. .pmu = gk110_pmu_new,
  1795. .therm = gf119_therm_new,
  1796. .timer = nv41_timer_new,
  1797. .top = gk104_top_new,
  1798. .volt = gk104_volt_new,
  1799. .ce[0] = gk104_ce_new,
  1800. .ce[1] = gk104_ce_new,
  1801. .ce[2] = gk104_ce_new,
  1802. .disp = gk110_disp_new,
  1803. .dma = gf119_dma_new,
  1804. .fifo = gk110_fifo_new,
  1805. .gr = gk110b_gr_new,
  1806. .mspdec = gk104_mspdec_new,
  1807. .msppp = gf100_msppp_new,
  1808. .msvld = gk104_msvld_new,
  1809. .sw = gf100_sw_new,
  1810. };
  1811. static const struct nvkm_device_chip
  1812. nv106_chipset = {
  1813. .name = "GK208B",
  1814. .bar = gf100_bar_new,
  1815. .bios = nvkm_bios_new,
  1816. .bus = gf100_bus_new,
  1817. .clk = gk104_clk_new,
  1818. .devinit = gf100_devinit_new,
  1819. .fb = gk104_fb_new,
  1820. .fuse = gf100_fuse_new,
  1821. .gpio = gk104_gpio_new,
  1822. .i2c = gk104_i2c_new,
  1823. .ibus = gk104_ibus_new,
  1824. .iccsense = gf100_iccsense_new,
  1825. .imem = nv50_instmem_new,
  1826. .ltc = gk104_ltc_new,
  1827. .mc = gk20a_mc_new,
  1828. .mmu = gf100_mmu_new,
  1829. .mxm = nv50_mxm_new,
  1830. .pci = gk104_pci_new,
  1831. .pmu = gk208_pmu_new,
  1832. .therm = gf119_therm_new,
  1833. .timer = nv41_timer_new,
  1834. .top = gk104_top_new,
  1835. .volt = gk104_volt_new,
  1836. .ce[0] = gk104_ce_new,
  1837. .ce[1] = gk104_ce_new,
  1838. .ce[2] = gk104_ce_new,
  1839. .disp = gk110_disp_new,
  1840. .dma = gf119_dma_new,
  1841. .fifo = gk208_fifo_new,
  1842. .gr = gk208_gr_new,
  1843. .mspdec = gk104_mspdec_new,
  1844. .msppp = gf100_msppp_new,
  1845. .msvld = gk104_msvld_new,
  1846. .sw = gf100_sw_new,
  1847. };
  1848. static const struct nvkm_device_chip
  1849. nv108_chipset = {
  1850. .name = "GK208",
  1851. .bar = gf100_bar_new,
  1852. .bios = nvkm_bios_new,
  1853. .bus = gf100_bus_new,
  1854. .clk = gk104_clk_new,
  1855. .devinit = gf100_devinit_new,
  1856. .fb = gk104_fb_new,
  1857. .fuse = gf100_fuse_new,
  1858. .gpio = gk104_gpio_new,
  1859. .i2c = gk104_i2c_new,
  1860. .ibus = gk104_ibus_new,
  1861. .iccsense = gf100_iccsense_new,
  1862. .imem = nv50_instmem_new,
  1863. .ltc = gk104_ltc_new,
  1864. .mc = gk20a_mc_new,
  1865. .mmu = gf100_mmu_new,
  1866. .mxm = nv50_mxm_new,
  1867. .pci = gk104_pci_new,
  1868. .pmu = gk208_pmu_new,
  1869. .therm = gf119_therm_new,
  1870. .timer = nv41_timer_new,
  1871. .top = gk104_top_new,
  1872. .volt = gk104_volt_new,
  1873. .ce[0] = gk104_ce_new,
  1874. .ce[1] = gk104_ce_new,
  1875. .ce[2] = gk104_ce_new,
  1876. .disp = gk110_disp_new,
  1877. .dma = gf119_dma_new,
  1878. .fifo = gk208_fifo_new,
  1879. .gr = gk208_gr_new,
  1880. .mspdec = gk104_mspdec_new,
  1881. .msppp = gf100_msppp_new,
  1882. .msvld = gk104_msvld_new,
  1883. .sw = gf100_sw_new,
  1884. };
  1885. static const struct nvkm_device_chip
  1886. nv117_chipset = {
  1887. .name = "GM107",
  1888. .bar = gf100_bar_new,
  1889. .bios = nvkm_bios_new,
  1890. .bus = gf100_bus_new,
  1891. .clk = gk104_clk_new,
  1892. .devinit = gm107_devinit_new,
  1893. .fb = gm107_fb_new,
  1894. .fuse = gm107_fuse_new,
  1895. .gpio = gk104_gpio_new,
  1896. .i2c = gk104_i2c_new,
  1897. .ibus = gk104_ibus_new,
  1898. .iccsense = gf100_iccsense_new,
  1899. .imem = nv50_instmem_new,
  1900. .ltc = gm107_ltc_new,
  1901. .mc = gk20a_mc_new,
  1902. .mmu = gf100_mmu_new,
  1903. .mxm = nv50_mxm_new,
  1904. .pci = gk104_pci_new,
  1905. .pmu = gm107_pmu_new,
  1906. .therm = gm107_therm_new,
  1907. .timer = gk20a_timer_new,
  1908. .top = gk104_top_new,
  1909. .volt = gk104_volt_new,
  1910. .ce[0] = gm107_ce_new,
  1911. .ce[2] = gm107_ce_new,
  1912. .disp = gm107_disp_new,
  1913. .dma = gf119_dma_new,
  1914. .fifo = gm107_fifo_new,
  1915. .gr = gm107_gr_new,
  1916. .sw = gf100_sw_new,
  1917. };
  1918. static const struct nvkm_device_chip
  1919. nv118_chipset = {
  1920. .name = "GM108",
  1921. .bar = gf100_bar_new,
  1922. .bios = nvkm_bios_new,
  1923. .bus = gf100_bus_new,
  1924. .clk = gk104_clk_new,
  1925. .devinit = gm107_devinit_new,
  1926. .fb = gm107_fb_new,
  1927. .fuse = gm107_fuse_new,
  1928. .gpio = gk104_gpio_new,
  1929. .i2c = gk104_i2c_new,
  1930. .ibus = gk104_ibus_new,
  1931. .iccsense = gf100_iccsense_new,
  1932. .imem = nv50_instmem_new,
  1933. .ltc = gm107_ltc_new,
  1934. .mc = gk20a_mc_new,
  1935. .mmu = gf100_mmu_new,
  1936. .mxm = nv50_mxm_new,
  1937. .pci = gk104_pci_new,
  1938. .pmu = gm107_pmu_new,
  1939. .therm = gm107_therm_new,
  1940. .timer = gk20a_timer_new,
  1941. .top = gk104_top_new,
  1942. .volt = gk104_volt_new,
  1943. .ce[0] = gm107_ce_new,
  1944. .ce[2] = gm107_ce_new,
  1945. .disp = gm107_disp_new,
  1946. .dma = gf119_dma_new,
  1947. .fifo = gm107_fifo_new,
  1948. .gr = gm107_gr_new,
  1949. .sw = gf100_sw_new,
  1950. };
  1951. static const struct nvkm_device_chip
  1952. nv120_chipset = {
  1953. .name = "GM200",
  1954. .bar = gf100_bar_new,
  1955. .bios = nvkm_bios_new,
  1956. .bus = gf100_bus_new,
  1957. .devinit = gm200_devinit_new,
  1958. .fb = gm200_fb_new,
  1959. .fuse = gm107_fuse_new,
  1960. .gpio = gk104_gpio_new,
  1961. .i2c = gm200_i2c_new,
  1962. .ibus = gm200_ibus_new,
  1963. .iccsense = gf100_iccsense_new,
  1964. .imem = nv50_instmem_new,
  1965. .ltc = gm200_ltc_new,
  1966. .mc = gk20a_mc_new,
  1967. .mmu = gf100_mmu_new,
  1968. .mxm = nv50_mxm_new,
  1969. .pci = gk104_pci_new,
  1970. .pmu = gm107_pmu_new,
  1971. .secboot = gm200_secboot_new,
  1972. .timer = gk20a_timer_new,
  1973. .top = gk104_top_new,
  1974. .volt = gk104_volt_new,
  1975. .ce[0] = gm200_ce_new,
  1976. .ce[1] = gm200_ce_new,
  1977. .ce[2] = gm200_ce_new,
  1978. .disp = gm200_disp_new,
  1979. .dma = gf119_dma_new,
  1980. .fifo = gm200_fifo_new,
  1981. .gr = gm200_gr_new,
  1982. .sw = gf100_sw_new,
  1983. };
  1984. static const struct nvkm_device_chip
  1985. nv124_chipset = {
  1986. .name = "GM204",
  1987. .bar = gf100_bar_new,
  1988. .bios = nvkm_bios_new,
  1989. .bus = gf100_bus_new,
  1990. .devinit = gm200_devinit_new,
  1991. .fb = gm200_fb_new,
  1992. .fuse = gm107_fuse_new,
  1993. .gpio = gk104_gpio_new,
  1994. .i2c = gm200_i2c_new,
  1995. .ibus = gm200_ibus_new,
  1996. .iccsense = gf100_iccsense_new,
  1997. .imem = nv50_instmem_new,
  1998. .ltc = gm200_ltc_new,
  1999. .mc = gk20a_mc_new,
  2000. .mmu = gf100_mmu_new,
  2001. .mxm = nv50_mxm_new,
  2002. .pci = gk104_pci_new,
  2003. .pmu = gm107_pmu_new,
  2004. .secboot = gm200_secboot_new,
  2005. .timer = gk20a_timer_new,
  2006. .top = gk104_top_new,
  2007. .volt = gk104_volt_new,
  2008. .ce[0] = gm200_ce_new,
  2009. .ce[1] = gm200_ce_new,
  2010. .ce[2] = gm200_ce_new,
  2011. .disp = gm200_disp_new,
  2012. .dma = gf119_dma_new,
  2013. .fifo = gm200_fifo_new,
  2014. .gr = gm200_gr_new,
  2015. .sw = gf100_sw_new,
  2016. };
  2017. static const struct nvkm_device_chip
  2018. nv126_chipset = {
  2019. .name = "GM206",
  2020. .bar = gf100_bar_new,
  2021. .bios = nvkm_bios_new,
  2022. .bus = gf100_bus_new,
  2023. .devinit = gm200_devinit_new,
  2024. .fb = gm200_fb_new,
  2025. .fuse = gm107_fuse_new,
  2026. .gpio = gk104_gpio_new,
  2027. .i2c = gm200_i2c_new,
  2028. .ibus = gm200_ibus_new,
  2029. .iccsense = gf100_iccsense_new,
  2030. .imem = nv50_instmem_new,
  2031. .ltc = gm200_ltc_new,
  2032. .mc = gk20a_mc_new,
  2033. .mmu = gf100_mmu_new,
  2034. .mxm = nv50_mxm_new,
  2035. .pci = gk104_pci_new,
  2036. .pmu = gm107_pmu_new,
  2037. .secboot = gm200_secboot_new,
  2038. .timer = gk20a_timer_new,
  2039. .top = gk104_top_new,
  2040. .volt = gk104_volt_new,
  2041. .ce[0] = gm200_ce_new,
  2042. .ce[1] = gm200_ce_new,
  2043. .ce[2] = gm200_ce_new,
  2044. .disp = gm200_disp_new,
  2045. .dma = gf119_dma_new,
  2046. .fifo = gm200_fifo_new,
  2047. .gr = gm200_gr_new,
  2048. .sw = gf100_sw_new,
  2049. };
  2050. static const struct nvkm_device_chip
  2051. nv12b_chipset = {
  2052. .name = "GM20B",
  2053. .bar = gk20a_bar_new,
  2054. .bus = gf100_bus_new,
  2055. .clk = gm20b_clk_new,
  2056. .fb = gm20b_fb_new,
  2057. .fuse = gm107_fuse_new,
  2058. .ibus = gk20a_ibus_new,
  2059. .imem = gk20a_instmem_new,
  2060. .ltc = gm200_ltc_new,
  2061. .mc = gk20a_mc_new,
  2062. .mmu = gf100_mmu_new,
  2063. .pmu = gm20b_pmu_new,
  2064. .secboot = gm20b_secboot_new,
  2065. .timer = gk20a_timer_new,
  2066. .top = gk104_top_new,
  2067. .ce[2] = gm200_ce_new,
  2068. .volt = gm20b_volt_new,
  2069. .dma = gf119_dma_new,
  2070. .fifo = gm20b_fifo_new,
  2071. .gr = gm20b_gr_new,
  2072. .sw = gf100_sw_new,
  2073. };
  2074. static const struct nvkm_device_chip
  2075. nv130_chipset = {
  2076. .name = "GP100",
  2077. .bar = gf100_bar_new,
  2078. .bios = nvkm_bios_new,
  2079. .bus = gf100_bus_new,
  2080. .devinit = gm200_devinit_new,
  2081. .fb = gp100_fb_new,
  2082. .fuse = gm107_fuse_new,
  2083. .gpio = gk104_gpio_new,
  2084. .i2c = gm200_i2c_new,
  2085. .ibus = gm200_ibus_new,
  2086. .imem = nv50_instmem_new,
  2087. .ltc = gp100_ltc_new,
  2088. .mc = gp100_mc_new,
  2089. .mmu = gf100_mmu_new,
  2090. .secboot = gm200_secboot_new,
  2091. .pci = gp100_pci_new,
  2092. .pmu = gp100_pmu_new,
  2093. .timer = gk20a_timer_new,
  2094. .top = gk104_top_new,
  2095. .ce[0] = gp100_ce_new,
  2096. .ce[1] = gp100_ce_new,
  2097. .ce[2] = gp100_ce_new,
  2098. .ce[3] = gp100_ce_new,
  2099. .ce[4] = gp100_ce_new,
  2100. .ce[5] = gp100_ce_new,
  2101. .dma = gf119_dma_new,
  2102. .disp = gp100_disp_new,
  2103. .fifo = gp100_fifo_new,
  2104. .gr = gp100_gr_new,
  2105. .sw = gf100_sw_new,
  2106. };
  2107. static const struct nvkm_device_chip
  2108. nv132_chipset = {
  2109. .name = "GP102",
  2110. .bar = gf100_bar_new,
  2111. .bios = nvkm_bios_new,
  2112. .bus = gf100_bus_new,
  2113. .devinit = gm200_devinit_new,
  2114. .fb = gp102_fb_new,
  2115. .fuse = gm107_fuse_new,
  2116. .gpio = gk104_gpio_new,
  2117. .i2c = gm200_i2c_new,
  2118. .ibus = gm200_ibus_new,
  2119. .imem = nv50_instmem_new,
  2120. .ltc = gp100_ltc_new,
  2121. .mc = gp100_mc_new,
  2122. .mmu = gf100_mmu_new,
  2123. .pci = gp100_pci_new,
  2124. .pmu = gp102_pmu_new,
  2125. .timer = gk20a_timer_new,
  2126. .top = gk104_top_new,
  2127. .ce[0] = gp102_ce_new,
  2128. .ce[1] = gp102_ce_new,
  2129. .ce[2] = gp102_ce_new,
  2130. .ce[3] = gp102_ce_new,
  2131. .disp = gp102_disp_new,
  2132. .dma = gf119_dma_new,
  2133. .fifo = gp100_fifo_new,
  2134. };
  2135. static const struct nvkm_device_chip
  2136. nv134_chipset = {
  2137. .name = "GP104",
  2138. .bar = gf100_bar_new,
  2139. .bios = nvkm_bios_new,
  2140. .bus = gf100_bus_new,
  2141. .devinit = gm200_devinit_new,
  2142. .fb = gp102_fb_new,
  2143. .fuse = gm107_fuse_new,
  2144. .gpio = gk104_gpio_new,
  2145. .i2c = gm200_i2c_new,
  2146. .ibus = gm200_ibus_new,
  2147. .imem = nv50_instmem_new,
  2148. .ltc = gp100_ltc_new,
  2149. .mc = gp100_mc_new,
  2150. .mmu = gf100_mmu_new,
  2151. .pci = gp100_pci_new,
  2152. .pmu = gp102_pmu_new,
  2153. .timer = gk20a_timer_new,
  2154. .top = gk104_top_new,
  2155. .ce[0] = gp102_ce_new,
  2156. .ce[1] = gp102_ce_new,
  2157. .ce[2] = gp102_ce_new,
  2158. .ce[3] = gp102_ce_new,
  2159. .disp = gp102_disp_new,
  2160. .dma = gf119_dma_new,
  2161. .fifo = gp100_fifo_new,
  2162. };
  2163. static const struct nvkm_device_chip
  2164. nv136_chipset = {
  2165. .name = "GP106",
  2166. .bar = gf100_bar_new,
  2167. .bios = nvkm_bios_new,
  2168. .bus = gf100_bus_new,
  2169. .devinit = gm200_devinit_new,
  2170. .fb = gp102_fb_new,
  2171. .fuse = gm107_fuse_new,
  2172. .gpio = gk104_gpio_new,
  2173. .i2c = gm200_i2c_new,
  2174. .ibus = gm200_ibus_new,
  2175. .imem = nv50_instmem_new,
  2176. .ltc = gp100_ltc_new,
  2177. .mc = gp100_mc_new,
  2178. .mmu = gf100_mmu_new,
  2179. .pci = gp100_pci_new,
  2180. .pmu = gp102_pmu_new,
  2181. .timer = gk20a_timer_new,
  2182. .top = gk104_top_new,
  2183. .ce[0] = gp102_ce_new,
  2184. .ce[1] = gp102_ce_new,
  2185. .ce[2] = gp102_ce_new,
  2186. .ce[3] = gp102_ce_new,
  2187. .disp = gp102_disp_new,
  2188. .dma = gf119_dma_new,
  2189. .fifo = gp100_fifo_new,
  2190. };
  2191. static int
  2192. nvkm_device_event_ctor(struct nvkm_object *object, void *data, u32 size,
  2193. struct nvkm_notify *notify)
  2194. {
  2195. if (!WARN_ON(size != 0)) {
  2196. notify->size = 0;
  2197. notify->types = 1;
  2198. notify->index = 0;
  2199. return 0;
  2200. }
  2201. return -EINVAL;
  2202. }
  2203. static const struct nvkm_event_func
  2204. nvkm_device_event_func = {
  2205. .ctor = nvkm_device_event_ctor,
  2206. };
  2207. struct nvkm_subdev *
  2208. nvkm_device_subdev(struct nvkm_device *device, int index)
  2209. {
  2210. struct nvkm_engine *engine;
  2211. if (device->disable_mask & (1ULL << index))
  2212. return NULL;
  2213. switch (index) {
  2214. #define _(n,p,m) case NVKM_SUBDEV_##n: if (p) return (m); break
  2215. _(BAR , device->bar , &device->bar->subdev);
  2216. _(VBIOS , device->bios , &device->bios->subdev);
  2217. _(BUS , device->bus , &device->bus->subdev);
  2218. _(CLK , device->clk , &device->clk->subdev);
  2219. _(DEVINIT , device->devinit , &device->devinit->subdev);
  2220. _(FB , device->fb , &device->fb->subdev);
  2221. _(FUSE , device->fuse , &device->fuse->subdev);
  2222. _(GPIO , device->gpio , &device->gpio->subdev);
  2223. _(I2C , device->i2c , &device->i2c->subdev);
  2224. _(IBUS , device->ibus , device->ibus);
  2225. _(ICCSENSE, device->iccsense, &device->iccsense->subdev);
  2226. _(INSTMEM , device->imem , &device->imem->subdev);
  2227. _(LTC , device->ltc , &device->ltc->subdev);
  2228. _(MC , device->mc , &device->mc->subdev);
  2229. _(MMU , device->mmu , &device->mmu->subdev);
  2230. _(MXM , device->mxm , device->mxm);
  2231. _(PCI , device->pci , &device->pci->subdev);
  2232. _(PMU , device->pmu , &device->pmu->subdev);
  2233. _(SECBOOT , device->secboot , &device->secboot->subdev);
  2234. _(THERM , device->therm , &device->therm->subdev);
  2235. _(TIMER , device->timer , &device->timer->subdev);
  2236. _(TOP , device->top , &device->top->subdev);
  2237. _(VOLT , device->volt , &device->volt->subdev);
  2238. #undef _
  2239. default:
  2240. engine = nvkm_device_engine(device, index);
  2241. if (engine)
  2242. return &engine->subdev;
  2243. break;
  2244. }
  2245. return NULL;
  2246. }
  2247. struct nvkm_engine *
  2248. nvkm_device_engine(struct nvkm_device *device, int index)
  2249. {
  2250. if (device->disable_mask & (1ULL << index))
  2251. return NULL;
  2252. switch (index) {
  2253. #define _(n,p,m) case NVKM_ENGINE_##n: if (p) return (m); break
  2254. _(BSP , device->bsp , device->bsp);
  2255. _(CE0 , device->ce[0] , device->ce[0]);
  2256. _(CE1 , device->ce[1] , device->ce[1]);
  2257. _(CE2 , device->ce[2] , device->ce[2]);
  2258. _(CE3 , device->ce[3] , device->ce[3]);
  2259. _(CE4 , device->ce[4] , device->ce[4]);
  2260. _(CE5 , device->ce[5] , device->ce[5]);
  2261. _(CIPHER , device->cipher , device->cipher);
  2262. _(DISP , device->disp , &device->disp->engine);
  2263. _(DMAOBJ , device->dma , &device->dma->engine);
  2264. _(FIFO , device->fifo , &device->fifo->engine);
  2265. _(GR , device->gr , &device->gr->engine);
  2266. _(IFB , device->ifb , device->ifb);
  2267. _(ME , device->me , device->me);
  2268. _(MPEG , device->mpeg , device->mpeg);
  2269. _(MSENC , device->msenc , device->msenc);
  2270. _(MSPDEC , device->mspdec , device->mspdec);
  2271. _(MSPPP , device->msppp , device->msppp);
  2272. _(MSVLD , device->msvld , device->msvld);
  2273. _(NVENC0 , device->nvenc[0], device->nvenc[0]);
  2274. _(NVENC1 , device->nvenc[1], device->nvenc[1]);
  2275. _(NVENC2 , device->nvenc[2], device->nvenc[2]);
  2276. _(NVDEC , device->nvdec , device->nvdec);
  2277. _(PM , device->pm , &device->pm->engine);
  2278. _(SEC , device->sec , device->sec);
  2279. _(SW , device->sw , &device->sw->engine);
  2280. _(VIC , device->vic , device->vic);
  2281. _(VP , device->vp , device->vp);
  2282. #undef _
  2283. default:
  2284. WARN_ON(1);
  2285. break;
  2286. }
  2287. return NULL;
  2288. }
  2289. int
  2290. nvkm_device_fini(struct nvkm_device *device, bool suspend)
  2291. {
  2292. const char *action = suspend ? "suspend" : "fini";
  2293. struct nvkm_subdev *subdev;
  2294. int ret, i;
  2295. s64 time;
  2296. nvdev_trace(device, "%s running...\n", action);
  2297. time = ktime_to_us(ktime_get());
  2298. nvkm_acpi_fini(device);
  2299. for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
  2300. if ((subdev = nvkm_device_subdev(device, i))) {
  2301. ret = nvkm_subdev_fini(subdev, suspend);
  2302. if (ret && suspend)
  2303. goto fail;
  2304. }
  2305. }
  2306. if (device->func->fini)
  2307. device->func->fini(device, suspend);
  2308. time = ktime_to_us(ktime_get()) - time;
  2309. nvdev_trace(device, "%s completed in %lldus...\n", action, time);
  2310. return 0;
  2311. fail:
  2312. do {
  2313. if ((subdev = nvkm_device_subdev(device, i))) {
  2314. int rret = nvkm_subdev_init(subdev);
  2315. if (rret)
  2316. nvkm_fatal(subdev, "failed restart, %d\n", ret);
  2317. }
  2318. } while (++i < NVKM_SUBDEV_NR);
  2319. nvdev_trace(device, "%s failed with %d\n", action, ret);
  2320. return ret;
  2321. }
  2322. static int
  2323. nvkm_device_preinit(struct nvkm_device *device)
  2324. {
  2325. struct nvkm_subdev *subdev;
  2326. int ret, i;
  2327. s64 time;
  2328. nvdev_trace(device, "preinit running...\n");
  2329. time = ktime_to_us(ktime_get());
  2330. if (device->func->preinit) {
  2331. ret = device->func->preinit(device);
  2332. if (ret)
  2333. goto fail;
  2334. }
  2335. for (i = 0; i < NVKM_SUBDEV_NR; i++) {
  2336. if ((subdev = nvkm_device_subdev(device, i))) {
  2337. ret = nvkm_subdev_preinit(subdev);
  2338. if (ret)
  2339. goto fail;
  2340. }
  2341. }
  2342. ret = nvkm_devinit_post(device->devinit, &device->disable_mask);
  2343. if (ret)
  2344. goto fail;
  2345. time = ktime_to_us(ktime_get()) - time;
  2346. nvdev_trace(device, "preinit completed in %lldus\n", time);
  2347. return 0;
  2348. fail:
  2349. nvdev_error(device, "preinit failed with %d\n", ret);
  2350. return ret;
  2351. }
  2352. int
  2353. nvkm_device_init(struct nvkm_device *device)
  2354. {
  2355. struct nvkm_subdev *subdev;
  2356. int ret, i;
  2357. s64 time;
  2358. ret = nvkm_device_preinit(device);
  2359. if (ret)
  2360. return ret;
  2361. nvkm_device_fini(device, false);
  2362. nvdev_trace(device, "init running...\n");
  2363. time = ktime_to_us(ktime_get());
  2364. if (device->func->init) {
  2365. ret = device->func->init(device);
  2366. if (ret)
  2367. goto fail;
  2368. }
  2369. for (i = 0; i < NVKM_SUBDEV_NR; i++) {
  2370. if ((subdev = nvkm_device_subdev(device, i))) {
  2371. ret = nvkm_subdev_init(subdev);
  2372. if (ret)
  2373. goto fail_subdev;
  2374. }
  2375. }
  2376. nvkm_acpi_init(device);
  2377. time = ktime_to_us(ktime_get()) - time;
  2378. nvdev_trace(device, "init completed in %lldus\n", time);
  2379. return 0;
  2380. fail_subdev:
  2381. do {
  2382. if ((subdev = nvkm_device_subdev(device, i)))
  2383. nvkm_subdev_fini(subdev, false);
  2384. } while (--i >= 0);
  2385. fail:
  2386. nvkm_device_fini(device, false);
  2387. nvdev_error(device, "init failed with %d\n", ret);
  2388. return ret;
  2389. }
  2390. void
  2391. nvkm_device_del(struct nvkm_device **pdevice)
  2392. {
  2393. struct nvkm_device *device = *pdevice;
  2394. int i;
  2395. if (device) {
  2396. mutex_lock(&nv_devices_mutex);
  2397. device->disable_mask = 0;
  2398. for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
  2399. struct nvkm_subdev *subdev =
  2400. nvkm_device_subdev(device, i);
  2401. nvkm_subdev_del(&subdev);
  2402. }
  2403. nvkm_event_fini(&device->event);
  2404. if (device->pri)
  2405. iounmap(device->pri);
  2406. list_del(&device->head);
  2407. if (device->func->dtor)
  2408. *pdevice = device->func->dtor(device);
  2409. mutex_unlock(&nv_devices_mutex);
  2410. kfree(*pdevice);
  2411. *pdevice = NULL;
  2412. }
  2413. }
  2414. int
  2415. nvkm_device_ctor(const struct nvkm_device_func *func,
  2416. const struct nvkm_device_quirk *quirk,
  2417. struct device *dev, enum nvkm_device_type type, u64 handle,
  2418. const char *name, const char *cfg, const char *dbg,
  2419. bool detect, bool mmio, u64 subdev_mask,
  2420. struct nvkm_device *device)
  2421. {
  2422. struct nvkm_subdev *subdev;
  2423. u64 mmio_base, mmio_size;
  2424. u32 boot0, strap;
  2425. void __iomem *map;
  2426. int ret = -EEXIST;
  2427. int i;
  2428. mutex_lock(&nv_devices_mutex);
  2429. if (nvkm_device_find_locked(handle))
  2430. goto done;
  2431. device->func = func;
  2432. device->quirk = quirk;
  2433. device->dev = dev;
  2434. device->type = type;
  2435. device->handle = handle;
  2436. device->cfgopt = cfg;
  2437. device->dbgopt = dbg;
  2438. device->name = name;
  2439. list_add_tail(&device->head, &nv_devices);
  2440. device->debug = nvkm_dbgopt(device->dbgopt, "device");
  2441. ret = nvkm_event_init(&nvkm_device_event_func, 1, 1, &device->event);
  2442. if (ret)
  2443. goto done;
  2444. mmio_base = device->func->resource_addr(device, 0);
  2445. mmio_size = device->func->resource_size(device, 0);
  2446. /* identify the chipset, and determine classes of subdev/engines */
  2447. if (detect) {
  2448. map = ioremap(mmio_base, 0x102000);
  2449. if (ret = -ENOMEM, map == NULL)
  2450. goto done;
  2451. /* switch mmio to cpu's native endianness */
  2452. #ifndef __BIG_ENDIAN
  2453. if (ioread32_native(map + 0x000004) != 0x00000000) {
  2454. #else
  2455. if (ioread32_native(map + 0x000004) == 0x00000000) {
  2456. #endif
  2457. iowrite32_native(0x01000001, map + 0x000004);
  2458. ioread32_native(map);
  2459. }
  2460. /* read boot0 and strapping information */
  2461. boot0 = ioread32_native(map + 0x000000);
  2462. strap = ioread32_native(map + 0x101000);
  2463. iounmap(map);
  2464. /* determine chipset and derive architecture from it */
  2465. if ((boot0 & 0x1f000000) > 0) {
  2466. device->chipset = (boot0 & 0x1ff00000) >> 20;
  2467. device->chiprev = (boot0 & 0x000000ff);
  2468. switch (device->chipset & 0x1f0) {
  2469. case 0x010: {
  2470. if (0x461 & (1 << (device->chipset & 0xf)))
  2471. device->card_type = NV_10;
  2472. else
  2473. device->card_type = NV_11;
  2474. device->chiprev = 0x00;
  2475. break;
  2476. }
  2477. case 0x020: device->card_type = NV_20; break;
  2478. case 0x030: device->card_type = NV_30; break;
  2479. case 0x040:
  2480. case 0x060: device->card_type = NV_40; break;
  2481. case 0x050:
  2482. case 0x080:
  2483. case 0x090:
  2484. case 0x0a0: device->card_type = NV_50; break;
  2485. case 0x0c0:
  2486. case 0x0d0: device->card_type = NV_C0; break;
  2487. case 0x0e0:
  2488. case 0x0f0:
  2489. case 0x100: device->card_type = NV_E0; break;
  2490. case 0x110:
  2491. case 0x120: device->card_type = GM100; break;
  2492. case 0x130: device->card_type = GP100; break;
  2493. default:
  2494. break;
  2495. }
  2496. } else
  2497. if ((boot0 & 0xff00fff0) == 0x20004000) {
  2498. if (boot0 & 0x00f00000)
  2499. device->chipset = 0x05;
  2500. else
  2501. device->chipset = 0x04;
  2502. device->card_type = NV_04;
  2503. }
  2504. switch (device->chipset) {
  2505. case 0x004: device->chip = &nv4_chipset; break;
  2506. case 0x005: device->chip = &nv5_chipset; break;
  2507. case 0x010: device->chip = &nv10_chipset; break;
  2508. case 0x011: device->chip = &nv11_chipset; break;
  2509. case 0x015: device->chip = &nv15_chipset; break;
  2510. case 0x017: device->chip = &nv17_chipset; break;
  2511. case 0x018: device->chip = &nv18_chipset; break;
  2512. case 0x01a: device->chip = &nv1a_chipset; break;
  2513. case 0x01f: device->chip = &nv1f_chipset; break;
  2514. case 0x020: device->chip = &nv20_chipset; break;
  2515. case 0x025: device->chip = &nv25_chipset; break;
  2516. case 0x028: device->chip = &nv28_chipset; break;
  2517. case 0x02a: device->chip = &nv2a_chipset; break;
  2518. case 0x030: device->chip = &nv30_chipset; break;
  2519. case 0x031: device->chip = &nv31_chipset; break;
  2520. case 0x034: device->chip = &nv34_chipset; break;
  2521. case 0x035: device->chip = &nv35_chipset; break;
  2522. case 0x036: device->chip = &nv36_chipset; break;
  2523. case 0x040: device->chip = &nv40_chipset; break;
  2524. case 0x041: device->chip = &nv41_chipset; break;
  2525. case 0x042: device->chip = &nv42_chipset; break;
  2526. case 0x043: device->chip = &nv43_chipset; break;
  2527. case 0x044: device->chip = &nv44_chipset; break;
  2528. case 0x045: device->chip = &nv45_chipset; break;
  2529. case 0x046: device->chip = &nv46_chipset; break;
  2530. case 0x047: device->chip = &nv47_chipset; break;
  2531. case 0x049: device->chip = &nv49_chipset; break;
  2532. case 0x04a: device->chip = &nv4a_chipset; break;
  2533. case 0x04b: device->chip = &nv4b_chipset; break;
  2534. case 0x04c: device->chip = &nv4c_chipset; break;
  2535. case 0x04e: device->chip = &nv4e_chipset; break;
  2536. case 0x050: device->chip = &nv50_chipset; break;
  2537. case 0x063: device->chip = &nv63_chipset; break;
  2538. case 0x067: device->chip = &nv67_chipset; break;
  2539. case 0x068: device->chip = &nv68_chipset; break;
  2540. case 0x084: device->chip = &nv84_chipset; break;
  2541. case 0x086: device->chip = &nv86_chipset; break;
  2542. case 0x092: device->chip = &nv92_chipset; break;
  2543. case 0x094: device->chip = &nv94_chipset; break;
  2544. case 0x096: device->chip = &nv96_chipset; break;
  2545. case 0x098: device->chip = &nv98_chipset; break;
  2546. case 0x0a0: device->chip = &nva0_chipset; break;
  2547. case 0x0a3: device->chip = &nva3_chipset; break;
  2548. case 0x0a5: device->chip = &nva5_chipset; break;
  2549. case 0x0a8: device->chip = &nva8_chipset; break;
  2550. case 0x0aa: device->chip = &nvaa_chipset; break;
  2551. case 0x0ac: device->chip = &nvac_chipset; break;
  2552. case 0x0af: device->chip = &nvaf_chipset; break;
  2553. case 0x0c0: device->chip = &nvc0_chipset; break;
  2554. case 0x0c1: device->chip = &nvc1_chipset; break;
  2555. case 0x0c3: device->chip = &nvc3_chipset; break;
  2556. case 0x0c4: device->chip = &nvc4_chipset; break;
  2557. case 0x0c8: device->chip = &nvc8_chipset; break;
  2558. case 0x0ce: device->chip = &nvce_chipset; break;
  2559. case 0x0cf: device->chip = &nvcf_chipset; break;
  2560. case 0x0d7: device->chip = &nvd7_chipset; break;
  2561. case 0x0d9: device->chip = &nvd9_chipset; break;
  2562. case 0x0e4: device->chip = &nve4_chipset; break;
  2563. case 0x0e6: device->chip = &nve6_chipset; break;
  2564. case 0x0e7: device->chip = &nve7_chipset; break;
  2565. case 0x0ea: device->chip = &nvea_chipset; break;
  2566. case 0x0f0: device->chip = &nvf0_chipset; break;
  2567. case 0x0f1: device->chip = &nvf1_chipset; break;
  2568. case 0x106: device->chip = &nv106_chipset; break;
  2569. case 0x108: device->chip = &nv108_chipset; break;
  2570. case 0x117: device->chip = &nv117_chipset; break;
  2571. case 0x118: device->chip = &nv118_chipset; break;
  2572. case 0x120: device->chip = &nv120_chipset; break;
  2573. case 0x124: device->chip = &nv124_chipset; break;
  2574. case 0x126: device->chip = &nv126_chipset; break;
  2575. case 0x12b: device->chip = &nv12b_chipset; break;
  2576. case 0x130: device->chip = &nv130_chipset; break;
  2577. case 0x132: device->chip = &nv132_chipset; break;
  2578. case 0x134: device->chip = &nv134_chipset; break;
  2579. case 0x136: device->chip = &nv136_chipset; break;
  2580. default:
  2581. nvdev_error(device, "unknown chipset (%08x)\n", boot0);
  2582. goto done;
  2583. }
  2584. nvdev_info(device, "NVIDIA %s (%08x)\n",
  2585. device->chip->name, boot0);
  2586. /* determine frequency of timing crystal */
  2587. if ( device->card_type <= NV_10 || device->chipset < 0x17 ||
  2588. (device->chipset >= 0x20 && device->chipset < 0x25))
  2589. strap &= 0x00000040;
  2590. else
  2591. strap &= 0x00400040;
  2592. switch (strap) {
  2593. case 0x00000000: device->crystal = 13500; break;
  2594. case 0x00000040: device->crystal = 14318; break;
  2595. case 0x00400000: device->crystal = 27000; break;
  2596. case 0x00400040: device->crystal = 25000; break;
  2597. }
  2598. } else {
  2599. device->chip = &null_chipset;
  2600. }
  2601. if (!device->name)
  2602. device->name = device->chip->name;
  2603. if (mmio) {
  2604. device->pri = ioremap(mmio_base, mmio_size);
  2605. if (!device->pri) {
  2606. nvdev_error(device, "unable to map PRI\n");
  2607. ret = -ENOMEM;
  2608. goto done;
  2609. }
  2610. }
  2611. mutex_init(&device->mutex);
  2612. for (i = 0; i < NVKM_SUBDEV_NR; i++) {
  2613. #define _(s,m) case s: \
  2614. if (device->chip->m && (subdev_mask & (1ULL << (s)))) { \
  2615. ret = device->chip->m(device, (s), &device->m); \
  2616. if (ret) { \
  2617. subdev = nvkm_device_subdev(device, (s)); \
  2618. nvkm_subdev_del(&subdev); \
  2619. device->m = NULL; \
  2620. if (ret != -ENODEV) { \
  2621. nvdev_error(device, "%s ctor failed, %d\n", \
  2622. nvkm_subdev_name[s], ret); \
  2623. goto done; \
  2624. } \
  2625. } \
  2626. } \
  2627. break
  2628. switch (i) {
  2629. _(NVKM_SUBDEV_BAR , bar);
  2630. _(NVKM_SUBDEV_VBIOS , bios);
  2631. _(NVKM_SUBDEV_BUS , bus);
  2632. _(NVKM_SUBDEV_CLK , clk);
  2633. _(NVKM_SUBDEV_DEVINIT , devinit);
  2634. _(NVKM_SUBDEV_FB , fb);
  2635. _(NVKM_SUBDEV_FUSE , fuse);
  2636. _(NVKM_SUBDEV_GPIO , gpio);
  2637. _(NVKM_SUBDEV_I2C , i2c);
  2638. _(NVKM_SUBDEV_IBUS , ibus);
  2639. _(NVKM_SUBDEV_ICCSENSE, iccsense);
  2640. _(NVKM_SUBDEV_INSTMEM , imem);
  2641. _(NVKM_SUBDEV_LTC , ltc);
  2642. _(NVKM_SUBDEV_MC , mc);
  2643. _(NVKM_SUBDEV_MMU , mmu);
  2644. _(NVKM_SUBDEV_MXM , mxm);
  2645. _(NVKM_SUBDEV_PCI , pci);
  2646. _(NVKM_SUBDEV_PMU , pmu);
  2647. _(NVKM_SUBDEV_SECBOOT , secboot);
  2648. _(NVKM_SUBDEV_THERM , therm);
  2649. _(NVKM_SUBDEV_TIMER , timer);
  2650. _(NVKM_SUBDEV_TOP , top);
  2651. _(NVKM_SUBDEV_VOLT , volt);
  2652. _(NVKM_ENGINE_BSP , bsp);
  2653. _(NVKM_ENGINE_CE0 , ce[0]);
  2654. _(NVKM_ENGINE_CE1 , ce[1]);
  2655. _(NVKM_ENGINE_CE2 , ce[2]);
  2656. _(NVKM_ENGINE_CE3 , ce[3]);
  2657. _(NVKM_ENGINE_CE4 , ce[4]);
  2658. _(NVKM_ENGINE_CE5 , ce[5]);
  2659. _(NVKM_ENGINE_CIPHER , cipher);
  2660. _(NVKM_ENGINE_DISP , disp);
  2661. _(NVKM_ENGINE_DMAOBJ , dma);
  2662. _(NVKM_ENGINE_FIFO , fifo);
  2663. _(NVKM_ENGINE_GR , gr);
  2664. _(NVKM_ENGINE_IFB , ifb);
  2665. _(NVKM_ENGINE_ME , me);
  2666. _(NVKM_ENGINE_MPEG , mpeg);
  2667. _(NVKM_ENGINE_MSENC , msenc);
  2668. _(NVKM_ENGINE_MSPDEC , mspdec);
  2669. _(NVKM_ENGINE_MSPPP , msppp);
  2670. _(NVKM_ENGINE_MSVLD , msvld);
  2671. _(NVKM_ENGINE_NVENC0 , nvenc[0]);
  2672. _(NVKM_ENGINE_NVENC1 , nvenc[1]);
  2673. _(NVKM_ENGINE_NVENC2 , nvenc[2]);
  2674. _(NVKM_ENGINE_NVDEC , nvdec);
  2675. _(NVKM_ENGINE_PM , pm);
  2676. _(NVKM_ENGINE_SEC , sec);
  2677. _(NVKM_ENGINE_SW , sw);
  2678. _(NVKM_ENGINE_VIC , vic);
  2679. _(NVKM_ENGINE_VP , vp);
  2680. default:
  2681. WARN_ON(1);
  2682. continue;
  2683. }
  2684. #undef _
  2685. }
  2686. ret = 0;
  2687. done:
  2688. mutex_unlock(&nv_devices_mutex);
  2689. return ret;
  2690. }