class.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. #ifndef __NVIF_CLASS_H__
  2. #define __NVIF_CLASS_H__
  3. /* these class numbers are made up by us, and not nvidia-assigned */
  4. #define NVIF_CLASS_CLIENT /* if0000.h */ -0x00000000
  5. #define NVIF_CLASS_CONTROL /* if0001.h */ -0x00000001
  6. #define NVIF_CLASS_PERFMON /* if0002.h */ -0x00000002
  7. #define NVIF_CLASS_PERFDOM /* if0003.h */ -0x00000003
  8. #define NVIF_CLASS_SW_NV04 /* if0004.h */ -0x00000004
  9. #define NVIF_CLASS_SW_NV10 /* if0005.h */ -0x00000005
  10. #define NVIF_CLASS_SW_NV50 /* if0005.h */ -0x00000006
  11. #define NVIF_CLASS_SW_GF100 /* if0005.h */ -0x00000007
  12. /* the below match nvidia-assigned (either in hw, or sw) class numbers */
  13. #define NV_NULL_CLASS 0x00000030
  14. #define NV_DEVICE /* cl0080.h */ 0x00000080
  15. #define NV_DMA_FROM_MEMORY /* cl0002.h */ 0x00000002
  16. #define NV_DMA_TO_MEMORY /* cl0002.h */ 0x00000003
  17. #define NV_DMA_IN_MEMORY /* cl0002.h */ 0x0000003d
  18. #define NV50_TWOD 0x0000502d
  19. #define FERMI_TWOD_A 0x0000902d
  20. #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
  21. #define FERMI_MEMORY_TO_MEMORY_FORMAT_A 0x00009039
  22. #define KEPLER_INLINE_TO_MEMORY_A 0x0000a040
  23. #define KEPLER_INLINE_TO_MEMORY_B 0x0000a140
  24. #define NV04_DISP /* cl0046.h */ 0x00000046
  25. #define NV03_CHANNEL_DMA /* cl506b.h */ 0x0000006b
  26. #define NV10_CHANNEL_DMA /* cl506b.h */ 0x0000006e
  27. #define NV17_CHANNEL_DMA /* cl506b.h */ 0x0000176e
  28. #define NV40_CHANNEL_DMA /* cl506b.h */ 0x0000406e
  29. #define NV50_CHANNEL_DMA /* cl506e.h */ 0x0000506e
  30. #define G82_CHANNEL_DMA /* cl826e.h */ 0x0000826e
  31. #define NV50_CHANNEL_GPFIFO /* cl506f.h */ 0x0000506f
  32. #define G82_CHANNEL_GPFIFO /* cl826f.h */ 0x0000826f
  33. #define FERMI_CHANNEL_GPFIFO /* cl906f.h */ 0x0000906f
  34. #define KEPLER_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000a06f
  35. #define KEPLER_CHANNEL_GPFIFO_B /* cla06f.h */ 0x0000a16f
  36. #define MAXWELL_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000b06f
  37. #define PASCAL_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000c06f
  38. #define NV50_DISP /* cl5070.h */ 0x00005070
  39. #define G82_DISP /* cl5070.h */ 0x00008270
  40. #define GT200_DISP /* cl5070.h */ 0x00008370
  41. #define GT214_DISP /* cl5070.h */ 0x00008570
  42. #define GT206_DISP /* cl5070.h */ 0x00008870
  43. #define GF110_DISP /* cl5070.h */ 0x00009070
  44. #define GK104_DISP /* cl5070.h */ 0x00009170
  45. #define GK110_DISP /* cl5070.h */ 0x00009270
  46. #define GM107_DISP /* cl5070.h */ 0x00009470
  47. #define GM200_DISP /* cl5070.h */ 0x00009570
  48. #define GP100_DISP /* cl5070.h */ 0x00009770
  49. #define GP102_DISP /* cl5070.h */ 0x00009870
  50. #define NV31_MPEG 0x00003174
  51. #define G82_MPEG 0x00008274
  52. #define NV74_VP2 0x00007476
  53. #define NV50_DISP_CURSOR /* cl507a.h */ 0x0000507a
  54. #define G82_DISP_CURSOR /* cl507a.h */ 0x0000827a
  55. #define GT214_DISP_CURSOR /* cl507a.h */ 0x0000857a
  56. #define GF110_DISP_CURSOR /* cl507a.h */ 0x0000907a
  57. #define GK104_DISP_CURSOR /* cl507a.h */ 0x0000917a
  58. #define NV50_DISP_OVERLAY /* cl507b.h */ 0x0000507b
  59. #define G82_DISP_OVERLAY /* cl507b.h */ 0x0000827b
  60. #define GT214_DISP_OVERLAY /* cl507b.h */ 0x0000857b
  61. #define GF110_DISP_OVERLAY /* cl507b.h */ 0x0000907b
  62. #define GK104_DISP_OVERLAY /* cl507b.h */ 0x0000917b
  63. #define NV50_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000507c
  64. #define G82_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000827c
  65. #define GT200_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000837c
  66. #define GT214_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000857c
  67. #define GF110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000907c
  68. #define GK104_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000917c
  69. #define GK110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000927c
  70. #define NV50_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000507d
  71. #define G82_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000827d
  72. #define GT200_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000837d
  73. #define GT214_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000857d
  74. #define GT206_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000887d
  75. #define GF110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000907d
  76. #define GK104_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000917d
  77. #define GK110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000927d
  78. #define GM107_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000947d
  79. #define GM200_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000957d
  80. #define GP100_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000977d
  81. #define GP102_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000987d
  82. #define NV50_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000507e
  83. #define G82_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000827e
  84. #define GT200_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000837e
  85. #define GT214_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000857e
  86. #define GF110_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000907e
  87. #define GK104_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000917e
  88. #define NV50_TESLA 0x00005097
  89. #define G82_TESLA 0x00008297
  90. #define GT200_TESLA 0x00008397
  91. #define GT214_TESLA 0x00008597
  92. #define GT21A_TESLA 0x00008697
  93. #define FERMI_A /* cl9097.h */ 0x00009097
  94. #define FERMI_B /* cl9097.h */ 0x00009197
  95. #define FERMI_C /* cl9097.h */ 0x00009297
  96. #define KEPLER_A /* cl9097.h */ 0x0000a097
  97. #define KEPLER_B /* cl9097.h */ 0x0000a197
  98. #define KEPLER_C /* cl9097.h */ 0x0000a297
  99. #define MAXWELL_A /* cl9097.h */ 0x0000b097
  100. #define MAXWELL_B /* cl9097.h */ 0x0000b197
  101. #define PASCAL_A /* cl9097.h */ 0x0000c097
  102. #define NV74_BSP 0x000074b0
  103. #define GT212_MSVLD 0x000085b1
  104. #define IGT21A_MSVLD 0x000086b1
  105. #define G98_MSVLD 0x000088b1
  106. #define GF100_MSVLD 0x000090b1
  107. #define GK104_MSVLD 0x000095b1
  108. #define GT212_MSPDEC 0x000085b2
  109. #define G98_MSPDEC 0x000088b2
  110. #define GF100_MSPDEC 0x000090b2
  111. #define GK104_MSPDEC 0x000095b2
  112. #define GT212_MSPPP 0x000085b3
  113. #define G98_MSPPP 0x000088b3
  114. #define GF100_MSPPP 0x000090b3
  115. #define G98_SEC 0x000088b4
  116. #define GT212_DMA 0x000085b5
  117. #define FERMI_DMA 0x000090b5
  118. #define KEPLER_DMA_COPY_A 0x0000a0b5
  119. #define MAXWELL_DMA_COPY_A 0x0000b0b5
  120. #define PASCAL_DMA_COPY_A 0x0000c0b5
  121. #define PASCAL_DMA_COPY_B 0x0000c1b5
  122. #define FERMI_DECOMPRESS 0x000090b8
  123. #define NV50_COMPUTE 0x000050c0
  124. #define GT214_COMPUTE 0x000085c0
  125. #define FERMI_COMPUTE_A 0x000090c0
  126. #define FERMI_COMPUTE_B 0x000091c0
  127. #define KEPLER_COMPUTE_A 0x0000a0c0
  128. #define KEPLER_COMPUTE_B 0x0000a1c0
  129. #define MAXWELL_COMPUTE_A 0x0000b0c0
  130. #define MAXWELL_COMPUTE_B 0x0000b1c0
  131. #define PASCAL_COMPUTE_A 0x0000c0c0
  132. #define NV74_CIPHER 0x000074c1
  133. #endif