a5xx.xml.h 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757
  1. #ifndef A5XX_XML
  2. #define A5XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 431 bytes, from 2016-04-26 17:56:44)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-02-10 17:07:21)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32907 bytes, from 2016-11-26 23:01:08)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 12025 bytes, from 2016-11-26 23:01:08)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 22544 bytes, from 2016-11-26 23:01:08)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2016-11-26 23:01:08)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 110765 bytes, from 2016-11-26 23:01:48)
  15. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a5xx.xml ( 90321 bytes, from 2016-11-28 16:50:05)
  16. - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2015-09-24 17:30:00)
  17. Copyright (C) 2013-2016 by the following authors:
  18. - Rob Clark <robdclark@gmail.com> (robclark)
  19. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  20. Permission is hereby granted, free of charge, to any person obtaining
  21. a copy of this software and associated documentation files (the
  22. "Software"), to deal in the Software without restriction, including
  23. without limitation the rights to use, copy, modify, merge, publish,
  24. distribute, sublicense, and/or sell copies of the Software, and to
  25. permit persons to whom the Software is furnished to do so, subject to
  26. the following conditions:
  27. The above copyright notice and this permission notice (including the
  28. next paragraph) shall be included in all copies or substantial
  29. portions of the Software.
  30. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  31. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  32. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  33. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  34. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  35. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  36. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  37. */
  38. enum a5xx_color_fmt {
  39. RB5_R8_UNORM = 3,
  40. RB5_R4G4B4A4_UNORM = 8,
  41. RB5_R5G5B5A1_UNORM = 10,
  42. RB5_R5G6B5_UNORM = 14,
  43. RB5_R16_FLOAT = 23,
  44. RB5_R8G8B8A8_UNORM = 48,
  45. RB5_R8G8B8_UNORM = 49,
  46. RB5_R8G8B8A8_UINT = 51,
  47. RB5_R10G10B10A2_UINT = 58,
  48. RB5_R16G16_FLOAT = 69,
  49. RB5_R32_FLOAT = 74,
  50. RB5_R16G16B16A16_FLOAT = 98,
  51. RB5_R32G32_FLOAT = 103,
  52. RB5_R32G32B32A32_FLOAT = 130,
  53. };
  54. enum a5xx_tile_mode {
  55. TILE5_LINEAR = 0,
  56. TILE5_2 = 2,
  57. TILE5_3 = 3,
  58. };
  59. enum a5xx_vtx_fmt {
  60. VFMT5_8_UNORM = 3,
  61. VFMT5_8_SNORM = 4,
  62. VFMT5_8_UINT = 5,
  63. VFMT5_8_SINT = 6,
  64. VFMT5_8_8_UNORM = 15,
  65. VFMT5_8_8_SNORM = 16,
  66. VFMT5_8_8_UINT = 17,
  67. VFMT5_8_8_SINT = 18,
  68. VFMT5_16_UNORM = 21,
  69. VFMT5_16_SNORM = 22,
  70. VFMT5_16_FLOAT = 23,
  71. VFMT5_16_UINT = 24,
  72. VFMT5_16_SINT = 25,
  73. VFMT5_8_8_8_UNORM = 33,
  74. VFMT5_8_8_8_SNORM = 34,
  75. VFMT5_8_8_8_UINT = 35,
  76. VFMT5_8_8_8_SINT = 36,
  77. VFMT5_8_8_8_8_UNORM = 48,
  78. VFMT5_8_8_8_8_SNORM = 50,
  79. VFMT5_8_8_8_8_UINT = 51,
  80. VFMT5_8_8_8_8_SINT = 52,
  81. VFMT5_16_16_UNORM = 67,
  82. VFMT5_16_16_SNORM = 68,
  83. VFMT5_16_16_FLOAT = 69,
  84. VFMT5_16_16_UINT = 70,
  85. VFMT5_16_16_SINT = 71,
  86. VFMT5_32_UNORM = 72,
  87. VFMT5_32_SNORM = 73,
  88. VFMT5_32_FLOAT = 74,
  89. VFMT5_32_UINT = 75,
  90. VFMT5_32_SINT = 76,
  91. VFMT5_32_FIXED = 77,
  92. VFMT5_16_16_16_UNORM = 88,
  93. VFMT5_16_16_16_SNORM = 89,
  94. VFMT5_16_16_16_FLOAT = 90,
  95. VFMT5_16_16_16_UINT = 91,
  96. VFMT5_16_16_16_SINT = 92,
  97. VFMT5_16_16_16_16_UNORM = 96,
  98. VFMT5_16_16_16_16_SNORM = 97,
  99. VFMT5_16_16_16_16_FLOAT = 98,
  100. VFMT5_16_16_16_16_UINT = 99,
  101. VFMT5_16_16_16_16_SINT = 100,
  102. VFMT5_32_32_UNORM = 101,
  103. VFMT5_32_32_SNORM = 102,
  104. VFMT5_32_32_FLOAT = 103,
  105. VFMT5_32_32_UINT = 104,
  106. VFMT5_32_32_SINT = 105,
  107. VFMT5_32_32_FIXED = 106,
  108. VFMT5_32_32_32_UNORM = 112,
  109. VFMT5_32_32_32_SNORM = 113,
  110. VFMT5_32_32_32_UINT = 114,
  111. VFMT5_32_32_32_SINT = 115,
  112. VFMT5_32_32_32_FLOAT = 116,
  113. VFMT5_32_32_32_FIXED = 117,
  114. VFMT5_32_32_32_32_UNORM = 128,
  115. VFMT5_32_32_32_32_SNORM = 129,
  116. VFMT5_32_32_32_32_FLOAT = 130,
  117. VFMT5_32_32_32_32_UINT = 131,
  118. VFMT5_32_32_32_32_SINT = 132,
  119. VFMT5_32_32_32_32_FIXED = 133,
  120. };
  121. enum a5xx_tex_fmt {
  122. TFMT5_A8_UNORM = 2,
  123. TFMT5_8_UNORM = 3,
  124. TFMT5_4_4_4_4_UNORM = 8,
  125. TFMT5_5_5_5_1_UNORM = 10,
  126. TFMT5_5_6_5_UNORM = 14,
  127. TFMT5_8_8_UNORM = 15,
  128. TFMT5_8_8_SNORM = 16,
  129. TFMT5_L8_A8_UNORM = 19,
  130. TFMT5_16_FLOAT = 23,
  131. TFMT5_8_8_8_8_UNORM = 48,
  132. TFMT5_8_8_8_UNORM = 49,
  133. TFMT5_8_8_8_SNORM = 50,
  134. TFMT5_9_9_9_E5_FLOAT = 53,
  135. TFMT5_10_10_10_2_UNORM = 54,
  136. TFMT5_11_11_10_FLOAT = 66,
  137. TFMT5_16_16_FLOAT = 69,
  138. TFMT5_32_FLOAT = 74,
  139. TFMT5_16_16_16_16_FLOAT = 98,
  140. TFMT5_32_32_FLOAT = 103,
  141. TFMT5_32_32_32_32_FLOAT = 130,
  142. TFMT5_X8Z24_UNORM = 160,
  143. };
  144. enum a5xx_tex_fetchsize {
  145. TFETCH5_1_BYTE = 0,
  146. TFETCH5_2_BYTE = 1,
  147. TFETCH5_4_BYTE = 2,
  148. TFETCH5_8_BYTE = 3,
  149. TFETCH5_16_BYTE = 4,
  150. };
  151. enum a5xx_depth_format {
  152. DEPTH5_NONE = 0,
  153. DEPTH5_16 = 1,
  154. DEPTH5_24_8 = 2,
  155. DEPTH5_32 = 4,
  156. };
  157. enum a5xx_blit_buf {
  158. BLIT_MRT0 = 0,
  159. BLIT_MRT1 = 1,
  160. BLIT_MRT2 = 2,
  161. BLIT_MRT3 = 3,
  162. BLIT_MRT4 = 4,
  163. BLIT_MRT5 = 5,
  164. BLIT_MRT6 = 6,
  165. BLIT_MRT7 = 7,
  166. BLIT_ZS = 8,
  167. BLIT_Z32 = 9,
  168. };
  169. enum a5xx_tex_filter {
  170. A5XX_TEX_NEAREST = 0,
  171. A5XX_TEX_LINEAR = 1,
  172. A5XX_TEX_ANISO = 2,
  173. };
  174. enum a5xx_tex_clamp {
  175. A5XX_TEX_REPEAT = 0,
  176. A5XX_TEX_CLAMP_TO_EDGE = 1,
  177. A5XX_TEX_MIRROR_REPEAT = 2,
  178. A5XX_TEX_CLAMP_TO_BORDER = 3,
  179. A5XX_TEX_MIRROR_CLAMP = 4,
  180. };
  181. enum a5xx_tex_aniso {
  182. A5XX_TEX_ANISO_1 = 0,
  183. A5XX_TEX_ANISO_2 = 1,
  184. A5XX_TEX_ANISO_4 = 2,
  185. A5XX_TEX_ANISO_8 = 3,
  186. A5XX_TEX_ANISO_16 = 4,
  187. };
  188. enum a5xx_tex_swiz {
  189. A5XX_TEX_X = 0,
  190. A5XX_TEX_Y = 1,
  191. A5XX_TEX_Z = 2,
  192. A5XX_TEX_W = 3,
  193. A5XX_TEX_ZERO = 4,
  194. A5XX_TEX_ONE = 5,
  195. };
  196. enum a5xx_tex_type {
  197. A5XX_TEX_1D = 0,
  198. A5XX_TEX_2D = 1,
  199. A5XX_TEX_CUBE = 2,
  200. A5XX_TEX_3D = 3,
  201. };
  202. #define A5XX_INT0_RBBM_GPU_IDLE 0x00000001
  203. #define A5XX_INT0_RBBM_AHB_ERROR 0x00000002
  204. #define A5XX_INT0_RBBM_TRANSFER_TIMEOUT 0x00000004
  205. #define A5XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
  206. #define A5XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
  207. #define A5XX_INT0_RBBM_ETS_MS_TIMEOUT 0x00000020
  208. #define A5XX_INT0_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
  209. #define A5XX_INT0_RBBM_GPC_ERROR 0x00000080
  210. #define A5XX_INT0_CP_SW 0x00000100
  211. #define A5XX_INT0_CP_HW_ERROR 0x00000200
  212. #define A5XX_INT0_CP_CCU_FLUSH_DEPTH_TS 0x00000400
  213. #define A5XX_INT0_CP_CCU_FLUSH_COLOR_TS 0x00000800
  214. #define A5XX_INT0_CP_CCU_RESOLVE_TS 0x00001000
  215. #define A5XX_INT0_CP_IB2 0x00002000
  216. #define A5XX_INT0_CP_IB1 0x00004000
  217. #define A5XX_INT0_CP_RB 0x00008000
  218. #define A5XX_INT0_CP_UNUSED_1 0x00010000
  219. #define A5XX_INT0_CP_RB_DONE_TS 0x00020000
  220. #define A5XX_INT0_CP_WT_DONE_TS 0x00040000
  221. #define A5XX_INT0_UNKNOWN_1 0x00080000
  222. #define A5XX_INT0_CP_CACHE_FLUSH_TS 0x00100000
  223. #define A5XX_INT0_UNUSED_2 0x00200000
  224. #define A5XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00400000
  225. #define A5XX_INT0_MISC_HANG_DETECT 0x00800000
  226. #define A5XX_INT0_UCHE_OOB_ACCESS 0x01000000
  227. #define A5XX_INT0_UCHE_TRAP_INTR 0x02000000
  228. #define A5XX_INT0_DEBBUS_INTR_0 0x04000000
  229. #define A5XX_INT0_DEBBUS_INTR_1 0x08000000
  230. #define A5XX_INT0_GPMU_VOLTAGE_DROOP 0x10000000
  231. #define A5XX_INT0_GPMU_FIRMWARE 0x20000000
  232. #define A5XX_INT0_ISDB_CPU_IRQ 0x40000000
  233. #define A5XX_INT0_ISDB_UNDER_DEBUG 0x80000000
  234. #define A5XX_CP_INT_CP_OPCODE_ERROR 0x00000001
  235. #define A5XX_CP_INT_CP_RESERVED_BIT_ERROR 0x00000002
  236. #define A5XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
  237. #define A5XX_CP_INT_CP_DMA_ERROR 0x00000008
  238. #define A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
  239. #define A5XX_CP_INT_CP_AHB_ERROR 0x00000020
  240. #define REG_A5XX_CP_RB_BASE 0x00000800
  241. #define REG_A5XX_CP_RB_BASE_HI 0x00000801
  242. #define REG_A5XX_CP_RB_CNTL 0x00000802
  243. #define REG_A5XX_CP_RB_RPTR_ADDR 0x00000804
  244. #define REG_A5XX_CP_RB_RPTR_ADDR_HI 0x00000805
  245. #define REG_A5XX_CP_RB_RPTR 0x00000806
  246. #define REG_A5XX_CP_RB_WPTR 0x00000807
  247. #define REG_A5XX_CP_PFP_STAT_ADDR 0x00000808
  248. #define REG_A5XX_CP_PFP_STAT_DATA 0x00000809
  249. #define REG_A5XX_CP_DRAW_STATE_ADDR 0x0000080b
  250. #define REG_A5XX_CP_DRAW_STATE_DATA 0x0000080c
  251. #define REG_A5XX_CP_CRASH_SCRIPT_BASE_LO 0x00000817
  252. #define REG_A5XX_CP_CRASH_SCRIPT_BASE_HI 0x00000818
  253. #define REG_A5XX_CP_CRASH_DUMP_CNTL 0x00000819
  254. #define REG_A5XX_CP_ME_STAT_ADDR 0x0000081a
  255. #define REG_A5XX_CP_ROQ_THRESHOLDS_1 0x0000081f
  256. #define REG_A5XX_CP_ROQ_THRESHOLDS_2 0x00000820
  257. #define REG_A5XX_CP_ROQ_DBG_ADDR 0x00000821
  258. #define REG_A5XX_CP_ROQ_DBG_DATA 0x00000822
  259. #define REG_A5XX_CP_MEQ_DBG_ADDR 0x00000823
  260. #define REG_A5XX_CP_MEQ_DBG_DATA 0x00000824
  261. #define REG_A5XX_CP_MEQ_THRESHOLDS 0x00000825
  262. #define REG_A5XX_CP_MERCIU_SIZE 0x00000826
  263. #define REG_A5XX_CP_MERCIU_DBG_ADDR 0x00000827
  264. #define REG_A5XX_CP_MERCIU_DBG_DATA_1 0x00000828
  265. #define REG_A5XX_CP_MERCIU_DBG_DATA_2 0x00000829
  266. #define REG_A5XX_CP_PFP_UCODE_DBG_ADDR 0x0000082a
  267. #define REG_A5XX_CP_PFP_UCODE_DBG_DATA 0x0000082b
  268. #define REG_A5XX_CP_ME_UCODE_DBG_ADDR 0x0000082f
  269. #define REG_A5XX_CP_ME_UCODE_DBG_DATA 0x00000830
  270. #define REG_A5XX_CP_CNTL 0x00000831
  271. #define REG_A5XX_CP_PFP_ME_CNTL 0x00000832
  272. #define REG_A5XX_CP_CHICKEN_DBG 0x00000833
  273. #define REG_A5XX_CP_PFP_INSTR_BASE_LO 0x00000835
  274. #define REG_A5XX_CP_PFP_INSTR_BASE_HI 0x00000836
  275. #define REG_A5XX_CP_ME_INSTR_BASE_LO 0x00000838
  276. #define REG_A5XX_CP_ME_INSTR_BASE_HI 0x00000839
  277. #define REG_A5XX_CP_CONTEXT_SWITCH_CNTL 0x0000083b
  278. #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_LO 0x0000083c
  279. #define REG_A5XX_CP_CONTEXT_SWITCH_RESTORE_ADDR_HI 0x0000083d
  280. #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO 0x0000083e
  281. #define REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_HI 0x0000083f
  282. #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x00000840
  283. #define REG_A5XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x00000841
  284. #define REG_A5XX_CP_ADDR_MODE_CNTL 0x00000860
  285. #define REG_A5XX_CP_ME_STAT_DATA 0x00000b14
  286. #define REG_A5XX_CP_WFI_PEND_CTR 0x00000b15
  287. #define REG_A5XX_CP_INTERRUPT_STATUS 0x00000b18
  288. #define REG_A5XX_CP_HW_FAULT 0x00000b1a
  289. #define REG_A5XX_CP_PROTECT_STATUS 0x00000b1c
  290. #define REG_A5XX_CP_IB1_BASE 0x00000b1f
  291. #define REG_A5XX_CP_IB1_BASE_HI 0x00000b20
  292. #define REG_A5XX_CP_IB1_BUFSZ 0x00000b21
  293. #define REG_A5XX_CP_IB2_BASE 0x00000b22
  294. #define REG_A5XX_CP_IB2_BASE_HI 0x00000b23
  295. #define REG_A5XX_CP_IB2_BUFSZ 0x00000b24
  296. static inline uint32_t REG_A5XX_CP_SCRATCH(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
  297. static inline uint32_t REG_A5XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000b78 + 0x1*i0; }
  298. static inline uint32_t REG_A5XX_CP_PROTECT(uint32_t i0) { return 0x00000880 + 0x1*i0; }
  299. static inline uint32_t REG_A5XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000880 + 0x1*i0; }
  300. #define A5XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0001ffff
  301. #define A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
  302. static inline uint32_t A5XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
  303. {
  304. return ((val) << A5XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A5XX_CP_PROTECT_REG_BASE_ADDR__MASK;
  305. }
  306. #define A5XX_CP_PROTECT_REG_MASK_LEN__MASK 0x1f000000
  307. #define A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT 24
  308. static inline uint32_t A5XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
  309. {
  310. return ((val) << A5XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A5XX_CP_PROTECT_REG_MASK_LEN__MASK;
  311. }
  312. #define A5XX_CP_PROTECT_REG_TRAP_WRITE 0x20000000
  313. #define A5XX_CP_PROTECT_REG_TRAP_READ 0x40000000
  314. #define REG_A5XX_CP_PROTECT_CNTL 0x000008a0
  315. #define REG_A5XX_CP_AHB_FAULT 0x00000b1b
  316. #define REG_A5XX_CP_PERFCTR_CP_SEL_0 0x00000bb0
  317. #define REG_A5XX_CP_PERFCTR_CP_SEL_1 0x00000bb1
  318. #define REG_A5XX_CP_PERFCTR_CP_SEL_2 0x00000bb2
  319. #define REG_A5XX_CP_PERFCTR_CP_SEL_3 0x00000bb3
  320. #define REG_A5XX_CP_PERFCTR_CP_SEL_4 0x00000bb4
  321. #define REG_A5XX_CP_PERFCTR_CP_SEL_5 0x00000bb5
  322. #define REG_A5XX_CP_PERFCTR_CP_SEL_6 0x00000bb6
  323. #define REG_A5XX_CP_PERFCTR_CP_SEL_7 0x00000bb7
  324. #define REG_A5XX_VSC_ADDR_MODE_CNTL 0x00000bc1
  325. #define REG_A5XX_CP_POWERCTR_CP_SEL_0 0x00000bba
  326. #define REG_A5XX_CP_POWERCTR_CP_SEL_1 0x00000bbb
  327. #define REG_A5XX_CP_POWERCTR_CP_SEL_2 0x00000bbc
  328. #define REG_A5XX_CP_POWERCTR_CP_SEL_3 0x00000bbd
  329. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_A 0x00000004
  330. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_B 0x00000005
  331. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_C 0x00000006
  332. #define REG_A5XX_RBBM_CFG_DBGBUS_SEL_D 0x00000007
  333. #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLT 0x00000008
  334. #define REG_A5XX_RBBM_CFG_DBGBUS_CNTLM 0x00000009
  335. #define REG_A5XX_RBBM_CFG_DEBBUS_CTLTM_ENABLE_SHIFT 0x00000018
  336. #define REG_A5XX_RBBM_CFG_DBGBUS_OPL 0x0000000a
  337. #define REG_A5XX_RBBM_CFG_DBGBUS_OPE 0x0000000b
  338. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_0 0x0000000c
  339. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_1 0x0000000d
  340. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_2 0x0000000e
  341. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTL_3 0x0000000f
  342. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_0 0x00000010
  343. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_1 0x00000011
  344. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_2 0x00000012
  345. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKL_3 0x00000013
  346. #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_0 0x00000014
  347. #define REG_A5XX_RBBM_CFG_DBGBUS_BYTEL_1 0x00000015
  348. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_0 0x00000016
  349. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_1 0x00000017
  350. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_2 0x00000018
  351. #define REG_A5XX_RBBM_CFG_DBGBUS_IVTE_3 0x00000019
  352. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_0 0x0000001a
  353. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_1 0x0000001b
  354. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_2 0x0000001c
  355. #define REG_A5XX_RBBM_CFG_DBGBUS_MASKE_3 0x0000001d
  356. #define REG_A5XX_RBBM_CFG_DBGBUS_NIBBLEE 0x0000001e
  357. #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC0 0x0000001f
  358. #define REG_A5XX_RBBM_CFG_DBGBUS_PTRC1 0x00000020
  359. #define REG_A5XX_RBBM_CFG_DBGBUS_LOADREG 0x00000021
  360. #define REG_A5XX_RBBM_CFG_DBGBUS_IDX 0x00000022
  361. #define REG_A5XX_RBBM_CFG_DBGBUS_CLRC 0x00000023
  362. #define REG_A5XX_RBBM_CFG_DBGBUS_LOADIVT 0x00000024
  363. #define REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000002f
  364. #define REG_A5XX_RBBM_INT_CLEAR_CMD 0x00000037
  365. #define REG_A5XX_RBBM_INT_0_MASK 0x00000038
  366. #define A5XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
  367. #define A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR 0x00000002
  368. #define A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT 0x00000004
  369. #define A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT 0x00000008
  370. #define A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT 0x00000010
  371. #define A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT 0x00000020
  372. #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW 0x00000040
  373. #define A5XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
  374. #define A5XX_RBBM_INT_0_MASK_CP_SW 0x00000100
  375. #define A5XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
  376. #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
  377. #define A5XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
  378. #define A5XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
  379. #define A5XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
  380. #define A5XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
  381. #define A5XX_RBBM_INT_0_MASK_CP_RB 0x00008000
  382. #define A5XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
  383. #define A5XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
  384. #define A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
  385. #define A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
  386. #define A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT 0x00800000
  387. #define A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
  388. #define A5XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
  389. #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
  390. #define A5XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
  391. #define A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP 0x10000000
  392. #define A5XX_RBBM_INT_0_MASK_GPMU_FIRMWARE 0x20000000
  393. #define A5XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
  394. #define A5XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
  395. #define REG_A5XX_RBBM_AHB_DBG_CNTL 0x0000003f
  396. #define REG_A5XX_RBBM_EXT_VBIF_DBG_CNTL 0x00000041
  397. #define REG_A5XX_RBBM_SW_RESET_CMD 0x00000043
  398. #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
  399. #define REG_A5XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
  400. #define REG_A5XX_RBBM_DBG_LO_HI_GPIO 0x00000048
  401. #define REG_A5XX_RBBM_EXT_TRACE_BUS_CNTL 0x00000049
  402. #define REG_A5XX_RBBM_CLOCK_CNTL_TP0 0x0000004a
  403. #define REG_A5XX_RBBM_CLOCK_CNTL_TP1 0x0000004b
  404. #define REG_A5XX_RBBM_CLOCK_CNTL_TP2 0x0000004c
  405. #define REG_A5XX_RBBM_CLOCK_CNTL_TP3 0x0000004d
  406. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP0 0x0000004e
  407. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP1 0x0000004f
  408. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP2 0x00000050
  409. #define REG_A5XX_RBBM_CLOCK_CNTL2_TP3 0x00000051
  410. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP0 0x00000052
  411. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP1 0x00000053
  412. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP2 0x00000054
  413. #define REG_A5XX_RBBM_CLOCK_CNTL3_TP3 0x00000055
  414. #define REG_A5XX_RBBM_READ_AHB_THROUGH_DBG 0x00000059
  415. #define REG_A5XX_RBBM_CLOCK_CNTL_UCHE 0x0000005a
  416. #define REG_A5XX_RBBM_CLOCK_CNTL2_UCHE 0x0000005b
  417. #define REG_A5XX_RBBM_CLOCK_CNTL3_UCHE 0x0000005c
  418. #define REG_A5XX_RBBM_CLOCK_CNTL4_UCHE 0x0000005d
  419. #define REG_A5XX_RBBM_CLOCK_HYST_UCHE 0x0000005e
  420. #define REG_A5XX_RBBM_CLOCK_DELAY_UCHE 0x0000005f
  421. #define REG_A5XX_RBBM_CLOCK_MODE_GPC 0x00000060
  422. #define REG_A5XX_RBBM_CLOCK_DELAY_GPC 0x00000061
  423. #define REG_A5XX_RBBM_CLOCK_HYST_GPC 0x00000062
  424. #define REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000063
  425. #define REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x00000064
  426. #define REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000065
  427. #define REG_A5XX_RBBM_CLOCK_DELAY_HLSQ 0x00000066
  428. #define REG_A5XX_RBBM_CLOCK_CNTL 0x00000067
  429. #define REG_A5XX_RBBM_CLOCK_CNTL_SP0 0x00000068
  430. #define REG_A5XX_RBBM_CLOCK_CNTL_SP1 0x00000069
  431. #define REG_A5XX_RBBM_CLOCK_CNTL_SP2 0x0000006a
  432. #define REG_A5XX_RBBM_CLOCK_CNTL_SP3 0x0000006b
  433. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP0 0x0000006c
  434. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP1 0x0000006d
  435. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP2 0x0000006e
  436. #define REG_A5XX_RBBM_CLOCK_CNTL2_SP3 0x0000006f
  437. #define REG_A5XX_RBBM_CLOCK_HYST_SP0 0x00000070
  438. #define REG_A5XX_RBBM_CLOCK_HYST_SP1 0x00000071
  439. #define REG_A5XX_RBBM_CLOCK_HYST_SP2 0x00000072
  440. #define REG_A5XX_RBBM_CLOCK_HYST_SP3 0x00000073
  441. #define REG_A5XX_RBBM_CLOCK_DELAY_SP0 0x00000074
  442. #define REG_A5XX_RBBM_CLOCK_DELAY_SP1 0x00000075
  443. #define REG_A5XX_RBBM_CLOCK_DELAY_SP2 0x00000076
  444. #define REG_A5XX_RBBM_CLOCK_DELAY_SP3 0x00000077
  445. #define REG_A5XX_RBBM_CLOCK_CNTL_RB0 0x00000078
  446. #define REG_A5XX_RBBM_CLOCK_CNTL_RB1 0x00000079
  447. #define REG_A5XX_RBBM_CLOCK_CNTL_RB2 0x0000007a
  448. #define REG_A5XX_RBBM_CLOCK_CNTL_RB3 0x0000007b
  449. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB0 0x0000007c
  450. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB1 0x0000007d
  451. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB2 0x0000007e
  452. #define REG_A5XX_RBBM_CLOCK_CNTL2_RB3 0x0000007f
  453. #define REG_A5XX_RBBM_CLOCK_HYST_RAC 0x00000080
  454. #define REG_A5XX_RBBM_CLOCK_DELAY_RAC 0x00000081
  455. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU0 0x00000082
  456. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU1 0x00000083
  457. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU2 0x00000084
  458. #define REG_A5XX_RBBM_CLOCK_CNTL_CCU3 0x00000085
  459. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000086
  460. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000087
  461. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000088
  462. #define REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000089
  463. #define REG_A5XX_RBBM_CLOCK_CNTL_RAC 0x0000008a
  464. #define REG_A5XX_RBBM_CLOCK_CNTL2_RAC 0x0000008b
  465. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0 0x0000008c
  466. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1 0x0000008d
  467. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2 0x0000008e
  468. #define REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3 0x0000008f
  469. #define REG_A5XX_RBBM_CLOCK_HYST_VFD 0x00000090
  470. #define REG_A5XX_RBBM_CLOCK_MODE_VFD 0x00000091
  471. #define REG_A5XX_RBBM_CLOCK_DELAY_VFD 0x00000092
  472. #define REG_A5XX_RBBM_AHB_CNTL0 0x00000093
  473. #define REG_A5XX_RBBM_AHB_CNTL1 0x00000094
  474. #define REG_A5XX_RBBM_AHB_CNTL2 0x00000095
  475. #define REG_A5XX_RBBM_AHB_CMD 0x00000096
  476. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11 0x0000009c
  477. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12 0x0000009d
  478. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13 0x0000009e
  479. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14 0x0000009f
  480. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15 0x000000a0
  481. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16 0x000000a1
  482. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17 0x000000a2
  483. #define REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18 0x000000a3
  484. #define REG_A5XX_RBBM_CLOCK_DELAY_TP0 0x000000a4
  485. #define REG_A5XX_RBBM_CLOCK_DELAY_TP1 0x000000a5
  486. #define REG_A5XX_RBBM_CLOCK_DELAY_TP2 0x000000a6
  487. #define REG_A5XX_RBBM_CLOCK_DELAY_TP3 0x000000a7
  488. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP0 0x000000a8
  489. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP1 0x000000a9
  490. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP2 0x000000aa
  491. #define REG_A5XX_RBBM_CLOCK_DELAY2_TP3 0x000000ab
  492. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP0 0x000000ac
  493. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP1 0x000000ad
  494. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP2 0x000000ae
  495. #define REG_A5XX_RBBM_CLOCK_DELAY3_TP3 0x000000af
  496. #define REG_A5XX_RBBM_CLOCK_HYST_TP0 0x000000b0
  497. #define REG_A5XX_RBBM_CLOCK_HYST_TP1 0x000000b1
  498. #define REG_A5XX_RBBM_CLOCK_HYST_TP2 0x000000b2
  499. #define REG_A5XX_RBBM_CLOCK_HYST_TP3 0x000000b3
  500. #define REG_A5XX_RBBM_CLOCK_HYST2_TP0 0x000000b4
  501. #define REG_A5XX_RBBM_CLOCK_HYST2_TP1 0x000000b5
  502. #define REG_A5XX_RBBM_CLOCK_HYST2_TP2 0x000000b6
  503. #define REG_A5XX_RBBM_CLOCK_HYST2_TP3 0x000000b7
  504. #define REG_A5XX_RBBM_CLOCK_HYST3_TP0 0x000000b8
  505. #define REG_A5XX_RBBM_CLOCK_HYST3_TP1 0x000000b9
  506. #define REG_A5XX_RBBM_CLOCK_HYST3_TP2 0x000000ba
  507. #define REG_A5XX_RBBM_CLOCK_HYST3_TP3 0x000000bb
  508. #define REG_A5XX_RBBM_CLOCK_CNTL_GPMU 0x000000c8
  509. #define REG_A5XX_RBBM_CLOCK_DELAY_GPMU 0x000000c9
  510. #define REG_A5XX_RBBM_CLOCK_HYST_GPMU 0x000000ca
  511. #define REG_A5XX_RBBM_PERFCTR_CP_0_LO 0x000003a0
  512. #define REG_A5XX_RBBM_PERFCTR_CP_0_HI 0x000003a1
  513. #define REG_A5XX_RBBM_PERFCTR_CP_1_LO 0x000003a2
  514. #define REG_A5XX_RBBM_PERFCTR_CP_1_HI 0x000003a3
  515. #define REG_A5XX_RBBM_PERFCTR_CP_2_LO 0x000003a4
  516. #define REG_A5XX_RBBM_PERFCTR_CP_2_HI 0x000003a5
  517. #define REG_A5XX_RBBM_PERFCTR_CP_3_LO 0x000003a6
  518. #define REG_A5XX_RBBM_PERFCTR_CP_3_HI 0x000003a7
  519. #define REG_A5XX_RBBM_PERFCTR_CP_4_LO 0x000003a8
  520. #define REG_A5XX_RBBM_PERFCTR_CP_4_HI 0x000003a9
  521. #define REG_A5XX_RBBM_PERFCTR_CP_5_LO 0x000003aa
  522. #define REG_A5XX_RBBM_PERFCTR_CP_5_HI 0x000003ab
  523. #define REG_A5XX_RBBM_PERFCTR_CP_6_LO 0x000003ac
  524. #define REG_A5XX_RBBM_PERFCTR_CP_6_HI 0x000003ad
  525. #define REG_A5XX_RBBM_PERFCTR_CP_7_LO 0x000003ae
  526. #define REG_A5XX_RBBM_PERFCTR_CP_7_HI 0x000003af
  527. #define REG_A5XX_RBBM_PERFCTR_RBBM_0_LO 0x000003b0
  528. #define REG_A5XX_RBBM_PERFCTR_RBBM_0_HI 0x000003b1
  529. #define REG_A5XX_RBBM_PERFCTR_RBBM_1_LO 0x000003b2
  530. #define REG_A5XX_RBBM_PERFCTR_RBBM_1_HI 0x000003b3
  531. #define REG_A5XX_RBBM_PERFCTR_RBBM_2_LO 0x000003b4
  532. #define REG_A5XX_RBBM_PERFCTR_RBBM_2_HI 0x000003b5
  533. #define REG_A5XX_RBBM_PERFCTR_RBBM_3_LO 0x000003b6
  534. #define REG_A5XX_RBBM_PERFCTR_RBBM_3_HI 0x000003b7
  535. #define REG_A5XX_RBBM_PERFCTR_PC_0_LO 0x000003b8
  536. #define REG_A5XX_RBBM_PERFCTR_PC_0_HI 0x000003b9
  537. #define REG_A5XX_RBBM_PERFCTR_PC_1_LO 0x000003ba
  538. #define REG_A5XX_RBBM_PERFCTR_PC_1_HI 0x000003bb
  539. #define REG_A5XX_RBBM_PERFCTR_PC_2_LO 0x000003bc
  540. #define REG_A5XX_RBBM_PERFCTR_PC_2_HI 0x000003bd
  541. #define REG_A5XX_RBBM_PERFCTR_PC_3_LO 0x000003be
  542. #define REG_A5XX_RBBM_PERFCTR_PC_3_HI 0x000003bf
  543. #define REG_A5XX_RBBM_PERFCTR_PC_4_LO 0x000003c0
  544. #define REG_A5XX_RBBM_PERFCTR_PC_4_HI 0x000003c1
  545. #define REG_A5XX_RBBM_PERFCTR_PC_5_LO 0x000003c2
  546. #define REG_A5XX_RBBM_PERFCTR_PC_5_HI 0x000003c3
  547. #define REG_A5XX_RBBM_PERFCTR_PC_6_LO 0x000003c4
  548. #define REG_A5XX_RBBM_PERFCTR_PC_6_HI 0x000003c5
  549. #define REG_A5XX_RBBM_PERFCTR_PC_7_LO 0x000003c6
  550. #define REG_A5XX_RBBM_PERFCTR_PC_7_HI 0x000003c7
  551. #define REG_A5XX_RBBM_PERFCTR_VFD_0_LO 0x000003c8
  552. #define REG_A5XX_RBBM_PERFCTR_VFD_0_HI 0x000003c9
  553. #define REG_A5XX_RBBM_PERFCTR_VFD_1_LO 0x000003ca
  554. #define REG_A5XX_RBBM_PERFCTR_VFD_1_HI 0x000003cb
  555. #define REG_A5XX_RBBM_PERFCTR_VFD_2_LO 0x000003cc
  556. #define REG_A5XX_RBBM_PERFCTR_VFD_2_HI 0x000003cd
  557. #define REG_A5XX_RBBM_PERFCTR_VFD_3_LO 0x000003ce
  558. #define REG_A5XX_RBBM_PERFCTR_VFD_3_HI 0x000003cf
  559. #define REG_A5XX_RBBM_PERFCTR_VFD_4_LO 0x000003d0
  560. #define REG_A5XX_RBBM_PERFCTR_VFD_4_HI 0x000003d1
  561. #define REG_A5XX_RBBM_PERFCTR_VFD_5_LO 0x000003d2
  562. #define REG_A5XX_RBBM_PERFCTR_VFD_5_HI 0x000003d3
  563. #define REG_A5XX_RBBM_PERFCTR_VFD_6_LO 0x000003d4
  564. #define REG_A5XX_RBBM_PERFCTR_VFD_6_HI 0x000003d5
  565. #define REG_A5XX_RBBM_PERFCTR_VFD_7_LO 0x000003d6
  566. #define REG_A5XX_RBBM_PERFCTR_VFD_7_HI 0x000003d7
  567. #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_LO 0x000003d8
  568. #define REG_A5XX_RBBM_PERFCTR_HLSQ_0_HI 0x000003d9
  569. #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_LO 0x000003da
  570. #define REG_A5XX_RBBM_PERFCTR_HLSQ_1_HI 0x000003db
  571. #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_LO 0x000003dc
  572. #define REG_A5XX_RBBM_PERFCTR_HLSQ_2_HI 0x000003dd
  573. #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_LO 0x000003de
  574. #define REG_A5XX_RBBM_PERFCTR_HLSQ_3_HI 0x000003df
  575. #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_LO 0x000003e0
  576. #define REG_A5XX_RBBM_PERFCTR_HLSQ_4_HI 0x000003e1
  577. #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_LO 0x000003e2
  578. #define REG_A5XX_RBBM_PERFCTR_HLSQ_5_HI 0x000003e3
  579. #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_LO 0x000003e4
  580. #define REG_A5XX_RBBM_PERFCTR_HLSQ_6_HI 0x000003e5
  581. #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_LO 0x000003e6
  582. #define REG_A5XX_RBBM_PERFCTR_HLSQ_7_HI 0x000003e7
  583. #define REG_A5XX_RBBM_PERFCTR_VPC_0_LO 0x000003e8
  584. #define REG_A5XX_RBBM_PERFCTR_VPC_0_HI 0x000003e9
  585. #define REG_A5XX_RBBM_PERFCTR_VPC_1_LO 0x000003ea
  586. #define REG_A5XX_RBBM_PERFCTR_VPC_1_HI 0x000003eb
  587. #define REG_A5XX_RBBM_PERFCTR_VPC_2_LO 0x000003ec
  588. #define REG_A5XX_RBBM_PERFCTR_VPC_2_HI 0x000003ed
  589. #define REG_A5XX_RBBM_PERFCTR_VPC_3_LO 0x000003ee
  590. #define REG_A5XX_RBBM_PERFCTR_VPC_3_HI 0x000003ef
  591. #define REG_A5XX_RBBM_PERFCTR_CCU_0_LO 0x000003f0
  592. #define REG_A5XX_RBBM_PERFCTR_CCU_0_HI 0x000003f1
  593. #define REG_A5XX_RBBM_PERFCTR_CCU_1_LO 0x000003f2
  594. #define REG_A5XX_RBBM_PERFCTR_CCU_1_HI 0x000003f3
  595. #define REG_A5XX_RBBM_PERFCTR_CCU_2_LO 0x000003f4
  596. #define REG_A5XX_RBBM_PERFCTR_CCU_2_HI 0x000003f5
  597. #define REG_A5XX_RBBM_PERFCTR_CCU_3_LO 0x000003f6
  598. #define REG_A5XX_RBBM_PERFCTR_CCU_3_HI 0x000003f7
  599. #define REG_A5XX_RBBM_PERFCTR_TSE_0_LO 0x000003f8
  600. #define REG_A5XX_RBBM_PERFCTR_TSE_0_HI 0x000003f9
  601. #define REG_A5XX_RBBM_PERFCTR_TSE_1_LO 0x000003fa
  602. #define REG_A5XX_RBBM_PERFCTR_TSE_1_HI 0x000003fb
  603. #define REG_A5XX_RBBM_PERFCTR_TSE_2_LO 0x000003fc
  604. #define REG_A5XX_RBBM_PERFCTR_TSE_2_HI 0x000003fd
  605. #define REG_A5XX_RBBM_PERFCTR_TSE_3_LO 0x000003fe
  606. #define REG_A5XX_RBBM_PERFCTR_TSE_3_HI 0x000003ff
  607. #define REG_A5XX_RBBM_PERFCTR_RAS_0_LO 0x00000400
  608. #define REG_A5XX_RBBM_PERFCTR_RAS_0_HI 0x00000401
  609. #define REG_A5XX_RBBM_PERFCTR_RAS_1_LO 0x00000402
  610. #define REG_A5XX_RBBM_PERFCTR_RAS_1_HI 0x00000403
  611. #define REG_A5XX_RBBM_PERFCTR_RAS_2_LO 0x00000404
  612. #define REG_A5XX_RBBM_PERFCTR_RAS_2_HI 0x00000405
  613. #define REG_A5XX_RBBM_PERFCTR_RAS_3_LO 0x00000406
  614. #define REG_A5XX_RBBM_PERFCTR_RAS_3_HI 0x00000407
  615. #define REG_A5XX_RBBM_PERFCTR_UCHE_0_LO 0x00000408
  616. #define REG_A5XX_RBBM_PERFCTR_UCHE_0_HI 0x00000409
  617. #define REG_A5XX_RBBM_PERFCTR_UCHE_1_LO 0x0000040a
  618. #define REG_A5XX_RBBM_PERFCTR_UCHE_1_HI 0x0000040b
  619. #define REG_A5XX_RBBM_PERFCTR_UCHE_2_LO 0x0000040c
  620. #define REG_A5XX_RBBM_PERFCTR_UCHE_2_HI 0x0000040d
  621. #define REG_A5XX_RBBM_PERFCTR_UCHE_3_LO 0x0000040e
  622. #define REG_A5XX_RBBM_PERFCTR_UCHE_3_HI 0x0000040f
  623. #define REG_A5XX_RBBM_PERFCTR_UCHE_4_LO 0x00000410
  624. #define REG_A5XX_RBBM_PERFCTR_UCHE_4_HI 0x00000411
  625. #define REG_A5XX_RBBM_PERFCTR_UCHE_5_LO 0x00000412
  626. #define REG_A5XX_RBBM_PERFCTR_UCHE_5_HI 0x00000413
  627. #define REG_A5XX_RBBM_PERFCTR_UCHE_6_LO 0x00000414
  628. #define REG_A5XX_RBBM_PERFCTR_UCHE_6_HI 0x00000415
  629. #define REG_A5XX_RBBM_PERFCTR_UCHE_7_LO 0x00000416
  630. #define REG_A5XX_RBBM_PERFCTR_UCHE_7_HI 0x00000417
  631. #define REG_A5XX_RBBM_PERFCTR_TP_0_LO 0x00000418
  632. #define REG_A5XX_RBBM_PERFCTR_TP_0_HI 0x00000419
  633. #define REG_A5XX_RBBM_PERFCTR_TP_1_LO 0x0000041a
  634. #define REG_A5XX_RBBM_PERFCTR_TP_1_HI 0x0000041b
  635. #define REG_A5XX_RBBM_PERFCTR_TP_2_LO 0x0000041c
  636. #define REG_A5XX_RBBM_PERFCTR_TP_2_HI 0x0000041d
  637. #define REG_A5XX_RBBM_PERFCTR_TP_3_LO 0x0000041e
  638. #define REG_A5XX_RBBM_PERFCTR_TP_3_HI 0x0000041f
  639. #define REG_A5XX_RBBM_PERFCTR_TP_4_LO 0x00000420
  640. #define REG_A5XX_RBBM_PERFCTR_TP_4_HI 0x00000421
  641. #define REG_A5XX_RBBM_PERFCTR_TP_5_LO 0x00000422
  642. #define REG_A5XX_RBBM_PERFCTR_TP_5_HI 0x00000423
  643. #define REG_A5XX_RBBM_PERFCTR_TP_6_LO 0x00000424
  644. #define REG_A5XX_RBBM_PERFCTR_TP_6_HI 0x00000425
  645. #define REG_A5XX_RBBM_PERFCTR_TP_7_LO 0x00000426
  646. #define REG_A5XX_RBBM_PERFCTR_TP_7_HI 0x00000427
  647. #define REG_A5XX_RBBM_PERFCTR_SP_0_LO 0x00000428
  648. #define REG_A5XX_RBBM_PERFCTR_SP_0_HI 0x00000429
  649. #define REG_A5XX_RBBM_PERFCTR_SP_1_LO 0x0000042a
  650. #define REG_A5XX_RBBM_PERFCTR_SP_1_HI 0x0000042b
  651. #define REG_A5XX_RBBM_PERFCTR_SP_2_LO 0x0000042c
  652. #define REG_A5XX_RBBM_PERFCTR_SP_2_HI 0x0000042d
  653. #define REG_A5XX_RBBM_PERFCTR_SP_3_LO 0x0000042e
  654. #define REG_A5XX_RBBM_PERFCTR_SP_3_HI 0x0000042f
  655. #define REG_A5XX_RBBM_PERFCTR_SP_4_LO 0x00000430
  656. #define REG_A5XX_RBBM_PERFCTR_SP_4_HI 0x00000431
  657. #define REG_A5XX_RBBM_PERFCTR_SP_5_LO 0x00000432
  658. #define REG_A5XX_RBBM_PERFCTR_SP_5_HI 0x00000433
  659. #define REG_A5XX_RBBM_PERFCTR_SP_6_LO 0x00000434
  660. #define REG_A5XX_RBBM_PERFCTR_SP_6_HI 0x00000435
  661. #define REG_A5XX_RBBM_PERFCTR_SP_7_LO 0x00000436
  662. #define REG_A5XX_RBBM_PERFCTR_SP_7_HI 0x00000437
  663. #define REG_A5XX_RBBM_PERFCTR_SP_8_LO 0x00000438
  664. #define REG_A5XX_RBBM_PERFCTR_SP_8_HI 0x00000439
  665. #define REG_A5XX_RBBM_PERFCTR_SP_9_LO 0x0000043a
  666. #define REG_A5XX_RBBM_PERFCTR_SP_9_HI 0x0000043b
  667. #define REG_A5XX_RBBM_PERFCTR_SP_10_LO 0x0000043c
  668. #define REG_A5XX_RBBM_PERFCTR_SP_10_HI 0x0000043d
  669. #define REG_A5XX_RBBM_PERFCTR_SP_11_LO 0x0000043e
  670. #define REG_A5XX_RBBM_PERFCTR_SP_11_HI 0x0000043f
  671. #define REG_A5XX_RBBM_PERFCTR_RB_0_LO 0x00000440
  672. #define REG_A5XX_RBBM_PERFCTR_RB_0_HI 0x00000441
  673. #define REG_A5XX_RBBM_PERFCTR_RB_1_LO 0x00000442
  674. #define REG_A5XX_RBBM_PERFCTR_RB_1_HI 0x00000443
  675. #define REG_A5XX_RBBM_PERFCTR_RB_2_LO 0x00000444
  676. #define REG_A5XX_RBBM_PERFCTR_RB_2_HI 0x00000445
  677. #define REG_A5XX_RBBM_PERFCTR_RB_3_LO 0x00000446
  678. #define REG_A5XX_RBBM_PERFCTR_RB_3_HI 0x00000447
  679. #define REG_A5XX_RBBM_PERFCTR_RB_4_LO 0x00000448
  680. #define REG_A5XX_RBBM_PERFCTR_RB_4_HI 0x00000449
  681. #define REG_A5XX_RBBM_PERFCTR_RB_5_LO 0x0000044a
  682. #define REG_A5XX_RBBM_PERFCTR_RB_5_HI 0x0000044b
  683. #define REG_A5XX_RBBM_PERFCTR_RB_6_LO 0x0000044c
  684. #define REG_A5XX_RBBM_PERFCTR_RB_6_HI 0x0000044d
  685. #define REG_A5XX_RBBM_PERFCTR_RB_7_LO 0x0000044e
  686. #define REG_A5XX_RBBM_PERFCTR_RB_7_HI 0x0000044f
  687. #define REG_A5XX_RBBM_PERFCTR_VSC_0_LO 0x00000450
  688. #define REG_A5XX_RBBM_PERFCTR_VSC_0_HI 0x00000451
  689. #define REG_A5XX_RBBM_PERFCTR_VSC_1_LO 0x00000452
  690. #define REG_A5XX_RBBM_PERFCTR_VSC_1_HI 0x00000453
  691. #define REG_A5XX_RBBM_PERFCTR_LRZ_0_LO 0x00000454
  692. #define REG_A5XX_RBBM_PERFCTR_LRZ_0_HI 0x00000455
  693. #define REG_A5XX_RBBM_PERFCTR_LRZ_1_LO 0x00000456
  694. #define REG_A5XX_RBBM_PERFCTR_LRZ_1_HI 0x00000457
  695. #define REG_A5XX_RBBM_PERFCTR_LRZ_2_LO 0x00000458
  696. #define REG_A5XX_RBBM_PERFCTR_LRZ_2_HI 0x00000459
  697. #define REG_A5XX_RBBM_PERFCTR_LRZ_3_LO 0x0000045a
  698. #define REG_A5XX_RBBM_PERFCTR_LRZ_3_HI 0x0000045b
  699. #define REG_A5XX_RBBM_PERFCTR_CMP_0_LO 0x0000045c
  700. #define REG_A5XX_RBBM_PERFCTR_CMP_0_HI 0x0000045d
  701. #define REG_A5XX_RBBM_PERFCTR_CMP_1_LO 0x0000045e
  702. #define REG_A5XX_RBBM_PERFCTR_CMP_1_HI 0x0000045f
  703. #define REG_A5XX_RBBM_PERFCTR_CMP_2_LO 0x00000460
  704. #define REG_A5XX_RBBM_PERFCTR_CMP_2_HI 0x00000461
  705. #define REG_A5XX_RBBM_PERFCTR_CMP_3_LO 0x00000462
  706. #define REG_A5XX_RBBM_PERFCTR_CMP_3_HI 0x00000463
  707. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
  708. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
  709. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
  710. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
  711. #define REG_A5XX_RBBM_ALWAYSON_COUNTER_LO 0x000004d2
  712. #define REG_A5XX_RBBM_ALWAYSON_COUNTER_HI 0x000004d3
  713. #define REG_A5XX_RBBM_STATUS 0x000004f5
  714. #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x80000000
  715. #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x40000000
  716. #define A5XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
  717. #define A5XX_RBBM_STATUS_VSC_BUSY 0x10000000
  718. #define A5XX_RBBM_STATUS_TPL1_BUSY 0x08000000
  719. #define A5XX_RBBM_STATUS_SP_BUSY 0x04000000
  720. #define A5XX_RBBM_STATUS_UCHE_BUSY 0x02000000
  721. #define A5XX_RBBM_STATUS_VPC_BUSY 0x01000000
  722. #define A5XX_RBBM_STATUS_VFDP_BUSY 0x00800000
  723. #define A5XX_RBBM_STATUS_VFD_BUSY 0x00400000
  724. #define A5XX_RBBM_STATUS_TESS_BUSY 0x00200000
  725. #define A5XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
  726. #define A5XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
  727. #define A5XX_RBBM_STATUS_GPMU_SLAVE_BUSY 0x00040000
  728. #define A5XX_RBBM_STATUS_DCOM_BUSY 0x00020000
  729. #define A5XX_RBBM_STATUS_COM_BUSY 0x00010000
  730. #define A5XX_RBBM_STATUS_LRZ_BUZY 0x00008000
  731. #define A5XX_RBBM_STATUS_A2D_DSP_BUSY 0x00004000
  732. #define A5XX_RBBM_STATUS_CCUFCHE_BUSY 0x00002000
  733. #define A5XX_RBBM_STATUS_RB_BUSY 0x00001000
  734. #define A5XX_RBBM_STATUS_RAS_BUSY 0x00000800
  735. #define A5XX_RBBM_STATUS_TSE_BUSY 0x00000400
  736. #define A5XX_RBBM_STATUS_VBIF_BUSY 0x00000200
  737. #define A5XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_HYST 0x00000100
  738. #define A5XX_RBBM_STATUS_CP_BUSY_IGN_HYST 0x00000080
  739. #define A5XX_RBBM_STATUS_CP_BUSY 0x00000040
  740. #define A5XX_RBBM_STATUS_GPMU_MASTER_BUSY 0x00000020
  741. #define A5XX_RBBM_STATUS_CP_CRASH_BUSY 0x00000010
  742. #define A5XX_RBBM_STATUS_CP_ETS_BUSY 0x00000008
  743. #define A5XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
  744. #define A5XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
  745. #define A5XX_RBBM_STATUS_HI_BUSY 0x00000001
  746. #define REG_A5XX_RBBM_STATUS3 0x00000530
  747. #define REG_A5XX_RBBM_INT_0_STATUS 0x000004e1
  748. #define REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS 0x000004f0
  749. #define REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS 0x000004f1
  750. #define REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS 0x000004f3
  751. #define REG_A5XX_RBBM_AHB_ERROR_STATUS 0x000004f4
  752. #define REG_A5XX_RBBM_PERFCTR_CNTL 0x00000464
  753. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD0 0x00000465
  754. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD1 0x00000466
  755. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD2 0x00000467
  756. #define REG_A5XX_RBBM_PERFCTR_LOAD_CMD3 0x00000468
  757. #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000469
  758. #define REG_A5XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x0000046a
  759. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0 0x0000046b
  760. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_1 0x0000046c
  761. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_2 0x0000046d
  762. #define REG_A5XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000046e
  763. #define REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000046f
  764. #define REG_A5XX_RBBM_AHB_ERROR 0x000004ed
  765. #define REG_A5XX_RBBM_CFG_DBGBUS_EVENT_LOGIC 0x00000504
  766. #define REG_A5XX_RBBM_CFG_DBGBUS_OVER 0x00000505
  767. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT0 0x00000506
  768. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT1 0x00000507
  769. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT2 0x00000508
  770. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT3 0x00000509
  771. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT4 0x0000050a
  772. #define REG_A5XX_RBBM_CFG_DBGBUS_COUNT5 0x0000050b
  773. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_ADDR 0x0000050c
  774. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF0 0x0000050d
  775. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF1 0x0000050e
  776. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF2 0x0000050f
  777. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF3 0x00000510
  778. #define REG_A5XX_RBBM_CFG_DBGBUS_TRACE_BUF4 0x00000511
  779. #define REG_A5XX_RBBM_CFG_DBGBUS_MISR0 0x00000512
  780. #define REG_A5XX_RBBM_CFG_DBGBUS_MISR1 0x00000513
  781. #define REG_A5XX_RBBM_ISDB_CNT 0x00000533
  782. #define REG_A5XX_RBBM_SECVID_TRUST_CONFIG 0x0000f000
  783. #define REG_A5XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
  784. #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
  785. #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
  786. #define REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
  787. #define REG_A5XX_RBBM_SECVID_TSB_CNTL 0x0000f803
  788. #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_LO 0x0000f804
  789. #define REG_A5XX_RBBM_SECVID_TSB_COMP_STATUS_HI 0x0000f805
  790. #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_LO 0x0000f806
  791. #define REG_A5XX_RBBM_SECVID_TSB_UCHE_STATUS_HI 0x0000f807
  792. #define REG_A5XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
  793. #define REG_A5XX_VSC_PIPE_DATA_LENGTH_0 0x00000c00
  794. #define REG_A5XX_VSC_PERFCTR_VSC_SEL_0 0x00000c60
  795. #define REG_A5XX_VSC_PERFCTR_VSC_SEL_1 0x00000c61
  796. #define REG_A5XX_VSC_BIN_SIZE 0x00000cdd
  797. #define A5XX_VSC_BIN_SIZE_WINDOW_OFFSET_DISABLE 0x80000000
  798. #define A5XX_VSC_BIN_SIZE_X__MASK 0x00007fff
  799. #define A5XX_VSC_BIN_SIZE_X__SHIFT 0
  800. static inline uint32_t A5XX_VSC_BIN_SIZE_X(uint32_t val)
  801. {
  802. return ((val) << A5XX_VSC_BIN_SIZE_X__SHIFT) & A5XX_VSC_BIN_SIZE_X__MASK;
  803. }
  804. #define A5XX_VSC_BIN_SIZE_Y__MASK 0x7fff0000
  805. #define A5XX_VSC_BIN_SIZE_Y__SHIFT 16
  806. static inline uint32_t A5XX_VSC_BIN_SIZE_Y(uint32_t val)
  807. {
  808. return ((val) << A5XX_VSC_BIN_SIZE_Y__SHIFT) & A5XX_VSC_BIN_SIZE_Y__MASK;
  809. }
  810. #define REG_A5XX_GRAS_ADDR_MODE_CNTL 0x00000c81
  811. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c90
  812. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_1 0x00000c91
  813. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_2 0x00000c92
  814. #define REG_A5XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c93
  815. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_0 0x00000c94
  816. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_1 0x00000c95
  817. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_2 0x00000c96
  818. #define REG_A5XX_GRAS_PERFCTR_RAS_SEL_3 0x00000c97
  819. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_0 0x00000c98
  820. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_1 0x00000c99
  821. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_2 0x00000c9a
  822. #define REG_A5XX_GRAS_PERFCTR_LRZ_SEL_3 0x00000c9b
  823. #define REG_A5XX_RB_DBG_ECO_CNTL 0x00000cc4
  824. #define REG_A5XX_RB_ADDR_MODE_CNTL 0x00000cc5
  825. #define REG_A5XX_RB_MODE_CNTL 0x00000cc6
  826. #define REG_A5XX_RB_CCU_CNTL 0x00000cc7
  827. #define REG_A5XX_RB_PERFCTR_RB_SEL_0 0x00000cd0
  828. #define REG_A5XX_RB_PERFCTR_RB_SEL_1 0x00000cd1
  829. #define REG_A5XX_RB_PERFCTR_RB_SEL_2 0x00000cd2
  830. #define REG_A5XX_RB_PERFCTR_RB_SEL_3 0x00000cd3
  831. #define REG_A5XX_RB_PERFCTR_RB_SEL_4 0x00000cd4
  832. #define REG_A5XX_RB_PERFCTR_RB_SEL_5 0x00000cd5
  833. #define REG_A5XX_RB_PERFCTR_RB_SEL_6 0x00000cd6
  834. #define REG_A5XX_RB_PERFCTR_RB_SEL_7 0x00000cd7
  835. #define REG_A5XX_RB_PERFCTR_CCU_SEL_0 0x00000cd8
  836. #define REG_A5XX_RB_PERFCTR_CCU_SEL_1 0x00000cd9
  837. #define REG_A5XX_RB_PERFCTR_CCU_SEL_2 0x00000cda
  838. #define REG_A5XX_RB_PERFCTR_CCU_SEL_3 0x00000cdb
  839. #define REG_A5XX_RB_POWERCTR_RB_SEL_0 0x00000ce0
  840. #define REG_A5XX_RB_POWERCTR_RB_SEL_1 0x00000ce1
  841. #define REG_A5XX_RB_POWERCTR_RB_SEL_2 0x00000ce2
  842. #define REG_A5XX_RB_POWERCTR_RB_SEL_3 0x00000ce3
  843. #define REG_A5XX_RB_POWERCTR_CCU_SEL_0 0x00000ce4
  844. #define REG_A5XX_RB_POWERCTR_CCU_SEL_1 0x00000ce5
  845. #define REG_A5XX_RB_PERFCTR_CMP_SEL_0 0x00000cec
  846. #define REG_A5XX_RB_PERFCTR_CMP_SEL_1 0x00000ced
  847. #define REG_A5XX_RB_PERFCTR_CMP_SEL_2 0x00000cee
  848. #define REG_A5XX_RB_PERFCTR_CMP_SEL_3 0x00000cef
  849. #define REG_A5XX_PC_DBG_ECO_CNTL 0x00000d00
  850. #define A5XX_PC_DBG_ECO_CNTL_TWOPASSUSEWFI 0x00000100
  851. #define REG_A5XX_PC_ADDR_MODE_CNTL 0x00000d01
  852. #define REG_A5XX_PC_MODE_CNTL 0x00000d02
  853. #define REG_A5XX_UNKNOWN_0D08 0x00000d08
  854. #define REG_A5XX_UNKNOWN_0D09 0x00000d09
  855. #define REG_A5XX_PC_PERFCTR_PC_SEL_0 0x00000d10
  856. #define REG_A5XX_PC_PERFCTR_PC_SEL_1 0x00000d11
  857. #define REG_A5XX_PC_PERFCTR_PC_SEL_2 0x00000d12
  858. #define REG_A5XX_PC_PERFCTR_PC_SEL_3 0x00000d13
  859. #define REG_A5XX_PC_PERFCTR_PC_SEL_4 0x00000d14
  860. #define REG_A5XX_PC_PERFCTR_PC_SEL_5 0x00000d15
  861. #define REG_A5XX_PC_PERFCTR_PC_SEL_6 0x00000d16
  862. #define REG_A5XX_PC_PERFCTR_PC_SEL_7 0x00000d17
  863. #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_0 0x00000e00
  864. #define REG_A5XX_HLSQ_TIMEOUT_THRESHOLD_1 0x00000e01
  865. #define REG_A5XX_HLSQ_ADDR_MODE_CNTL 0x00000e05
  866. #define REG_A5XX_HLSQ_MODE_CNTL 0x00000e06
  867. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x00000e10
  868. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x00000e11
  869. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x00000e12
  870. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x00000e13
  871. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x00000e14
  872. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x00000e15
  873. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_6 0x00000e16
  874. #define REG_A5XX_HLSQ_PERFCTR_HLSQ_SEL_7 0x00000e17
  875. #define REG_A5XX_HLSQ_SPTP_RDSEL 0x00000f08
  876. #define REG_A5XX_HLSQ_DBG_READ_SEL 0x0000bc00
  877. #define REG_A5XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000a000
  878. #define REG_A5XX_VFD_ADDR_MODE_CNTL 0x00000e41
  879. #define REG_A5XX_VFD_MODE_CNTL 0x00000e42
  880. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_0 0x00000e50
  881. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_1 0x00000e51
  882. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_2 0x00000e52
  883. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_3 0x00000e53
  884. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_4 0x00000e54
  885. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_5 0x00000e55
  886. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_6 0x00000e56
  887. #define REG_A5XX_VFD_PERFCTR_VFD_SEL_7 0x00000e57
  888. #define REG_A5XX_VPC_DBG_ECO_CNTL 0x00000e60
  889. #define REG_A5XX_VPC_ADDR_MODE_CNTL 0x00000e61
  890. #define REG_A5XX_VPC_MODE_CNTL 0x00000e62
  891. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_0 0x00000e64
  892. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_1 0x00000e65
  893. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_2 0x00000e66
  894. #define REG_A5XX_VPC_PERFCTR_VPC_SEL_3 0x00000e67
  895. #define REG_A5XX_UCHE_ADDR_MODE_CNTL 0x00000e80
  896. #define REG_A5XX_UCHE_SVM_CNTL 0x00000e82
  897. #define REG_A5XX_UCHE_WRITE_THRU_BASE_LO 0x00000e87
  898. #define REG_A5XX_UCHE_WRITE_THRU_BASE_HI 0x00000e88
  899. #define REG_A5XX_UCHE_TRAP_BASE_LO 0x00000e89
  900. #define REG_A5XX_UCHE_TRAP_BASE_HI 0x00000e8a
  901. #define REG_A5XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e8b
  902. #define REG_A5XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e8c
  903. #define REG_A5XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e8d
  904. #define REG_A5XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e8e
  905. #define REG_A5XX_UCHE_DBG_ECO_CNTL_2 0x00000e8f
  906. #define REG_A5XX_UCHE_DBG_ECO_CNTL 0x00000e90
  907. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_LO 0x00000e91
  908. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MIN_HI 0x00000e92
  909. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_LO 0x00000e93
  910. #define REG_A5XX_UCHE_CACHE_INVALIDATE_MAX_HI 0x00000e94
  911. #define REG_A5XX_UCHE_CACHE_INVALIDATE 0x00000e95
  912. #define REG_A5XX_UCHE_CACHE_WAYS 0x00000e96
  913. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000ea0
  914. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000ea1
  915. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000ea2
  916. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000ea3
  917. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000ea4
  918. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000ea5
  919. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000ea6
  920. #define REG_A5XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000ea7
  921. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_0 0x00000ea8
  922. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_1 0x00000ea9
  923. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_2 0x00000eaa
  924. #define REG_A5XX_UCHE_POWERCTR_UCHE_SEL_3 0x00000eab
  925. #define REG_A5XX_UCHE_TRAP_LOG_LO 0x00000eb1
  926. #define REG_A5XX_UCHE_TRAP_LOG_HI 0x00000eb2
  927. #define REG_A5XX_SP_DBG_ECO_CNTL 0x00000ec0
  928. #define REG_A5XX_SP_ADDR_MODE_CNTL 0x00000ec1
  929. #define REG_A5XX_SP_MODE_CNTL 0x00000ec2
  930. #define REG_A5XX_SP_PERFCTR_SP_SEL_0 0x00000ed0
  931. #define REG_A5XX_SP_PERFCTR_SP_SEL_1 0x00000ed1
  932. #define REG_A5XX_SP_PERFCTR_SP_SEL_2 0x00000ed2
  933. #define REG_A5XX_SP_PERFCTR_SP_SEL_3 0x00000ed3
  934. #define REG_A5XX_SP_PERFCTR_SP_SEL_4 0x00000ed4
  935. #define REG_A5XX_SP_PERFCTR_SP_SEL_5 0x00000ed5
  936. #define REG_A5XX_SP_PERFCTR_SP_SEL_6 0x00000ed6
  937. #define REG_A5XX_SP_PERFCTR_SP_SEL_7 0x00000ed7
  938. #define REG_A5XX_SP_PERFCTR_SP_SEL_8 0x00000ed8
  939. #define REG_A5XX_SP_PERFCTR_SP_SEL_9 0x00000ed9
  940. #define REG_A5XX_SP_PERFCTR_SP_SEL_10 0x00000eda
  941. #define REG_A5XX_SP_PERFCTR_SP_SEL_11 0x00000edb
  942. #define REG_A5XX_SP_POWERCTR_SP_SEL_0 0x00000edc
  943. #define REG_A5XX_SP_POWERCTR_SP_SEL_1 0x00000edd
  944. #define REG_A5XX_SP_POWERCTR_SP_SEL_2 0x00000ede
  945. #define REG_A5XX_SP_POWERCTR_SP_SEL_3 0x00000edf
  946. #define REG_A5XX_TPL1_ADDR_MODE_CNTL 0x00000f01
  947. #define REG_A5XX_TPL1_MODE_CNTL 0x00000f02
  948. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_0 0x00000f10
  949. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_1 0x00000f11
  950. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_2 0x00000f12
  951. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_3 0x00000f13
  952. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_4 0x00000f14
  953. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_5 0x00000f15
  954. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_6 0x00000f16
  955. #define REG_A5XX_TPL1_PERFCTR_TP_SEL_7 0x00000f17
  956. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_0 0x00000f18
  957. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_1 0x00000f19
  958. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_2 0x00000f1a
  959. #define REG_A5XX_TPL1_POWERCTR_TP_SEL_3 0x00000f1b
  960. #define REG_A5XX_VBIF_VERSION 0x00003000
  961. #define REG_A5XX_VBIF_CLKON 0x00003001
  962. #define REG_A5XX_VBIF_ABIT_SORT 0x00003028
  963. #define REG_A5XX_VBIF_ABIT_SORT_CONF 0x00003029
  964. #define REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
  965. #define REG_A5XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  966. #define REG_A5XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
  967. #define REG_A5XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
  968. #define REG_A5XX_VBIF_XIN_HALT_CTRL0 0x00003080
  969. #define REG_A5XX_VBIF_XIN_HALT_CTRL1 0x00003081
  970. #define REG_A5XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084
  971. #define REG_A5XX_VBIF_TEST_BUS1_CTRL0 0x00003085
  972. #define REG_A5XX_VBIF_TEST_BUS1_CTRL1 0x00003086
  973. #define REG_A5XX_VBIF_TEST_BUS2_CTRL0 0x00003087
  974. #define REG_A5XX_VBIF_TEST_BUS2_CTRL1 0x00003088
  975. #define REG_A5XX_VBIF_TEST_BUS_OUT 0x0000308c
  976. #define REG_A5XX_VBIF_PERF_CNT_SEL0 0x000030d0
  977. #define REG_A5XX_VBIF_PERF_CNT_SEL1 0x000030d1
  978. #define REG_A5XX_VBIF_PERF_CNT_SEL2 0x000030d2
  979. #define REG_A5XX_VBIF_PERF_CNT_SEL3 0x000030d3
  980. #define REG_A5XX_VBIF_PERF_CNT_LOW0 0x000030d8
  981. #define REG_A5XX_VBIF_PERF_CNT_LOW1 0x000030d9
  982. #define REG_A5XX_VBIF_PERF_CNT_LOW2 0x000030da
  983. #define REG_A5XX_VBIF_PERF_CNT_LOW3 0x000030db
  984. #define REG_A5XX_VBIF_PERF_CNT_HIGH0 0x000030e0
  985. #define REG_A5XX_VBIF_PERF_CNT_HIGH1 0x000030e1
  986. #define REG_A5XX_VBIF_PERF_CNT_HIGH2 0x000030e2
  987. #define REG_A5XX_VBIF_PERF_CNT_HIGH3 0x000030e3
  988. #define REG_A5XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
  989. #define REG_A5XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
  990. #define REG_A5XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
  991. #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
  992. #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
  993. #define REG_A5XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
  994. #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
  995. #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
  996. #define REG_A5XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
  997. #define REG_A5XX_GPMU_INST_RAM_BASE 0x00008800
  998. #define REG_A5XX_GPMU_DATA_RAM_BASE 0x00009800
  999. #define REG_A5XX_GPMU_SP_POWER_CNTL 0x0000a881
  1000. #define REG_A5XX_GPMU_RBCCU_CLOCK_CNTL 0x0000a886
  1001. #define REG_A5XX_GPMU_RBCCU_POWER_CNTL 0x0000a887
  1002. #define REG_A5XX_GPMU_SP_PWR_CLK_STATUS 0x0000a88b
  1003. #define A5XX_GPMU_SP_PWR_CLK_STATUS_PWR_ON 0x00100000
  1004. #define REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS 0x0000a88d
  1005. #define A5XX_GPMU_RBCCU_PWR_CLK_STATUS_PWR_ON 0x00100000
  1006. #define REG_A5XX_GPMU_PWR_COL_STAGGER_DELAY 0x0000a891
  1007. #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_CTRL 0x0000a892
  1008. #define REG_A5XX_GPMU_PWR_COL_INTER_FRAME_HYST 0x0000a893
  1009. #define REG_A5XX_GPMU_PWR_COL_BINNING_CTRL 0x0000a894
  1010. #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
  1011. #define REG_A5XX_GPMU_WFI_CONFIG 0x0000a8c1
  1012. #define REG_A5XX_GPMU_RBBM_INTR_INFO 0x0000a8d6
  1013. #define REG_A5XX_GPMU_CM3_SYSRESET 0x0000a8d8
  1014. #define REG_A5XX_GPMU_GENERAL_0 0x0000a8e0
  1015. #define REG_A5XX_GPMU_GENERAL_1 0x0000a8e1
  1016. #define REG_A5XX_SP_POWER_COUNTER_0_LO 0x0000a840
  1017. #define REG_A5XX_SP_POWER_COUNTER_0_HI 0x0000a841
  1018. #define REG_A5XX_SP_POWER_COUNTER_1_LO 0x0000a842
  1019. #define REG_A5XX_SP_POWER_COUNTER_1_HI 0x0000a843
  1020. #define REG_A5XX_SP_POWER_COUNTER_2_LO 0x0000a844
  1021. #define REG_A5XX_SP_POWER_COUNTER_2_HI 0x0000a845
  1022. #define REG_A5XX_SP_POWER_COUNTER_3_LO 0x0000a846
  1023. #define REG_A5XX_SP_POWER_COUNTER_3_HI 0x0000a847
  1024. #define REG_A5XX_TP_POWER_COUNTER_0_LO 0x0000a848
  1025. #define REG_A5XX_TP_POWER_COUNTER_0_HI 0x0000a849
  1026. #define REG_A5XX_TP_POWER_COUNTER_1_LO 0x0000a84a
  1027. #define REG_A5XX_TP_POWER_COUNTER_1_HI 0x0000a84b
  1028. #define REG_A5XX_TP_POWER_COUNTER_2_LO 0x0000a84c
  1029. #define REG_A5XX_TP_POWER_COUNTER_2_HI 0x0000a84d
  1030. #define REG_A5XX_TP_POWER_COUNTER_3_LO 0x0000a84e
  1031. #define REG_A5XX_TP_POWER_COUNTER_3_HI 0x0000a84f
  1032. #define REG_A5XX_RB_POWER_COUNTER_0_LO 0x0000a850
  1033. #define REG_A5XX_RB_POWER_COUNTER_0_HI 0x0000a851
  1034. #define REG_A5XX_RB_POWER_COUNTER_1_LO 0x0000a852
  1035. #define REG_A5XX_RB_POWER_COUNTER_1_HI 0x0000a853
  1036. #define REG_A5XX_RB_POWER_COUNTER_2_LO 0x0000a854
  1037. #define REG_A5XX_RB_POWER_COUNTER_2_HI 0x0000a855
  1038. #define REG_A5XX_RB_POWER_COUNTER_3_LO 0x0000a856
  1039. #define REG_A5XX_RB_POWER_COUNTER_3_HI 0x0000a857
  1040. #define REG_A5XX_CCU_POWER_COUNTER_0_LO 0x0000a858
  1041. #define REG_A5XX_CCU_POWER_COUNTER_0_HI 0x0000a859
  1042. #define REG_A5XX_CCU_POWER_COUNTER_1_LO 0x0000a85a
  1043. #define REG_A5XX_CCU_POWER_COUNTER_1_HI 0x0000a85b
  1044. #define REG_A5XX_UCHE_POWER_COUNTER_0_LO 0x0000a85c
  1045. #define REG_A5XX_UCHE_POWER_COUNTER_0_HI 0x0000a85d
  1046. #define REG_A5XX_UCHE_POWER_COUNTER_1_LO 0x0000a85e
  1047. #define REG_A5XX_UCHE_POWER_COUNTER_1_HI 0x0000a85f
  1048. #define REG_A5XX_UCHE_POWER_COUNTER_2_LO 0x0000a860
  1049. #define REG_A5XX_UCHE_POWER_COUNTER_2_HI 0x0000a861
  1050. #define REG_A5XX_UCHE_POWER_COUNTER_3_LO 0x0000a862
  1051. #define REG_A5XX_UCHE_POWER_COUNTER_3_HI 0x0000a863
  1052. #define REG_A5XX_CP_POWER_COUNTER_0_LO 0x0000a864
  1053. #define REG_A5XX_CP_POWER_COUNTER_0_HI 0x0000a865
  1054. #define REG_A5XX_CP_POWER_COUNTER_1_LO 0x0000a866
  1055. #define REG_A5XX_CP_POWER_COUNTER_1_HI 0x0000a867
  1056. #define REG_A5XX_CP_POWER_COUNTER_2_LO 0x0000a868
  1057. #define REG_A5XX_CP_POWER_COUNTER_2_HI 0x0000a869
  1058. #define REG_A5XX_CP_POWER_COUNTER_3_LO 0x0000a86a
  1059. #define REG_A5XX_CP_POWER_COUNTER_3_HI 0x0000a86b
  1060. #define REG_A5XX_GPMU_POWER_COUNTER_0_LO 0x0000a86c
  1061. #define REG_A5XX_GPMU_POWER_COUNTER_0_HI 0x0000a86d
  1062. #define REG_A5XX_GPMU_POWER_COUNTER_1_LO 0x0000a86e
  1063. #define REG_A5XX_GPMU_POWER_COUNTER_1_HI 0x0000a86f
  1064. #define REG_A5XX_GPMU_POWER_COUNTER_2_LO 0x0000a870
  1065. #define REG_A5XX_GPMU_POWER_COUNTER_2_HI 0x0000a871
  1066. #define REG_A5XX_GPMU_POWER_COUNTER_3_LO 0x0000a872
  1067. #define REG_A5XX_GPMU_POWER_COUNTER_3_HI 0x0000a873
  1068. #define REG_A5XX_GPMU_POWER_COUNTER_4_LO 0x0000a874
  1069. #define REG_A5XX_GPMU_POWER_COUNTER_4_HI 0x0000a875
  1070. #define REG_A5XX_GPMU_POWER_COUNTER_5_LO 0x0000a876
  1071. #define REG_A5XX_GPMU_POWER_COUNTER_5_HI 0x0000a877
  1072. #define REG_A5XX_GPMU_POWER_COUNTER_ENABLE 0x0000a878
  1073. #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_LO 0x0000a879
  1074. #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_HI 0x0000a87a
  1075. #define REG_A5XX_GPMU_ALWAYS_ON_COUNTER_RESET 0x0000a87b
  1076. #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_0 0x0000a87c
  1077. #define REG_A5XX_GPMU_POWER_COUNTER_SELECT_1 0x0000a87d
  1078. #define REG_A5XX_GPMU_CLOCK_THROTTLE_CTRL 0x0000a8a3
  1079. #define REG_A5XX_GPMU_THROTTLE_UNMASK_FORCE_CTRL 0x0000a8a8
  1080. #define REG_A5XX_GPMU_TEMP_SENSOR_ID 0x0000ac00
  1081. #define REG_A5XX_GPMU_TEMP_SENSOR_CONFIG 0x0000ac01
  1082. #define REG_A5XX_GPMU_TEMP_VAL 0x0000ac02
  1083. #define REG_A5XX_GPMU_DELTA_TEMP_THRESHOLD 0x0000ac03
  1084. #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_STATUS 0x0000ac05
  1085. #define REG_A5XX_GPMU_TEMP_THRESHOLD_INTR_EN_MASK 0x0000ac06
  1086. #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_0_1 0x0000ac40
  1087. #define REG_A5XX_GPMU_LEAKAGE_TEMP_COEFF_2_3 0x0000ac41
  1088. #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_0_1 0x0000ac42
  1089. #define REG_A5XX_GPMU_LEAKAGE_VTG_COEFF_2_3 0x0000ac43
  1090. #define REG_A5XX_GPMU_BASE_LEAKAGE 0x0000ac46
  1091. #define REG_A5XX_GPMU_GPMU_VOLTAGE 0x0000ac60
  1092. #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_STATUS 0x0000ac61
  1093. #define REG_A5XX_GPMU_GPMU_VOLTAGE_INTR_EN_MASK 0x0000ac62
  1094. #define REG_A5XX_GPMU_GPMU_PWR_THRESHOLD 0x0000ac80
  1095. #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_CTRL 0x0000acc4
  1096. #define REG_A5XX_GPMU_GPMU_LLM_GLM_SLEEP_STATUS 0x0000acc5
  1097. #define REG_A5XX_GDPM_CONFIG1 0x0000b80c
  1098. #define REG_A5XX_GDPM_CONFIG2 0x0000b80d
  1099. #define REG_A5XX_GDPM_INT_EN 0x0000b80f
  1100. #define REG_A5XX_GDPM_INT_MASK 0x0000b811
  1101. #define REG_A5XX_GPMU_BEC_ENABLE 0x0000b9a0
  1102. #define REG_A5XX_GPU_CS_SENSOR_GENERAL_STATUS 0x0000c41a
  1103. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_0 0x0000c41d
  1104. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_2 0x0000c41f
  1105. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_STATUS1_4 0x0000c421
  1106. #define REG_A5XX_GPU_CS_ENABLE_REG 0x0000c520
  1107. #define REG_A5XX_GPU_CS_AMP_CALIBRATION_CONTROL1 0x0000c557
  1108. #define REG_A5XX_GRAS_CL_CNTL 0x0000e000
  1109. #define REG_A5XX_UNKNOWN_E001 0x0000e001
  1110. #define REG_A5XX_UNKNOWN_E004 0x0000e004
  1111. #define REG_A5XX_GRAS_CNTL 0x0000e005
  1112. #define A5XX_GRAS_CNTL_VARYING 0x00000001
  1113. #define REG_A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x0000e006
  1114. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff
  1115. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
  1116. static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
  1117. {
  1118. return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
  1119. }
  1120. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00
  1121. #define A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
  1122. static inline uint32_t A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
  1123. {
  1124. return ((val) << A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A5XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
  1125. }
  1126. #define REG_A5XX_GRAS_CL_VPORT_XOFFSET_0 0x0000e010
  1127. #define A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
  1128. #define A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
  1129. static inline uint32_t A5XX_GRAS_CL_VPORT_XOFFSET_0(float val)
  1130. {
  1131. return ((fui(val)) << A5XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
  1132. }
  1133. #define REG_A5XX_GRAS_CL_VPORT_XSCALE_0 0x0000e011
  1134. #define A5XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
  1135. #define A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
  1136. static inline uint32_t A5XX_GRAS_CL_VPORT_XSCALE_0(float val)
  1137. {
  1138. return ((fui(val)) << A5XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_XSCALE_0__MASK;
  1139. }
  1140. #define REG_A5XX_GRAS_CL_VPORT_YOFFSET_0 0x0000e012
  1141. #define A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
  1142. #define A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
  1143. static inline uint32_t A5XX_GRAS_CL_VPORT_YOFFSET_0(float val)
  1144. {
  1145. return ((fui(val)) << A5XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
  1146. }
  1147. #define REG_A5XX_GRAS_CL_VPORT_YSCALE_0 0x0000e013
  1148. #define A5XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
  1149. #define A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
  1150. static inline uint32_t A5XX_GRAS_CL_VPORT_YSCALE_0(float val)
  1151. {
  1152. return ((fui(val)) << A5XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_YSCALE_0__MASK;
  1153. }
  1154. #define REG_A5XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000e014
  1155. #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
  1156. #define A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
  1157. static inline uint32_t A5XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
  1158. {
  1159. return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
  1160. }
  1161. #define REG_A5XX_GRAS_CL_VPORT_ZSCALE_0 0x0000e015
  1162. #define A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
  1163. #define A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
  1164. static inline uint32_t A5XX_GRAS_CL_VPORT_ZSCALE_0(float val)
  1165. {
  1166. return ((fui(val)) << A5XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A5XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
  1167. }
  1168. #define REG_A5XX_GRAS_SU_CNTL 0x0000e090
  1169. #define A5XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
  1170. #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
  1171. #define A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
  1172. static inline uint32_t A5XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
  1173. {
  1174. return ((((int32_t)(val * 4.0))) << A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A5XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
  1175. }
  1176. #define A5XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
  1177. #define A5XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000
  1178. #define REG_A5XX_GRAS_SU_POINT_MINMAX 0x0000e091
  1179. #define A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  1180. #define A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  1181. static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  1182. {
  1183. return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  1184. }
  1185. #define A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  1186. #define A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  1187. static inline uint32_t A5XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  1188. {
  1189. return ((((uint32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A5XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  1190. }
  1191. #define REG_A5XX_GRAS_SU_POINT_SIZE 0x0000e092
  1192. #define A5XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
  1193. #define A5XX_GRAS_SU_POINT_SIZE__SHIFT 0
  1194. static inline uint32_t A5XX_GRAS_SU_POINT_SIZE(float val)
  1195. {
  1196. return ((((int32_t)(val * 16.0))) << A5XX_GRAS_SU_POINT_SIZE__SHIFT) & A5XX_GRAS_SU_POINT_SIZE__MASK;
  1197. }
  1198. #define REG_A5XX_UNKNOWN_E093 0x0000e093
  1199. #define REG_A5XX_GRAS_SU_DEPTH_PLANE_CNTL 0x0000e094
  1200. #define A5XX_GRAS_SU_DEPTH_PLANE_CNTL_ALPHA_TEST_ENABLE 0x00000001
  1201. #define REG_A5XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000e095
  1202. #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
  1203. #define A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
  1204. static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
  1205. {
  1206. return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
  1207. }
  1208. #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000e096
  1209. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  1210. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  1211. static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  1212. {
  1213. return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  1214. }
  1215. #define REG_A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x0000e097
  1216. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
  1217. #define A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
  1218. static inline uint32_t A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
  1219. {
  1220. return ((fui(val)) << A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A5XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
  1221. }
  1222. #define REG_A5XX_GRAS_SU_DEPTH_BUFFER_INFO 0x0000e098
  1223. #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  1224. #define A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  1225. static inline uint32_t A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
  1226. {
  1227. return ((val) << A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  1228. }
  1229. #define REG_A5XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x0000e099
  1230. #define REG_A5XX_GRAS_SC_CNTL 0x0000e0a0
  1231. #define A5XX_GRAS_SC_CNTL_SAMPLES_PASSED 0x00008000
  1232. #define REG_A5XX_GRAS_SC_BIN_CNTL 0x0000e0a1
  1233. #define REG_A5XX_GRAS_SC_RAS_MSAA_CNTL 0x0000e0a2
  1234. #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  1235. #define A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  1236. static inline uint32_t A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  1237. {
  1238. return ((val) << A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_RAS_MSAA_CNTL_SAMPLES__MASK;
  1239. }
  1240. #define REG_A5XX_GRAS_SC_DEST_MSAA_CNTL 0x0000e0a3
  1241. #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  1242. #define A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  1243. static inline uint32_t A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  1244. {
  1245. return ((val) << A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_GRAS_SC_DEST_MSAA_CNTL_SAMPLES__MASK;
  1246. }
  1247. #define A5XX_GRAS_SC_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  1248. #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_CNTL 0x0000e0a4
  1249. #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x0000e0aa
  1250. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
  1251. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff
  1252. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0
  1253. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
  1254. {
  1255. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
  1256. }
  1257. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000
  1258. #define A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16
  1259. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
  1260. {
  1261. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
  1262. }
  1263. #define REG_A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x0000e0ab
  1264. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
  1265. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff
  1266. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0
  1267. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
  1268. {
  1269. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
  1270. }
  1271. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000
  1272. #define A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16
  1273. static inline uint32_t A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
  1274. {
  1275. return ((val) << A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
  1276. }
  1277. #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x0000e0ca
  1278. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
  1279. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff
  1280. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0
  1281. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
  1282. {
  1283. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
  1284. }
  1285. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000
  1286. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16
  1287. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
  1288. {
  1289. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
  1290. }
  1291. #define REG_A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x0000e0cb
  1292. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
  1293. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff
  1294. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0
  1295. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
  1296. {
  1297. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
  1298. }
  1299. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000
  1300. #define A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16
  1301. static inline uint32_t A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
  1302. {
  1303. return ((val) << A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A5XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
  1304. }
  1305. #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000e0ea
  1306. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  1307. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  1308. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  1309. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  1310. {
  1311. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  1312. }
  1313. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  1314. #define A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  1315. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  1316. {
  1317. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  1318. }
  1319. #define REG_A5XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000e0eb
  1320. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  1321. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  1322. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  1323. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  1324. {
  1325. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  1326. }
  1327. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  1328. #define A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  1329. static inline uint32_t A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  1330. {
  1331. return ((val) << A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A5XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  1332. }
  1333. #define REG_A5XX_GRAS_LRZ_CNTL 0x0000e100
  1334. #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_LO 0x0000e101
  1335. #define REG_A5XX_GRAS_LRZ_BUFFER_BASE_HI 0x0000e102
  1336. #define REG_A5XX_GRAS_LRZ_BUFFER_PITCH 0x0000e103
  1337. #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x0000e104
  1338. #define REG_A5XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x0000e105
  1339. #define REG_A5XX_RB_CNTL 0x0000e140
  1340. #define A5XX_RB_CNTL_WIDTH__MASK 0x000000ff
  1341. #define A5XX_RB_CNTL_WIDTH__SHIFT 0
  1342. static inline uint32_t A5XX_RB_CNTL_WIDTH(uint32_t val)
  1343. {
  1344. return ((val >> 5) << A5XX_RB_CNTL_WIDTH__SHIFT) & A5XX_RB_CNTL_WIDTH__MASK;
  1345. }
  1346. #define A5XX_RB_CNTL_HEIGHT__MASK 0x0001fe00
  1347. #define A5XX_RB_CNTL_HEIGHT__SHIFT 9
  1348. static inline uint32_t A5XX_RB_CNTL_HEIGHT(uint32_t val)
  1349. {
  1350. return ((val >> 5) << A5XX_RB_CNTL_HEIGHT__SHIFT) & A5XX_RB_CNTL_HEIGHT__MASK;
  1351. }
  1352. #define A5XX_RB_CNTL_BYPASS 0x00020000
  1353. #define REG_A5XX_RB_RENDER_CNTL 0x0000e141
  1354. #define A5XX_RB_RENDER_CNTL_SAMPLES_PASSED 0x00000040
  1355. #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000
  1356. #define A5XX_RB_RENDER_CNTL_FLAG_DEPTH2 0x00008000
  1357. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000
  1358. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16
  1359. static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
  1360. {
  1361. return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
  1362. }
  1363. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK 0xff000000
  1364. #define A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT 24
  1365. static inline uint32_t A5XX_RB_RENDER_CNTL_FLAG_MRTS2(uint32_t val)
  1366. {
  1367. return ((val) << A5XX_RB_RENDER_CNTL_FLAG_MRTS2__SHIFT) & A5XX_RB_RENDER_CNTL_FLAG_MRTS2__MASK;
  1368. }
  1369. #define REG_A5XX_RB_RAS_MSAA_CNTL 0x0000e142
  1370. #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  1371. #define A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  1372. static inline uint32_t A5XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  1373. {
  1374. return ((val) << A5XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
  1375. }
  1376. #define REG_A5XX_RB_DEST_MSAA_CNTL 0x0000e143
  1377. #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  1378. #define A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  1379. static inline uint32_t A5XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  1380. {
  1381. return ((val) << A5XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
  1382. }
  1383. #define A5XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  1384. #define REG_A5XX_RB_RENDER_CONTROL0 0x0000e144
  1385. #define A5XX_RB_RENDER_CONTROL0_VARYING 0x00000001
  1386. #define A5XX_RB_RENDER_CONTROL0_XCOORD 0x00000040
  1387. #define A5XX_RB_RENDER_CONTROL0_YCOORD 0x00000080
  1388. #define A5XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100
  1389. #define A5XX_RB_RENDER_CONTROL0_WCOORD 0x00000200
  1390. #define REG_A5XX_RB_RENDER_CONTROL1 0x0000e145
  1391. #define A5XX_RB_RENDER_CONTROL1_FACENESS 0x00000002
  1392. #define REG_A5XX_RB_FS_OUTPUT_CNTL 0x0000e146
  1393. #define A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
  1394. #define A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT 0
  1395. static inline uint32_t A5XX_RB_FS_OUTPUT_CNTL_MRT(uint32_t val)
  1396. {
  1397. return ((val) << A5XX_RB_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_RB_FS_OUTPUT_CNTL_MRT__MASK;
  1398. }
  1399. #define A5XX_RB_FS_OUTPUT_CNTL_FRAG_WRITES_Z 0x00000020
  1400. #define REG_A5XX_RB_RENDER_COMPONENTS 0x0000e147
  1401. #define A5XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  1402. #define A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
  1403. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
  1404. {
  1405. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT0__MASK;
  1406. }
  1407. #define A5XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  1408. #define A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
  1409. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
  1410. {
  1411. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT1__MASK;
  1412. }
  1413. #define A5XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  1414. #define A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
  1415. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
  1416. {
  1417. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT2__MASK;
  1418. }
  1419. #define A5XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  1420. #define A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
  1421. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
  1422. {
  1423. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT3__MASK;
  1424. }
  1425. #define A5XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  1426. #define A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
  1427. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
  1428. {
  1429. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT4__MASK;
  1430. }
  1431. #define A5XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  1432. #define A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
  1433. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
  1434. {
  1435. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT5__MASK;
  1436. }
  1437. #define A5XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  1438. #define A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
  1439. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
  1440. {
  1441. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT6__MASK;
  1442. }
  1443. #define A5XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  1444. #define A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
  1445. static inline uint32_t A5XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
  1446. {
  1447. return ((val) << A5XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A5XX_RB_RENDER_COMPONENTS_RT7__MASK;
  1448. }
  1449. static inline uint32_t REG_A5XX_RB_MRT(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
  1450. static inline uint32_t REG_A5XX_RB_MRT_CONTROL(uint32_t i0) { return 0x0000e150 + 0x7*i0; }
  1451. #define A5XX_RB_MRT_CONTROL_BLEND 0x00000001
  1452. #define A5XX_RB_MRT_CONTROL_BLEND2 0x00000002
  1453. #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
  1454. #define A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
  1455. static inline uint32_t A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  1456. {
  1457. return ((val) << A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A5XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  1458. }
  1459. static inline uint32_t REG_A5XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x0000e151 + 0x7*i0; }
  1460. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  1461. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  1462. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  1463. {
  1464. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  1465. }
  1466. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  1467. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  1468. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  1469. {
  1470. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  1471. }
  1472. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  1473. #define A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  1474. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  1475. {
  1476. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  1477. }
  1478. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  1479. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  1480. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  1481. {
  1482. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  1483. }
  1484. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  1485. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  1486. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  1487. {
  1488. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  1489. }
  1490. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  1491. #define A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  1492. static inline uint32_t A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  1493. {
  1494. return ((val) << A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A5XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  1495. }
  1496. static inline uint32_t REG_A5XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x0000e152 + 0x7*i0; }
  1497. #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
  1498. #define A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  1499. static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  1500. {
  1501. return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  1502. }
  1503. #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
  1504. #define A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
  1505. static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a5xx_tile_mode val)
  1506. {
  1507. return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  1508. }
  1509. #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
  1510. #define A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
  1511. static inline uint32_t A5XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  1512. {
  1513. return ((val) << A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  1514. }
  1515. #define A5XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00008000
  1516. static inline uint32_t REG_A5XX_RB_MRT_PITCH(uint32_t i0) { return 0x0000e153 + 0x7*i0; }
  1517. #define A5XX_RB_MRT_PITCH__MASK 0xffffffff
  1518. #define A5XX_RB_MRT_PITCH__SHIFT 0
  1519. static inline uint32_t A5XX_RB_MRT_PITCH(uint32_t val)
  1520. {
  1521. return ((val >> 6) << A5XX_RB_MRT_PITCH__SHIFT) & A5XX_RB_MRT_PITCH__MASK;
  1522. }
  1523. static inline uint32_t REG_A5XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x0000e154 + 0x7*i0; }
  1524. #define A5XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff
  1525. #define A5XX_RB_MRT_ARRAY_PITCH__SHIFT 0
  1526. static inline uint32_t A5XX_RB_MRT_ARRAY_PITCH(uint32_t val)
  1527. {
  1528. return ((val >> 6) << A5XX_RB_MRT_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_ARRAY_PITCH__MASK;
  1529. }
  1530. static inline uint32_t REG_A5XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x0000e155 + 0x7*i0; }
  1531. static inline uint32_t REG_A5XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x0000e156 + 0x7*i0; }
  1532. #define REG_A5XX_RB_BLEND_RED 0x0000e1a0
  1533. #define A5XX_RB_BLEND_RED_UINT__MASK 0x000000ff
  1534. #define A5XX_RB_BLEND_RED_UINT__SHIFT 0
  1535. static inline uint32_t A5XX_RB_BLEND_RED_UINT(uint32_t val)
  1536. {
  1537. return ((val) << A5XX_RB_BLEND_RED_UINT__SHIFT) & A5XX_RB_BLEND_RED_UINT__MASK;
  1538. }
  1539. #define A5XX_RB_BLEND_RED_SINT__MASK 0x0000ff00
  1540. #define A5XX_RB_BLEND_RED_SINT__SHIFT 8
  1541. static inline uint32_t A5XX_RB_BLEND_RED_SINT(uint32_t val)
  1542. {
  1543. return ((val) << A5XX_RB_BLEND_RED_SINT__SHIFT) & A5XX_RB_BLEND_RED_SINT__MASK;
  1544. }
  1545. #define A5XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
  1546. #define A5XX_RB_BLEND_RED_FLOAT__SHIFT 16
  1547. static inline uint32_t A5XX_RB_BLEND_RED_FLOAT(float val)
  1548. {
  1549. return ((util_float_to_half(val)) << A5XX_RB_BLEND_RED_FLOAT__SHIFT) & A5XX_RB_BLEND_RED_FLOAT__MASK;
  1550. }
  1551. #define REG_A5XX_RB_BLEND_RED_F32 0x0000e1a1
  1552. #define A5XX_RB_BLEND_RED_F32__MASK 0xffffffff
  1553. #define A5XX_RB_BLEND_RED_F32__SHIFT 0
  1554. static inline uint32_t A5XX_RB_BLEND_RED_F32(float val)
  1555. {
  1556. return ((fui(val)) << A5XX_RB_BLEND_RED_F32__SHIFT) & A5XX_RB_BLEND_RED_F32__MASK;
  1557. }
  1558. #define REG_A5XX_RB_BLEND_GREEN 0x0000e1a2
  1559. #define A5XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
  1560. #define A5XX_RB_BLEND_GREEN_UINT__SHIFT 0
  1561. static inline uint32_t A5XX_RB_BLEND_GREEN_UINT(uint32_t val)
  1562. {
  1563. return ((val) << A5XX_RB_BLEND_GREEN_UINT__SHIFT) & A5XX_RB_BLEND_GREEN_UINT__MASK;
  1564. }
  1565. #define A5XX_RB_BLEND_GREEN_SINT__MASK 0x0000ff00
  1566. #define A5XX_RB_BLEND_GREEN_SINT__SHIFT 8
  1567. static inline uint32_t A5XX_RB_BLEND_GREEN_SINT(uint32_t val)
  1568. {
  1569. return ((val) << A5XX_RB_BLEND_GREEN_SINT__SHIFT) & A5XX_RB_BLEND_GREEN_SINT__MASK;
  1570. }
  1571. #define A5XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
  1572. #define A5XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
  1573. static inline uint32_t A5XX_RB_BLEND_GREEN_FLOAT(float val)
  1574. {
  1575. return ((util_float_to_half(val)) << A5XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A5XX_RB_BLEND_GREEN_FLOAT__MASK;
  1576. }
  1577. #define REG_A5XX_RB_BLEND_GREEN_F32 0x0000e1a3
  1578. #define A5XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
  1579. #define A5XX_RB_BLEND_GREEN_F32__SHIFT 0
  1580. static inline uint32_t A5XX_RB_BLEND_GREEN_F32(float val)
  1581. {
  1582. return ((fui(val)) << A5XX_RB_BLEND_GREEN_F32__SHIFT) & A5XX_RB_BLEND_GREEN_F32__MASK;
  1583. }
  1584. #define REG_A5XX_RB_BLEND_BLUE 0x0000e1a4
  1585. #define A5XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
  1586. #define A5XX_RB_BLEND_BLUE_UINT__SHIFT 0
  1587. static inline uint32_t A5XX_RB_BLEND_BLUE_UINT(uint32_t val)
  1588. {
  1589. return ((val) << A5XX_RB_BLEND_BLUE_UINT__SHIFT) & A5XX_RB_BLEND_BLUE_UINT__MASK;
  1590. }
  1591. #define A5XX_RB_BLEND_BLUE_SINT__MASK 0x0000ff00
  1592. #define A5XX_RB_BLEND_BLUE_SINT__SHIFT 8
  1593. static inline uint32_t A5XX_RB_BLEND_BLUE_SINT(uint32_t val)
  1594. {
  1595. return ((val) << A5XX_RB_BLEND_BLUE_SINT__SHIFT) & A5XX_RB_BLEND_BLUE_SINT__MASK;
  1596. }
  1597. #define A5XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
  1598. #define A5XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
  1599. static inline uint32_t A5XX_RB_BLEND_BLUE_FLOAT(float val)
  1600. {
  1601. return ((util_float_to_half(val)) << A5XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A5XX_RB_BLEND_BLUE_FLOAT__MASK;
  1602. }
  1603. #define REG_A5XX_RB_BLEND_BLUE_F32 0x0000e1a5
  1604. #define A5XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
  1605. #define A5XX_RB_BLEND_BLUE_F32__SHIFT 0
  1606. static inline uint32_t A5XX_RB_BLEND_BLUE_F32(float val)
  1607. {
  1608. return ((fui(val)) << A5XX_RB_BLEND_BLUE_F32__SHIFT) & A5XX_RB_BLEND_BLUE_F32__MASK;
  1609. }
  1610. #define REG_A5XX_RB_BLEND_ALPHA 0x0000e1a6
  1611. #define A5XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
  1612. #define A5XX_RB_BLEND_ALPHA_UINT__SHIFT 0
  1613. static inline uint32_t A5XX_RB_BLEND_ALPHA_UINT(uint32_t val)
  1614. {
  1615. return ((val) << A5XX_RB_BLEND_ALPHA_UINT__SHIFT) & A5XX_RB_BLEND_ALPHA_UINT__MASK;
  1616. }
  1617. #define A5XX_RB_BLEND_ALPHA_SINT__MASK 0x0000ff00
  1618. #define A5XX_RB_BLEND_ALPHA_SINT__SHIFT 8
  1619. static inline uint32_t A5XX_RB_BLEND_ALPHA_SINT(uint32_t val)
  1620. {
  1621. return ((val) << A5XX_RB_BLEND_ALPHA_SINT__SHIFT) & A5XX_RB_BLEND_ALPHA_SINT__MASK;
  1622. }
  1623. #define A5XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
  1624. #define A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
  1625. static inline uint32_t A5XX_RB_BLEND_ALPHA_FLOAT(float val)
  1626. {
  1627. return ((util_float_to_half(val)) << A5XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A5XX_RB_BLEND_ALPHA_FLOAT__MASK;
  1628. }
  1629. #define REG_A5XX_RB_BLEND_ALPHA_F32 0x0000e1a7
  1630. #define A5XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
  1631. #define A5XX_RB_BLEND_ALPHA_F32__SHIFT 0
  1632. static inline uint32_t A5XX_RB_BLEND_ALPHA_F32(float val)
  1633. {
  1634. return ((fui(val)) << A5XX_RB_BLEND_ALPHA_F32__SHIFT) & A5XX_RB_BLEND_ALPHA_F32__MASK;
  1635. }
  1636. #define REG_A5XX_RB_ALPHA_CONTROL 0x0000e1a8
  1637. #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
  1638. #define A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
  1639. static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
  1640. {
  1641. return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
  1642. }
  1643. #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
  1644. #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
  1645. #define A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
  1646. static inline uint32_t A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  1647. {
  1648. return ((val) << A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A5XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
  1649. }
  1650. #define REG_A5XX_RB_BLEND_CNTL 0x0000e1a9
  1651. #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
  1652. #define A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
  1653. static inline uint32_t A5XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
  1654. {
  1655. return ((val) << A5XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A5XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
  1656. }
  1657. #define A5XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
  1658. #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
  1659. #define A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
  1660. static inline uint32_t A5XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
  1661. {
  1662. return ((val) << A5XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A5XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
  1663. }
  1664. #define REG_A5XX_RB_DEPTH_PLANE_CNTL 0x0000e1b0
  1665. #define A5XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
  1666. #define REG_A5XX_RB_DEPTH_CNTL 0x0000e1b1
  1667. #define A5XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001
  1668. #define A5XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
  1669. #define A5XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
  1670. #define A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
  1671. static inline uint32_t A5XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
  1672. {
  1673. return ((val) << A5XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A5XX_RB_DEPTH_CNTL_ZFUNC__MASK;
  1674. }
  1675. #define A5XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040
  1676. #define REG_A5XX_RB_DEPTH_BUFFER_INFO 0x0000e1b2
  1677. #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  1678. #define A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  1679. static inline uint32_t A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a5xx_depth_format val)
  1680. {
  1681. return ((val) << A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A5XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  1682. }
  1683. #define REG_A5XX_RB_DEPTH_BUFFER_BASE_LO 0x0000e1b3
  1684. #define REG_A5XX_RB_DEPTH_BUFFER_BASE_HI 0x0000e1b4
  1685. #define REG_A5XX_RB_DEPTH_BUFFER_PITCH 0x0000e1b5
  1686. #define A5XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff
  1687. #define A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
  1688. static inline uint32_t A5XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
  1689. {
  1690. return ((val >> 5) << A5XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_PITCH__MASK;
  1691. }
  1692. #define REG_A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x0000e1b6
  1693. #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff
  1694. #define A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
  1695. static inline uint32_t A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
  1696. {
  1697. return ((val >> 5) << A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
  1698. }
  1699. #define REG_A5XX_RB_STENCIL_CONTROL 0x0000e1c0
  1700. #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  1701. #define A5XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  1702. #define A5XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  1703. #define A5XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  1704. #define A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  1705. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  1706. {
  1707. return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC__MASK;
  1708. }
  1709. #define A5XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  1710. #define A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  1711. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  1712. {
  1713. return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL__MASK;
  1714. }
  1715. #define A5XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  1716. #define A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  1717. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  1718. {
  1719. return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  1720. }
  1721. #define A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  1722. #define A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  1723. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  1724. {
  1725. return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  1726. }
  1727. #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  1728. #define A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  1729. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  1730. {
  1731. return ((val) << A5XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  1732. }
  1733. #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  1734. #define A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  1735. static inline uint32_t A5XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  1736. {
  1737. return ((val) << A5XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  1738. }
  1739. #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  1740. #define A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  1741. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  1742. {
  1743. return ((val) << A5XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  1744. }
  1745. #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  1746. #define A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  1747. static inline uint32_t A5XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  1748. {
  1749. return ((val) << A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A5XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  1750. }
  1751. #define REG_A5XX_RB_STENCIL_INFO 0x0000e1c1
  1752. #define A5XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
  1753. #define REG_A5XX_RB_STENCIL_BASE_LO 0x0000e1c2
  1754. #define REG_A5XX_RB_STENCIL_BASE_HI 0x0000e1c3
  1755. #define REG_A5XX_RB_STENCIL_PITCH 0x0000e1c4
  1756. #define A5XX_RB_STENCIL_PITCH__MASK 0xffffffff
  1757. #define A5XX_RB_STENCIL_PITCH__SHIFT 0
  1758. static inline uint32_t A5XX_RB_STENCIL_PITCH(uint32_t val)
  1759. {
  1760. return ((val >> 6) << A5XX_RB_STENCIL_PITCH__SHIFT) & A5XX_RB_STENCIL_PITCH__MASK;
  1761. }
  1762. #define REG_A5XX_RB_STENCIL_ARRAY_PITCH 0x0000e1c5
  1763. #define A5XX_RB_STENCIL_ARRAY_PITCH__MASK 0xffffffff
  1764. #define A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT 0
  1765. static inline uint32_t A5XX_RB_STENCIL_ARRAY_PITCH(uint32_t val)
  1766. {
  1767. return ((val >> 6) << A5XX_RB_STENCIL_ARRAY_PITCH__SHIFT) & A5XX_RB_STENCIL_ARRAY_PITCH__MASK;
  1768. }
  1769. #define REG_A5XX_RB_STENCILREFMASK 0x0000e1c6
  1770. #define A5XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  1771. #define A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  1772. static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  1773. {
  1774. return ((val) << A5XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILREF__MASK;
  1775. }
  1776. #define A5XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  1777. #define A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  1778. static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  1779. {
  1780. return ((val) << A5XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  1781. }
  1782. #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  1783. #define A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  1784. static inline uint32_t A5XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  1785. {
  1786. return ((val) << A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A5XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  1787. }
  1788. #define REG_A5XX_UNKNOWN_E1C7 0x0000e1c7
  1789. #define REG_A5XX_RB_WINDOW_OFFSET 0x0000e1d0
  1790. #define A5XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  1791. #define A5XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff
  1792. #define A5XX_RB_WINDOW_OFFSET_X__SHIFT 0
  1793. static inline uint32_t A5XX_RB_WINDOW_OFFSET_X(uint32_t val)
  1794. {
  1795. return ((val) << A5XX_RB_WINDOW_OFFSET_X__SHIFT) & A5XX_RB_WINDOW_OFFSET_X__MASK;
  1796. }
  1797. #define A5XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000
  1798. #define A5XX_RB_WINDOW_OFFSET_Y__SHIFT 16
  1799. static inline uint32_t A5XX_RB_WINDOW_OFFSET_Y(uint32_t val)
  1800. {
  1801. return ((val) << A5XX_RB_WINDOW_OFFSET_Y__SHIFT) & A5XX_RB_WINDOW_OFFSET_Y__MASK;
  1802. }
  1803. #define REG_A5XX_RB_BLIT_CNTL 0x0000e210
  1804. #define A5XX_RB_BLIT_CNTL_BUF__MASK 0x0000003f
  1805. #define A5XX_RB_BLIT_CNTL_BUF__SHIFT 0
  1806. static inline uint32_t A5XX_RB_BLIT_CNTL_BUF(enum a5xx_blit_buf val)
  1807. {
  1808. return ((val) << A5XX_RB_BLIT_CNTL_BUF__SHIFT) & A5XX_RB_BLIT_CNTL_BUF__MASK;
  1809. }
  1810. #define REG_A5XX_RB_RESOLVE_CNTL_1 0x0000e211
  1811. #define A5XX_RB_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000
  1812. #define A5XX_RB_RESOLVE_CNTL_1_X__MASK 0x00007fff
  1813. #define A5XX_RB_RESOLVE_CNTL_1_X__SHIFT 0
  1814. static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_X(uint32_t val)
  1815. {
  1816. return ((val) << A5XX_RB_RESOLVE_CNTL_1_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_X__MASK;
  1817. }
  1818. #define A5XX_RB_RESOLVE_CNTL_1_Y__MASK 0x7fff0000
  1819. #define A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT 16
  1820. static inline uint32_t A5XX_RB_RESOLVE_CNTL_1_Y(uint32_t val)
  1821. {
  1822. return ((val) << A5XX_RB_RESOLVE_CNTL_1_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_1_Y__MASK;
  1823. }
  1824. #define REG_A5XX_RB_RESOLVE_CNTL_2 0x0000e212
  1825. #define A5XX_RB_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000
  1826. #define A5XX_RB_RESOLVE_CNTL_2_X__MASK 0x00007fff
  1827. #define A5XX_RB_RESOLVE_CNTL_2_X__SHIFT 0
  1828. static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_X(uint32_t val)
  1829. {
  1830. return ((val) << A5XX_RB_RESOLVE_CNTL_2_X__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_X__MASK;
  1831. }
  1832. #define A5XX_RB_RESOLVE_CNTL_2_Y__MASK 0x7fff0000
  1833. #define A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT 16
  1834. static inline uint32_t A5XX_RB_RESOLVE_CNTL_2_Y(uint32_t val)
  1835. {
  1836. return ((val) << A5XX_RB_RESOLVE_CNTL_2_Y__SHIFT) & A5XX_RB_RESOLVE_CNTL_2_Y__MASK;
  1837. }
  1838. #define REG_A5XX_RB_RESOLVE_CNTL_3 0x0000e213
  1839. #define REG_A5XX_RB_BLIT_DST_LO 0x0000e214
  1840. #define REG_A5XX_RB_BLIT_DST_HI 0x0000e215
  1841. #define REG_A5XX_RB_BLIT_DST_PITCH 0x0000e216
  1842. #define A5XX_RB_BLIT_DST_PITCH__MASK 0xffffffff
  1843. #define A5XX_RB_BLIT_DST_PITCH__SHIFT 0
  1844. static inline uint32_t A5XX_RB_BLIT_DST_PITCH(uint32_t val)
  1845. {
  1846. return ((val >> 6) << A5XX_RB_BLIT_DST_PITCH__SHIFT) & A5XX_RB_BLIT_DST_PITCH__MASK;
  1847. }
  1848. #define REG_A5XX_RB_BLIT_DST_ARRAY_PITCH 0x0000e217
  1849. #define A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff
  1850. #define A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
  1851. static inline uint32_t A5XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
  1852. {
  1853. return ((val >> 6) << A5XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
  1854. }
  1855. #define REG_A5XX_RB_CLEAR_COLOR_DW0 0x0000e218
  1856. #define REG_A5XX_RB_CLEAR_COLOR_DW1 0x0000e219
  1857. #define REG_A5XX_RB_CLEAR_COLOR_DW2 0x0000e21a
  1858. #define REG_A5XX_RB_CLEAR_COLOR_DW3 0x0000e21b
  1859. #define REG_A5XX_RB_CLEAR_CNTL 0x0000e21c
  1860. #define A5XX_RB_CLEAR_CNTL_FAST_CLEAR 0x00000002
  1861. #define A5XX_RB_CLEAR_CNTL_MASK__MASK 0x000000f0
  1862. #define A5XX_RB_CLEAR_CNTL_MASK__SHIFT 4
  1863. static inline uint32_t A5XX_RB_CLEAR_CNTL_MASK(uint32_t val)
  1864. {
  1865. return ((val) << A5XX_RB_CLEAR_CNTL_MASK__SHIFT) & A5XX_RB_CLEAR_CNTL_MASK__MASK;
  1866. }
  1867. #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x0000e240
  1868. #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x0000e241
  1869. #define REG_A5XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x0000e242
  1870. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
  1871. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x0000e243 + 0x4*i0; }
  1872. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x0000e244 + 0x4*i0; }
  1873. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x0000e245 + 0x4*i0; }
  1874. #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK 0xffffffff
  1875. #define A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT 0
  1876. static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t val)
  1877. {
  1878. return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_PITCH__MASK;
  1879. }
  1880. static inline uint32_t REG_A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t i0) { return 0x0000e246 + 0x4*i0; }
  1881. #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK 0xffffffff
  1882. #define A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0
  1883. static inline uint32_t A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
  1884. {
  1885. return ((val >> 6) << A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A5XX_RB_MRT_FLAG_BUFFER_ARRAY_PITCH__MASK;
  1886. }
  1887. #define REG_A5XX_RB_BLIT_FLAG_DST_LO 0x0000e263
  1888. #define REG_A5XX_RB_BLIT_FLAG_DST_HI 0x0000e264
  1889. #define REG_A5XX_RB_BLIT_FLAG_DST_PITCH 0x0000e265
  1890. #define A5XX_RB_BLIT_FLAG_DST_PITCH__MASK 0xffffffff
  1891. #define A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT 0
  1892. static inline uint32_t A5XX_RB_BLIT_FLAG_DST_PITCH(uint32_t val)
  1893. {
  1894. return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_PITCH__MASK;
  1895. }
  1896. #define REG_A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH 0x0000e266
  1897. #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK 0xffffffff
  1898. #define A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT 0
  1899. static inline uint32_t A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH(uint32_t val)
  1900. {
  1901. return ((val >> 6) << A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__SHIFT) & A5XX_RB_BLIT_FLAG_DST_ARRAY_PITCH__MASK;
  1902. }
  1903. #define REG_A5XX_VPC_CNTL_0 0x0000e280
  1904. #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK 0x0000007f
  1905. #define A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT 0
  1906. static inline uint32_t A5XX_VPC_CNTL_0_STRIDE_IN_VPC(uint32_t val)
  1907. {
  1908. return ((val) << A5XX_VPC_CNTL_0_STRIDE_IN_VPC__SHIFT) & A5XX_VPC_CNTL_0_STRIDE_IN_VPC__MASK;
  1909. }
  1910. #define A5XX_VPC_CNTL_0_VARYING 0x00000800
  1911. static inline uint32_t REG_A5XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
  1912. static inline uint32_t REG_A5XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x0000e282 + 0x1*i0; }
  1913. static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
  1914. static inline uint32_t REG_A5XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000e28a + 0x1*i0; }
  1915. #define REG_A5XX_UNKNOWN_E292 0x0000e292
  1916. #define REG_A5XX_UNKNOWN_E293 0x0000e293
  1917. static inline uint32_t REG_A5XX_VPC_VAR(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
  1918. static inline uint32_t REG_A5XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x0000e294 + 0x1*i0; }
  1919. #define REG_A5XX_VPC_GS_SIV_CNTL 0x0000e298
  1920. #define REG_A5XX_UNKNOWN_E29A 0x0000e29a
  1921. #define REG_A5XX_VPC_PACK 0x0000e29d
  1922. #define A5XX_VPC_PACK_NUMNONPOSVAR__MASK 0x000000ff
  1923. #define A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT 0
  1924. static inline uint32_t A5XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
  1925. {
  1926. return ((val) << A5XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A5XX_VPC_PACK_NUMNONPOSVAR__MASK;
  1927. }
  1928. #define REG_A5XX_VPC_FS_PRIMITIVEID_CNTL 0x0000e2a0
  1929. #define REG_A5XX_UNKNOWN_E2A1 0x0000e2a1
  1930. #define REG_A5XX_VPC_SO_OVERRIDE 0x0000e2a2
  1931. #define REG_A5XX_VPC_SO_BUFFER_BASE_LO_0 0x0000e2a7
  1932. #define REG_A5XX_VPC_SO_BUFFER_BASE_HI_0 0x0000e2a8
  1933. #define REG_A5XX_VPC_SO_BUFFER_SIZE_0 0x0000e2a9
  1934. #define REG_A5XX_UNKNOWN_E2AB 0x0000e2ab
  1935. #define REG_A5XX_VPC_SO_FLUSH_BASE_LO_0 0x0000e2ac
  1936. #define REG_A5XX_VPC_SO_FLUSH_BASE_HI_0 0x0000e2ad
  1937. #define REG_A5XX_UNKNOWN_E2AE 0x0000e2ae
  1938. #define REG_A5XX_UNKNOWN_E2B2 0x0000e2b2
  1939. #define REG_A5XX_UNKNOWN_E2B9 0x0000e2b9
  1940. #define REG_A5XX_UNKNOWN_E2C0 0x0000e2c0
  1941. #define REG_A5XX_PC_PRIMITIVE_CNTL 0x0000e384
  1942. #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK 0x0000007f
  1943. #define A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT 0
  1944. static inline uint32_t A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
  1945. {
  1946. return ((val) << A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_PC_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
  1947. }
  1948. #define REG_A5XX_PC_PRIM_VTX_CNTL 0x0000e385
  1949. #define A5XX_PC_PRIM_VTX_CNTL_PSIZE 0x00000800
  1950. #define REG_A5XX_PC_RASTER_CNTL 0x0000e388
  1951. #define REG_A5XX_UNKNOWN_E389 0x0000e389
  1952. #define REG_A5XX_PC_RESTART_INDEX 0x0000e38c
  1953. #define REG_A5XX_UNKNOWN_E38D 0x0000e38d
  1954. #define REG_A5XX_PC_GS_PARAM 0x0000e38e
  1955. #define REG_A5XX_PC_HS_PARAM 0x0000e38f
  1956. #define REG_A5XX_PC_POWER_CNTL 0x0000e3b0
  1957. #define REG_A5XX_VFD_CONTROL_0 0x0000e400
  1958. #define A5XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f
  1959. #define A5XX_VFD_CONTROL_0_VTXCNT__SHIFT 0
  1960. static inline uint32_t A5XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
  1961. {
  1962. return ((val) << A5XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A5XX_VFD_CONTROL_0_VTXCNT__MASK;
  1963. }
  1964. #define REG_A5XX_VFD_CONTROL_1 0x0000e401
  1965. #define A5XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
  1966. #define A5XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
  1967. static inline uint32_t A5XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  1968. {
  1969. return ((val) << A5XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A5XX_VFD_CONTROL_1_REGID4INST__MASK;
  1970. }
  1971. #define A5XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
  1972. #define A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
  1973. static inline uint32_t A5XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  1974. {
  1975. return ((val) << A5XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A5XX_VFD_CONTROL_1_REGID4VTX__MASK;
  1976. }
  1977. #define REG_A5XX_VFD_CONTROL_2 0x0000e402
  1978. #define REG_A5XX_VFD_CONTROL_3 0x0000e403
  1979. #define REG_A5XX_VFD_CONTROL_4 0x0000e404
  1980. #define REG_A5XX_VFD_CONTROL_5 0x0000e405
  1981. #define REG_A5XX_VFD_INDEX_OFFSET 0x0000e408
  1982. #define REG_A5XX_VFD_INSTANCE_START_OFFSET 0x0000e409
  1983. static inline uint32_t REG_A5XX_VFD_FETCH(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
  1984. static inline uint32_t REG_A5XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000e40a + 0x4*i0; }
  1985. static inline uint32_t REG_A5XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000e40b + 0x4*i0; }
  1986. static inline uint32_t REG_A5XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000e40c + 0x4*i0; }
  1987. static inline uint32_t REG_A5XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000e40d + 0x4*i0; }
  1988. static inline uint32_t REG_A5XX_VFD_DECODE(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
  1989. static inline uint32_t REG_A5XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000e48a + 0x2*i0; }
  1990. #define A5XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
  1991. #define A5XX_VFD_DECODE_INSTR_IDX__SHIFT 0
  1992. static inline uint32_t A5XX_VFD_DECODE_INSTR_IDX(uint32_t val)
  1993. {
  1994. return ((val) << A5XX_VFD_DECODE_INSTR_IDX__SHIFT) & A5XX_VFD_DECODE_INSTR_IDX__MASK;
  1995. }
  1996. #define A5XX_VFD_DECODE_INSTR_FORMAT__MASK 0x3ff00000
  1997. #define A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
  1998. static inline uint32_t A5XX_VFD_DECODE_INSTR_FORMAT(enum a5xx_vtx_fmt val)
  1999. {
  2000. return ((val) << A5XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A5XX_VFD_DECODE_INSTR_FORMAT__MASK;
  2001. }
  2002. #define A5XX_VFD_DECODE_INSTR_SWAP__MASK 0xc0000000
  2003. #define A5XX_VFD_DECODE_INSTR_SWAP__SHIFT 30
  2004. static inline uint32_t A5XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
  2005. {
  2006. return ((val) << A5XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A5XX_VFD_DECODE_INSTR_SWAP__MASK;
  2007. }
  2008. static inline uint32_t REG_A5XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000e48b + 0x2*i0; }
  2009. static inline uint32_t REG_A5XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
  2010. static inline uint32_t REG_A5XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000e4ca + 0x1*i0; }
  2011. #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
  2012. #define A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
  2013. static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
  2014. {
  2015. return ((val) << A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
  2016. }
  2017. #define A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
  2018. #define A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
  2019. static inline uint32_t A5XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
  2020. {
  2021. return ((val) << A5XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A5XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
  2022. }
  2023. #define REG_A5XX_VFD_POWER_CNTL 0x0000e4f0
  2024. #define REG_A5XX_SP_SP_CNTL 0x0000e580
  2025. #define REG_A5XX_SP_VS_CONTROL_REG 0x0000e584
  2026. #define A5XX_SP_VS_CONTROL_REG_ENABLED 0x00000001
  2027. #define A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2028. #define A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2029. static inline uint32_t A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2030. {
  2031. return ((val) << A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2032. }
  2033. #define A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2034. #define A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2035. static inline uint32_t A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2036. {
  2037. return ((val) << A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2038. }
  2039. #define REG_A5XX_SP_FS_CONTROL_REG 0x0000e585
  2040. #define A5XX_SP_FS_CONTROL_REG_ENABLED 0x00000001
  2041. #define A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2042. #define A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2043. static inline uint32_t A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2044. {
  2045. return ((val) << A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2046. }
  2047. #define A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2048. #define A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2049. static inline uint32_t A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2050. {
  2051. return ((val) << A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2052. }
  2053. #define REG_A5XX_SP_HS_CONTROL_REG 0x0000e586
  2054. #define A5XX_SP_HS_CONTROL_REG_ENABLED 0x00000001
  2055. #define A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2056. #define A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2057. static inline uint32_t A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2058. {
  2059. return ((val) << A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2060. }
  2061. #define A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2062. #define A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2063. static inline uint32_t A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2064. {
  2065. return ((val) << A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2066. }
  2067. #define REG_A5XX_SP_DS_CONTROL_REG 0x0000e587
  2068. #define A5XX_SP_DS_CONTROL_REG_ENABLED 0x00000001
  2069. #define A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2070. #define A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2071. static inline uint32_t A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2072. {
  2073. return ((val) << A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2074. }
  2075. #define A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2076. #define A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2077. static inline uint32_t A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2078. {
  2079. return ((val) << A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2080. }
  2081. #define REG_A5XX_SP_GS_CONTROL_REG 0x0000e588
  2082. #define A5XX_SP_GS_CONTROL_REG_ENABLED 0x00000001
  2083. #define A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2084. #define A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2085. static inline uint32_t A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2086. {
  2087. return ((val) << A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_SP_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2088. }
  2089. #define A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2090. #define A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2091. static inline uint32_t A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2092. {
  2093. return ((val) << A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_SP_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2094. }
  2095. #define REG_A5XX_SP_CS_CONFIG 0x0000e589
  2096. #define REG_A5XX_SP_VS_CONFIG_MAX_CONST 0x0000e58a
  2097. #define REG_A5XX_SP_FS_CONFIG_MAX_CONST 0x0000e58b
  2098. #define REG_A5XX_SP_VS_CTRL_REG0 0x0000e590
  2099. #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  2100. #define A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  2101. static inline uint32_t A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  2102. {
  2103. return ((val) << A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  2104. }
  2105. #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
  2106. #define A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  2107. static inline uint32_t A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  2108. {
  2109. return ((val) << A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  2110. }
  2111. #define A5XX_SP_VS_CTRL_REG0_VARYING 0x00010000
  2112. #define A5XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00100000
  2113. #define REG_A5XX_SP_PRIMITIVE_CNTL 0x0000e592
  2114. #define A5XX_SP_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
  2115. #define A5XX_SP_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT 0
  2116. static inline uint32_t A5XX_SP_PRIMITIVE_CNTL_STRIDE_IN_VPC(uint32_t val)
  2117. {
  2118. return ((val >> 2) << A5XX_SP_PRIMITIVE_CNTL_STRIDE_IN_VPC__SHIFT) & A5XX_SP_PRIMITIVE_CNTL_STRIDE_IN_VPC__MASK;
  2119. }
  2120. static inline uint32_t REG_A5XX_SP_VS_OUT(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
  2121. static inline uint32_t REG_A5XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000e593 + 0x1*i0; }
  2122. #define A5XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
  2123. #define A5XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  2124. static inline uint32_t A5XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  2125. {
  2126. return ((val) << A5XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_A_REGID__MASK;
  2127. }
  2128. #define A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
  2129. #define A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
  2130. static inline uint32_t A5XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  2131. {
  2132. return ((val) << A5XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  2133. }
  2134. #define A5XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
  2135. #define A5XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  2136. static inline uint32_t A5XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  2137. {
  2138. return ((val) << A5XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A5XX_SP_VS_OUT_REG_B_REGID__MASK;
  2139. }
  2140. #define A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
  2141. #define A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
  2142. static inline uint32_t A5XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  2143. {
  2144. return ((val) << A5XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A5XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  2145. }
  2146. static inline uint32_t REG_A5XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
  2147. static inline uint32_t REG_A5XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000e5a3 + 0x1*i0; }
  2148. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  2149. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  2150. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  2151. {
  2152. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  2153. }
  2154. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  2155. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  2156. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  2157. {
  2158. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  2159. }
  2160. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  2161. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  2162. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  2163. {
  2164. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  2165. }
  2166. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  2167. #define A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  2168. static inline uint32_t A5XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  2169. {
  2170. return ((val) << A5XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A5XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  2171. }
  2172. #define REG_A5XX_UNKNOWN_E5AB 0x0000e5ab
  2173. #define REG_A5XX_SP_VS_OBJ_START_LO 0x0000e5ac
  2174. #define REG_A5XX_SP_VS_OBJ_START_HI 0x0000e5ad
  2175. #define REG_A5XX_SP_FS_CTRL_REG0 0x0000e5c0
  2176. #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  2177. #define A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  2178. static inline uint32_t A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  2179. {
  2180. return ((val) << A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  2181. }
  2182. #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
  2183. #define A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  2184. static inline uint32_t A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  2185. {
  2186. return ((val) << A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A5XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  2187. }
  2188. #define A5XX_SP_FS_CTRL_REG0_VARYING 0x00010000
  2189. #define A5XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00100000
  2190. #define REG_A5XX_UNKNOWN_E5C2 0x0000e5c2
  2191. #define REG_A5XX_SP_FS_OBJ_START_LO 0x0000e5c3
  2192. #define REG_A5XX_SP_FS_OBJ_START_HI 0x0000e5c4
  2193. #define REG_A5XX_SP_BLEND_CNTL 0x0000e5c9
  2194. #define REG_A5XX_SP_FS_OUTPUT_CNTL 0x0000e5ca
  2195. #define A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK 0x0000000f
  2196. #define A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT 0
  2197. static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_MRT(uint32_t val)
  2198. {
  2199. return ((val) << A5XX_SP_FS_OUTPUT_CNTL_MRT__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_MRT__MASK;
  2200. }
  2201. #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK 0x00001fe0
  2202. #define A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT 5
  2203. static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID(uint32_t val)
  2204. {
  2205. return ((val) << A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_DEPTH_REGID__MASK;
  2206. }
  2207. #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK 0x001fe000
  2208. #define A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT 13
  2209. static inline uint32_t A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID(uint32_t val)
  2210. {
  2211. return ((val) << A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_CNTL_SAMPLEMASK_REGID__MASK;
  2212. }
  2213. static inline uint32_t REG_A5XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
  2214. static inline uint32_t REG_A5XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000e5cb + 0x1*i0; }
  2215. #define A5XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
  2216. #define A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
  2217. static inline uint32_t A5XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
  2218. {
  2219. return ((val) << A5XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A5XX_SP_FS_OUTPUT_REG_REGID__MASK;
  2220. }
  2221. #define A5XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
  2222. static inline uint32_t REG_A5XX_SP_FS_MRT(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
  2223. static inline uint32_t REG_A5XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000e5d3 + 0x1*i0; }
  2224. #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
  2225. #define A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
  2226. static inline uint32_t A5XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a5xx_color_fmt val)
  2227. {
  2228. return ((val) << A5XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A5XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
  2229. }
  2230. #define REG_A5XX_UNKNOWN_E5DB 0x0000e5db
  2231. #define REG_A5XX_SP_CS_CNTL_0 0x0000e5f0
  2232. #define REG_A5XX_UNKNOWN_E600 0x0000e600
  2233. #define REG_A5XX_UNKNOWN_E640 0x0000e640
  2234. #define REG_A5XX_TPL1_TP_RAS_MSAA_CNTL 0x0000e704
  2235. #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2236. #define A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  2237. static inline uint32_t A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2238. {
  2239. return ((val) << A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
  2240. }
  2241. #define REG_A5XX_TPL1_TP_DEST_MSAA_CNTL 0x0000e705
  2242. #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2243. #define A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  2244. static inline uint32_t A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2245. {
  2246. return ((val) << A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A5XX_TPL1_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
  2247. }
  2248. #define A5XX_TPL1_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  2249. #define REG_A5XX_TPL1_VS_TEX_COUNT 0x0000e700
  2250. #define REG_A5XX_TPL1_VS_TEX_SAMP_LO 0x0000e722
  2251. #define REG_A5XX_TPL1_VS_TEX_SAMP_HI 0x0000e723
  2252. #define REG_A5XX_TPL1_VS_TEX_CONST_LO 0x0000e72a
  2253. #define REG_A5XX_TPL1_VS_TEX_CONST_HI 0x0000e72b
  2254. #define REG_A5XX_TPL1_FS_TEX_COUNT 0x0000e750
  2255. #define REG_A5XX_TPL1_FS_TEX_SAMP_LO 0x0000e75a
  2256. #define REG_A5XX_TPL1_FS_TEX_SAMP_HI 0x0000e75b
  2257. #define REG_A5XX_TPL1_FS_TEX_CONST_LO 0x0000e75e
  2258. #define REG_A5XX_TPL1_FS_TEX_CONST_HI 0x0000e75f
  2259. #define REG_A5XX_TPL1_TP_FS_ROTATION_CNTL 0x0000e764
  2260. #define REG_A5XX_HLSQ_CONTROL_0_REG 0x0000e784
  2261. #define REG_A5XX_HLSQ_CONTROL_1_REG 0x0000e785
  2262. #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK 0x0000003f
  2263. #define A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT 0
  2264. static inline uint32_t A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD(uint32_t val)
  2265. {
  2266. return ((val) << A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__SHIFT) & A5XX_HLSQ_CONTROL_1_REG_PRIMALLOCTHRESHOLD__MASK;
  2267. }
  2268. #define REG_A5XX_HLSQ_CONTROL_2_REG 0x0000e786
  2269. #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
  2270. #define A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
  2271. static inline uint32_t A5XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
  2272. {
  2273. return ((val) << A5XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A5XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
  2274. }
  2275. #define REG_A5XX_HLSQ_CONTROL_3_REG 0x0000e787
  2276. #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff
  2277. #define A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0
  2278. static inline uint32_t A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
  2279. {
  2280. return ((val) << A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A5XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
  2281. }
  2282. #define REG_A5XX_HLSQ_CONTROL_4_REG 0x0000e788
  2283. #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
  2284. #define A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
  2285. static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
  2286. {
  2287. return ((val) << A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
  2288. }
  2289. #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
  2290. #define A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
  2291. static inline uint32_t A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
  2292. {
  2293. return ((val) << A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A5XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
  2294. }
  2295. #define REG_A5XX_HLSQ_UPDATE_CNTL 0x0000e78a
  2296. #define REG_A5XX_HLSQ_VS_CONTROL_REG 0x0000e78b
  2297. #define A5XX_HLSQ_VS_CONTROL_REG_ENABLED 0x00000001
  2298. #define A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2299. #define A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2300. static inline uint32_t A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2301. {
  2302. return ((val) << A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2303. }
  2304. #define A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2305. #define A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2306. static inline uint32_t A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2307. {
  2308. return ((val) << A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2309. }
  2310. #define REG_A5XX_HLSQ_FS_CONTROL_REG 0x0000e78c
  2311. #define A5XX_HLSQ_FS_CONTROL_REG_ENABLED 0x00000001
  2312. #define A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2313. #define A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2314. static inline uint32_t A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2315. {
  2316. return ((val) << A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2317. }
  2318. #define A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2319. #define A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2320. static inline uint32_t A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2321. {
  2322. return ((val) << A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2323. }
  2324. #define REG_A5XX_HLSQ_HS_CONTROL_REG 0x0000e78d
  2325. #define A5XX_HLSQ_HS_CONTROL_REG_ENABLED 0x00000001
  2326. #define A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2327. #define A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2328. static inline uint32_t A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2329. {
  2330. return ((val) << A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2331. }
  2332. #define A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2333. #define A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2334. static inline uint32_t A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2335. {
  2336. return ((val) << A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2337. }
  2338. #define REG_A5XX_HLSQ_DS_CONTROL_REG 0x0000e78e
  2339. #define A5XX_HLSQ_DS_CONTROL_REG_ENABLED 0x00000001
  2340. #define A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2341. #define A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2342. static inline uint32_t A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2343. {
  2344. return ((val) << A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2345. }
  2346. #define A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2347. #define A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2348. static inline uint32_t A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2349. {
  2350. return ((val) << A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2351. }
  2352. #define REG_A5XX_HLSQ_GS_CONTROL_REG 0x0000e78f
  2353. #define A5XX_HLSQ_GS_CONTROL_REG_ENABLED 0x00000001
  2354. #define A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x000000fe
  2355. #define A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 1
  2356. static inline uint32_t A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2357. {
  2358. return ((val) << A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A5XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2359. }
  2360. #define A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00007f00
  2361. #define A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 8
  2362. static inline uint32_t A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2363. {
  2364. return ((val) << A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A5XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2365. }
  2366. #define REG_A5XX_HLSQ_CS_CONFIG 0x0000e790
  2367. #define REG_A5XX_HLSQ_VS_CNTL 0x0000e791
  2368. #define A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK 0xfffffffe
  2369. #define A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT 1
  2370. static inline uint32_t A5XX_HLSQ_VS_CNTL_INSTRLEN(uint32_t val)
  2371. {
  2372. return ((val) << A5XX_HLSQ_VS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_VS_CNTL_INSTRLEN__MASK;
  2373. }
  2374. #define REG_A5XX_HLSQ_FS_CNTL 0x0000e792
  2375. #define A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK 0xfffffffe
  2376. #define A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT 1
  2377. static inline uint32_t A5XX_HLSQ_FS_CNTL_INSTRLEN(uint32_t val)
  2378. {
  2379. return ((val) << A5XX_HLSQ_FS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_FS_CNTL_INSTRLEN__MASK;
  2380. }
  2381. #define REG_A5XX_HLSQ_HS_CNTL 0x0000e793
  2382. #define A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK 0xfffffffe
  2383. #define A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT 1
  2384. static inline uint32_t A5XX_HLSQ_HS_CNTL_INSTRLEN(uint32_t val)
  2385. {
  2386. return ((val) << A5XX_HLSQ_HS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_HS_CNTL_INSTRLEN__MASK;
  2387. }
  2388. #define REG_A5XX_HLSQ_DS_CNTL 0x0000e794
  2389. #define A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK 0xfffffffe
  2390. #define A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT 1
  2391. static inline uint32_t A5XX_HLSQ_DS_CNTL_INSTRLEN(uint32_t val)
  2392. {
  2393. return ((val) << A5XX_HLSQ_DS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_DS_CNTL_INSTRLEN__MASK;
  2394. }
  2395. #define REG_A5XX_HLSQ_GS_CNTL 0x0000e795
  2396. #define A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK 0xfffffffe
  2397. #define A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT 1
  2398. static inline uint32_t A5XX_HLSQ_GS_CNTL_INSTRLEN(uint32_t val)
  2399. {
  2400. return ((val) << A5XX_HLSQ_GS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_GS_CNTL_INSTRLEN__MASK;
  2401. }
  2402. #define REG_A5XX_HLSQ_CS_CNTL 0x0000e796
  2403. #define A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK 0xfffffffe
  2404. #define A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT 1
  2405. static inline uint32_t A5XX_HLSQ_CS_CNTL_INSTRLEN(uint32_t val)
  2406. {
  2407. return ((val) << A5XX_HLSQ_CS_CNTL_INSTRLEN__SHIFT) & A5XX_HLSQ_CS_CNTL_INSTRLEN__MASK;
  2408. }
  2409. #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_X 0x0000e7b9
  2410. #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000e7ba
  2411. #define REG_A5XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000e7bb
  2412. #define REG_A5XX_HLSQ_CS_NDRANGE_0 0x0000e7b0
  2413. #define REG_A5XX_HLSQ_CS_NDRANGE_1 0x0000e7b1
  2414. #define REG_A5XX_HLSQ_CS_NDRANGE_2 0x0000e7b2
  2415. #define REG_A5XX_HLSQ_CS_NDRANGE_3 0x0000e7b3
  2416. #define REG_A5XX_HLSQ_CS_NDRANGE_4 0x0000e7b4
  2417. #define REG_A5XX_HLSQ_CS_NDRANGE_5 0x0000e7b5
  2418. #define REG_A5XX_HLSQ_CS_NDRANGE_6 0x0000e7b6
  2419. #define REG_A5XX_HLSQ_CS_CNTL_0 0x0000e7b7
  2420. #define REG_A5XX_HLSQ_CS_CNTL_1 0x0000e7b8
  2421. #define REG_A5XX_UNKNOWN_E7C0 0x0000e7c0
  2422. #define REG_A5XX_HLSQ_VS_CONSTLEN 0x0000e7c3
  2423. #define REG_A5XX_HLSQ_VS_INSTRLEN 0x0000e7c4
  2424. #define REG_A5XX_UNKNOWN_E7C5 0x0000e7c5
  2425. #define REG_A5XX_UNKNOWN_E7CA 0x0000e7ca
  2426. #define REG_A5XX_HLSQ_FS_CONSTLEN 0x0000e7d7
  2427. #define REG_A5XX_HLSQ_FS_INSTRLEN 0x0000e7d8
  2428. #define REG_A5XX_HLSQ_HS_CONSTLEN 0x0000e7c8
  2429. #define REG_A5XX_HLSQ_HS_INSTRLEN 0x0000e7c9
  2430. #define REG_A5XX_HLSQ_DS_CONSTLEN 0x0000e7cd
  2431. #define REG_A5XX_HLSQ_DS_INSTRLEN 0x0000e7ce
  2432. #define REG_A5XX_UNKNOWN_E7CF 0x0000e7cf
  2433. #define REG_A5XX_HLSQ_GS_CONSTLEN 0x0000e7d2
  2434. #define REG_A5XX_HLSQ_GS_INSTRLEN 0x0000e7d3
  2435. #define REG_A5XX_UNKNOWN_E7D4 0x0000e7d4
  2436. #define REG_A5XX_UNKNOWN_E7D9 0x0000e7d9
  2437. #define REG_A5XX_HLSQ_CONTEXT_SWITCH_CS_SW_3 0x0000e7dc
  2438. #define REG_A5XX_HLSQ_CONTEXT_SWITCH_CS_SW_4 0x0000e7dd
  2439. #define REG_A5XX_RB_2D_DST_FILL 0x00002101
  2440. #define REG_A5XX_RB_2D_SRC_INFO 0x00002107
  2441. #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
  2442. #define A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
  2443. static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  2444. {
  2445. return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_FORMAT__MASK;
  2446. }
  2447. #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
  2448. #define A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
  2449. static inline uint32_t A5XX_RB_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2450. {
  2451. return ((val) << A5XX_RB_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_SRC_INFO_COLOR_SWAP__MASK;
  2452. }
  2453. #define REG_A5XX_RB_2D_SRC_LO 0x00002108
  2454. #define REG_A5XX_RB_2D_SRC_HI 0x00002109
  2455. #define REG_A5XX_RB_2D_DST_INFO 0x00002110
  2456. #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
  2457. #define A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
  2458. static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  2459. {
  2460. return ((val) << A5XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
  2461. }
  2462. #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
  2463. #define A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
  2464. static inline uint32_t A5XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2465. {
  2466. return ((val) << A5XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
  2467. }
  2468. #define REG_A5XX_RB_2D_SRC_FLAGS_LO 0x00002140
  2469. #define REG_A5XX_RB_2D_SRC_FLAGS_HI 0x00002141
  2470. #define REG_A5XX_RB_2D_DST_LO 0x00002111
  2471. #define REG_A5XX_RB_2D_DST_HI 0x00002112
  2472. #define REG_A5XX_RB_2D_DST_FLAGS_LO 0x00002143
  2473. #define REG_A5XX_RB_2D_DST_FLAGS_HI 0x00002144
  2474. #define REG_A5XX_GRAS_2D_SRC_INFO 0x00002181
  2475. #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
  2476. #define A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
  2477. static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  2478. {
  2479. return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_FORMAT__MASK;
  2480. }
  2481. #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
  2482. #define A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
  2483. static inline uint32_t A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2484. {
  2485. return ((val) << A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_SRC_INFO_COLOR_SWAP__MASK;
  2486. }
  2487. #define REG_A5XX_GRAS_2D_DST_INFO 0x00002182
  2488. #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
  2489. #define A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
  2490. static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT(enum a5xx_color_fmt val)
  2491. {
  2492. return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_FORMAT__MASK;
  2493. }
  2494. #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
  2495. #define A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT 10
  2496. static inline uint32_t A5XX_GRAS_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2497. {
  2498. return ((val) << A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__SHIFT) & A5XX_GRAS_2D_DST_INFO_COLOR_SWAP__MASK;
  2499. }
  2500. #define REG_A5XX_TEX_SAMP_0 0x00000000
  2501. #define A5XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
  2502. #define A5XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
  2503. #define A5XX_TEX_SAMP_0_XY_MAG__SHIFT 1
  2504. static inline uint32_t A5XX_TEX_SAMP_0_XY_MAG(enum a5xx_tex_filter val)
  2505. {
  2506. return ((val) << A5XX_TEX_SAMP_0_XY_MAG__SHIFT) & A5XX_TEX_SAMP_0_XY_MAG__MASK;
  2507. }
  2508. #define A5XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
  2509. #define A5XX_TEX_SAMP_0_XY_MIN__SHIFT 3
  2510. static inline uint32_t A5XX_TEX_SAMP_0_XY_MIN(enum a5xx_tex_filter val)
  2511. {
  2512. return ((val) << A5XX_TEX_SAMP_0_XY_MIN__SHIFT) & A5XX_TEX_SAMP_0_XY_MIN__MASK;
  2513. }
  2514. #define A5XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
  2515. #define A5XX_TEX_SAMP_0_WRAP_S__SHIFT 5
  2516. static inline uint32_t A5XX_TEX_SAMP_0_WRAP_S(enum a5xx_tex_clamp val)
  2517. {
  2518. return ((val) << A5XX_TEX_SAMP_0_WRAP_S__SHIFT) & A5XX_TEX_SAMP_0_WRAP_S__MASK;
  2519. }
  2520. #define A5XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
  2521. #define A5XX_TEX_SAMP_0_WRAP_T__SHIFT 8
  2522. static inline uint32_t A5XX_TEX_SAMP_0_WRAP_T(enum a5xx_tex_clamp val)
  2523. {
  2524. return ((val) << A5XX_TEX_SAMP_0_WRAP_T__SHIFT) & A5XX_TEX_SAMP_0_WRAP_T__MASK;
  2525. }
  2526. #define A5XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
  2527. #define A5XX_TEX_SAMP_0_WRAP_R__SHIFT 11
  2528. static inline uint32_t A5XX_TEX_SAMP_0_WRAP_R(enum a5xx_tex_clamp val)
  2529. {
  2530. return ((val) << A5XX_TEX_SAMP_0_WRAP_R__SHIFT) & A5XX_TEX_SAMP_0_WRAP_R__MASK;
  2531. }
  2532. #define A5XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
  2533. #define A5XX_TEX_SAMP_0_ANISO__SHIFT 14
  2534. static inline uint32_t A5XX_TEX_SAMP_0_ANISO(enum a5xx_tex_aniso val)
  2535. {
  2536. return ((val) << A5XX_TEX_SAMP_0_ANISO__SHIFT) & A5XX_TEX_SAMP_0_ANISO__MASK;
  2537. }
  2538. #define A5XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
  2539. #define A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
  2540. static inline uint32_t A5XX_TEX_SAMP_0_LOD_BIAS(float val)
  2541. {
  2542. return ((((int32_t)(val * 256.0))) << A5XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A5XX_TEX_SAMP_0_LOD_BIAS__MASK;
  2543. }
  2544. #define REG_A5XX_TEX_SAMP_1 0x00000001
  2545. #define A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
  2546. #define A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
  2547. static inline uint32_t A5XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
  2548. {
  2549. return ((val) << A5XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A5XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
  2550. }
  2551. #define A5XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
  2552. #define A5XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
  2553. #define A5XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
  2554. #define A5XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
  2555. #define A5XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
  2556. static inline uint32_t A5XX_TEX_SAMP_1_MAX_LOD(float val)
  2557. {
  2558. return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A5XX_TEX_SAMP_1_MAX_LOD__MASK;
  2559. }
  2560. #define A5XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
  2561. #define A5XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
  2562. static inline uint32_t A5XX_TEX_SAMP_1_MIN_LOD(float val)
  2563. {
  2564. return ((((uint32_t)(val * 256.0))) << A5XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A5XX_TEX_SAMP_1_MIN_LOD__MASK;
  2565. }
  2566. #define REG_A5XX_TEX_SAMP_2 0x00000002
  2567. #define REG_A5XX_TEX_SAMP_3 0x00000003
  2568. #define REG_A5XX_TEX_CONST_0 0x00000000
  2569. #define A5XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
  2570. #define A5XX_TEX_CONST_0_TILE_MODE__SHIFT 0
  2571. static inline uint32_t A5XX_TEX_CONST_0_TILE_MODE(enum a5xx_tile_mode val)
  2572. {
  2573. return ((val) << A5XX_TEX_CONST_0_TILE_MODE__SHIFT) & A5XX_TEX_CONST_0_TILE_MODE__MASK;
  2574. }
  2575. #define A5XX_TEX_CONST_0_SRGB 0x00000004
  2576. #define A5XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  2577. #define A5XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  2578. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_X(enum a5xx_tex_swiz val)
  2579. {
  2580. return ((val) << A5XX_TEX_CONST_0_SWIZ_X__SHIFT) & A5XX_TEX_CONST_0_SWIZ_X__MASK;
  2581. }
  2582. #define A5XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  2583. #define A5XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  2584. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Y(enum a5xx_tex_swiz val)
  2585. {
  2586. return ((val) << A5XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Y__MASK;
  2587. }
  2588. #define A5XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  2589. #define A5XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  2590. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_Z(enum a5xx_tex_swiz val)
  2591. {
  2592. return ((val) << A5XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A5XX_TEX_CONST_0_SWIZ_Z__MASK;
  2593. }
  2594. #define A5XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  2595. #define A5XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  2596. static inline uint32_t A5XX_TEX_CONST_0_SWIZ_W(enum a5xx_tex_swiz val)
  2597. {
  2598. return ((val) << A5XX_TEX_CONST_0_SWIZ_W__SHIFT) & A5XX_TEX_CONST_0_SWIZ_W__MASK;
  2599. }
  2600. #define A5XX_TEX_CONST_0_FMT__MASK 0x3fc00000
  2601. #define A5XX_TEX_CONST_0_FMT__SHIFT 22
  2602. static inline uint32_t A5XX_TEX_CONST_0_FMT(enum a5xx_tex_fmt val)
  2603. {
  2604. return ((val) << A5XX_TEX_CONST_0_FMT__SHIFT) & A5XX_TEX_CONST_0_FMT__MASK;
  2605. }
  2606. #define A5XX_TEX_CONST_0_SWAP__MASK 0xc0000000
  2607. #define A5XX_TEX_CONST_0_SWAP__SHIFT 30
  2608. static inline uint32_t A5XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
  2609. {
  2610. return ((val) << A5XX_TEX_CONST_0_SWAP__SHIFT) & A5XX_TEX_CONST_0_SWAP__MASK;
  2611. }
  2612. #define REG_A5XX_TEX_CONST_1 0x00000001
  2613. #define A5XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
  2614. #define A5XX_TEX_CONST_1_WIDTH__SHIFT 0
  2615. static inline uint32_t A5XX_TEX_CONST_1_WIDTH(uint32_t val)
  2616. {
  2617. return ((val) << A5XX_TEX_CONST_1_WIDTH__SHIFT) & A5XX_TEX_CONST_1_WIDTH__MASK;
  2618. }
  2619. #define A5XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
  2620. #define A5XX_TEX_CONST_1_HEIGHT__SHIFT 15
  2621. static inline uint32_t A5XX_TEX_CONST_1_HEIGHT(uint32_t val)
  2622. {
  2623. return ((val) << A5XX_TEX_CONST_1_HEIGHT__SHIFT) & A5XX_TEX_CONST_1_HEIGHT__MASK;
  2624. }
  2625. #define REG_A5XX_TEX_CONST_2 0x00000002
  2626. #define A5XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
  2627. #define A5XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
  2628. static inline uint32_t A5XX_TEX_CONST_2_FETCHSIZE(enum a5xx_tex_fetchsize val)
  2629. {
  2630. return ((val) << A5XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A5XX_TEX_CONST_2_FETCHSIZE__MASK;
  2631. }
  2632. #define A5XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
  2633. #define A5XX_TEX_CONST_2_PITCH__SHIFT 7
  2634. static inline uint32_t A5XX_TEX_CONST_2_PITCH(uint32_t val)
  2635. {
  2636. return ((val) << A5XX_TEX_CONST_2_PITCH__SHIFT) & A5XX_TEX_CONST_2_PITCH__MASK;
  2637. }
  2638. #define A5XX_TEX_CONST_2_TYPE__MASK 0x60000000
  2639. #define A5XX_TEX_CONST_2_TYPE__SHIFT 29
  2640. static inline uint32_t A5XX_TEX_CONST_2_TYPE(enum a5xx_tex_type val)
  2641. {
  2642. return ((val) << A5XX_TEX_CONST_2_TYPE__SHIFT) & A5XX_TEX_CONST_2_TYPE__MASK;
  2643. }
  2644. #define REG_A5XX_TEX_CONST_3 0x00000003
  2645. #define A5XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
  2646. #define A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
  2647. static inline uint32_t A5XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
  2648. {
  2649. return ((val >> 12) << A5XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A5XX_TEX_CONST_3_ARRAY_PITCH__MASK;
  2650. }
  2651. #define A5XX_TEX_CONST_3_FLAG 0x10000000
  2652. #define REG_A5XX_TEX_CONST_4 0x00000004
  2653. #define A5XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
  2654. #define A5XX_TEX_CONST_4_BASE_LO__SHIFT 5
  2655. static inline uint32_t A5XX_TEX_CONST_4_BASE_LO(uint32_t val)
  2656. {
  2657. return ((val >> 5) << A5XX_TEX_CONST_4_BASE_LO__SHIFT) & A5XX_TEX_CONST_4_BASE_LO__MASK;
  2658. }
  2659. #define REG_A5XX_TEX_CONST_5 0x00000005
  2660. #define A5XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
  2661. #define A5XX_TEX_CONST_5_BASE_HI__SHIFT 0
  2662. static inline uint32_t A5XX_TEX_CONST_5_BASE_HI(uint32_t val)
  2663. {
  2664. return ((val) << A5XX_TEX_CONST_5_BASE_HI__SHIFT) & A5XX_TEX_CONST_5_BASE_HI__MASK;
  2665. }
  2666. #define A5XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
  2667. #define A5XX_TEX_CONST_5_DEPTH__SHIFT 17
  2668. static inline uint32_t A5XX_TEX_CONST_5_DEPTH(uint32_t val)
  2669. {
  2670. return ((val) << A5XX_TEX_CONST_5_DEPTH__SHIFT) & A5XX_TEX_CONST_5_DEPTH__MASK;
  2671. }
  2672. #define REG_A5XX_TEX_CONST_6 0x00000006
  2673. #define REG_A5XX_TEX_CONST_7 0x00000007
  2674. #define REG_A5XX_TEX_CONST_8 0x00000008
  2675. #define REG_A5XX_TEX_CONST_9 0x00000009
  2676. #define REG_A5XX_TEX_CONST_10 0x0000000a
  2677. #define REG_A5XX_TEX_CONST_11 0x0000000b
  2678. #endif /* A5XX_XML */