intel_engine_cs.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "i915_drv.h"
  25. #include "intel_ringbuffer.h"
  26. #include "intel_lrc.h"
  27. static const struct engine_info {
  28. const char *name;
  29. unsigned exec_id;
  30. enum intel_engine_hw_id hw_id;
  31. u32 mmio_base;
  32. unsigned irq_shift;
  33. int (*init_legacy)(struct intel_engine_cs *engine);
  34. int (*init_execlists)(struct intel_engine_cs *engine);
  35. } intel_engines[] = {
  36. [RCS] = {
  37. .name = "render ring",
  38. .exec_id = I915_EXEC_RENDER,
  39. .hw_id = RCS_HW,
  40. .mmio_base = RENDER_RING_BASE,
  41. .irq_shift = GEN8_RCS_IRQ_SHIFT,
  42. .init_execlists = logical_render_ring_init,
  43. .init_legacy = intel_init_render_ring_buffer,
  44. },
  45. [BCS] = {
  46. .name = "blitter ring",
  47. .exec_id = I915_EXEC_BLT,
  48. .hw_id = BCS_HW,
  49. .mmio_base = BLT_RING_BASE,
  50. .irq_shift = GEN8_BCS_IRQ_SHIFT,
  51. .init_execlists = logical_xcs_ring_init,
  52. .init_legacy = intel_init_blt_ring_buffer,
  53. },
  54. [VCS] = {
  55. .name = "bsd ring",
  56. .exec_id = I915_EXEC_BSD,
  57. .hw_id = VCS_HW,
  58. .mmio_base = GEN6_BSD_RING_BASE,
  59. .irq_shift = GEN8_VCS1_IRQ_SHIFT,
  60. .init_execlists = logical_xcs_ring_init,
  61. .init_legacy = intel_init_bsd_ring_buffer,
  62. },
  63. [VCS2] = {
  64. .name = "bsd2 ring",
  65. .exec_id = I915_EXEC_BSD,
  66. .hw_id = VCS2_HW,
  67. .mmio_base = GEN8_BSD2_RING_BASE,
  68. .irq_shift = GEN8_VCS2_IRQ_SHIFT,
  69. .init_execlists = logical_xcs_ring_init,
  70. .init_legacy = intel_init_bsd2_ring_buffer,
  71. },
  72. [VECS] = {
  73. .name = "video enhancement ring",
  74. .exec_id = I915_EXEC_VEBOX,
  75. .hw_id = VECS_HW,
  76. .mmio_base = VEBOX_RING_BASE,
  77. .irq_shift = GEN8_VECS_IRQ_SHIFT,
  78. .init_execlists = logical_xcs_ring_init,
  79. .init_legacy = intel_init_vebox_ring_buffer,
  80. },
  81. };
  82. static int
  83. intel_engine_setup(struct drm_i915_private *dev_priv,
  84. enum intel_engine_id id)
  85. {
  86. const struct engine_info *info = &intel_engines[id];
  87. struct intel_engine_cs *engine;
  88. GEM_BUG_ON(dev_priv->engine[id]);
  89. engine = kzalloc(sizeof(*engine), GFP_KERNEL);
  90. if (!engine)
  91. return -ENOMEM;
  92. engine->id = id;
  93. engine->i915 = dev_priv;
  94. engine->name = info->name;
  95. engine->exec_id = info->exec_id;
  96. engine->hw_id = engine->guc_id = info->hw_id;
  97. engine->mmio_base = info->mmio_base;
  98. engine->irq_shift = info->irq_shift;
  99. /* Nothing to do here, execute in order of dependencies */
  100. engine->schedule = NULL;
  101. ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
  102. dev_priv->engine[id] = engine;
  103. return 0;
  104. }
  105. /**
  106. * intel_engines_init() - allocate, populate and init the Engine Command Streamers
  107. * @dev_priv: i915 device private
  108. *
  109. * Return: non-zero if the initialization failed.
  110. */
  111. int intel_engines_init(struct drm_i915_private *dev_priv)
  112. {
  113. struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
  114. unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
  115. unsigned int mask = 0;
  116. int (*init)(struct intel_engine_cs *engine);
  117. struct intel_engine_cs *engine;
  118. enum intel_engine_id id;
  119. unsigned int i;
  120. int ret;
  121. WARN_ON(ring_mask == 0);
  122. WARN_ON(ring_mask &
  123. GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
  124. for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
  125. if (!HAS_ENGINE(dev_priv, i))
  126. continue;
  127. if (i915.enable_execlists)
  128. init = intel_engines[i].init_execlists;
  129. else
  130. init = intel_engines[i].init_legacy;
  131. if (!init)
  132. continue;
  133. ret = intel_engine_setup(dev_priv, i);
  134. if (ret)
  135. goto cleanup;
  136. ret = init(dev_priv->engine[i]);
  137. if (ret)
  138. goto cleanup;
  139. mask |= ENGINE_MASK(i);
  140. }
  141. /*
  142. * Catch failures to update intel_engines table when the new engines
  143. * are added to the driver by a warning and disabling the forgotten
  144. * engines.
  145. */
  146. if (WARN_ON(mask != ring_mask))
  147. device_info->ring_mask = mask;
  148. device_info->num_rings = hweight32(mask);
  149. return 0;
  150. cleanup:
  151. for_each_engine(engine, dev_priv, id) {
  152. if (i915.enable_execlists)
  153. intel_logical_ring_cleanup(engine);
  154. else
  155. intel_engine_cleanup(engine);
  156. }
  157. return ret;
  158. }
  159. void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
  160. {
  161. struct drm_i915_private *dev_priv = engine->i915;
  162. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  163. * so long as the semaphore value in the register/page is greater
  164. * than the sync value), so whenever we reset the seqno,
  165. * so long as we reset the tracking semaphore value to 0, it will
  166. * always be before the next request's seqno. If we don't reset
  167. * the semaphore value, then when the seqno moves backwards all
  168. * future waits will complete instantly (causing rendering corruption).
  169. */
  170. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  171. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  172. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  173. if (HAS_VEBOX(dev_priv))
  174. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  175. }
  176. if (dev_priv->semaphore) {
  177. struct page *page = i915_vma_first_page(dev_priv->semaphore);
  178. void *semaphores;
  179. /* Semaphores are in noncoherent memory, flush to be safe */
  180. semaphores = kmap(page);
  181. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  182. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  183. drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  184. I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  185. kunmap(page);
  186. }
  187. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  188. if (engine->irq_seqno_barrier)
  189. engine->irq_seqno_barrier(engine);
  190. GEM_BUG_ON(i915_gem_active_isset(&engine->timeline->last_request));
  191. engine->timeline->last_submitted_seqno = seqno;
  192. engine->hangcheck.seqno = seqno;
  193. /* After manually advancing the seqno, fake the interrupt in case
  194. * there are any waiters for that seqno.
  195. */
  196. intel_engine_wakeup(engine);
  197. }
  198. static void intel_engine_init_timeline(struct intel_engine_cs *engine)
  199. {
  200. engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
  201. }
  202. /**
  203. * intel_engines_setup_common - setup engine state not requiring hw access
  204. * @engine: Engine to setup.
  205. *
  206. * Initializes @engine@ structure members shared between legacy and execlists
  207. * submission modes which do not require hardware access.
  208. *
  209. * Typically done early in the submission mode specific engine setup stage.
  210. */
  211. void intel_engine_setup_common(struct intel_engine_cs *engine)
  212. {
  213. engine->execlist_queue = RB_ROOT;
  214. engine->execlist_first = NULL;
  215. intel_engine_init_timeline(engine);
  216. intel_engine_init_hangcheck(engine);
  217. i915_gem_batch_pool_init(engine, &engine->batch_pool);
  218. intel_engine_init_cmd_parser(engine);
  219. }
  220. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
  221. {
  222. struct drm_i915_gem_object *obj;
  223. struct i915_vma *vma;
  224. int ret;
  225. WARN_ON(engine->scratch);
  226. obj = i915_gem_object_create_stolen(engine->i915, size);
  227. if (!obj)
  228. obj = i915_gem_object_create_internal(engine->i915, size);
  229. if (IS_ERR(obj)) {
  230. DRM_ERROR("Failed to allocate scratch page\n");
  231. return PTR_ERR(obj);
  232. }
  233. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  234. if (IS_ERR(vma)) {
  235. ret = PTR_ERR(vma);
  236. goto err_unref;
  237. }
  238. ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
  239. if (ret)
  240. goto err_unref;
  241. engine->scratch = vma;
  242. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  243. engine->name, i915_ggtt_offset(vma));
  244. return 0;
  245. err_unref:
  246. i915_gem_object_put(obj);
  247. return ret;
  248. }
  249. static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
  250. {
  251. i915_vma_unpin_and_release(&engine->scratch);
  252. }
  253. /**
  254. * intel_engines_init_common - initialize cengine state which might require hw access
  255. * @engine: Engine to initialize.
  256. *
  257. * Initializes @engine@ structure members shared between legacy and execlists
  258. * submission modes which do require hardware access.
  259. *
  260. * Typcally done at later stages of submission mode specific engine setup.
  261. *
  262. * Returns zero on success or an error code on failure.
  263. */
  264. int intel_engine_init_common(struct intel_engine_cs *engine)
  265. {
  266. int ret;
  267. /* We may need to do things with the shrinker which
  268. * require us to immediately switch back to the default
  269. * context. This can cause a problem as pinning the
  270. * default context also requires GTT space which may not
  271. * be available. To avoid this we always pin the default
  272. * context.
  273. */
  274. ret = engine->context_pin(engine, engine->i915->kernel_context);
  275. if (ret)
  276. return ret;
  277. ret = intel_engine_init_breadcrumbs(engine);
  278. if (ret)
  279. goto err_unpin;
  280. ret = i915_gem_render_state_init(engine);
  281. if (ret)
  282. goto err_unpin;
  283. return 0;
  284. err_unpin:
  285. engine->context_unpin(engine, engine->i915->kernel_context);
  286. return ret;
  287. }
  288. /**
  289. * intel_engines_cleanup_common - cleans up the engine state created by
  290. * the common initiailizers.
  291. * @engine: Engine to cleanup.
  292. *
  293. * This cleans up everything created by the common helpers.
  294. */
  295. void intel_engine_cleanup_common(struct intel_engine_cs *engine)
  296. {
  297. intel_engine_cleanup_scratch(engine);
  298. i915_gem_render_state_fini(engine);
  299. intel_engine_fini_breadcrumbs(engine);
  300. intel_engine_cleanup_cmd_parser(engine);
  301. i915_gem_batch_pool_fini(&engine->batch_pool);
  302. engine->context_unpin(engine, engine->i915->kernel_context);
  303. }
  304. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  305. {
  306. struct drm_i915_private *dev_priv = engine->i915;
  307. u64 acthd;
  308. if (INTEL_GEN(dev_priv) >= 8)
  309. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  310. RING_ACTHD_UDW(engine->mmio_base));
  311. else if (INTEL_GEN(dev_priv) >= 4)
  312. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  313. else
  314. acthd = I915_READ(ACTHD);
  315. return acthd;
  316. }
  317. u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
  318. {
  319. struct drm_i915_private *dev_priv = engine->i915;
  320. u64 bbaddr;
  321. if (INTEL_GEN(dev_priv) >= 8)
  322. bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
  323. RING_BBADDR_UDW(engine->mmio_base));
  324. else
  325. bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  326. return bbaddr;
  327. }
  328. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  329. {
  330. switch (type) {
  331. case I915_CACHE_NONE: return " uncached";
  332. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  333. case I915_CACHE_L3_LLC: return " L3+LLC";
  334. case I915_CACHE_WT: return " WT";
  335. default: return "";
  336. }
  337. }
  338. static inline uint32_t
  339. read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
  340. int subslice, i915_reg_t reg)
  341. {
  342. uint32_t mcr;
  343. uint32_t ret;
  344. enum forcewake_domains fw_domains;
  345. fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
  346. FW_REG_READ);
  347. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  348. GEN8_MCR_SELECTOR,
  349. FW_REG_READ | FW_REG_WRITE);
  350. spin_lock_irq(&dev_priv->uncore.lock);
  351. intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
  352. mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
  353. /*
  354. * The HW expects the slice and sublice selectors to be reset to 0
  355. * after reading out the registers.
  356. */
  357. WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
  358. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  359. mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
  360. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  361. ret = I915_READ_FW(reg);
  362. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  363. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  364. intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
  365. spin_unlock_irq(&dev_priv->uncore.lock);
  366. return ret;
  367. }
  368. /* NB: please notice the memset */
  369. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  370. struct intel_instdone *instdone)
  371. {
  372. struct drm_i915_private *dev_priv = engine->i915;
  373. u32 mmio_base = engine->mmio_base;
  374. int slice;
  375. int subslice;
  376. memset(instdone, 0, sizeof(*instdone));
  377. switch (INTEL_GEN(dev_priv)) {
  378. default:
  379. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  380. if (engine->id != RCS)
  381. break;
  382. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  383. for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
  384. instdone->sampler[slice][subslice] =
  385. read_subslice_reg(dev_priv, slice, subslice,
  386. GEN7_SAMPLER_INSTDONE);
  387. instdone->row[slice][subslice] =
  388. read_subslice_reg(dev_priv, slice, subslice,
  389. GEN7_ROW_INSTDONE);
  390. }
  391. break;
  392. case 7:
  393. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  394. if (engine->id != RCS)
  395. break;
  396. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  397. instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
  398. instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
  399. break;
  400. case 6:
  401. case 5:
  402. case 4:
  403. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  404. if (engine->id == RCS)
  405. /* HACK: Using the wrong struct member */
  406. instdone->slice_common = I915_READ(GEN4_INSTDONE1);
  407. break;
  408. case 3:
  409. case 2:
  410. instdone->instdone = I915_READ(GEN2_INSTDONE);
  411. break;
  412. }
  413. }