intel_crt.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_atomic_helper.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. /* Here's the desired hotplug mode */
  38. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  39. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  40. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  41. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  42. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  43. ADPA_CRT_HOTPLUG_ENABLE)
  44. struct intel_crt {
  45. struct intel_encoder base;
  46. /* DPMS state is stored in the connector, which we need in the
  47. * encoder's enable/disable callbacks */
  48. struct intel_connector *connector;
  49. bool force_hotplug_required;
  50. i915_reg_t adpa_reg;
  51. };
  52. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  53. {
  54. return container_of(encoder, struct intel_crt, base);
  55. }
  56. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  57. {
  58. return intel_encoder_to_crt(intel_attached_encoder(connector));
  59. }
  60. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  61. enum pipe *pipe)
  62. {
  63. struct drm_device *dev = encoder->base.dev;
  64. struct drm_i915_private *dev_priv = to_i915(dev);
  65. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  66. enum intel_display_power_domain power_domain;
  67. u32 tmp;
  68. bool ret;
  69. power_domain = intel_display_port_power_domain(encoder);
  70. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  71. return false;
  72. ret = false;
  73. tmp = I915_READ(crt->adpa_reg);
  74. if (!(tmp & ADPA_DAC_ENABLE))
  75. goto out;
  76. if (HAS_PCH_CPT(dev_priv))
  77. *pipe = PORT_TO_PIPE_CPT(tmp);
  78. else
  79. *pipe = PORT_TO_PIPE(tmp);
  80. ret = true;
  81. out:
  82. intel_display_power_put(dev_priv, power_domain);
  83. return ret;
  84. }
  85. static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
  86. {
  87. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  88. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  89. u32 tmp, flags = 0;
  90. tmp = I915_READ(crt->adpa_reg);
  91. if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
  92. flags |= DRM_MODE_FLAG_PHSYNC;
  93. else
  94. flags |= DRM_MODE_FLAG_NHSYNC;
  95. if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
  96. flags |= DRM_MODE_FLAG_PVSYNC;
  97. else
  98. flags |= DRM_MODE_FLAG_NVSYNC;
  99. return flags;
  100. }
  101. static void intel_crt_get_config(struct intel_encoder *encoder,
  102. struct intel_crtc_state *pipe_config)
  103. {
  104. pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
  105. pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
  106. }
  107. static void hsw_crt_get_config(struct intel_encoder *encoder,
  108. struct intel_crtc_state *pipe_config)
  109. {
  110. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  111. intel_ddi_get_config(encoder, pipe_config);
  112. pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
  113. DRM_MODE_FLAG_NHSYNC |
  114. DRM_MODE_FLAG_PVSYNC |
  115. DRM_MODE_FLAG_NVSYNC);
  116. pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
  117. pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
  118. }
  119. /* Note: The caller is required to filter out dpms modes not supported by the
  120. * platform. */
  121. static void intel_crt_set_dpms(struct intel_encoder *encoder,
  122. struct intel_crtc_state *crtc_state,
  123. int mode)
  124. {
  125. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  126. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  127. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  128. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  129. u32 adpa;
  130. if (INTEL_GEN(dev_priv) >= 5)
  131. adpa = ADPA_HOTPLUG_BITS;
  132. else
  133. adpa = 0;
  134. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  135. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  136. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  137. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  138. /* For CPT allow 3 pipe config, for others just use A or B */
  139. if (HAS_PCH_LPT(dev_priv))
  140. ; /* Those bits don't exist here */
  141. else if (HAS_PCH_CPT(dev_priv))
  142. adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
  143. else if (crtc->pipe == 0)
  144. adpa |= ADPA_PIPE_A_SELECT;
  145. else
  146. adpa |= ADPA_PIPE_B_SELECT;
  147. if (!HAS_PCH_SPLIT(dev_priv))
  148. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  149. switch (mode) {
  150. case DRM_MODE_DPMS_ON:
  151. adpa |= ADPA_DAC_ENABLE;
  152. break;
  153. case DRM_MODE_DPMS_STANDBY:
  154. adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  155. break;
  156. case DRM_MODE_DPMS_SUSPEND:
  157. adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  158. break;
  159. case DRM_MODE_DPMS_OFF:
  160. adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  161. break;
  162. }
  163. I915_WRITE(crt->adpa_reg, adpa);
  164. }
  165. static void intel_disable_crt(struct intel_encoder *encoder,
  166. struct intel_crtc_state *old_crtc_state,
  167. struct drm_connector_state *old_conn_state)
  168. {
  169. intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
  170. }
  171. static void pch_disable_crt(struct intel_encoder *encoder,
  172. struct intel_crtc_state *old_crtc_state,
  173. struct drm_connector_state *old_conn_state)
  174. {
  175. }
  176. static void pch_post_disable_crt(struct intel_encoder *encoder,
  177. struct intel_crtc_state *old_crtc_state,
  178. struct drm_connector_state *old_conn_state)
  179. {
  180. intel_disable_crt(encoder, old_crtc_state, old_conn_state);
  181. }
  182. static void hsw_post_disable_crt(struct intel_encoder *encoder,
  183. struct intel_crtc_state *old_crtc_state,
  184. struct drm_connector_state *old_conn_state)
  185. {
  186. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  187. pch_post_disable_crt(encoder, old_crtc_state, old_conn_state);
  188. lpt_disable_pch_transcoder(dev_priv);
  189. lpt_disable_iclkip(dev_priv);
  190. intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state);
  191. }
  192. static void intel_enable_crt(struct intel_encoder *encoder,
  193. struct intel_crtc_state *pipe_config,
  194. struct drm_connector_state *conn_state)
  195. {
  196. intel_crt_set_dpms(encoder, pipe_config, DRM_MODE_DPMS_ON);
  197. }
  198. static enum drm_mode_status
  199. intel_crt_mode_valid(struct drm_connector *connector,
  200. struct drm_display_mode *mode)
  201. {
  202. struct drm_device *dev = connector->dev;
  203. struct drm_i915_private *dev_priv = to_i915(dev);
  204. int max_dotclk = dev_priv->max_dotclk_freq;
  205. int max_clock;
  206. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  207. return MODE_NO_DBLESCAN;
  208. if (mode->clock < 25000)
  209. return MODE_CLOCK_LOW;
  210. if (HAS_PCH_LPT(dev_priv))
  211. max_clock = 180000;
  212. else if (IS_VALLEYVIEW(dev_priv))
  213. /*
  214. * 270 MHz due to current DPLL limits,
  215. * DAC limit supposedly 355 MHz.
  216. */
  217. max_clock = 270000;
  218. else if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv))
  219. max_clock = 400000;
  220. else
  221. max_clock = 350000;
  222. if (mode->clock > max_clock)
  223. return MODE_CLOCK_HIGH;
  224. if (mode->clock > max_dotclk)
  225. return MODE_CLOCK_HIGH;
  226. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  227. if (HAS_PCH_LPT(dev_priv) &&
  228. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  229. return MODE_CLOCK_HIGH;
  230. return MODE_OK;
  231. }
  232. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  233. struct intel_crtc_state *pipe_config,
  234. struct drm_connector_state *conn_state)
  235. {
  236. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  237. if (HAS_PCH_SPLIT(dev_priv))
  238. pipe_config->has_pch_encoder = true;
  239. /* LPT FDI RX only supports 8bpc. */
  240. if (HAS_PCH_LPT(dev_priv)) {
  241. if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
  242. DRM_DEBUG_KMS("LPT only supports 24bpp\n");
  243. return false;
  244. }
  245. pipe_config->pipe_bpp = 24;
  246. }
  247. /* FDI must always be 2.7 GHz */
  248. if (HAS_DDI(dev_priv))
  249. pipe_config->port_clock = 135000 * 2;
  250. return true;
  251. }
  252. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  253. {
  254. struct drm_device *dev = connector->dev;
  255. struct intel_crt *crt = intel_attached_crt(connector);
  256. struct drm_i915_private *dev_priv = to_i915(dev);
  257. u32 adpa;
  258. bool ret;
  259. /* The first time through, trigger an explicit detection cycle */
  260. if (crt->force_hotplug_required) {
  261. bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
  262. u32 save_adpa;
  263. crt->force_hotplug_required = 0;
  264. save_adpa = adpa = I915_READ(crt->adpa_reg);
  265. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  266. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  267. if (turn_off_dac)
  268. adpa &= ~ADPA_DAC_ENABLE;
  269. I915_WRITE(crt->adpa_reg, adpa);
  270. if (intel_wait_for_register(dev_priv,
  271. crt->adpa_reg,
  272. ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
  273. 1000))
  274. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  275. if (turn_off_dac) {
  276. I915_WRITE(crt->adpa_reg, save_adpa);
  277. POSTING_READ(crt->adpa_reg);
  278. }
  279. }
  280. /* Check the status to see if both blue and green are on now */
  281. adpa = I915_READ(crt->adpa_reg);
  282. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  283. ret = true;
  284. else
  285. ret = false;
  286. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  287. return ret;
  288. }
  289. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  290. {
  291. struct drm_device *dev = connector->dev;
  292. struct intel_crt *crt = intel_attached_crt(connector);
  293. struct drm_i915_private *dev_priv = to_i915(dev);
  294. bool reenable_hpd;
  295. u32 adpa;
  296. bool ret;
  297. u32 save_adpa;
  298. /*
  299. * Doing a force trigger causes a hpd interrupt to get sent, which can
  300. * get us stuck in a loop if we're polling:
  301. * - We enable power wells and reset the ADPA
  302. * - output_poll_exec does force probe on VGA, triggering a hpd
  303. * - HPD handler waits for poll to unlock dev->mode_config.mutex
  304. * - output_poll_exec shuts off the ADPA, unlocks
  305. * dev->mode_config.mutex
  306. * - HPD handler runs, resets ADPA and brings us back to the start
  307. *
  308. * Just disable HPD interrupts here to prevent this
  309. */
  310. reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
  311. save_adpa = adpa = I915_READ(crt->adpa_reg);
  312. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  313. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  314. I915_WRITE(crt->adpa_reg, adpa);
  315. if (intel_wait_for_register(dev_priv,
  316. crt->adpa_reg,
  317. ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
  318. 1000)) {
  319. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  320. I915_WRITE(crt->adpa_reg, save_adpa);
  321. }
  322. /* Check the status to see if both blue and green are on now */
  323. adpa = I915_READ(crt->adpa_reg);
  324. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  325. ret = true;
  326. else
  327. ret = false;
  328. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  329. if (reenable_hpd)
  330. intel_hpd_enable(dev_priv, crt->base.hpd_pin);
  331. return ret;
  332. }
  333. /**
  334. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  335. *
  336. * Not for i915G/i915GM
  337. *
  338. * \return true if CRT is connected.
  339. * \return false if CRT is disconnected.
  340. */
  341. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  342. {
  343. struct drm_device *dev = connector->dev;
  344. struct drm_i915_private *dev_priv = to_i915(dev);
  345. u32 stat;
  346. bool ret = false;
  347. int i, tries = 0;
  348. if (HAS_PCH_SPLIT(dev_priv))
  349. return intel_ironlake_crt_detect_hotplug(connector);
  350. if (IS_VALLEYVIEW(dev_priv))
  351. return valleyview_crt_detect_hotplug(connector);
  352. /*
  353. * On 4 series desktop, CRT detect sequence need to be done twice
  354. * to get a reliable result.
  355. */
  356. if (IS_G4X(dev_priv) && !IS_GM45(dev_priv))
  357. tries = 2;
  358. else
  359. tries = 1;
  360. for (i = 0; i < tries ; i++) {
  361. /* turn on the FORCE_DETECT */
  362. i915_hotplug_interrupt_update(dev_priv,
  363. CRT_HOTPLUG_FORCE_DETECT,
  364. CRT_HOTPLUG_FORCE_DETECT);
  365. /* wait for FORCE_DETECT to go off */
  366. if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
  367. CRT_HOTPLUG_FORCE_DETECT, 0,
  368. 1000))
  369. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  370. }
  371. stat = I915_READ(PORT_HOTPLUG_STAT);
  372. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  373. ret = true;
  374. /* clear the interrupt we just generated, if any */
  375. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  376. i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
  377. return ret;
  378. }
  379. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  380. struct i2c_adapter *i2c)
  381. {
  382. struct edid *edid;
  383. edid = drm_get_edid(connector, i2c);
  384. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  385. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  386. intel_gmbus_force_bit(i2c, true);
  387. edid = drm_get_edid(connector, i2c);
  388. intel_gmbus_force_bit(i2c, false);
  389. }
  390. return edid;
  391. }
  392. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  393. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  394. struct i2c_adapter *adapter)
  395. {
  396. struct edid *edid;
  397. int ret;
  398. edid = intel_crt_get_edid(connector, adapter);
  399. if (!edid)
  400. return 0;
  401. ret = intel_connector_update_modes(connector, edid);
  402. kfree(edid);
  403. return ret;
  404. }
  405. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  406. {
  407. struct intel_crt *crt = intel_attached_crt(connector);
  408. struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
  409. struct edid *edid;
  410. struct i2c_adapter *i2c;
  411. bool ret = false;
  412. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  413. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  414. edid = intel_crt_get_edid(connector, i2c);
  415. if (edid) {
  416. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  417. /*
  418. * This may be a DVI-I connector with a shared DDC
  419. * link between analog and digital outputs, so we
  420. * have to check the EDID input spec of the attached device.
  421. */
  422. if (!is_digital) {
  423. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  424. ret = true;
  425. } else {
  426. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  427. }
  428. } else {
  429. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  430. }
  431. kfree(edid);
  432. return ret;
  433. }
  434. static enum drm_connector_status
  435. intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
  436. {
  437. struct drm_device *dev = crt->base.base.dev;
  438. struct drm_i915_private *dev_priv = to_i915(dev);
  439. uint32_t save_bclrpat;
  440. uint32_t save_vtotal;
  441. uint32_t vtotal, vactive;
  442. uint32_t vsample;
  443. uint32_t vblank, vblank_start, vblank_end;
  444. uint32_t dsl;
  445. i915_reg_t bclrpat_reg, vtotal_reg,
  446. vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
  447. uint8_t st00;
  448. enum drm_connector_status status;
  449. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  450. bclrpat_reg = BCLRPAT(pipe);
  451. vtotal_reg = VTOTAL(pipe);
  452. vblank_reg = VBLANK(pipe);
  453. vsync_reg = VSYNC(pipe);
  454. pipeconf_reg = PIPECONF(pipe);
  455. pipe_dsl_reg = PIPEDSL(pipe);
  456. save_bclrpat = I915_READ(bclrpat_reg);
  457. save_vtotal = I915_READ(vtotal_reg);
  458. vblank = I915_READ(vblank_reg);
  459. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  460. vactive = (save_vtotal & 0x7ff) + 1;
  461. vblank_start = (vblank & 0xfff) + 1;
  462. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  463. /* Set the border color to purple. */
  464. I915_WRITE(bclrpat_reg, 0x500050);
  465. if (!IS_GEN2(dev_priv)) {
  466. uint32_t pipeconf = I915_READ(pipeconf_reg);
  467. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  468. POSTING_READ(pipeconf_reg);
  469. /* Wait for next Vblank to substitue
  470. * border color for Color info */
  471. intel_wait_for_vblank(dev_priv, pipe);
  472. st00 = I915_READ8(_VGA_MSR_WRITE);
  473. status = ((st00 & (1 << 4)) != 0) ?
  474. connector_status_connected :
  475. connector_status_disconnected;
  476. I915_WRITE(pipeconf_reg, pipeconf);
  477. } else {
  478. bool restore_vblank = false;
  479. int count, detect;
  480. /*
  481. * If there isn't any border, add some.
  482. * Yes, this will flicker
  483. */
  484. if (vblank_start <= vactive && vblank_end >= vtotal) {
  485. uint32_t vsync = I915_READ(vsync_reg);
  486. uint32_t vsync_start = (vsync & 0xffff) + 1;
  487. vblank_start = vsync_start;
  488. I915_WRITE(vblank_reg,
  489. (vblank_start - 1) |
  490. ((vblank_end - 1) << 16));
  491. restore_vblank = true;
  492. }
  493. /* sample in the vertical border, selecting the larger one */
  494. if (vblank_start - vactive >= vtotal - vblank_end)
  495. vsample = (vblank_start + vactive) >> 1;
  496. else
  497. vsample = (vtotal + vblank_end) >> 1;
  498. /*
  499. * Wait for the border to be displayed
  500. */
  501. while (I915_READ(pipe_dsl_reg) >= vactive)
  502. ;
  503. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  504. ;
  505. /*
  506. * Watch ST00 for an entire scanline
  507. */
  508. detect = 0;
  509. count = 0;
  510. do {
  511. count++;
  512. /* Read the ST00 VGA status register */
  513. st00 = I915_READ8(_VGA_MSR_WRITE);
  514. if (st00 & (1 << 4))
  515. detect++;
  516. } while ((I915_READ(pipe_dsl_reg) == dsl));
  517. /* restore vblank if necessary */
  518. if (restore_vblank)
  519. I915_WRITE(vblank_reg, vblank);
  520. /*
  521. * If more than 3/4 of the scanline detected a monitor,
  522. * then it is assumed to be present. This works even on i830,
  523. * where there isn't any way to force the border color across
  524. * the screen
  525. */
  526. status = detect * 4 > count * 3 ?
  527. connector_status_connected :
  528. connector_status_disconnected;
  529. }
  530. /* Restore previous settings */
  531. I915_WRITE(bclrpat_reg, save_bclrpat);
  532. return status;
  533. }
  534. static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
  535. {
  536. DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
  537. return 1;
  538. }
  539. static const struct dmi_system_id intel_spurious_crt_detect[] = {
  540. {
  541. .callback = intel_spurious_crt_detect_dmi_callback,
  542. .ident = "ACER ZGB",
  543. .matches = {
  544. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  545. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  546. },
  547. },
  548. {
  549. .callback = intel_spurious_crt_detect_dmi_callback,
  550. .ident = "Intel DZ77BH-55K",
  551. .matches = {
  552. DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
  553. DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
  554. },
  555. },
  556. { }
  557. };
  558. static enum drm_connector_status
  559. intel_crt_detect(struct drm_connector *connector, bool force)
  560. {
  561. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  562. struct intel_crt *crt = intel_attached_crt(connector);
  563. struct intel_encoder *intel_encoder = &crt->base;
  564. enum intel_display_power_domain power_domain;
  565. enum drm_connector_status status;
  566. struct intel_load_detect_pipe tmp;
  567. struct drm_modeset_acquire_ctx ctx;
  568. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
  569. connector->base.id, connector->name,
  570. force);
  571. /* Skip machines without VGA that falsely report hotplug events */
  572. if (dmi_check_system(intel_spurious_crt_detect))
  573. return connector_status_disconnected;
  574. power_domain = intel_display_port_power_domain(intel_encoder);
  575. intel_display_power_get(dev_priv, power_domain);
  576. if (I915_HAS_HOTPLUG(dev_priv)) {
  577. /* We can not rely on the HPD pin always being correctly wired
  578. * up, for example many KVM do not pass it through, and so
  579. * only trust an assertion that the monitor is connected.
  580. */
  581. if (intel_crt_detect_hotplug(connector)) {
  582. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  583. status = connector_status_connected;
  584. goto out;
  585. } else
  586. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  587. }
  588. if (intel_crt_detect_ddc(connector)) {
  589. status = connector_status_connected;
  590. goto out;
  591. }
  592. /* Load detection is broken on HPD capable machines. Whoever wants a
  593. * broken monitor (without edid) to work behind a broken kvm (that fails
  594. * to have the right resistors for HP detection) needs to fix this up.
  595. * For now just bail out. */
  596. if (I915_HAS_HOTPLUG(dev_priv) && !i915.load_detect_test) {
  597. status = connector_status_disconnected;
  598. goto out;
  599. }
  600. if (!force) {
  601. status = connector->status;
  602. goto out;
  603. }
  604. drm_modeset_acquire_init(&ctx, 0);
  605. /* for pre-945g platforms use load detect */
  606. if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
  607. if (intel_crt_detect_ddc(connector))
  608. status = connector_status_connected;
  609. else if (INTEL_GEN(dev_priv) < 4)
  610. status = intel_crt_load_detect(crt,
  611. to_intel_crtc(connector->state->crtc)->pipe);
  612. else if (i915.load_detect_test)
  613. status = connector_status_disconnected;
  614. else
  615. status = connector_status_unknown;
  616. intel_release_load_detect_pipe(connector, &tmp, &ctx);
  617. } else
  618. status = connector_status_unknown;
  619. drm_modeset_drop_locks(&ctx);
  620. drm_modeset_acquire_fini(&ctx);
  621. out:
  622. intel_display_power_put(dev_priv, power_domain);
  623. return status;
  624. }
  625. static void intel_crt_destroy(struct drm_connector *connector)
  626. {
  627. drm_connector_cleanup(connector);
  628. kfree(connector);
  629. }
  630. static int intel_crt_get_modes(struct drm_connector *connector)
  631. {
  632. struct drm_device *dev = connector->dev;
  633. struct drm_i915_private *dev_priv = to_i915(dev);
  634. struct intel_crt *crt = intel_attached_crt(connector);
  635. struct intel_encoder *intel_encoder = &crt->base;
  636. enum intel_display_power_domain power_domain;
  637. int ret;
  638. struct i2c_adapter *i2c;
  639. power_domain = intel_display_port_power_domain(intel_encoder);
  640. intel_display_power_get(dev_priv, power_domain);
  641. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  642. ret = intel_crt_ddc_get_modes(connector, i2c);
  643. if (ret || !IS_G4X(dev_priv))
  644. goto out;
  645. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  646. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
  647. ret = intel_crt_ddc_get_modes(connector, i2c);
  648. out:
  649. intel_display_power_put(dev_priv, power_domain);
  650. return ret;
  651. }
  652. static int intel_crt_set_property(struct drm_connector *connector,
  653. struct drm_property *property,
  654. uint64_t value)
  655. {
  656. return 0;
  657. }
  658. void intel_crt_reset(struct drm_encoder *encoder)
  659. {
  660. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  661. struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
  662. if (INTEL_GEN(dev_priv) >= 5) {
  663. u32 adpa;
  664. adpa = I915_READ(crt->adpa_reg);
  665. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  666. adpa |= ADPA_HOTPLUG_BITS;
  667. I915_WRITE(crt->adpa_reg, adpa);
  668. POSTING_READ(crt->adpa_reg);
  669. DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
  670. crt->force_hotplug_required = 1;
  671. }
  672. }
  673. /*
  674. * Routines for controlling stuff on the analog port
  675. */
  676. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  677. .dpms = drm_atomic_helper_connector_dpms,
  678. .detect = intel_crt_detect,
  679. .fill_modes = drm_helper_probe_single_connector_modes,
  680. .late_register = intel_connector_register,
  681. .early_unregister = intel_connector_unregister,
  682. .destroy = intel_crt_destroy,
  683. .set_property = intel_crt_set_property,
  684. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  685. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  686. .atomic_get_property = intel_connector_atomic_get_property,
  687. };
  688. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  689. .mode_valid = intel_crt_mode_valid,
  690. .get_modes = intel_crt_get_modes,
  691. };
  692. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  693. .reset = intel_crt_reset,
  694. .destroy = intel_encoder_destroy,
  695. };
  696. void intel_crt_init(struct drm_i915_private *dev_priv)
  697. {
  698. struct drm_connector *connector;
  699. struct intel_crt *crt;
  700. struct intel_connector *intel_connector;
  701. i915_reg_t adpa_reg;
  702. u32 adpa;
  703. if (HAS_PCH_SPLIT(dev_priv))
  704. adpa_reg = PCH_ADPA;
  705. else if (IS_VALLEYVIEW(dev_priv))
  706. adpa_reg = VLV_ADPA;
  707. else
  708. adpa_reg = ADPA;
  709. adpa = I915_READ(adpa_reg);
  710. if ((adpa & ADPA_DAC_ENABLE) == 0) {
  711. /*
  712. * On some machines (some IVB at least) CRT can be
  713. * fused off, but there's no known fuse bit to
  714. * indicate that. On these machine the ADPA register
  715. * works normally, except the DAC enable bit won't
  716. * take. So the only way to tell is attempt to enable
  717. * it and see what happens.
  718. */
  719. I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
  720. ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  721. if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
  722. return;
  723. I915_WRITE(adpa_reg, adpa);
  724. }
  725. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  726. if (!crt)
  727. return;
  728. intel_connector = intel_connector_alloc();
  729. if (!intel_connector) {
  730. kfree(crt);
  731. return;
  732. }
  733. connector = &intel_connector->base;
  734. crt->connector = intel_connector;
  735. drm_connector_init(&dev_priv->drm, &intel_connector->base,
  736. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  737. drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs,
  738. DRM_MODE_ENCODER_DAC, "CRT");
  739. intel_connector_attach_encoder(intel_connector, &crt->base);
  740. crt->base.type = INTEL_OUTPUT_ANALOG;
  741. crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
  742. if (IS_I830(dev_priv))
  743. crt->base.crtc_mask = (1 << 0);
  744. else
  745. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  746. if (IS_GEN2(dev_priv))
  747. connector->interlace_allowed = 0;
  748. else
  749. connector->interlace_allowed = 1;
  750. connector->doublescan_allowed = 0;
  751. crt->adpa_reg = adpa_reg;
  752. crt->base.compute_config = intel_crt_compute_config;
  753. if (HAS_PCH_SPLIT(dev_priv)) {
  754. crt->base.disable = pch_disable_crt;
  755. crt->base.post_disable = pch_post_disable_crt;
  756. } else {
  757. crt->base.disable = intel_disable_crt;
  758. }
  759. crt->base.enable = intel_enable_crt;
  760. if (I915_HAS_HOTPLUG(dev_priv) &&
  761. !dmi_check_system(intel_spurious_crt_detect))
  762. crt->base.hpd_pin = HPD_CRT;
  763. if (HAS_DDI(dev_priv)) {
  764. crt->base.port = PORT_E;
  765. crt->base.get_config = hsw_crt_get_config;
  766. crt->base.get_hw_state = intel_ddi_get_hw_state;
  767. crt->base.post_disable = hsw_post_disable_crt;
  768. } else {
  769. crt->base.port = PORT_NONE;
  770. crt->base.get_config = intel_crt_get_config;
  771. crt->base.get_hw_state = intel_crt_get_hw_state;
  772. }
  773. intel_connector->get_hw_state = intel_connector_get_hw_state;
  774. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  775. if (!I915_HAS_HOTPLUG(dev_priv))
  776. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  777. /*
  778. * Configure the automatic hotplug detection stuff
  779. */
  780. crt->force_hotplug_required = 0;
  781. /*
  782. * TODO: find a proper way to discover whether we need to set the the
  783. * polarity and link reversal bits or not, instead of relying on the
  784. * BIOS.
  785. */
  786. if (HAS_PCH_LPT(dev_priv)) {
  787. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  788. FDI_RX_LINK_REVERSAL_OVERRIDE;
  789. dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
  790. }
  791. intel_crt_reset(&crt->base.base);
  792. }