i915_irq.c 123 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. /* IIR can theoretically queue up two events. Be paranoid. */
  105. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  106. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  107. POSTING_READ(GEN8_##type##_IMR(which)); \
  108. I915_WRITE(GEN8_##type##_IER(which), 0); \
  109. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  110. POSTING_READ(GEN8_##type##_IIR(which)); \
  111. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  112. POSTING_READ(GEN8_##type##_IIR(which)); \
  113. } while (0)
  114. #define GEN5_IRQ_RESET(type) do { \
  115. I915_WRITE(type##IMR, 0xffffffff); \
  116. POSTING_READ(type##IMR); \
  117. I915_WRITE(type##IER, 0); \
  118. I915_WRITE(type##IIR, 0xffffffff); \
  119. POSTING_READ(type##IIR); \
  120. I915_WRITE(type##IIR, 0xffffffff); \
  121. POSTING_READ(type##IIR); \
  122. } while (0)
  123. /*
  124. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  125. */
  126. static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  127. i915_reg_t reg)
  128. {
  129. u32 val = I915_READ(reg);
  130. if (val == 0)
  131. return;
  132. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  133. i915_mmio_reg_offset(reg), val);
  134. I915_WRITE(reg, 0xffffffff);
  135. POSTING_READ(reg);
  136. I915_WRITE(reg, 0xffffffff);
  137. POSTING_READ(reg);
  138. }
  139. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  140. gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  141. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  142. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  143. POSTING_READ(GEN8_##type##_IMR(which)); \
  144. } while (0)
  145. #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
  146. gen5_assert_iir_is_zero(dev_priv, type##IIR); \
  147. I915_WRITE(type##IER, (ier_val)); \
  148. I915_WRITE(type##IMR, (imr_val)); \
  149. POSTING_READ(type##IMR); \
  150. } while (0)
  151. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  152. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  153. /* For display hotplug interrupt */
  154. static inline void
  155. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  156. uint32_t mask,
  157. uint32_t bits)
  158. {
  159. uint32_t val;
  160. assert_spin_locked(&dev_priv->irq_lock);
  161. WARN_ON(bits & ~mask);
  162. val = I915_READ(PORT_HOTPLUG_EN);
  163. val &= ~mask;
  164. val |= bits;
  165. I915_WRITE(PORT_HOTPLUG_EN, val);
  166. }
  167. /**
  168. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  169. * @dev_priv: driver private
  170. * @mask: bits to update
  171. * @bits: bits to enable
  172. * NOTE: the HPD enable bits are modified both inside and outside
  173. * of an interrupt context. To avoid that read-modify-write cycles
  174. * interfer, these bits are protected by a spinlock. Since this
  175. * function is usually not called from a context where the lock is
  176. * held already, this function acquires the lock itself. A non-locking
  177. * version is also available.
  178. */
  179. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  180. uint32_t mask,
  181. uint32_t bits)
  182. {
  183. spin_lock_irq(&dev_priv->irq_lock);
  184. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  185. spin_unlock_irq(&dev_priv->irq_lock);
  186. }
  187. /**
  188. * ilk_update_display_irq - update DEIMR
  189. * @dev_priv: driver private
  190. * @interrupt_mask: mask of interrupt bits to update
  191. * @enabled_irq_mask: mask of interrupt bits to enable
  192. */
  193. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  194. uint32_t interrupt_mask,
  195. uint32_t enabled_irq_mask)
  196. {
  197. uint32_t new_val;
  198. assert_spin_locked(&dev_priv->irq_lock);
  199. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  200. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  201. return;
  202. new_val = dev_priv->irq_mask;
  203. new_val &= ~interrupt_mask;
  204. new_val |= (~enabled_irq_mask & interrupt_mask);
  205. if (new_val != dev_priv->irq_mask) {
  206. dev_priv->irq_mask = new_val;
  207. I915_WRITE(DEIMR, dev_priv->irq_mask);
  208. POSTING_READ(DEIMR);
  209. }
  210. }
  211. /**
  212. * ilk_update_gt_irq - update GTIMR
  213. * @dev_priv: driver private
  214. * @interrupt_mask: mask of interrupt bits to update
  215. * @enabled_irq_mask: mask of interrupt bits to enable
  216. */
  217. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  218. uint32_t interrupt_mask,
  219. uint32_t enabled_irq_mask)
  220. {
  221. assert_spin_locked(&dev_priv->irq_lock);
  222. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  223. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  224. return;
  225. dev_priv->gt_irq_mask &= ~interrupt_mask;
  226. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  227. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  228. }
  229. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  230. {
  231. ilk_update_gt_irq(dev_priv, mask, mask);
  232. POSTING_READ_FW(GTIMR);
  233. }
  234. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  235. {
  236. ilk_update_gt_irq(dev_priv, mask, 0);
  237. }
  238. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  239. {
  240. return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  241. }
  242. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  243. {
  244. return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
  245. }
  246. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  247. {
  248. return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
  249. }
  250. /**
  251. * snb_update_pm_irq - update GEN6_PMIMR
  252. * @dev_priv: driver private
  253. * @interrupt_mask: mask of interrupt bits to update
  254. * @enabled_irq_mask: mask of interrupt bits to enable
  255. */
  256. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  257. uint32_t interrupt_mask,
  258. uint32_t enabled_irq_mask)
  259. {
  260. uint32_t new_val;
  261. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  262. assert_spin_locked(&dev_priv->irq_lock);
  263. new_val = dev_priv->pm_imr;
  264. new_val &= ~interrupt_mask;
  265. new_val |= (~enabled_irq_mask & interrupt_mask);
  266. if (new_val != dev_priv->pm_imr) {
  267. dev_priv->pm_imr = new_val;
  268. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
  269. POSTING_READ(gen6_pm_imr(dev_priv));
  270. }
  271. }
  272. void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  273. {
  274. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  275. return;
  276. snb_update_pm_irq(dev_priv, mask, mask);
  277. }
  278. static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  279. {
  280. snb_update_pm_irq(dev_priv, mask, 0);
  281. }
  282. void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  283. {
  284. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  285. return;
  286. __gen6_mask_pm_irq(dev_priv, mask);
  287. }
  288. void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
  289. {
  290. i915_reg_t reg = gen6_pm_iir(dev_priv);
  291. assert_spin_locked(&dev_priv->irq_lock);
  292. I915_WRITE(reg, reset_mask);
  293. I915_WRITE(reg, reset_mask);
  294. POSTING_READ(reg);
  295. }
  296. void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
  297. {
  298. assert_spin_locked(&dev_priv->irq_lock);
  299. dev_priv->pm_ier |= enable_mask;
  300. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  301. gen6_unmask_pm_irq(dev_priv, enable_mask);
  302. /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
  303. }
  304. void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
  305. {
  306. assert_spin_locked(&dev_priv->irq_lock);
  307. dev_priv->pm_ier &= ~disable_mask;
  308. __gen6_mask_pm_irq(dev_priv, disable_mask);
  309. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  310. /* though a barrier is missing here, but don't really need a one */
  311. }
  312. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  313. {
  314. spin_lock_irq(&dev_priv->irq_lock);
  315. gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
  316. dev_priv->rps.pm_iir = 0;
  317. spin_unlock_irq(&dev_priv->irq_lock);
  318. }
  319. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  320. {
  321. if (READ_ONCE(dev_priv->rps.interrupts_enabled))
  322. return;
  323. spin_lock_irq(&dev_priv->irq_lock);
  324. WARN_ON_ONCE(dev_priv->rps.pm_iir);
  325. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  326. dev_priv->rps.interrupts_enabled = true;
  327. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  328. spin_unlock_irq(&dev_priv->irq_lock);
  329. }
  330. u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
  331. {
  332. return (mask & ~dev_priv->rps.pm_intr_keep);
  333. }
  334. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  335. {
  336. if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
  337. return;
  338. spin_lock_irq(&dev_priv->irq_lock);
  339. dev_priv->rps.interrupts_enabled = false;
  340. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  341. gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  342. spin_unlock_irq(&dev_priv->irq_lock);
  343. synchronize_irq(dev_priv->drm.irq);
  344. /* Now that we will not be generating any more work, flush any
  345. * outsanding tasks. As we are called on the RPS idle path,
  346. * we will reset the GPU to minimum frequencies, so the current
  347. * state of the worker can be discarded.
  348. */
  349. cancel_work_sync(&dev_priv->rps.work);
  350. gen6_reset_rps_interrupts(dev_priv);
  351. }
  352. void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
  353. {
  354. spin_lock_irq(&dev_priv->irq_lock);
  355. gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
  356. spin_unlock_irq(&dev_priv->irq_lock);
  357. }
  358. void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
  359. {
  360. spin_lock_irq(&dev_priv->irq_lock);
  361. if (!dev_priv->guc.interrupts_enabled) {
  362. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
  363. dev_priv->pm_guc_events);
  364. dev_priv->guc.interrupts_enabled = true;
  365. gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  366. }
  367. spin_unlock_irq(&dev_priv->irq_lock);
  368. }
  369. void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
  370. {
  371. spin_lock_irq(&dev_priv->irq_lock);
  372. dev_priv->guc.interrupts_enabled = false;
  373. gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  374. spin_unlock_irq(&dev_priv->irq_lock);
  375. synchronize_irq(dev_priv->drm.irq);
  376. gen9_reset_guc_interrupts(dev_priv);
  377. }
  378. /**
  379. * bdw_update_port_irq - update DE port interrupt
  380. * @dev_priv: driver private
  381. * @interrupt_mask: mask of interrupt bits to update
  382. * @enabled_irq_mask: mask of interrupt bits to enable
  383. */
  384. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  385. uint32_t interrupt_mask,
  386. uint32_t enabled_irq_mask)
  387. {
  388. uint32_t new_val;
  389. uint32_t old_val;
  390. assert_spin_locked(&dev_priv->irq_lock);
  391. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  392. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  393. return;
  394. old_val = I915_READ(GEN8_DE_PORT_IMR);
  395. new_val = old_val;
  396. new_val &= ~interrupt_mask;
  397. new_val |= (~enabled_irq_mask & interrupt_mask);
  398. if (new_val != old_val) {
  399. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  400. POSTING_READ(GEN8_DE_PORT_IMR);
  401. }
  402. }
  403. /**
  404. * bdw_update_pipe_irq - update DE pipe interrupt
  405. * @dev_priv: driver private
  406. * @pipe: pipe whose interrupt to update
  407. * @interrupt_mask: mask of interrupt bits to update
  408. * @enabled_irq_mask: mask of interrupt bits to enable
  409. */
  410. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  411. enum pipe pipe,
  412. uint32_t interrupt_mask,
  413. uint32_t enabled_irq_mask)
  414. {
  415. uint32_t new_val;
  416. assert_spin_locked(&dev_priv->irq_lock);
  417. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  418. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  419. return;
  420. new_val = dev_priv->de_irq_mask[pipe];
  421. new_val &= ~interrupt_mask;
  422. new_val |= (~enabled_irq_mask & interrupt_mask);
  423. if (new_val != dev_priv->de_irq_mask[pipe]) {
  424. dev_priv->de_irq_mask[pipe] = new_val;
  425. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  426. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  427. }
  428. }
  429. /**
  430. * ibx_display_interrupt_update - update SDEIMR
  431. * @dev_priv: driver private
  432. * @interrupt_mask: mask of interrupt bits to update
  433. * @enabled_irq_mask: mask of interrupt bits to enable
  434. */
  435. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  436. uint32_t interrupt_mask,
  437. uint32_t enabled_irq_mask)
  438. {
  439. uint32_t sdeimr = I915_READ(SDEIMR);
  440. sdeimr &= ~interrupt_mask;
  441. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  442. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  443. assert_spin_locked(&dev_priv->irq_lock);
  444. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  445. return;
  446. I915_WRITE(SDEIMR, sdeimr);
  447. POSTING_READ(SDEIMR);
  448. }
  449. static void
  450. __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  451. u32 enable_mask, u32 status_mask)
  452. {
  453. i915_reg_t reg = PIPESTAT(pipe);
  454. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  455. assert_spin_locked(&dev_priv->irq_lock);
  456. WARN_ON(!intel_irqs_enabled(dev_priv));
  457. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  458. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  459. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  460. pipe_name(pipe), enable_mask, status_mask))
  461. return;
  462. if ((pipestat & enable_mask) == enable_mask)
  463. return;
  464. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  465. /* Enable the interrupt, clear any pending status */
  466. pipestat |= enable_mask | status_mask;
  467. I915_WRITE(reg, pipestat);
  468. POSTING_READ(reg);
  469. }
  470. static void
  471. __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  472. u32 enable_mask, u32 status_mask)
  473. {
  474. i915_reg_t reg = PIPESTAT(pipe);
  475. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  476. assert_spin_locked(&dev_priv->irq_lock);
  477. WARN_ON(!intel_irqs_enabled(dev_priv));
  478. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  479. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  480. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  481. pipe_name(pipe), enable_mask, status_mask))
  482. return;
  483. if ((pipestat & enable_mask) == 0)
  484. return;
  485. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  486. pipestat &= ~enable_mask;
  487. I915_WRITE(reg, pipestat);
  488. POSTING_READ(reg);
  489. }
  490. static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
  491. {
  492. u32 enable_mask = status_mask << 16;
  493. /*
  494. * On pipe A we don't support the PSR interrupt yet,
  495. * on pipe B and C the same bit MBZ.
  496. */
  497. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  498. return 0;
  499. /*
  500. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  501. * A the same bit is for perf counters which we don't use either.
  502. */
  503. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  504. return 0;
  505. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  506. SPRITE0_FLIP_DONE_INT_EN_VLV |
  507. SPRITE1_FLIP_DONE_INT_EN_VLV);
  508. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  509. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  510. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  511. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  512. return enable_mask;
  513. }
  514. void
  515. i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  516. u32 status_mask)
  517. {
  518. u32 enable_mask;
  519. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  520. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  521. status_mask);
  522. else
  523. enable_mask = status_mask << 16;
  524. __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  525. }
  526. void
  527. i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  528. u32 status_mask)
  529. {
  530. u32 enable_mask;
  531. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  532. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  533. status_mask);
  534. else
  535. enable_mask = status_mask << 16;
  536. __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  537. }
  538. /**
  539. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  540. * @dev_priv: i915 device private
  541. */
  542. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  543. {
  544. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  545. return;
  546. spin_lock_irq(&dev_priv->irq_lock);
  547. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  548. if (INTEL_GEN(dev_priv) >= 4)
  549. i915_enable_pipestat(dev_priv, PIPE_A,
  550. PIPE_LEGACY_BLC_EVENT_STATUS);
  551. spin_unlock_irq(&dev_priv->irq_lock);
  552. }
  553. /*
  554. * This timing diagram depicts the video signal in and
  555. * around the vertical blanking period.
  556. *
  557. * Assumptions about the fictitious mode used in this example:
  558. * vblank_start >= 3
  559. * vsync_start = vblank_start + 1
  560. * vsync_end = vblank_start + 2
  561. * vtotal = vblank_start + 3
  562. *
  563. * start of vblank:
  564. * latch double buffered registers
  565. * increment frame counter (ctg+)
  566. * generate start of vblank interrupt (gen4+)
  567. * |
  568. * | frame start:
  569. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  570. * | may be shifted forward 1-3 extra lines via PIPECONF
  571. * | |
  572. * | | start of vsync:
  573. * | | generate vsync interrupt
  574. * | | |
  575. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  576. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  577. * ----va---> <-----------------vb--------------------> <--------va-------------
  578. * | | <----vs-----> |
  579. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  580. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  581. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  582. * | | |
  583. * last visible pixel first visible pixel
  584. * | increment frame counter (gen3/4)
  585. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  586. *
  587. * x = horizontal active
  588. * _ = horizontal blanking
  589. * hs = horizontal sync
  590. * va = vertical active
  591. * vb = vertical blanking
  592. * vs = vertical sync
  593. * vbs = vblank_start (number)
  594. *
  595. * Summary:
  596. * - most events happen at the start of horizontal sync
  597. * - frame start happens at the start of horizontal blank, 1-4 lines
  598. * (depending on PIPECONF settings) after the start of vblank
  599. * - gen3/4 pixel and frame counter are synchronized with the start
  600. * of horizontal active on the first line of vertical active
  601. */
  602. /* Called from drm generic code, passed a 'crtc', which
  603. * we use as a pipe index
  604. */
  605. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  606. {
  607. struct drm_i915_private *dev_priv = to_i915(dev);
  608. i915_reg_t high_frame, low_frame;
  609. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  610. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  611. pipe);
  612. const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
  613. htotal = mode->crtc_htotal;
  614. hsync_start = mode->crtc_hsync_start;
  615. vbl_start = mode->crtc_vblank_start;
  616. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  617. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  618. /* Convert to pixel count */
  619. vbl_start *= htotal;
  620. /* Start of vblank event occurs at start of hsync */
  621. vbl_start -= htotal - hsync_start;
  622. high_frame = PIPEFRAME(pipe);
  623. low_frame = PIPEFRAMEPIXEL(pipe);
  624. /*
  625. * High & low register fields aren't synchronized, so make sure
  626. * we get a low value that's stable across two reads of the high
  627. * register.
  628. */
  629. do {
  630. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  631. low = I915_READ(low_frame);
  632. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  633. } while (high1 != high2);
  634. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  635. pixel = low & PIPE_PIXEL_MASK;
  636. low >>= PIPE_FRAME_LOW_SHIFT;
  637. /*
  638. * The frame counter increments at beginning of active.
  639. * Cook up a vblank counter by also checking the pixel
  640. * counter against vblank start.
  641. */
  642. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  643. }
  644. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  645. {
  646. struct drm_i915_private *dev_priv = to_i915(dev);
  647. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  648. }
  649. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  650. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  651. {
  652. struct drm_device *dev = crtc->base.dev;
  653. struct drm_i915_private *dev_priv = to_i915(dev);
  654. const struct drm_display_mode *mode = &crtc->base.hwmode;
  655. enum pipe pipe = crtc->pipe;
  656. int position, vtotal;
  657. vtotal = mode->crtc_vtotal;
  658. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  659. vtotal /= 2;
  660. if (IS_GEN2(dev_priv))
  661. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  662. else
  663. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  664. /*
  665. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  666. * read it just before the start of vblank. So try it again
  667. * so we don't accidentally end up spanning a vblank frame
  668. * increment, causing the pipe_update_end() code to squak at us.
  669. *
  670. * The nature of this problem means we can't simply check the ISR
  671. * bit and return the vblank start value; nor can we use the scanline
  672. * debug register in the transcoder as it appears to have the same
  673. * problem. We may need to extend this to include other platforms,
  674. * but so far testing only shows the problem on HSW.
  675. */
  676. if (HAS_DDI(dev_priv) && !position) {
  677. int i, temp;
  678. for (i = 0; i < 100; i++) {
  679. udelay(1);
  680. temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
  681. DSL_LINEMASK_GEN3;
  682. if (temp != position) {
  683. position = temp;
  684. break;
  685. }
  686. }
  687. }
  688. /*
  689. * See update_scanline_offset() for the details on the
  690. * scanline_offset adjustment.
  691. */
  692. return (position + crtc->scanline_offset) % vtotal;
  693. }
  694. static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  695. unsigned int flags, int *vpos, int *hpos,
  696. ktime_t *stime, ktime_t *etime,
  697. const struct drm_display_mode *mode)
  698. {
  699. struct drm_i915_private *dev_priv = to_i915(dev);
  700. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  701. pipe);
  702. int position;
  703. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  704. bool in_vbl = true;
  705. int ret = 0;
  706. unsigned long irqflags;
  707. if (WARN_ON(!mode->crtc_clock)) {
  708. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  709. "pipe %c\n", pipe_name(pipe));
  710. return 0;
  711. }
  712. htotal = mode->crtc_htotal;
  713. hsync_start = mode->crtc_hsync_start;
  714. vtotal = mode->crtc_vtotal;
  715. vbl_start = mode->crtc_vblank_start;
  716. vbl_end = mode->crtc_vblank_end;
  717. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  718. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  719. vbl_end /= 2;
  720. vtotal /= 2;
  721. }
  722. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  723. /*
  724. * Lock uncore.lock, as we will do multiple timing critical raw
  725. * register reads, potentially with preemption disabled, so the
  726. * following code must not block on uncore.lock.
  727. */
  728. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  729. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  730. /* Get optional system timestamp before query. */
  731. if (stime)
  732. *stime = ktime_get();
  733. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  734. /* No obvious pixelcount register. Only query vertical
  735. * scanout position from Display scan line register.
  736. */
  737. position = __intel_get_crtc_scanline(intel_crtc);
  738. } else {
  739. /* Have access to pixelcount since start of frame.
  740. * We can split this into vertical and horizontal
  741. * scanout position.
  742. */
  743. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  744. /* convert to pixel counts */
  745. vbl_start *= htotal;
  746. vbl_end *= htotal;
  747. vtotal *= htotal;
  748. /*
  749. * In interlaced modes, the pixel counter counts all pixels,
  750. * so one field will have htotal more pixels. In order to avoid
  751. * the reported position from jumping backwards when the pixel
  752. * counter is beyond the length of the shorter field, just
  753. * clamp the position the length of the shorter field. This
  754. * matches how the scanline counter based position works since
  755. * the scanline counter doesn't count the two half lines.
  756. */
  757. if (position >= vtotal)
  758. position = vtotal - 1;
  759. /*
  760. * Start of vblank interrupt is triggered at start of hsync,
  761. * just prior to the first active line of vblank. However we
  762. * consider lines to start at the leading edge of horizontal
  763. * active. So, should we get here before we've crossed into
  764. * the horizontal active of the first line in vblank, we would
  765. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  766. * always add htotal-hsync_start to the current pixel position.
  767. */
  768. position = (position + htotal - hsync_start) % vtotal;
  769. }
  770. /* Get optional system timestamp after query. */
  771. if (etime)
  772. *etime = ktime_get();
  773. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  774. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  775. in_vbl = position >= vbl_start && position < vbl_end;
  776. /*
  777. * While in vblank, position will be negative
  778. * counting up towards 0 at vbl_end. And outside
  779. * vblank, position will be positive counting
  780. * up since vbl_end.
  781. */
  782. if (position >= vbl_start)
  783. position -= vbl_end;
  784. else
  785. position += vtotal - vbl_end;
  786. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  787. *vpos = position;
  788. *hpos = 0;
  789. } else {
  790. *vpos = position / htotal;
  791. *hpos = position - (*vpos * htotal);
  792. }
  793. /* In vblank? */
  794. if (in_vbl)
  795. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  796. return ret;
  797. }
  798. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  799. {
  800. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  801. unsigned long irqflags;
  802. int position;
  803. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  804. position = __intel_get_crtc_scanline(crtc);
  805. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  806. return position;
  807. }
  808. static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
  809. int *max_error,
  810. struct timeval *vblank_time,
  811. unsigned flags)
  812. {
  813. struct drm_i915_private *dev_priv = to_i915(dev);
  814. struct intel_crtc *crtc;
  815. if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
  816. DRM_ERROR("Invalid crtc %u\n", pipe);
  817. return -EINVAL;
  818. }
  819. /* Get drm_crtc to timestamp: */
  820. crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  821. if (crtc == NULL) {
  822. DRM_ERROR("Invalid crtc %u\n", pipe);
  823. return -EINVAL;
  824. }
  825. if (!crtc->base.hwmode.crtc_clock) {
  826. DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
  827. return -EBUSY;
  828. }
  829. /* Helper routine in DRM core does all the work: */
  830. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  831. vblank_time, flags,
  832. &crtc->base.hwmode);
  833. }
  834. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  835. {
  836. u32 busy_up, busy_down, max_avg, min_avg;
  837. u8 new_delay;
  838. spin_lock(&mchdev_lock);
  839. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  840. new_delay = dev_priv->ips.cur_delay;
  841. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  842. busy_up = I915_READ(RCPREVBSYTUPAVG);
  843. busy_down = I915_READ(RCPREVBSYTDNAVG);
  844. max_avg = I915_READ(RCBMAXAVG);
  845. min_avg = I915_READ(RCBMINAVG);
  846. /* Handle RCS change request from hw */
  847. if (busy_up > max_avg) {
  848. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  849. new_delay = dev_priv->ips.cur_delay - 1;
  850. if (new_delay < dev_priv->ips.max_delay)
  851. new_delay = dev_priv->ips.max_delay;
  852. } else if (busy_down < min_avg) {
  853. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  854. new_delay = dev_priv->ips.cur_delay + 1;
  855. if (new_delay > dev_priv->ips.min_delay)
  856. new_delay = dev_priv->ips.min_delay;
  857. }
  858. if (ironlake_set_drps(dev_priv, new_delay))
  859. dev_priv->ips.cur_delay = new_delay;
  860. spin_unlock(&mchdev_lock);
  861. return;
  862. }
  863. static void notify_ring(struct intel_engine_cs *engine)
  864. {
  865. smp_store_mb(engine->breadcrumbs.irq_posted, true);
  866. if (intel_engine_wakeup(engine))
  867. trace_i915_gem_request_notify(engine);
  868. }
  869. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  870. struct intel_rps_ei *ei)
  871. {
  872. ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
  873. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  874. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  875. }
  876. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  877. {
  878. memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
  879. }
  880. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  881. {
  882. const struct intel_rps_ei *prev = &dev_priv->rps.ei;
  883. struct intel_rps_ei now;
  884. u32 events = 0;
  885. if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
  886. return 0;
  887. vlv_c0_read(dev_priv, &now);
  888. if (now.cz_clock == 0)
  889. return 0;
  890. if (prev->cz_clock) {
  891. u64 time, c0;
  892. unsigned int mul;
  893. mul = VLV_CZ_CLOCK_TO_MILLI_SEC * 100; /* scale to threshold% */
  894. if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
  895. mul <<= 8;
  896. time = now.cz_clock - prev->cz_clock;
  897. time *= dev_priv->czclk_freq;
  898. /* Workload can be split between render + media,
  899. * e.g. SwapBuffers being blitted in X after being rendered in
  900. * mesa. To account for this we need to combine both engines
  901. * into our activity counter.
  902. */
  903. c0 = now.render_c0 - prev->render_c0;
  904. c0 += now.media_c0 - prev->media_c0;
  905. c0 *= mul;
  906. if (c0 > time * dev_priv->rps.up_threshold)
  907. events = GEN6_PM_RP_UP_THRESHOLD;
  908. else if (c0 < time * dev_priv->rps.down_threshold)
  909. events = GEN6_PM_RP_DOWN_THRESHOLD;
  910. }
  911. dev_priv->rps.ei = now;
  912. return events;
  913. }
  914. static bool any_waiters(struct drm_i915_private *dev_priv)
  915. {
  916. struct intel_engine_cs *engine;
  917. enum intel_engine_id id;
  918. for_each_engine(engine, dev_priv, id)
  919. if (intel_engine_has_waiter(engine))
  920. return true;
  921. return false;
  922. }
  923. static void gen6_pm_rps_work(struct work_struct *work)
  924. {
  925. struct drm_i915_private *dev_priv =
  926. container_of(work, struct drm_i915_private, rps.work);
  927. bool client_boost;
  928. int new_delay, adj, min, max;
  929. u32 pm_iir;
  930. spin_lock_irq(&dev_priv->irq_lock);
  931. /* Speed up work cancelation during disabling rps interrupts. */
  932. if (!dev_priv->rps.interrupts_enabled) {
  933. spin_unlock_irq(&dev_priv->irq_lock);
  934. return;
  935. }
  936. pm_iir = dev_priv->rps.pm_iir;
  937. dev_priv->rps.pm_iir = 0;
  938. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  939. gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
  940. client_boost = dev_priv->rps.client_boost;
  941. dev_priv->rps.client_boost = false;
  942. spin_unlock_irq(&dev_priv->irq_lock);
  943. /* Make sure we didn't queue anything we're not going to process. */
  944. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  945. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  946. return;
  947. mutex_lock(&dev_priv->rps.hw_lock);
  948. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  949. adj = dev_priv->rps.last_adj;
  950. new_delay = dev_priv->rps.cur_freq;
  951. min = dev_priv->rps.min_freq_softlimit;
  952. max = dev_priv->rps.max_freq_softlimit;
  953. if (client_boost || any_waiters(dev_priv))
  954. max = dev_priv->rps.max_freq;
  955. if (client_boost && new_delay < dev_priv->rps.boost_freq) {
  956. new_delay = dev_priv->rps.boost_freq;
  957. adj = 0;
  958. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  959. if (adj > 0)
  960. adj *= 2;
  961. else /* CHV needs even encode values */
  962. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  963. if (new_delay >= dev_priv->rps.max_freq_softlimit)
  964. adj = 0;
  965. /*
  966. * For better performance, jump directly
  967. * to RPe if we're below it.
  968. */
  969. if (new_delay < dev_priv->rps.efficient_freq - adj) {
  970. new_delay = dev_priv->rps.efficient_freq;
  971. adj = 0;
  972. }
  973. } else if (client_boost || any_waiters(dev_priv)) {
  974. adj = 0;
  975. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  976. if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
  977. new_delay = dev_priv->rps.efficient_freq;
  978. else
  979. new_delay = dev_priv->rps.min_freq_softlimit;
  980. adj = 0;
  981. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  982. if (adj < 0)
  983. adj *= 2;
  984. else /* CHV needs even encode values */
  985. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  986. if (new_delay <= dev_priv->rps.min_freq_softlimit)
  987. adj = 0;
  988. } else { /* unknown event */
  989. adj = 0;
  990. }
  991. dev_priv->rps.last_adj = adj;
  992. /* sysfs frequency interfaces may have snuck in while servicing the
  993. * interrupt
  994. */
  995. new_delay += adj;
  996. new_delay = clamp_t(int, new_delay, min, max);
  997. intel_set_rps(dev_priv, new_delay);
  998. mutex_unlock(&dev_priv->rps.hw_lock);
  999. }
  1000. /**
  1001. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  1002. * occurred.
  1003. * @work: workqueue struct
  1004. *
  1005. * Doesn't actually do anything except notify userspace. As a consequence of
  1006. * this event, userspace should try to remap the bad rows since statistically
  1007. * it is likely the same row is more likely to go bad again.
  1008. */
  1009. static void ivybridge_parity_work(struct work_struct *work)
  1010. {
  1011. struct drm_i915_private *dev_priv =
  1012. container_of(work, struct drm_i915_private, l3_parity.error_work);
  1013. u32 error_status, row, bank, subbank;
  1014. char *parity_event[6];
  1015. uint32_t misccpctl;
  1016. uint8_t slice = 0;
  1017. /* We must turn off DOP level clock gating to access the L3 registers.
  1018. * In order to prevent a get/put style interface, acquire struct mutex
  1019. * any time we access those registers.
  1020. */
  1021. mutex_lock(&dev_priv->drm.struct_mutex);
  1022. /* If we've screwed up tracking, just let the interrupt fire again */
  1023. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  1024. goto out;
  1025. misccpctl = I915_READ(GEN7_MISCCPCTL);
  1026. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  1027. POSTING_READ(GEN7_MISCCPCTL);
  1028. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  1029. i915_reg_t reg;
  1030. slice--;
  1031. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  1032. break;
  1033. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  1034. reg = GEN7_L3CDERRST1(slice);
  1035. error_status = I915_READ(reg);
  1036. row = GEN7_PARITY_ERROR_ROW(error_status);
  1037. bank = GEN7_PARITY_ERROR_BANK(error_status);
  1038. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1039. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1040. POSTING_READ(reg);
  1041. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1042. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1043. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1044. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1045. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1046. parity_event[5] = NULL;
  1047. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1048. KOBJ_CHANGE, parity_event);
  1049. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1050. slice, row, bank, subbank);
  1051. kfree(parity_event[4]);
  1052. kfree(parity_event[3]);
  1053. kfree(parity_event[2]);
  1054. kfree(parity_event[1]);
  1055. }
  1056. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1057. out:
  1058. WARN_ON(dev_priv->l3_parity.which_slice);
  1059. spin_lock_irq(&dev_priv->irq_lock);
  1060. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1061. spin_unlock_irq(&dev_priv->irq_lock);
  1062. mutex_unlock(&dev_priv->drm.struct_mutex);
  1063. }
  1064. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1065. u32 iir)
  1066. {
  1067. if (!HAS_L3_DPF(dev_priv))
  1068. return;
  1069. spin_lock(&dev_priv->irq_lock);
  1070. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1071. spin_unlock(&dev_priv->irq_lock);
  1072. iir &= GT_PARITY_ERROR(dev_priv);
  1073. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1074. dev_priv->l3_parity.which_slice |= 1 << 1;
  1075. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1076. dev_priv->l3_parity.which_slice |= 1 << 0;
  1077. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1078. }
  1079. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1080. u32 gt_iir)
  1081. {
  1082. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1083. notify_ring(dev_priv->engine[RCS]);
  1084. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1085. notify_ring(dev_priv->engine[VCS]);
  1086. }
  1087. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1088. u32 gt_iir)
  1089. {
  1090. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1091. notify_ring(dev_priv->engine[RCS]);
  1092. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1093. notify_ring(dev_priv->engine[VCS]);
  1094. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1095. notify_ring(dev_priv->engine[BCS]);
  1096. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1097. GT_BSD_CS_ERROR_INTERRUPT |
  1098. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1099. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1100. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1101. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1102. }
  1103. static __always_inline void
  1104. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
  1105. {
  1106. if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
  1107. notify_ring(engine);
  1108. if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
  1109. tasklet_schedule(&engine->irq_tasklet);
  1110. }
  1111. static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
  1112. u32 master_ctl,
  1113. u32 gt_iir[4])
  1114. {
  1115. irqreturn_t ret = IRQ_NONE;
  1116. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1117. gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
  1118. if (gt_iir[0]) {
  1119. I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
  1120. ret = IRQ_HANDLED;
  1121. } else
  1122. DRM_ERROR("The master control interrupt lied (GT0)!\n");
  1123. }
  1124. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1125. gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
  1126. if (gt_iir[1]) {
  1127. I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
  1128. ret = IRQ_HANDLED;
  1129. } else
  1130. DRM_ERROR("The master control interrupt lied (GT1)!\n");
  1131. }
  1132. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1133. gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
  1134. if (gt_iir[3]) {
  1135. I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
  1136. ret = IRQ_HANDLED;
  1137. } else
  1138. DRM_ERROR("The master control interrupt lied (GT3)!\n");
  1139. }
  1140. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1141. gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
  1142. if (gt_iir[2] & (dev_priv->pm_rps_events |
  1143. dev_priv->pm_guc_events)) {
  1144. I915_WRITE_FW(GEN8_GT_IIR(2),
  1145. gt_iir[2] & (dev_priv->pm_rps_events |
  1146. dev_priv->pm_guc_events));
  1147. ret = IRQ_HANDLED;
  1148. } else
  1149. DRM_ERROR("The master control interrupt lied (PM)!\n");
  1150. }
  1151. return ret;
  1152. }
  1153. static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
  1154. u32 gt_iir[4])
  1155. {
  1156. if (gt_iir[0]) {
  1157. gen8_cs_irq_handler(dev_priv->engine[RCS],
  1158. gt_iir[0], GEN8_RCS_IRQ_SHIFT);
  1159. gen8_cs_irq_handler(dev_priv->engine[BCS],
  1160. gt_iir[0], GEN8_BCS_IRQ_SHIFT);
  1161. }
  1162. if (gt_iir[1]) {
  1163. gen8_cs_irq_handler(dev_priv->engine[VCS],
  1164. gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
  1165. gen8_cs_irq_handler(dev_priv->engine[VCS2],
  1166. gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
  1167. }
  1168. if (gt_iir[3])
  1169. gen8_cs_irq_handler(dev_priv->engine[VECS],
  1170. gt_iir[3], GEN8_VECS_IRQ_SHIFT);
  1171. if (gt_iir[2] & dev_priv->pm_rps_events)
  1172. gen6_rps_irq_handler(dev_priv, gt_iir[2]);
  1173. if (gt_iir[2] & dev_priv->pm_guc_events)
  1174. gen9_guc_irq_handler(dev_priv, gt_iir[2]);
  1175. }
  1176. static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
  1177. {
  1178. switch (port) {
  1179. case PORT_A:
  1180. return val & PORTA_HOTPLUG_LONG_DETECT;
  1181. case PORT_B:
  1182. return val & PORTB_HOTPLUG_LONG_DETECT;
  1183. case PORT_C:
  1184. return val & PORTC_HOTPLUG_LONG_DETECT;
  1185. default:
  1186. return false;
  1187. }
  1188. }
  1189. static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
  1190. {
  1191. switch (port) {
  1192. case PORT_E:
  1193. return val & PORTE_HOTPLUG_LONG_DETECT;
  1194. default:
  1195. return false;
  1196. }
  1197. }
  1198. static bool spt_port_hotplug_long_detect(enum port port, u32 val)
  1199. {
  1200. switch (port) {
  1201. case PORT_A:
  1202. return val & PORTA_HOTPLUG_LONG_DETECT;
  1203. case PORT_B:
  1204. return val & PORTB_HOTPLUG_LONG_DETECT;
  1205. case PORT_C:
  1206. return val & PORTC_HOTPLUG_LONG_DETECT;
  1207. case PORT_D:
  1208. return val & PORTD_HOTPLUG_LONG_DETECT;
  1209. default:
  1210. return false;
  1211. }
  1212. }
  1213. static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
  1214. {
  1215. switch (port) {
  1216. case PORT_A:
  1217. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1218. default:
  1219. return false;
  1220. }
  1221. }
  1222. static bool pch_port_hotplug_long_detect(enum port port, u32 val)
  1223. {
  1224. switch (port) {
  1225. case PORT_B:
  1226. return val & PORTB_HOTPLUG_LONG_DETECT;
  1227. case PORT_C:
  1228. return val & PORTC_HOTPLUG_LONG_DETECT;
  1229. case PORT_D:
  1230. return val & PORTD_HOTPLUG_LONG_DETECT;
  1231. default:
  1232. return false;
  1233. }
  1234. }
  1235. static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
  1236. {
  1237. switch (port) {
  1238. case PORT_B:
  1239. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1240. case PORT_C:
  1241. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1242. case PORT_D:
  1243. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1244. default:
  1245. return false;
  1246. }
  1247. }
  1248. /*
  1249. * Get a bit mask of pins that have triggered, and which ones may be long.
  1250. * This can be called multiple times with the same masks to accumulate
  1251. * hotplug detection results from several registers.
  1252. *
  1253. * Note that the caller is expected to zero out the masks initially.
  1254. */
  1255. static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
  1256. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1257. const u32 hpd[HPD_NUM_PINS],
  1258. bool long_pulse_detect(enum port port, u32 val))
  1259. {
  1260. enum port port;
  1261. int i;
  1262. for_each_hpd_pin(i) {
  1263. if ((hpd[i] & hotplug_trigger) == 0)
  1264. continue;
  1265. *pin_mask |= BIT(i);
  1266. if (!intel_hpd_pin_to_port(i, &port))
  1267. continue;
  1268. if (long_pulse_detect(port, dig_hotplug_reg))
  1269. *long_mask |= BIT(i);
  1270. }
  1271. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
  1272. hotplug_trigger, dig_hotplug_reg, *pin_mask);
  1273. }
  1274. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1275. {
  1276. wake_up_all(&dev_priv->gmbus_wait_queue);
  1277. }
  1278. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1279. {
  1280. wake_up_all(&dev_priv->gmbus_wait_queue);
  1281. }
  1282. #if defined(CONFIG_DEBUG_FS)
  1283. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1284. enum pipe pipe,
  1285. uint32_t crc0, uint32_t crc1,
  1286. uint32_t crc2, uint32_t crc3,
  1287. uint32_t crc4)
  1288. {
  1289. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1290. struct intel_pipe_crc_entry *entry;
  1291. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  1292. struct drm_driver *driver = dev_priv->drm.driver;
  1293. uint32_t crcs[5];
  1294. int head, tail;
  1295. spin_lock(&pipe_crc->lock);
  1296. if (pipe_crc->source) {
  1297. if (!pipe_crc->entries) {
  1298. spin_unlock(&pipe_crc->lock);
  1299. DRM_DEBUG_KMS("spurious interrupt\n");
  1300. return;
  1301. }
  1302. head = pipe_crc->head;
  1303. tail = pipe_crc->tail;
  1304. if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
  1305. spin_unlock(&pipe_crc->lock);
  1306. DRM_ERROR("CRC buffer overflowing\n");
  1307. return;
  1308. }
  1309. entry = &pipe_crc->entries[head];
  1310. entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
  1311. entry->crc[0] = crc0;
  1312. entry->crc[1] = crc1;
  1313. entry->crc[2] = crc2;
  1314. entry->crc[3] = crc3;
  1315. entry->crc[4] = crc4;
  1316. head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1317. pipe_crc->head = head;
  1318. spin_unlock(&pipe_crc->lock);
  1319. wake_up_interruptible(&pipe_crc->wq);
  1320. } else {
  1321. /*
  1322. * For some not yet identified reason, the first CRC is
  1323. * bonkers. So let's just wait for the next vblank and read
  1324. * out the buggy result.
  1325. *
  1326. * On CHV sometimes the second CRC is bonkers as well, so
  1327. * don't trust that one either.
  1328. */
  1329. if (pipe_crc->skipped == 0 ||
  1330. (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
  1331. pipe_crc->skipped++;
  1332. spin_unlock(&pipe_crc->lock);
  1333. return;
  1334. }
  1335. spin_unlock(&pipe_crc->lock);
  1336. crcs[0] = crc0;
  1337. crcs[1] = crc1;
  1338. crcs[2] = crc2;
  1339. crcs[3] = crc3;
  1340. crcs[4] = crc4;
  1341. drm_crtc_add_crc_entry(&crtc->base, true,
  1342. drm_accurate_vblank_count(&crtc->base),
  1343. crcs);
  1344. }
  1345. }
  1346. #else
  1347. static inline void
  1348. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1349. enum pipe pipe,
  1350. uint32_t crc0, uint32_t crc1,
  1351. uint32_t crc2, uint32_t crc3,
  1352. uint32_t crc4) {}
  1353. #endif
  1354. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1355. enum pipe pipe)
  1356. {
  1357. display_pipe_crc_irq_handler(dev_priv, pipe,
  1358. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1359. 0, 0, 0, 0);
  1360. }
  1361. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1362. enum pipe pipe)
  1363. {
  1364. display_pipe_crc_irq_handler(dev_priv, pipe,
  1365. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1366. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1367. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1368. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1369. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1370. }
  1371. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1372. enum pipe pipe)
  1373. {
  1374. uint32_t res1, res2;
  1375. if (INTEL_GEN(dev_priv) >= 3)
  1376. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1377. else
  1378. res1 = 0;
  1379. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1380. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1381. else
  1382. res2 = 0;
  1383. display_pipe_crc_irq_handler(dev_priv, pipe,
  1384. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1385. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1386. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1387. res1, res2);
  1388. }
  1389. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1390. * IMR bits until the work is done. Other interrupts can be processed without
  1391. * the work queue. */
  1392. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1393. {
  1394. if (pm_iir & dev_priv->pm_rps_events) {
  1395. spin_lock(&dev_priv->irq_lock);
  1396. gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1397. if (dev_priv->rps.interrupts_enabled) {
  1398. dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1399. schedule_work(&dev_priv->rps.work);
  1400. }
  1401. spin_unlock(&dev_priv->irq_lock);
  1402. }
  1403. if (INTEL_INFO(dev_priv)->gen >= 8)
  1404. return;
  1405. if (HAS_VEBOX(dev_priv)) {
  1406. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1407. notify_ring(dev_priv->engine[VECS]);
  1408. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1409. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1410. }
  1411. }
  1412. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
  1413. {
  1414. if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
  1415. /* Sample the log buffer flush related bits & clear them out now
  1416. * itself from the message identity register to minimize the
  1417. * probability of losing a flush interrupt, when there are back
  1418. * to back flush interrupts.
  1419. * There can be a new flush interrupt, for different log buffer
  1420. * type (like for ISR), whilst Host is handling one (for DPC).
  1421. * Since same bit is used in message register for ISR & DPC, it
  1422. * could happen that GuC sets the bit for 2nd interrupt but Host
  1423. * clears out the bit on handling the 1st interrupt.
  1424. */
  1425. u32 msg, flush;
  1426. msg = I915_READ(SOFT_SCRATCH(15));
  1427. flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
  1428. INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
  1429. if (flush) {
  1430. /* Clear the message bits that are handled */
  1431. I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
  1432. /* Handle flush interrupt in bottom half */
  1433. queue_work(dev_priv->guc.log.flush_wq,
  1434. &dev_priv->guc.log.flush_work);
  1435. dev_priv->guc.log.flush_interrupt_count++;
  1436. } else {
  1437. /* Not clearing of unhandled event bits won't result in
  1438. * re-triggering of the interrupt.
  1439. */
  1440. }
  1441. }
  1442. }
  1443. static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
  1444. enum pipe pipe)
  1445. {
  1446. bool ret;
  1447. ret = drm_handle_vblank(&dev_priv->drm, pipe);
  1448. if (ret)
  1449. intel_finish_page_flip_mmio(dev_priv, pipe);
  1450. return ret;
  1451. }
  1452. static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1453. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1454. {
  1455. int pipe;
  1456. spin_lock(&dev_priv->irq_lock);
  1457. if (!dev_priv->display_irqs_enabled) {
  1458. spin_unlock(&dev_priv->irq_lock);
  1459. return;
  1460. }
  1461. for_each_pipe(dev_priv, pipe) {
  1462. i915_reg_t reg;
  1463. u32 mask, iir_bit = 0;
  1464. /*
  1465. * PIPESTAT bits get signalled even when the interrupt is
  1466. * disabled with the mask bits, and some of the status bits do
  1467. * not generate interrupts at all (like the underrun bit). Hence
  1468. * we need to be careful that we only handle what we want to
  1469. * handle.
  1470. */
  1471. /* fifo underruns are filterered in the underrun handler. */
  1472. mask = PIPE_FIFO_UNDERRUN_STATUS;
  1473. switch (pipe) {
  1474. case PIPE_A:
  1475. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1476. break;
  1477. case PIPE_B:
  1478. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1479. break;
  1480. case PIPE_C:
  1481. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1482. break;
  1483. }
  1484. if (iir & iir_bit)
  1485. mask |= dev_priv->pipestat_irq_mask[pipe];
  1486. if (!mask)
  1487. continue;
  1488. reg = PIPESTAT(pipe);
  1489. mask |= PIPESTAT_INT_ENABLE_MASK;
  1490. pipe_stats[pipe] = I915_READ(reg) & mask;
  1491. /*
  1492. * Clear the PIPE*STAT regs before the IIR
  1493. */
  1494. if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
  1495. PIPESTAT_INT_STATUS_MASK))
  1496. I915_WRITE(reg, pipe_stats[pipe]);
  1497. }
  1498. spin_unlock(&dev_priv->irq_lock);
  1499. }
  1500. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1501. u32 pipe_stats[I915_MAX_PIPES])
  1502. {
  1503. enum pipe pipe;
  1504. for_each_pipe(dev_priv, pipe) {
  1505. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  1506. intel_pipe_handle_vblank(dev_priv, pipe))
  1507. intel_check_page_flip(dev_priv, pipe);
  1508. if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
  1509. intel_finish_page_flip_cs(dev_priv, pipe);
  1510. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1511. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1512. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1513. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1514. }
  1515. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1516. gmbus_irq_handler(dev_priv);
  1517. }
  1518. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1519. {
  1520. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1521. if (hotplug_status)
  1522. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1523. return hotplug_status;
  1524. }
  1525. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1526. u32 hotplug_status)
  1527. {
  1528. u32 pin_mask = 0, long_mask = 0;
  1529. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1530. IS_CHERRYVIEW(dev_priv)) {
  1531. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1532. if (hotplug_trigger) {
  1533. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1534. hotplug_trigger, hpd_status_g4x,
  1535. i9xx_port_hotplug_long_detect);
  1536. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1537. }
  1538. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1539. dp_aux_irq_handler(dev_priv);
  1540. } else {
  1541. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1542. if (hotplug_trigger) {
  1543. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1544. hotplug_trigger, hpd_status_i915,
  1545. i9xx_port_hotplug_long_detect);
  1546. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1547. }
  1548. }
  1549. }
  1550. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1551. {
  1552. struct drm_device *dev = arg;
  1553. struct drm_i915_private *dev_priv = to_i915(dev);
  1554. irqreturn_t ret = IRQ_NONE;
  1555. if (!intel_irqs_enabled(dev_priv))
  1556. return IRQ_NONE;
  1557. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1558. disable_rpm_wakeref_asserts(dev_priv);
  1559. do {
  1560. u32 iir, gt_iir, pm_iir;
  1561. u32 pipe_stats[I915_MAX_PIPES] = {};
  1562. u32 hotplug_status = 0;
  1563. u32 ier = 0;
  1564. gt_iir = I915_READ(GTIIR);
  1565. pm_iir = I915_READ(GEN6_PMIIR);
  1566. iir = I915_READ(VLV_IIR);
  1567. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1568. break;
  1569. ret = IRQ_HANDLED;
  1570. /*
  1571. * Theory on interrupt generation, based on empirical evidence:
  1572. *
  1573. * x = ((VLV_IIR & VLV_IER) ||
  1574. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1575. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1576. *
  1577. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1578. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1579. * guarantee the CPU interrupt will be raised again even if we
  1580. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1581. * bits this time around.
  1582. */
  1583. I915_WRITE(VLV_MASTER_IER, 0);
  1584. ier = I915_READ(VLV_IER);
  1585. I915_WRITE(VLV_IER, 0);
  1586. if (gt_iir)
  1587. I915_WRITE(GTIIR, gt_iir);
  1588. if (pm_iir)
  1589. I915_WRITE(GEN6_PMIIR, pm_iir);
  1590. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1591. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1592. /* Call regardless, as some status bits might not be
  1593. * signalled in iir */
  1594. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1595. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1596. I915_LPE_PIPE_B_INTERRUPT))
  1597. intel_lpe_audio_irq_handler(dev_priv);
  1598. /*
  1599. * VLV_IIR is single buffered, and reflects the level
  1600. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1601. */
  1602. if (iir)
  1603. I915_WRITE(VLV_IIR, iir);
  1604. I915_WRITE(VLV_IER, ier);
  1605. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1606. POSTING_READ(VLV_MASTER_IER);
  1607. if (gt_iir)
  1608. snb_gt_irq_handler(dev_priv, gt_iir);
  1609. if (pm_iir)
  1610. gen6_rps_irq_handler(dev_priv, pm_iir);
  1611. if (hotplug_status)
  1612. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1613. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1614. } while (0);
  1615. enable_rpm_wakeref_asserts(dev_priv);
  1616. return ret;
  1617. }
  1618. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1619. {
  1620. struct drm_device *dev = arg;
  1621. struct drm_i915_private *dev_priv = to_i915(dev);
  1622. irqreturn_t ret = IRQ_NONE;
  1623. if (!intel_irqs_enabled(dev_priv))
  1624. return IRQ_NONE;
  1625. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1626. disable_rpm_wakeref_asserts(dev_priv);
  1627. do {
  1628. u32 master_ctl, iir;
  1629. u32 gt_iir[4] = {};
  1630. u32 pipe_stats[I915_MAX_PIPES] = {};
  1631. u32 hotplug_status = 0;
  1632. u32 ier = 0;
  1633. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1634. iir = I915_READ(VLV_IIR);
  1635. if (master_ctl == 0 && iir == 0)
  1636. break;
  1637. ret = IRQ_HANDLED;
  1638. /*
  1639. * Theory on interrupt generation, based on empirical evidence:
  1640. *
  1641. * x = ((VLV_IIR & VLV_IER) ||
  1642. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1643. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1644. *
  1645. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1646. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1647. * guarantee the CPU interrupt will be raised again even if we
  1648. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1649. * bits this time around.
  1650. */
  1651. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1652. ier = I915_READ(VLV_IER);
  1653. I915_WRITE(VLV_IER, 0);
  1654. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1655. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1656. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1657. /* Call regardless, as some status bits might not be
  1658. * signalled in iir */
  1659. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1660. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1661. I915_LPE_PIPE_B_INTERRUPT |
  1662. I915_LPE_PIPE_C_INTERRUPT))
  1663. intel_lpe_audio_irq_handler(dev_priv);
  1664. /*
  1665. * VLV_IIR is single buffered, and reflects the level
  1666. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1667. */
  1668. if (iir)
  1669. I915_WRITE(VLV_IIR, iir);
  1670. I915_WRITE(VLV_IER, ier);
  1671. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1672. POSTING_READ(GEN8_MASTER_IRQ);
  1673. gen8_gt_irq_handler(dev_priv, gt_iir);
  1674. if (hotplug_status)
  1675. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1676. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1677. } while (0);
  1678. enable_rpm_wakeref_asserts(dev_priv);
  1679. return ret;
  1680. }
  1681. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1682. u32 hotplug_trigger,
  1683. const u32 hpd[HPD_NUM_PINS])
  1684. {
  1685. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1686. /*
  1687. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1688. * unless we touch the hotplug register, even if hotplug_trigger is
  1689. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1690. * errors.
  1691. */
  1692. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1693. if (!hotplug_trigger) {
  1694. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1695. PORTD_HOTPLUG_STATUS_MASK |
  1696. PORTC_HOTPLUG_STATUS_MASK |
  1697. PORTB_HOTPLUG_STATUS_MASK;
  1698. dig_hotplug_reg &= ~mask;
  1699. }
  1700. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1701. if (!hotplug_trigger)
  1702. return;
  1703. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1704. dig_hotplug_reg, hpd,
  1705. pch_port_hotplug_long_detect);
  1706. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1707. }
  1708. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1709. {
  1710. int pipe;
  1711. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1712. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1713. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1714. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1715. SDE_AUDIO_POWER_SHIFT);
  1716. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1717. port_name(port));
  1718. }
  1719. if (pch_iir & SDE_AUX_MASK)
  1720. dp_aux_irq_handler(dev_priv);
  1721. if (pch_iir & SDE_GMBUS)
  1722. gmbus_irq_handler(dev_priv);
  1723. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1724. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1725. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1726. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1727. if (pch_iir & SDE_POISON)
  1728. DRM_ERROR("PCH poison interrupt\n");
  1729. if (pch_iir & SDE_FDI_MASK)
  1730. for_each_pipe(dev_priv, pipe)
  1731. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1732. pipe_name(pipe),
  1733. I915_READ(FDI_RX_IIR(pipe)));
  1734. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1735. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1736. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1737. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1738. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1739. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
  1740. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1741. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
  1742. }
  1743. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1744. {
  1745. u32 err_int = I915_READ(GEN7_ERR_INT);
  1746. enum pipe pipe;
  1747. if (err_int & ERR_INT_POISON)
  1748. DRM_ERROR("Poison interrupt\n");
  1749. for_each_pipe(dev_priv, pipe) {
  1750. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1751. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1752. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1753. if (IS_IVYBRIDGE(dev_priv))
  1754. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1755. else
  1756. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1757. }
  1758. }
  1759. I915_WRITE(GEN7_ERR_INT, err_int);
  1760. }
  1761. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1762. {
  1763. u32 serr_int = I915_READ(SERR_INT);
  1764. if (serr_int & SERR_INT_POISON)
  1765. DRM_ERROR("PCH poison interrupt\n");
  1766. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  1767. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
  1768. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  1769. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
  1770. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  1771. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
  1772. I915_WRITE(SERR_INT, serr_int);
  1773. }
  1774. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1775. {
  1776. int pipe;
  1777. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1778. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  1779. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1780. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1781. SDE_AUDIO_POWER_SHIFT_CPT);
  1782. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1783. port_name(port));
  1784. }
  1785. if (pch_iir & SDE_AUX_MASK_CPT)
  1786. dp_aux_irq_handler(dev_priv);
  1787. if (pch_iir & SDE_GMBUS_CPT)
  1788. gmbus_irq_handler(dev_priv);
  1789. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1790. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1791. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1792. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1793. if (pch_iir & SDE_FDI_MASK_CPT)
  1794. for_each_pipe(dev_priv, pipe)
  1795. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1796. pipe_name(pipe),
  1797. I915_READ(FDI_RX_IIR(pipe)));
  1798. if (pch_iir & SDE_ERROR_CPT)
  1799. cpt_serr_int_handler(dev_priv);
  1800. }
  1801. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1802. {
  1803. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  1804. ~SDE_PORTE_HOTPLUG_SPT;
  1805. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  1806. u32 pin_mask = 0, long_mask = 0;
  1807. if (hotplug_trigger) {
  1808. u32 dig_hotplug_reg;
  1809. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1810. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1811. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1812. dig_hotplug_reg, hpd_spt,
  1813. spt_port_hotplug_long_detect);
  1814. }
  1815. if (hotplug2_trigger) {
  1816. u32 dig_hotplug_reg;
  1817. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  1818. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  1819. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
  1820. dig_hotplug_reg, hpd_spt,
  1821. spt_port_hotplug2_long_detect);
  1822. }
  1823. if (pin_mask)
  1824. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1825. if (pch_iir & SDE_GMBUS_CPT)
  1826. gmbus_irq_handler(dev_priv);
  1827. }
  1828. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1829. u32 hotplug_trigger,
  1830. const u32 hpd[HPD_NUM_PINS])
  1831. {
  1832. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1833. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  1834. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  1835. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1836. dig_hotplug_reg, hpd,
  1837. ilk_port_hotplug_long_detect);
  1838. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1839. }
  1840. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  1841. u32 de_iir)
  1842. {
  1843. enum pipe pipe;
  1844. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  1845. if (hotplug_trigger)
  1846. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  1847. if (de_iir & DE_AUX_CHANNEL_A)
  1848. dp_aux_irq_handler(dev_priv);
  1849. if (de_iir & DE_GSE)
  1850. intel_opregion_asle_intr(dev_priv);
  1851. if (de_iir & DE_POISON)
  1852. DRM_ERROR("Poison interrupt\n");
  1853. for_each_pipe(dev_priv, pipe) {
  1854. if (de_iir & DE_PIPE_VBLANK(pipe) &&
  1855. intel_pipe_handle_vblank(dev_priv, pipe))
  1856. intel_check_page_flip(dev_priv, pipe);
  1857. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  1858. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1859. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  1860. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1861. /* plane/pipes map 1:1 on ilk+ */
  1862. if (de_iir & DE_PLANE_FLIP_DONE(pipe))
  1863. intel_finish_page_flip_cs(dev_priv, pipe);
  1864. }
  1865. /* check event from PCH */
  1866. if (de_iir & DE_PCH_EVENT) {
  1867. u32 pch_iir = I915_READ(SDEIIR);
  1868. if (HAS_PCH_CPT(dev_priv))
  1869. cpt_irq_handler(dev_priv, pch_iir);
  1870. else
  1871. ibx_irq_handler(dev_priv, pch_iir);
  1872. /* should clear PCH hotplug event before clear CPU irq */
  1873. I915_WRITE(SDEIIR, pch_iir);
  1874. }
  1875. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  1876. ironlake_rps_change_irq_handler(dev_priv);
  1877. }
  1878. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  1879. u32 de_iir)
  1880. {
  1881. enum pipe pipe;
  1882. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  1883. if (hotplug_trigger)
  1884. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  1885. if (de_iir & DE_ERR_INT_IVB)
  1886. ivb_err_int_handler(dev_priv);
  1887. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1888. dp_aux_irq_handler(dev_priv);
  1889. if (de_iir & DE_GSE_IVB)
  1890. intel_opregion_asle_intr(dev_priv);
  1891. for_each_pipe(dev_priv, pipe) {
  1892. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
  1893. intel_pipe_handle_vblank(dev_priv, pipe))
  1894. intel_check_page_flip(dev_priv, pipe);
  1895. /* plane/pipes map 1:1 on ilk+ */
  1896. if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
  1897. intel_finish_page_flip_cs(dev_priv, pipe);
  1898. }
  1899. /* check event from PCH */
  1900. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  1901. u32 pch_iir = I915_READ(SDEIIR);
  1902. cpt_irq_handler(dev_priv, pch_iir);
  1903. /* clear PCH hotplug event before clear CPU irq */
  1904. I915_WRITE(SDEIIR, pch_iir);
  1905. }
  1906. }
  1907. /*
  1908. * To handle irqs with the minimum potential races with fresh interrupts, we:
  1909. * 1 - Disable Master Interrupt Control.
  1910. * 2 - Find the source(s) of the interrupt.
  1911. * 3 - Clear the Interrupt Identity bits (IIR).
  1912. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  1913. * 5 - Re-enable Master Interrupt Control.
  1914. */
  1915. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1916. {
  1917. struct drm_device *dev = arg;
  1918. struct drm_i915_private *dev_priv = to_i915(dev);
  1919. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  1920. irqreturn_t ret = IRQ_NONE;
  1921. if (!intel_irqs_enabled(dev_priv))
  1922. return IRQ_NONE;
  1923. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1924. disable_rpm_wakeref_asserts(dev_priv);
  1925. /* disable master interrupt before clearing iir */
  1926. de_ier = I915_READ(DEIER);
  1927. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1928. POSTING_READ(DEIER);
  1929. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1930. * interrupts will will be stored on its back queue, and then we'll be
  1931. * able to process them after we restore SDEIER (as soon as we restore
  1932. * it, we'll get an interrupt if SDEIIR still has something to process
  1933. * due to its back queue). */
  1934. if (!HAS_PCH_NOP(dev_priv)) {
  1935. sde_ier = I915_READ(SDEIER);
  1936. I915_WRITE(SDEIER, 0);
  1937. POSTING_READ(SDEIER);
  1938. }
  1939. /* Find, clear, then process each source of interrupt */
  1940. gt_iir = I915_READ(GTIIR);
  1941. if (gt_iir) {
  1942. I915_WRITE(GTIIR, gt_iir);
  1943. ret = IRQ_HANDLED;
  1944. if (INTEL_GEN(dev_priv) >= 6)
  1945. snb_gt_irq_handler(dev_priv, gt_iir);
  1946. else
  1947. ilk_gt_irq_handler(dev_priv, gt_iir);
  1948. }
  1949. de_iir = I915_READ(DEIIR);
  1950. if (de_iir) {
  1951. I915_WRITE(DEIIR, de_iir);
  1952. ret = IRQ_HANDLED;
  1953. if (INTEL_GEN(dev_priv) >= 7)
  1954. ivb_display_irq_handler(dev_priv, de_iir);
  1955. else
  1956. ilk_display_irq_handler(dev_priv, de_iir);
  1957. }
  1958. if (INTEL_GEN(dev_priv) >= 6) {
  1959. u32 pm_iir = I915_READ(GEN6_PMIIR);
  1960. if (pm_iir) {
  1961. I915_WRITE(GEN6_PMIIR, pm_iir);
  1962. ret = IRQ_HANDLED;
  1963. gen6_rps_irq_handler(dev_priv, pm_iir);
  1964. }
  1965. }
  1966. I915_WRITE(DEIER, de_ier);
  1967. POSTING_READ(DEIER);
  1968. if (!HAS_PCH_NOP(dev_priv)) {
  1969. I915_WRITE(SDEIER, sde_ier);
  1970. POSTING_READ(SDEIER);
  1971. }
  1972. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1973. enable_rpm_wakeref_asserts(dev_priv);
  1974. return ret;
  1975. }
  1976. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1977. u32 hotplug_trigger,
  1978. const u32 hpd[HPD_NUM_PINS])
  1979. {
  1980. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1981. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1982. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1983. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1984. dig_hotplug_reg, hpd,
  1985. bxt_port_hotplug_long_detect);
  1986. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1987. }
  1988. static irqreturn_t
  1989. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  1990. {
  1991. irqreturn_t ret = IRQ_NONE;
  1992. u32 iir;
  1993. enum pipe pipe;
  1994. if (master_ctl & GEN8_DE_MISC_IRQ) {
  1995. iir = I915_READ(GEN8_DE_MISC_IIR);
  1996. if (iir) {
  1997. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  1998. ret = IRQ_HANDLED;
  1999. if (iir & GEN8_DE_MISC_GSE)
  2000. intel_opregion_asle_intr(dev_priv);
  2001. else
  2002. DRM_ERROR("Unexpected DE Misc interrupt\n");
  2003. }
  2004. else
  2005. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  2006. }
  2007. if (master_ctl & GEN8_DE_PORT_IRQ) {
  2008. iir = I915_READ(GEN8_DE_PORT_IIR);
  2009. if (iir) {
  2010. u32 tmp_mask;
  2011. bool found = false;
  2012. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  2013. ret = IRQ_HANDLED;
  2014. tmp_mask = GEN8_AUX_CHANNEL_A;
  2015. if (INTEL_INFO(dev_priv)->gen >= 9)
  2016. tmp_mask |= GEN9_AUX_CHANNEL_B |
  2017. GEN9_AUX_CHANNEL_C |
  2018. GEN9_AUX_CHANNEL_D;
  2019. if (iir & tmp_mask) {
  2020. dp_aux_irq_handler(dev_priv);
  2021. found = true;
  2022. }
  2023. if (IS_GEN9_LP(dev_priv)) {
  2024. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  2025. if (tmp_mask) {
  2026. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  2027. hpd_bxt);
  2028. found = true;
  2029. }
  2030. } else if (IS_BROADWELL(dev_priv)) {
  2031. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  2032. if (tmp_mask) {
  2033. ilk_hpd_irq_handler(dev_priv,
  2034. tmp_mask, hpd_bdw);
  2035. found = true;
  2036. }
  2037. }
  2038. if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  2039. gmbus_irq_handler(dev_priv);
  2040. found = true;
  2041. }
  2042. if (!found)
  2043. DRM_ERROR("Unexpected DE Port interrupt\n");
  2044. }
  2045. else
  2046. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  2047. }
  2048. for_each_pipe(dev_priv, pipe) {
  2049. u32 flip_done, fault_errors;
  2050. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  2051. continue;
  2052. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  2053. if (!iir) {
  2054. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  2055. continue;
  2056. }
  2057. ret = IRQ_HANDLED;
  2058. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  2059. if (iir & GEN8_PIPE_VBLANK &&
  2060. intel_pipe_handle_vblank(dev_priv, pipe))
  2061. intel_check_page_flip(dev_priv, pipe);
  2062. flip_done = iir;
  2063. if (INTEL_INFO(dev_priv)->gen >= 9)
  2064. flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
  2065. else
  2066. flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
  2067. if (flip_done)
  2068. intel_finish_page_flip_cs(dev_priv, pipe);
  2069. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  2070. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  2071. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  2072. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2073. fault_errors = iir;
  2074. if (INTEL_INFO(dev_priv)->gen >= 9)
  2075. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2076. else
  2077. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2078. if (fault_errors)
  2079. DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
  2080. pipe_name(pipe),
  2081. fault_errors);
  2082. }
  2083. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  2084. master_ctl & GEN8_DE_PCH_IRQ) {
  2085. /*
  2086. * FIXME(BDW): Assume for now that the new interrupt handling
  2087. * scheme also closed the SDE interrupt handling race we've seen
  2088. * on older pch-split platforms. But this needs testing.
  2089. */
  2090. iir = I915_READ(SDEIIR);
  2091. if (iir) {
  2092. I915_WRITE(SDEIIR, iir);
  2093. ret = IRQ_HANDLED;
  2094. if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
  2095. spt_irq_handler(dev_priv, iir);
  2096. else
  2097. cpt_irq_handler(dev_priv, iir);
  2098. } else {
  2099. /*
  2100. * Like on previous PCH there seems to be something
  2101. * fishy going on with forwarding PCH interrupts.
  2102. */
  2103. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  2104. }
  2105. }
  2106. return ret;
  2107. }
  2108. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2109. {
  2110. struct drm_device *dev = arg;
  2111. struct drm_i915_private *dev_priv = to_i915(dev);
  2112. u32 master_ctl;
  2113. u32 gt_iir[4] = {};
  2114. irqreturn_t ret;
  2115. if (!intel_irqs_enabled(dev_priv))
  2116. return IRQ_NONE;
  2117. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2118. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2119. if (!master_ctl)
  2120. return IRQ_NONE;
  2121. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2122. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2123. disable_rpm_wakeref_asserts(dev_priv);
  2124. /* Find, clear, then process each source of interrupt */
  2125. ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2126. gen8_gt_irq_handler(dev_priv, gt_iir);
  2127. ret |= gen8_de_irq_handler(dev_priv, master_ctl);
  2128. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2129. POSTING_READ_FW(GEN8_MASTER_IRQ);
  2130. enable_rpm_wakeref_asserts(dev_priv);
  2131. return ret;
  2132. }
  2133. static void i915_error_wake_up(struct drm_i915_private *dev_priv)
  2134. {
  2135. /*
  2136. * Notify all waiters for GPU completion events that reset state has
  2137. * been changed, and that they need to restart their wait after
  2138. * checking for potential errors (and bail out to drop locks if there is
  2139. * a gpu reset pending so that i915_error_work_func can acquire them).
  2140. */
  2141. /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
  2142. wake_up_all(&dev_priv->gpu_error.wait_queue);
  2143. /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
  2144. wake_up_all(&dev_priv->pending_flip_queue);
  2145. }
  2146. /**
  2147. * i915_reset_and_wakeup - do process context error handling work
  2148. * @dev_priv: i915 device private
  2149. *
  2150. * Fire an error uevent so userspace can see that a hang or error
  2151. * was detected.
  2152. */
  2153. static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
  2154. {
  2155. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2156. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2157. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2158. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2159. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2160. DRM_DEBUG_DRIVER("resetting chip\n");
  2161. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2162. /*
  2163. * In most cases it's guaranteed that we get here with an RPM
  2164. * reference held, for example because there is a pending GPU
  2165. * request that won't finish until the reset is done. This
  2166. * isn't the case at least when we get here by doing a
  2167. * simulated reset via debugs, so get an RPM reference.
  2168. */
  2169. intel_runtime_pm_get(dev_priv);
  2170. intel_prepare_reset(dev_priv);
  2171. do {
  2172. /*
  2173. * All state reset _must_ be completed before we update the
  2174. * reset counter, for otherwise waiters might miss the reset
  2175. * pending state and not properly drop locks, resulting in
  2176. * deadlocks with the reset work.
  2177. */
  2178. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2179. i915_reset(dev_priv);
  2180. mutex_unlock(&dev_priv->drm.struct_mutex);
  2181. }
  2182. /* We need to wait for anyone holding the lock to wakeup */
  2183. } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
  2184. I915_RESET_IN_PROGRESS,
  2185. TASK_UNINTERRUPTIBLE,
  2186. HZ));
  2187. intel_finish_reset(dev_priv);
  2188. intel_runtime_pm_put(dev_priv);
  2189. if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  2190. kobject_uevent_env(kobj,
  2191. KOBJ_CHANGE, reset_done_event);
  2192. /*
  2193. * Note: The wake_up also serves as a memory barrier so that
  2194. * waiters see the updated value of the dev_priv->gpu_error.
  2195. */
  2196. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2197. }
  2198. static inline void
  2199. i915_err_print_instdone(struct drm_i915_private *dev_priv,
  2200. struct intel_instdone *instdone)
  2201. {
  2202. int slice;
  2203. int subslice;
  2204. pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
  2205. if (INTEL_GEN(dev_priv) <= 3)
  2206. return;
  2207. pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
  2208. if (INTEL_GEN(dev_priv) <= 6)
  2209. return;
  2210. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  2211. pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
  2212. slice, subslice, instdone->sampler[slice][subslice]);
  2213. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  2214. pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
  2215. slice, subslice, instdone->row[slice][subslice]);
  2216. }
  2217. static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
  2218. {
  2219. u32 eir;
  2220. if (!IS_GEN2(dev_priv))
  2221. I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
  2222. if (INTEL_GEN(dev_priv) < 4)
  2223. I915_WRITE(IPEIR, I915_READ(IPEIR));
  2224. else
  2225. I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
  2226. I915_WRITE(EIR, I915_READ(EIR));
  2227. eir = I915_READ(EIR);
  2228. if (eir) {
  2229. /*
  2230. * some errors might have become stuck,
  2231. * mask them.
  2232. */
  2233. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
  2234. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2235. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2236. }
  2237. }
  2238. /**
  2239. * i915_handle_error - handle a gpu error
  2240. * @dev_priv: i915 device private
  2241. * @engine_mask: mask representing engines that are hung
  2242. * @fmt: Error message format string
  2243. *
  2244. * Do some basic checking of register state at error time and
  2245. * dump it to the syslog. Also call i915_capture_error_state() to make
  2246. * sure we get a record and make it available in debugfs. Fire a uevent
  2247. * so userspace knows something bad happened (should trigger collection
  2248. * of a ring dump etc.).
  2249. */
  2250. void i915_handle_error(struct drm_i915_private *dev_priv,
  2251. u32 engine_mask,
  2252. const char *fmt, ...)
  2253. {
  2254. va_list args;
  2255. char error_msg[80];
  2256. va_start(args, fmt);
  2257. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2258. va_end(args);
  2259. i915_capture_error_state(dev_priv, engine_mask, error_msg);
  2260. i915_clear_error_registers(dev_priv);
  2261. if (!engine_mask)
  2262. return;
  2263. if (test_and_set_bit(I915_RESET_IN_PROGRESS,
  2264. &dev_priv->gpu_error.flags))
  2265. return;
  2266. /*
  2267. * Wakeup waiting processes so that the reset function
  2268. * i915_reset_and_wakeup doesn't deadlock trying to grab
  2269. * various locks. By bumping the reset counter first, the woken
  2270. * processes will see a reset in progress and back off,
  2271. * releasing their locks and then wait for the reset completion.
  2272. * We must do this for _all_ gpu waiters that might hold locks
  2273. * that the reset work needs to acquire.
  2274. *
  2275. * Note: The wake_up also provides a memory barrier to ensure that the
  2276. * waiters see the updated value of the reset flags.
  2277. */
  2278. i915_error_wake_up(dev_priv);
  2279. i915_reset_and_wakeup(dev_priv);
  2280. }
  2281. /* Called from drm generic code, passed 'crtc' which
  2282. * we use as a pipe index
  2283. */
  2284. static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2285. {
  2286. struct drm_i915_private *dev_priv = to_i915(dev);
  2287. unsigned long irqflags;
  2288. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2289. i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2290. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2291. return 0;
  2292. }
  2293. static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2294. {
  2295. struct drm_i915_private *dev_priv = to_i915(dev);
  2296. unsigned long irqflags;
  2297. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2298. i915_enable_pipestat(dev_priv, pipe,
  2299. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2300. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2301. return 0;
  2302. }
  2303. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2304. {
  2305. struct drm_i915_private *dev_priv = to_i915(dev);
  2306. unsigned long irqflags;
  2307. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2308. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2309. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2310. ilk_enable_display_irq(dev_priv, bit);
  2311. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2312. return 0;
  2313. }
  2314. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2315. {
  2316. struct drm_i915_private *dev_priv = to_i915(dev);
  2317. unsigned long irqflags;
  2318. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2319. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2320. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2321. return 0;
  2322. }
  2323. /* Called from drm generic code, passed 'crtc' which
  2324. * we use as a pipe index
  2325. */
  2326. static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2327. {
  2328. struct drm_i915_private *dev_priv = to_i915(dev);
  2329. unsigned long irqflags;
  2330. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2331. i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2332. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2333. }
  2334. static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2335. {
  2336. struct drm_i915_private *dev_priv = to_i915(dev);
  2337. unsigned long irqflags;
  2338. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2339. i915_disable_pipestat(dev_priv, pipe,
  2340. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2341. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2342. }
  2343. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2344. {
  2345. struct drm_i915_private *dev_priv = to_i915(dev);
  2346. unsigned long irqflags;
  2347. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2348. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2349. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2350. ilk_disable_display_irq(dev_priv, bit);
  2351. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2352. }
  2353. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2354. {
  2355. struct drm_i915_private *dev_priv = to_i915(dev);
  2356. unsigned long irqflags;
  2357. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2358. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2359. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2360. }
  2361. static void ibx_irq_reset(struct drm_i915_private *dev_priv)
  2362. {
  2363. if (HAS_PCH_NOP(dev_priv))
  2364. return;
  2365. GEN5_IRQ_RESET(SDE);
  2366. if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2367. I915_WRITE(SERR_INT, 0xffffffff);
  2368. }
  2369. /*
  2370. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2371. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2372. * instead we unconditionally enable all PCH interrupt sources here, but then
  2373. * only unmask them as needed with SDEIMR.
  2374. *
  2375. * This function needs to be called before interrupts are enabled.
  2376. */
  2377. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2378. {
  2379. struct drm_i915_private *dev_priv = to_i915(dev);
  2380. if (HAS_PCH_NOP(dev_priv))
  2381. return;
  2382. WARN_ON(I915_READ(SDEIER) != 0);
  2383. I915_WRITE(SDEIER, 0xffffffff);
  2384. POSTING_READ(SDEIER);
  2385. }
  2386. static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
  2387. {
  2388. GEN5_IRQ_RESET(GT);
  2389. if (INTEL_GEN(dev_priv) >= 6)
  2390. GEN5_IRQ_RESET(GEN6_PM);
  2391. }
  2392. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2393. {
  2394. enum pipe pipe;
  2395. if (IS_CHERRYVIEW(dev_priv))
  2396. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2397. else
  2398. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2399. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2400. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2401. for_each_pipe(dev_priv, pipe) {
  2402. I915_WRITE(PIPESTAT(pipe),
  2403. PIPE_FIFO_UNDERRUN_STATUS |
  2404. PIPESTAT_INT_STATUS_MASK);
  2405. dev_priv->pipestat_irq_mask[pipe] = 0;
  2406. }
  2407. GEN5_IRQ_RESET(VLV_);
  2408. dev_priv->irq_mask = ~0;
  2409. }
  2410. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2411. {
  2412. u32 pipestat_mask;
  2413. u32 enable_mask;
  2414. enum pipe pipe;
  2415. u32 val;
  2416. pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
  2417. PIPE_CRC_DONE_INTERRUPT_STATUS;
  2418. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2419. for_each_pipe(dev_priv, pipe)
  2420. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2421. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2422. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2423. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  2424. if (IS_CHERRYVIEW(dev_priv))
  2425. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  2426. WARN_ON(dev_priv->irq_mask != ~0);
  2427. val = (I915_LPE_PIPE_A_INTERRUPT |
  2428. I915_LPE_PIPE_B_INTERRUPT |
  2429. I915_LPE_PIPE_C_INTERRUPT);
  2430. enable_mask |= val;
  2431. dev_priv->irq_mask = ~enable_mask;
  2432. GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2433. }
  2434. /* drm_dma.h hooks
  2435. */
  2436. static void ironlake_irq_reset(struct drm_device *dev)
  2437. {
  2438. struct drm_i915_private *dev_priv = to_i915(dev);
  2439. I915_WRITE(HWSTAM, 0xffffffff);
  2440. GEN5_IRQ_RESET(DE);
  2441. if (IS_GEN7(dev_priv))
  2442. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2443. gen5_gt_irq_reset(dev_priv);
  2444. ibx_irq_reset(dev_priv);
  2445. }
  2446. static void valleyview_irq_preinstall(struct drm_device *dev)
  2447. {
  2448. struct drm_i915_private *dev_priv = to_i915(dev);
  2449. I915_WRITE(VLV_MASTER_IER, 0);
  2450. POSTING_READ(VLV_MASTER_IER);
  2451. gen5_gt_irq_reset(dev_priv);
  2452. spin_lock_irq(&dev_priv->irq_lock);
  2453. if (dev_priv->display_irqs_enabled)
  2454. vlv_display_irq_reset(dev_priv);
  2455. spin_unlock_irq(&dev_priv->irq_lock);
  2456. }
  2457. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2458. {
  2459. GEN8_IRQ_RESET_NDX(GT, 0);
  2460. GEN8_IRQ_RESET_NDX(GT, 1);
  2461. GEN8_IRQ_RESET_NDX(GT, 2);
  2462. GEN8_IRQ_RESET_NDX(GT, 3);
  2463. }
  2464. static void gen8_irq_reset(struct drm_device *dev)
  2465. {
  2466. struct drm_i915_private *dev_priv = to_i915(dev);
  2467. int pipe;
  2468. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2469. POSTING_READ(GEN8_MASTER_IRQ);
  2470. gen8_gt_irq_reset(dev_priv);
  2471. for_each_pipe(dev_priv, pipe)
  2472. if (intel_display_power_is_enabled(dev_priv,
  2473. POWER_DOMAIN_PIPE(pipe)))
  2474. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2475. GEN5_IRQ_RESET(GEN8_DE_PORT_);
  2476. GEN5_IRQ_RESET(GEN8_DE_MISC_);
  2477. GEN5_IRQ_RESET(GEN8_PCU_);
  2478. if (HAS_PCH_SPLIT(dev_priv))
  2479. ibx_irq_reset(dev_priv);
  2480. }
  2481. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  2482. unsigned int pipe_mask)
  2483. {
  2484. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  2485. enum pipe pipe;
  2486. spin_lock_irq(&dev_priv->irq_lock);
  2487. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2488. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2489. dev_priv->de_irq_mask[pipe],
  2490. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  2491. spin_unlock_irq(&dev_priv->irq_lock);
  2492. }
  2493. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  2494. unsigned int pipe_mask)
  2495. {
  2496. enum pipe pipe;
  2497. spin_lock_irq(&dev_priv->irq_lock);
  2498. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2499. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2500. spin_unlock_irq(&dev_priv->irq_lock);
  2501. /* make sure we're done processing display irqs */
  2502. synchronize_irq(dev_priv->drm.irq);
  2503. }
  2504. static void cherryview_irq_preinstall(struct drm_device *dev)
  2505. {
  2506. struct drm_i915_private *dev_priv = to_i915(dev);
  2507. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2508. POSTING_READ(GEN8_MASTER_IRQ);
  2509. gen8_gt_irq_reset(dev_priv);
  2510. GEN5_IRQ_RESET(GEN8_PCU_);
  2511. spin_lock_irq(&dev_priv->irq_lock);
  2512. if (dev_priv->display_irqs_enabled)
  2513. vlv_display_irq_reset(dev_priv);
  2514. spin_unlock_irq(&dev_priv->irq_lock);
  2515. }
  2516. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  2517. const u32 hpd[HPD_NUM_PINS])
  2518. {
  2519. struct intel_encoder *encoder;
  2520. u32 enabled_irqs = 0;
  2521. for_each_intel_encoder(&dev_priv->drm, encoder)
  2522. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  2523. enabled_irqs |= hpd[encoder->hpd_pin];
  2524. return enabled_irqs;
  2525. }
  2526. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2527. {
  2528. u32 hotplug_irqs, hotplug, enabled_irqs;
  2529. if (HAS_PCH_IBX(dev_priv)) {
  2530. hotplug_irqs = SDE_HOTPLUG_MASK;
  2531. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  2532. } else {
  2533. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2534. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  2535. }
  2536. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2537. /*
  2538. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2539. * duration to 2ms (which is the minimum in the Display Port spec).
  2540. * The pulse duration bits are reserved on LPT+.
  2541. */
  2542. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2543. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2544. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2545. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2546. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2547. /*
  2548. * When CPU and PCH are on the same package, port A
  2549. * HPD must be enabled in both north and south.
  2550. */
  2551. if (HAS_PCH_LPT_LP(dev_priv))
  2552. hotplug |= PORTA_HOTPLUG_ENABLE;
  2553. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2554. }
  2555. static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2556. {
  2557. u32 hotplug;
  2558. /* Enable digital hotplug on the PCH */
  2559. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2560. hotplug |= PORTA_HOTPLUG_ENABLE |
  2561. PORTB_HOTPLUG_ENABLE |
  2562. PORTC_HOTPLUG_ENABLE |
  2563. PORTD_HOTPLUG_ENABLE;
  2564. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2565. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  2566. hotplug |= PORTE_HOTPLUG_ENABLE;
  2567. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  2568. }
  2569. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2570. {
  2571. u32 hotplug_irqs, enabled_irqs;
  2572. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  2573. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  2574. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2575. spt_hpd_detection_setup(dev_priv);
  2576. }
  2577. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2578. {
  2579. u32 hotplug_irqs, hotplug, enabled_irqs;
  2580. if (INTEL_GEN(dev_priv) >= 8) {
  2581. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  2582. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  2583. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2584. } else if (INTEL_GEN(dev_priv) >= 7) {
  2585. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  2586. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  2587. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2588. } else {
  2589. hotplug_irqs = DE_DP_A_HOTPLUG;
  2590. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  2591. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2592. }
  2593. /*
  2594. * Enable digital hotplug on the CPU, and configure the DP short pulse
  2595. * duration to 2ms (which is the minimum in the Display Port spec)
  2596. * The pulse duration bits are reserved on HSW+.
  2597. */
  2598. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  2599. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  2600. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
  2601. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  2602. ibx_hpd_irq_setup(dev_priv);
  2603. }
  2604. static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
  2605. u32 enabled_irqs)
  2606. {
  2607. u32 hotplug;
  2608. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2609. hotplug |= PORTA_HOTPLUG_ENABLE |
  2610. PORTB_HOTPLUG_ENABLE |
  2611. PORTC_HOTPLUG_ENABLE;
  2612. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  2613. hotplug, enabled_irqs);
  2614. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  2615. /*
  2616. * For BXT invert bit has to be set based on AOB design
  2617. * for HPD detection logic, update it based on VBT fields.
  2618. */
  2619. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  2620. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  2621. hotplug |= BXT_DDIA_HPD_INVERT;
  2622. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  2623. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  2624. hotplug |= BXT_DDIB_HPD_INVERT;
  2625. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  2626. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  2627. hotplug |= BXT_DDIC_HPD_INVERT;
  2628. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2629. }
  2630. static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2631. {
  2632. __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
  2633. }
  2634. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2635. {
  2636. u32 hotplug_irqs, enabled_irqs;
  2637. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  2638. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  2639. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2640. __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
  2641. }
  2642. static void ibx_irq_postinstall(struct drm_device *dev)
  2643. {
  2644. struct drm_i915_private *dev_priv = to_i915(dev);
  2645. u32 mask;
  2646. if (HAS_PCH_NOP(dev_priv))
  2647. return;
  2648. if (HAS_PCH_IBX(dev_priv))
  2649. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  2650. else
  2651. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  2652. gen5_assert_iir_is_zero(dev_priv, SDEIIR);
  2653. I915_WRITE(SDEIMR, ~mask);
  2654. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  2655. HAS_PCH_LPT(dev_priv))
  2656. ; /* TODO: Enable HPD detection on older PCH platforms too */
  2657. else
  2658. spt_hpd_detection_setup(dev_priv);
  2659. }
  2660. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  2661. {
  2662. struct drm_i915_private *dev_priv = to_i915(dev);
  2663. u32 pm_irqs, gt_irqs;
  2664. pm_irqs = gt_irqs = 0;
  2665. dev_priv->gt_irq_mask = ~0;
  2666. if (HAS_L3_DPF(dev_priv)) {
  2667. /* L3 parity interrupt is always unmasked. */
  2668. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
  2669. gt_irqs |= GT_PARITY_ERROR(dev_priv);
  2670. }
  2671. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  2672. if (IS_GEN5(dev_priv)) {
  2673. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  2674. } else {
  2675. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2676. }
  2677. GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  2678. if (INTEL_GEN(dev_priv) >= 6) {
  2679. /*
  2680. * RPS interrupts will get enabled/disabled on demand when RPS
  2681. * itself is enabled/disabled.
  2682. */
  2683. if (HAS_VEBOX(dev_priv)) {
  2684. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  2685. dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
  2686. }
  2687. dev_priv->pm_imr = 0xffffffff;
  2688. GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
  2689. }
  2690. }
  2691. static int ironlake_irq_postinstall(struct drm_device *dev)
  2692. {
  2693. struct drm_i915_private *dev_priv = to_i915(dev);
  2694. u32 display_mask, extra_mask;
  2695. if (INTEL_GEN(dev_priv) >= 7) {
  2696. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  2697. DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
  2698. DE_PLANEB_FLIP_DONE_IVB |
  2699. DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
  2700. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  2701. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  2702. DE_DP_A_HOTPLUG_IVB);
  2703. } else {
  2704. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2705. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2706. DE_AUX_CHANNEL_A |
  2707. DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
  2708. DE_POISON);
  2709. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  2710. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  2711. DE_DP_A_HOTPLUG);
  2712. }
  2713. dev_priv->irq_mask = ~display_mask;
  2714. I915_WRITE(HWSTAM, 0xeffe);
  2715. ibx_irq_pre_postinstall(dev);
  2716. GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  2717. gen5_gt_irq_postinstall(dev);
  2718. ibx_irq_postinstall(dev);
  2719. if (IS_IRONLAKE_M(dev_priv)) {
  2720. /* Enable PCU event interrupts
  2721. *
  2722. * spinlocking not required here for correctness since interrupt
  2723. * setup is guaranteed to run in single-threaded context. But we
  2724. * need it to make the assert_spin_locked happy. */
  2725. spin_lock_irq(&dev_priv->irq_lock);
  2726. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2727. spin_unlock_irq(&dev_priv->irq_lock);
  2728. }
  2729. return 0;
  2730. }
  2731. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  2732. {
  2733. assert_spin_locked(&dev_priv->irq_lock);
  2734. if (dev_priv->display_irqs_enabled)
  2735. return;
  2736. dev_priv->display_irqs_enabled = true;
  2737. if (intel_irqs_enabled(dev_priv)) {
  2738. vlv_display_irq_reset(dev_priv);
  2739. vlv_display_irq_postinstall(dev_priv);
  2740. }
  2741. }
  2742. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  2743. {
  2744. assert_spin_locked(&dev_priv->irq_lock);
  2745. if (!dev_priv->display_irqs_enabled)
  2746. return;
  2747. dev_priv->display_irqs_enabled = false;
  2748. if (intel_irqs_enabled(dev_priv))
  2749. vlv_display_irq_reset(dev_priv);
  2750. }
  2751. static int valleyview_irq_postinstall(struct drm_device *dev)
  2752. {
  2753. struct drm_i915_private *dev_priv = to_i915(dev);
  2754. gen5_gt_irq_postinstall(dev);
  2755. spin_lock_irq(&dev_priv->irq_lock);
  2756. if (dev_priv->display_irqs_enabled)
  2757. vlv_display_irq_postinstall(dev_priv);
  2758. spin_unlock_irq(&dev_priv->irq_lock);
  2759. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2760. POSTING_READ(VLV_MASTER_IER);
  2761. return 0;
  2762. }
  2763. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  2764. {
  2765. /* These are interrupts we'll toggle with the ring mask register */
  2766. uint32_t gt_interrupts[] = {
  2767. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2768. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2769. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  2770. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  2771. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2772. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2773. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  2774. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  2775. 0,
  2776. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  2777. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  2778. };
  2779. if (HAS_L3_DPF(dev_priv))
  2780. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2781. dev_priv->pm_ier = 0x0;
  2782. dev_priv->pm_imr = ~dev_priv->pm_ier;
  2783. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  2784. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  2785. /*
  2786. * RPS interrupts will get enabled/disabled on demand when RPS itself
  2787. * is enabled/disabled. Same wil be the case for GuC interrupts.
  2788. */
  2789. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
  2790. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  2791. }
  2792. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  2793. {
  2794. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  2795. uint32_t de_pipe_enables;
  2796. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  2797. u32 de_port_enables;
  2798. u32 de_misc_masked = GEN8_DE_MISC_GSE;
  2799. enum pipe pipe;
  2800. if (INTEL_INFO(dev_priv)->gen >= 9) {
  2801. de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
  2802. GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2803. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  2804. GEN9_AUX_CHANNEL_D;
  2805. if (IS_GEN9_LP(dev_priv))
  2806. de_port_masked |= BXT_DE_PORT_GMBUS;
  2807. } else {
  2808. de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
  2809. GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2810. }
  2811. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  2812. GEN8_PIPE_FIFO_UNDERRUN;
  2813. de_port_enables = de_port_masked;
  2814. if (IS_GEN9_LP(dev_priv))
  2815. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  2816. else if (IS_BROADWELL(dev_priv))
  2817. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  2818. dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
  2819. dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
  2820. dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
  2821. for_each_pipe(dev_priv, pipe)
  2822. if (intel_display_power_is_enabled(dev_priv,
  2823. POWER_DOMAIN_PIPE(pipe)))
  2824. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2825. dev_priv->de_irq_mask[pipe],
  2826. de_pipe_enables);
  2827. GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  2828. GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  2829. if (IS_GEN9_LP(dev_priv))
  2830. bxt_hpd_detection_setup(dev_priv);
  2831. }
  2832. static int gen8_irq_postinstall(struct drm_device *dev)
  2833. {
  2834. struct drm_i915_private *dev_priv = to_i915(dev);
  2835. if (HAS_PCH_SPLIT(dev_priv))
  2836. ibx_irq_pre_postinstall(dev);
  2837. gen8_gt_irq_postinstall(dev_priv);
  2838. gen8_de_irq_postinstall(dev_priv);
  2839. if (HAS_PCH_SPLIT(dev_priv))
  2840. ibx_irq_postinstall(dev);
  2841. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2842. POSTING_READ(GEN8_MASTER_IRQ);
  2843. return 0;
  2844. }
  2845. static int cherryview_irq_postinstall(struct drm_device *dev)
  2846. {
  2847. struct drm_i915_private *dev_priv = to_i915(dev);
  2848. gen8_gt_irq_postinstall(dev_priv);
  2849. spin_lock_irq(&dev_priv->irq_lock);
  2850. if (dev_priv->display_irqs_enabled)
  2851. vlv_display_irq_postinstall(dev_priv);
  2852. spin_unlock_irq(&dev_priv->irq_lock);
  2853. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2854. POSTING_READ(GEN8_MASTER_IRQ);
  2855. return 0;
  2856. }
  2857. static void gen8_irq_uninstall(struct drm_device *dev)
  2858. {
  2859. struct drm_i915_private *dev_priv = to_i915(dev);
  2860. if (!dev_priv)
  2861. return;
  2862. gen8_irq_reset(dev);
  2863. }
  2864. static void valleyview_irq_uninstall(struct drm_device *dev)
  2865. {
  2866. struct drm_i915_private *dev_priv = to_i915(dev);
  2867. if (!dev_priv)
  2868. return;
  2869. I915_WRITE(VLV_MASTER_IER, 0);
  2870. POSTING_READ(VLV_MASTER_IER);
  2871. gen5_gt_irq_reset(dev_priv);
  2872. I915_WRITE(HWSTAM, 0xffffffff);
  2873. spin_lock_irq(&dev_priv->irq_lock);
  2874. if (dev_priv->display_irqs_enabled)
  2875. vlv_display_irq_reset(dev_priv);
  2876. spin_unlock_irq(&dev_priv->irq_lock);
  2877. }
  2878. static void cherryview_irq_uninstall(struct drm_device *dev)
  2879. {
  2880. struct drm_i915_private *dev_priv = to_i915(dev);
  2881. if (!dev_priv)
  2882. return;
  2883. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2884. POSTING_READ(GEN8_MASTER_IRQ);
  2885. gen8_gt_irq_reset(dev_priv);
  2886. GEN5_IRQ_RESET(GEN8_PCU_);
  2887. spin_lock_irq(&dev_priv->irq_lock);
  2888. if (dev_priv->display_irqs_enabled)
  2889. vlv_display_irq_reset(dev_priv);
  2890. spin_unlock_irq(&dev_priv->irq_lock);
  2891. }
  2892. static void ironlake_irq_uninstall(struct drm_device *dev)
  2893. {
  2894. struct drm_i915_private *dev_priv = to_i915(dev);
  2895. if (!dev_priv)
  2896. return;
  2897. ironlake_irq_reset(dev);
  2898. }
  2899. static void i8xx_irq_preinstall(struct drm_device * dev)
  2900. {
  2901. struct drm_i915_private *dev_priv = to_i915(dev);
  2902. int pipe;
  2903. for_each_pipe(dev_priv, pipe)
  2904. I915_WRITE(PIPESTAT(pipe), 0);
  2905. I915_WRITE16(IMR, 0xffff);
  2906. I915_WRITE16(IER, 0x0);
  2907. POSTING_READ16(IER);
  2908. }
  2909. static int i8xx_irq_postinstall(struct drm_device *dev)
  2910. {
  2911. struct drm_i915_private *dev_priv = to_i915(dev);
  2912. I915_WRITE16(EMR,
  2913. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2914. /* Unmask the interrupts that we always want on. */
  2915. dev_priv->irq_mask =
  2916. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2917. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2918. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2919. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2920. I915_WRITE16(IMR, dev_priv->irq_mask);
  2921. I915_WRITE16(IER,
  2922. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2923. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2924. I915_USER_INTERRUPT);
  2925. POSTING_READ16(IER);
  2926. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2927. * just to make the assert_spin_locked check happy. */
  2928. spin_lock_irq(&dev_priv->irq_lock);
  2929. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2930. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2931. spin_unlock_irq(&dev_priv->irq_lock);
  2932. return 0;
  2933. }
  2934. /*
  2935. * Returns true when a page flip has completed.
  2936. */
  2937. static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
  2938. int plane, int pipe, u32 iir)
  2939. {
  2940. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2941. if (!intel_pipe_handle_vblank(dev_priv, pipe))
  2942. return false;
  2943. if ((iir & flip_pending) == 0)
  2944. goto check_page_flip;
  2945. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2946. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2947. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2948. * the flip is completed (no longer pending). Since this doesn't raise
  2949. * an interrupt per se, we watch for the change at vblank.
  2950. */
  2951. if (I915_READ16(ISR) & flip_pending)
  2952. goto check_page_flip;
  2953. intel_finish_page_flip_cs(dev_priv, pipe);
  2954. return true;
  2955. check_page_flip:
  2956. intel_check_page_flip(dev_priv, pipe);
  2957. return false;
  2958. }
  2959. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2960. {
  2961. struct drm_device *dev = arg;
  2962. struct drm_i915_private *dev_priv = to_i915(dev);
  2963. u16 iir, new_iir;
  2964. u32 pipe_stats[2];
  2965. int pipe;
  2966. u16 flip_mask =
  2967. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2968. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2969. irqreturn_t ret;
  2970. if (!intel_irqs_enabled(dev_priv))
  2971. return IRQ_NONE;
  2972. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2973. disable_rpm_wakeref_asserts(dev_priv);
  2974. ret = IRQ_NONE;
  2975. iir = I915_READ16(IIR);
  2976. if (iir == 0)
  2977. goto out;
  2978. while (iir & ~flip_mask) {
  2979. /* Can't rely on pipestat interrupt bit in iir as it might
  2980. * have been cleared after the pipestat interrupt was received.
  2981. * It doesn't set the bit in iir again, but it still produces
  2982. * interrupts (for non-MSI).
  2983. */
  2984. spin_lock(&dev_priv->irq_lock);
  2985. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2986. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  2987. for_each_pipe(dev_priv, pipe) {
  2988. i915_reg_t reg = PIPESTAT(pipe);
  2989. pipe_stats[pipe] = I915_READ(reg);
  2990. /*
  2991. * Clear the PIPE*STAT regs before the IIR
  2992. */
  2993. if (pipe_stats[pipe] & 0x8000ffff)
  2994. I915_WRITE(reg, pipe_stats[pipe]);
  2995. }
  2996. spin_unlock(&dev_priv->irq_lock);
  2997. I915_WRITE16(IIR, iir & ~flip_mask);
  2998. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2999. if (iir & I915_USER_INTERRUPT)
  3000. notify_ring(dev_priv->engine[RCS]);
  3001. for_each_pipe(dev_priv, pipe) {
  3002. int plane = pipe;
  3003. if (HAS_FBC(dev_priv))
  3004. plane = !plane;
  3005. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  3006. i8xx_handle_vblank(dev_priv, plane, pipe, iir))
  3007. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  3008. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3009. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3010. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3011. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  3012. pipe);
  3013. }
  3014. iir = new_iir;
  3015. }
  3016. ret = IRQ_HANDLED;
  3017. out:
  3018. enable_rpm_wakeref_asserts(dev_priv);
  3019. return ret;
  3020. }
  3021. static void i8xx_irq_uninstall(struct drm_device * dev)
  3022. {
  3023. struct drm_i915_private *dev_priv = to_i915(dev);
  3024. int pipe;
  3025. for_each_pipe(dev_priv, pipe) {
  3026. /* Clear enable bits; then clear status bits */
  3027. I915_WRITE(PIPESTAT(pipe), 0);
  3028. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3029. }
  3030. I915_WRITE16(IMR, 0xffff);
  3031. I915_WRITE16(IER, 0x0);
  3032. I915_WRITE16(IIR, I915_READ16(IIR));
  3033. }
  3034. static void i915_irq_preinstall(struct drm_device * dev)
  3035. {
  3036. struct drm_i915_private *dev_priv = to_i915(dev);
  3037. int pipe;
  3038. if (I915_HAS_HOTPLUG(dev_priv)) {
  3039. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3040. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3041. }
  3042. I915_WRITE16(HWSTAM, 0xeffe);
  3043. for_each_pipe(dev_priv, pipe)
  3044. I915_WRITE(PIPESTAT(pipe), 0);
  3045. I915_WRITE(IMR, 0xffffffff);
  3046. I915_WRITE(IER, 0x0);
  3047. POSTING_READ(IER);
  3048. }
  3049. static int i915_irq_postinstall(struct drm_device *dev)
  3050. {
  3051. struct drm_i915_private *dev_priv = to_i915(dev);
  3052. u32 enable_mask;
  3053. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  3054. /* Unmask the interrupts that we always want on. */
  3055. dev_priv->irq_mask =
  3056. ~(I915_ASLE_INTERRUPT |
  3057. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3058. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3059. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3060. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3061. enable_mask =
  3062. I915_ASLE_INTERRUPT |
  3063. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3064. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3065. I915_USER_INTERRUPT;
  3066. if (I915_HAS_HOTPLUG(dev_priv)) {
  3067. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3068. POSTING_READ(PORT_HOTPLUG_EN);
  3069. /* Enable in IER... */
  3070. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3071. /* and unmask in IMR */
  3072. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3073. }
  3074. I915_WRITE(IMR, dev_priv->irq_mask);
  3075. I915_WRITE(IER, enable_mask);
  3076. POSTING_READ(IER);
  3077. i915_enable_asle_pipestat(dev_priv);
  3078. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3079. * just to make the assert_spin_locked check happy. */
  3080. spin_lock_irq(&dev_priv->irq_lock);
  3081. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3082. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3083. spin_unlock_irq(&dev_priv->irq_lock);
  3084. return 0;
  3085. }
  3086. /*
  3087. * Returns true when a page flip has completed.
  3088. */
  3089. static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
  3090. int plane, int pipe, u32 iir)
  3091. {
  3092. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  3093. if (!intel_pipe_handle_vblank(dev_priv, pipe))
  3094. return false;
  3095. if ((iir & flip_pending) == 0)
  3096. goto check_page_flip;
  3097. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  3098. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  3099. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  3100. * the flip is completed (no longer pending). Since this doesn't raise
  3101. * an interrupt per se, we watch for the change at vblank.
  3102. */
  3103. if (I915_READ(ISR) & flip_pending)
  3104. goto check_page_flip;
  3105. intel_finish_page_flip_cs(dev_priv, pipe);
  3106. return true;
  3107. check_page_flip:
  3108. intel_check_page_flip(dev_priv, pipe);
  3109. return false;
  3110. }
  3111. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3112. {
  3113. struct drm_device *dev = arg;
  3114. struct drm_i915_private *dev_priv = to_i915(dev);
  3115. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  3116. u32 flip_mask =
  3117. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3118. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  3119. int pipe, ret = IRQ_NONE;
  3120. if (!intel_irqs_enabled(dev_priv))
  3121. return IRQ_NONE;
  3122. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3123. disable_rpm_wakeref_asserts(dev_priv);
  3124. iir = I915_READ(IIR);
  3125. do {
  3126. bool irq_received = (iir & ~flip_mask) != 0;
  3127. bool blc_event = false;
  3128. /* Can't rely on pipestat interrupt bit in iir as it might
  3129. * have been cleared after the pipestat interrupt was received.
  3130. * It doesn't set the bit in iir again, but it still produces
  3131. * interrupts (for non-MSI).
  3132. */
  3133. spin_lock(&dev_priv->irq_lock);
  3134. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3135. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3136. for_each_pipe(dev_priv, pipe) {
  3137. i915_reg_t reg = PIPESTAT(pipe);
  3138. pipe_stats[pipe] = I915_READ(reg);
  3139. /* Clear the PIPE*STAT regs before the IIR */
  3140. if (pipe_stats[pipe] & 0x8000ffff) {
  3141. I915_WRITE(reg, pipe_stats[pipe]);
  3142. irq_received = true;
  3143. }
  3144. }
  3145. spin_unlock(&dev_priv->irq_lock);
  3146. if (!irq_received)
  3147. break;
  3148. /* Consume port. Then clear IIR or we'll miss events */
  3149. if (I915_HAS_HOTPLUG(dev_priv) &&
  3150. iir & I915_DISPLAY_PORT_INTERRUPT) {
  3151. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3152. if (hotplug_status)
  3153. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3154. }
  3155. I915_WRITE(IIR, iir & ~flip_mask);
  3156. new_iir = I915_READ(IIR); /* Flush posted writes */
  3157. if (iir & I915_USER_INTERRUPT)
  3158. notify_ring(dev_priv->engine[RCS]);
  3159. for_each_pipe(dev_priv, pipe) {
  3160. int plane = pipe;
  3161. if (HAS_FBC(dev_priv))
  3162. plane = !plane;
  3163. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  3164. i915_handle_vblank(dev_priv, plane, pipe, iir))
  3165. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  3166. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3167. blc_event = true;
  3168. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3169. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3170. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3171. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  3172. pipe);
  3173. }
  3174. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3175. intel_opregion_asle_intr(dev_priv);
  3176. /* With MSI, interrupts are only generated when iir
  3177. * transitions from zero to nonzero. If another bit got
  3178. * set while we were handling the existing iir bits, then
  3179. * we would never get another interrupt.
  3180. *
  3181. * This is fine on non-MSI as well, as if we hit this path
  3182. * we avoid exiting the interrupt handler only to generate
  3183. * another one.
  3184. *
  3185. * Note that for MSI this could cause a stray interrupt report
  3186. * if an interrupt landed in the time between writing IIR and
  3187. * the posting read. This should be rare enough to never
  3188. * trigger the 99% of 100,000 interrupts test for disabling
  3189. * stray interrupts.
  3190. */
  3191. ret = IRQ_HANDLED;
  3192. iir = new_iir;
  3193. } while (iir & ~flip_mask);
  3194. enable_rpm_wakeref_asserts(dev_priv);
  3195. return ret;
  3196. }
  3197. static void i915_irq_uninstall(struct drm_device * dev)
  3198. {
  3199. struct drm_i915_private *dev_priv = to_i915(dev);
  3200. int pipe;
  3201. if (I915_HAS_HOTPLUG(dev_priv)) {
  3202. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3203. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3204. }
  3205. I915_WRITE16(HWSTAM, 0xffff);
  3206. for_each_pipe(dev_priv, pipe) {
  3207. /* Clear enable bits; then clear status bits */
  3208. I915_WRITE(PIPESTAT(pipe), 0);
  3209. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3210. }
  3211. I915_WRITE(IMR, 0xffffffff);
  3212. I915_WRITE(IER, 0x0);
  3213. I915_WRITE(IIR, I915_READ(IIR));
  3214. }
  3215. static void i965_irq_preinstall(struct drm_device * dev)
  3216. {
  3217. struct drm_i915_private *dev_priv = to_i915(dev);
  3218. int pipe;
  3219. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3220. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3221. I915_WRITE(HWSTAM, 0xeffe);
  3222. for_each_pipe(dev_priv, pipe)
  3223. I915_WRITE(PIPESTAT(pipe), 0);
  3224. I915_WRITE(IMR, 0xffffffff);
  3225. I915_WRITE(IER, 0x0);
  3226. POSTING_READ(IER);
  3227. }
  3228. static int i965_irq_postinstall(struct drm_device *dev)
  3229. {
  3230. struct drm_i915_private *dev_priv = to_i915(dev);
  3231. u32 enable_mask;
  3232. u32 error_mask;
  3233. /* Unmask the interrupts that we always want on. */
  3234. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  3235. I915_DISPLAY_PORT_INTERRUPT |
  3236. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3237. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3238. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3239. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  3240. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  3241. enable_mask = ~dev_priv->irq_mask;
  3242. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3243. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3244. enable_mask |= I915_USER_INTERRUPT;
  3245. if (IS_G4X(dev_priv))
  3246. enable_mask |= I915_BSD_USER_INTERRUPT;
  3247. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3248. * just to make the assert_spin_locked check happy. */
  3249. spin_lock_irq(&dev_priv->irq_lock);
  3250. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3251. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3252. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3253. spin_unlock_irq(&dev_priv->irq_lock);
  3254. /*
  3255. * Enable some error detection, note the instruction error mask
  3256. * bit is reserved, so we leave it masked.
  3257. */
  3258. if (IS_G4X(dev_priv)) {
  3259. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3260. GM45_ERROR_MEM_PRIV |
  3261. GM45_ERROR_CP_PRIV |
  3262. I915_ERROR_MEMORY_REFRESH);
  3263. } else {
  3264. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3265. I915_ERROR_MEMORY_REFRESH);
  3266. }
  3267. I915_WRITE(EMR, error_mask);
  3268. I915_WRITE(IMR, dev_priv->irq_mask);
  3269. I915_WRITE(IER, enable_mask);
  3270. POSTING_READ(IER);
  3271. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3272. POSTING_READ(PORT_HOTPLUG_EN);
  3273. i915_enable_asle_pipestat(dev_priv);
  3274. return 0;
  3275. }
  3276. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3277. {
  3278. u32 hotplug_en;
  3279. assert_spin_locked(&dev_priv->irq_lock);
  3280. /* Note HDMI and DP share hotplug bits */
  3281. /* enable bits are the same for all generations */
  3282. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3283. /* Programming the CRT detection parameters tends
  3284. to generate a spurious hotplug event about three
  3285. seconds later. So just do it once.
  3286. */
  3287. if (IS_G4X(dev_priv))
  3288. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3289. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3290. /* Ignore TV since it's buggy */
  3291. i915_hotplug_interrupt_update_locked(dev_priv,
  3292. HOTPLUG_INT_EN_MASK |
  3293. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3294. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3295. hotplug_en);
  3296. }
  3297. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3298. {
  3299. struct drm_device *dev = arg;
  3300. struct drm_i915_private *dev_priv = to_i915(dev);
  3301. u32 iir, new_iir;
  3302. u32 pipe_stats[I915_MAX_PIPES];
  3303. int ret = IRQ_NONE, pipe;
  3304. u32 flip_mask =
  3305. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3306. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  3307. if (!intel_irqs_enabled(dev_priv))
  3308. return IRQ_NONE;
  3309. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3310. disable_rpm_wakeref_asserts(dev_priv);
  3311. iir = I915_READ(IIR);
  3312. for (;;) {
  3313. bool irq_received = (iir & ~flip_mask) != 0;
  3314. bool blc_event = false;
  3315. /* Can't rely on pipestat interrupt bit in iir as it might
  3316. * have been cleared after the pipestat interrupt was received.
  3317. * It doesn't set the bit in iir again, but it still produces
  3318. * interrupts (for non-MSI).
  3319. */
  3320. spin_lock(&dev_priv->irq_lock);
  3321. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3322. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3323. for_each_pipe(dev_priv, pipe) {
  3324. i915_reg_t reg = PIPESTAT(pipe);
  3325. pipe_stats[pipe] = I915_READ(reg);
  3326. /*
  3327. * Clear the PIPE*STAT regs before the IIR
  3328. */
  3329. if (pipe_stats[pipe] & 0x8000ffff) {
  3330. I915_WRITE(reg, pipe_stats[pipe]);
  3331. irq_received = true;
  3332. }
  3333. }
  3334. spin_unlock(&dev_priv->irq_lock);
  3335. if (!irq_received)
  3336. break;
  3337. ret = IRQ_HANDLED;
  3338. /* Consume port. Then clear IIR or we'll miss events */
  3339. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  3340. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3341. if (hotplug_status)
  3342. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3343. }
  3344. I915_WRITE(IIR, iir & ~flip_mask);
  3345. new_iir = I915_READ(IIR); /* Flush posted writes */
  3346. if (iir & I915_USER_INTERRUPT)
  3347. notify_ring(dev_priv->engine[RCS]);
  3348. if (iir & I915_BSD_USER_INTERRUPT)
  3349. notify_ring(dev_priv->engine[VCS]);
  3350. for_each_pipe(dev_priv, pipe) {
  3351. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  3352. i915_handle_vblank(dev_priv, pipe, pipe, iir))
  3353. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  3354. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3355. blc_event = true;
  3356. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3357. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3358. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3359. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  3360. }
  3361. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3362. intel_opregion_asle_intr(dev_priv);
  3363. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  3364. gmbus_irq_handler(dev_priv);
  3365. /* With MSI, interrupts are only generated when iir
  3366. * transitions from zero to nonzero. If another bit got
  3367. * set while we were handling the existing iir bits, then
  3368. * we would never get another interrupt.
  3369. *
  3370. * This is fine on non-MSI as well, as if we hit this path
  3371. * we avoid exiting the interrupt handler only to generate
  3372. * another one.
  3373. *
  3374. * Note that for MSI this could cause a stray interrupt report
  3375. * if an interrupt landed in the time between writing IIR and
  3376. * the posting read. This should be rare enough to never
  3377. * trigger the 99% of 100,000 interrupts test for disabling
  3378. * stray interrupts.
  3379. */
  3380. iir = new_iir;
  3381. }
  3382. enable_rpm_wakeref_asserts(dev_priv);
  3383. return ret;
  3384. }
  3385. static void i965_irq_uninstall(struct drm_device * dev)
  3386. {
  3387. struct drm_i915_private *dev_priv = to_i915(dev);
  3388. int pipe;
  3389. if (!dev_priv)
  3390. return;
  3391. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3392. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3393. I915_WRITE(HWSTAM, 0xffffffff);
  3394. for_each_pipe(dev_priv, pipe)
  3395. I915_WRITE(PIPESTAT(pipe), 0);
  3396. I915_WRITE(IMR, 0xffffffff);
  3397. I915_WRITE(IER, 0x0);
  3398. for_each_pipe(dev_priv, pipe)
  3399. I915_WRITE(PIPESTAT(pipe),
  3400. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  3401. I915_WRITE(IIR, I915_READ(IIR));
  3402. }
  3403. /**
  3404. * intel_irq_init - initializes irq support
  3405. * @dev_priv: i915 device instance
  3406. *
  3407. * This function initializes all the irq support including work items, timers
  3408. * and all the vtables. It does not setup the interrupt itself though.
  3409. */
  3410. void intel_irq_init(struct drm_i915_private *dev_priv)
  3411. {
  3412. struct drm_device *dev = &dev_priv->drm;
  3413. intel_hpd_init_work(dev_priv);
  3414. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  3415. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3416. if (HAS_GUC_SCHED(dev_priv))
  3417. dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
  3418. /* Let's track the enabled rps events */
  3419. if (IS_VALLEYVIEW(dev_priv))
  3420. /* WaGsvRC0ResidencyMethod:vlv */
  3421. dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
  3422. else
  3423. dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
  3424. dev_priv->rps.pm_intr_keep = 0;
  3425. /*
  3426. * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
  3427. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3428. *
  3429. * TODO: verify if this can be reproduced on VLV,CHV.
  3430. */
  3431. if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
  3432. dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
  3433. if (INTEL_INFO(dev_priv)->gen >= 8)
  3434. dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
  3435. if (IS_GEN2(dev_priv)) {
  3436. /* Gen2 doesn't have a hardware frame counter */
  3437. dev->max_vblank_count = 0;
  3438. dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
  3439. } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
  3440. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3441. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3442. } else {
  3443. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3444. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3445. }
  3446. /*
  3447. * Opt out of the vblank disable timer on everything except gen2.
  3448. * Gen2 doesn't have a hardware frame counter and so depends on
  3449. * vblank interrupts to produce sane vblank seuquence numbers.
  3450. */
  3451. if (!IS_GEN2(dev_priv))
  3452. dev->vblank_disable_immediate = true;
  3453. /* Most platforms treat the display irq block as an always-on
  3454. * power domain. vlv/chv can disable it at runtime and need
  3455. * special care to avoid writing any of the display block registers
  3456. * outside of the power domain. We defer setting up the display irqs
  3457. * in this case to the runtime pm.
  3458. */
  3459. dev_priv->display_irqs_enabled = true;
  3460. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3461. dev_priv->display_irqs_enabled = false;
  3462. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  3463. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3464. if (IS_CHERRYVIEW(dev_priv)) {
  3465. dev->driver->irq_handler = cherryview_irq_handler;
  3466. dev->driver->irq_preinstall = cherryview_irq_preinstall;
  3467. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3468. dev->driver->irq_uninstall = cherryview_irq_uninstall;
  3469. dev->driver->enable_vblank = i965_enable_vblank;
  3470. dev->driver->disable_vblank = i965_disable_vblank;
  3471. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3472. } else if (IS_VALLEYVIEW(dev_priv)) {
  3473. dev->driver->irq_handler = valleyview_irq_handler;
  3474. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  3475. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3476. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  3477. dev->driver->enable_vblank = i965_enable_vblank;
  3478. dev->driver->disable_vblank = i965_disable_vblank;
  3479. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3480. } else if (INTEL_INFO(dev_priv)->gen >= 8) {
  3481. dev->driver->irq_handler = gen8_irq_handler;
  3482. dev->driver->irq_preinstall = gen8_irq_reset;
  3483. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3484. dev->driver->irq_uninstall = gen8_irq_uninstall;
  3485. dev->driver->enable_vblank = gen8_enable_vblank;
  3486. dev->driver->disable_vblank = gen8_disable_vblank;
  3487. if (IS_GEN9_LP(dev_priv))
  3488. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3489. else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
  3490. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3491. else
  3492. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3493. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3494. dev->driver->irq_handler = ironlake_irq_handler;
  3495. dev->driver->irq_preinstall = ironlake_irq_reset;
  3496. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3497. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3498. dev->driver->enable_vblank = ironlake_enable_vblank;
  3499. dev->driver->disable_vblank = ironlake_disable_vblank;
  3500. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3501. } else {
  3502. if (IS_GEN2(dev_priv)) {
  3503. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  3504. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3505. dev->driver->irq_handler = i8xx_irq_handler;
  3506. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  3507. dev->driver->enable_vblank = i8xx_enable_vblank;
  3508. dev->driver->disable_vblank = i8xx_disable_vblank;
  3509. } else if (IS_GEN3(dev_priv)) {
  3510. dev->driver->irq_preinstall = i915_irq_preinstall;
  3511. dev->driver->irq_postinstall = i915_irq_postinstall;
  3512. dev->driver->irq_uninstall = i915_irq_uninstall;
  3513. dev->driver->irq_handler = i915_irq_handler;
  3514. dev->driver->enable_vblank = i8xx_enable_vblank;
  3515. dev->driver->disable_vblank = i8xx_disable_vblank;
  3516. } else {
  3517. dev->driver->irq_preinstall = i965_irq_preinstall;
  3518. dev->driver->irq_postinstall = i965_irq_postinstall;
  3519. dev->driver->irq_uninstall = i965_irq_uninstall;
  3520. dev->driver->irq_handler = i965_irq_handler;
  3521. dev->driver->enable_vblank = i965_enable_vblank;
  3522. dev->driver->disable_vblank = i965_disable_vblank;
  3523. }
  3524. if (I915_HAS_HOTPLUG(dev_priv))
  3525. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3526. }
  3527. }
  3528. /**
  3529. * intel_irq_install - enables the hardware interrupt
  3530. * @dev_priv: i915 device instance
  3531. *
  3532. * This function enables the hardware interrupt handling, but leaves the hotplug
  3533. * handling still disabled. It is called after intel_irq_init().
  3534. *
  3535. * In the driver load and resume code we need working interrupts in a few places
  3536. * but don't want to deal with the hassle of concurrent probe and hotplug
  3537. * workers. Hence the split into this two-stage approach.
  3538. */
  3539. int intel_irq_install(struct drm_i915_private *dev_priv)
  3540. {
  3541. /*
  3542. * We enable some interrupt sources in our postinstall hooks, so mark
  3543. * interrupts as enabled _before_ actually enabling them to avoid
  3544. * special cases in our ordering checks.
  3545. */
  3546. dev_priv->pm.irqs_enabled = true;
  3547. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3548. }
  3549. /**
  3550. * intel_irq_uninstall - finilizes all irq handling
  3551. * @dev_priv: i915 device instance
  3552. *
  3553. * This stops interrupt and hotplug handling and unregisters and frees all
  3554. * resources acquired in the init functions.
  3555. */
  3556. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3557. {
  3558. drm_irq_uninstall(&dev_priv->drm);
  3559. intel_hpd_cancel_work(dev_priv);
  3560. dev_priv->pm.irqs_enabled = false;
  3561. }
  3562. /**
  3563. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  3564. * @dev_priv: i915 device instance
  3565. *
  3566. * This function is used to disable interrupts at runtime, both in the runtime
  3567. * pm and the system suspend/resume code.
  3568. */
  3569. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  3570. {
  3571. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  3572. dev_priv->pm.irqs_enabled = false;
  3573. synchronize_irq(dev_priv->drm.irq);
  3574. }
  3575. /**
  3576. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  3577. * @dev_priv: i915 device instance
  3578. *
  3579. * This function is used to enable interrupts at runtime, both in the runtime
  3580. * pm and the system suspend/resume code.
  3581. */
  3582. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  3583. {
  3584. dev_priv->pm.irqs_enabled = true;
  3585. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  3586. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  3587. }