render.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Eddie Dong <eddie.dong@intel.com>
  25. * Kevin Tian <kevin.tian@intel.com>
  26. *
  27. * Contributors:
  28. * Zhi Wang <zhi.a.wang@intel.com>
  29. * Changbin Du <changbin.du@intel.com>
  30. * Zhenyu Wang <zhenyuw@linux.intel.com>
  31. * Tina Zhang <tina.zhang@intel.com>
  32. * Bing Niu <bing.niu@intel.com>
  33. *
  34. */
  35. #include "i915_drv.h"
  36. #include "gvt.h"
  37. struct render_mmio {
  38. int ring_id;
  39. i915_reg_t reg;
  40. u32 mask;
  41. bool in_context;
  42. u32 value;
  43. };
  44. static struct render_mmio gen8_render_mmio_list[] = {
  45. {RCS, _MMIO(0x229c), 0xffff, false},
  46. {RCS, _MMIO(0x2248), 0x0, false},
  47. {RCS, _MMIO(0x2098), 0x0, false},
  48. {RCS, _MMIO(0x20c0), 0xffff, true},
  49. {RCS, _MMIO(0x24d0), 0, false},
  50. {RCS, _MMIO(0x24d4), 0, false},
  51. {RCS, _MMIO(0x24d8), 0, false},
  52. {RCS, _MMIO(0x24dc), 0, false},
  53. {RCS, _MMIO(0x24e0), 0, false},
  54. {RCS, _MMIO(0x24e4), 0, false},
  55. {RCS, _MMIO(0x24e8), 0, false},
  56. {RCS, _MMIO(0x24ec), 0, false},
  57. {RCS, _MMIO(0x24f0), 0, false},
  58. {RCS, _MMIO(0x24f4), 0, false},
  59. {RCS, _MMIO(0x24f8), 0, false},
  60. {RCS, _MMIO(0x24fc), 0, false},
  61. {RCS, _MMIO(0x7004), 0xffff, true},
  62. {RCS, _MMIO(0x7008), 0xffff, true},
  63. {RCS, _MMIO(0x7000), 0xffff, true},
  64. {RCS, _MMIO(0x7010), 0xffff, true},
  65. {RCS, _MMIO(0x7300), 0xffff, true},
  66. {RCS, _MMIO(0x83a4), 0xffff, true},
  67. {BCS, _MMIO(0x2229c), 0xffff, false},
  68. {BCS, _MMIO(0x2209c), 0xffff, false},
  69. {BCS, _MMIO(0x220c0), 0xffff, false},
  70. {BCS, _MMIO(0x22098), 0x0, false},
  71. {BCS, _MMIO(0x22028), 0x0, false},
  72. };
  73. static struct render_mmio gen9_render_mmio_list[] = {
  74. {RCS, _MMIO(0x229c), 0xffff, false},
  75. {RCS, _MMIO(0x2248), 0x0, false},
  76. {RCS, _MMIO(0x2098), 0x0, false},
  77. {RCS, _MMIO(0x20c0), 0xffff, true},
  78. {RCS, _MMIO(0x24d0), 0, false},
  79. {RCS, _MMIO(0x24d4), 0, false},
  80. {RCS, _MMIO(0x24d8), 0, false},
  81. {RCS, _MMIO(0x24dc), 0, false},
  82. {RCS, _MMIO(0x24e0), 0, false},
  83. {RCS, _MMIO(0x24e4), 0, false},
  84. {RCS, _MMIO(0x24e8), 0, false},
  85. {RCS, _MMIO(0x24ec), 0, false},
  86. {RCS, _MMIO(0x24f0), 0, false},
  87. {RCS, _MMIO(0x24f4), 0, false},
  88. {RCS, _MMIO(0x24f8), 0, false},
  89. {RCS, _MMIO(0x24fc), 0, false},
  90. {RCS, _MMIO(0x7004), 0xffff, true},
  91. {RCS, _MMIO(0x7008), 0xffff, true},
  92. {RCS, _MMIO(0x7000), 0xffff, true},
  93. {RCS, _MMIO(0x7010), 0xffff, true},
  94. {RCS, _MMIO(0x7300), 0xffff, true},
  95. {RCS, _MMIO(0x83a4), 0xffff, true},
  96. {RCS, _MMIO(0x40e0), 0, false},
  97. {RCS, _MMIO(0x40e4), 0, false},
  98. {RCS, _MMIO(0x2580), 0xffff, true},
  99. {RCS, _MMIO(0x7014), 0xffff, true},
  100. {RCS, _MMIO(0x20ec), 0xffff, false},
  101. {RCS, _MMIO(0xb118), 0, false},
  102. {RCS, _MMIO(0xe100), 0xffff, true},
  103. {RCS, _MMIO(0xe180), 0xffff, true},
  104. {RCS, _MMIO(0xe184), 0xffff, true},
  105. {RCS, _MMIO(0xe188), 0xffff, true},
  106. {RCS, _MMIO(0xe194), 0xffff, true},
  107. {RCS, _MMIO(0x4de0), 0, false},
  108. {RCS, _MMIO(0x4de4), 0, false},
  109. {RCS, _MMIO(0x4de8), 0, false},
  110. {RCS, _MMIO(0x4dec), 0, false},
  111. {RCS, _MMIO(0x4df0), 0, false},
  112. {RCS, _MMIO(0x4df4), 0, false},
  113. {BCS, _MMIO(0x2229c), 0xffff, false},
  114. {BCS, _MMIO(0x2209c), 0xffff, false},
  115. {BCS, _MMIO(0x220c0), 0xffff, false},
  116. {BCS, _MMIO(0x22098), 0x0, false},
  117. {BCS, _MMIO(0x22028), 0x0, false},
  118. {VCS2, _MMIO(0x1c028), 0xffff, false},
  119. {VECS, _MMIO(0x1a028), 0xffff, false},
  120. };
  121. static u32 gen9_render_mocs[I915_NUM_ENGINES][64];
  122. static u32 gen9_render_mocs_L3[32];
  123. static void handle_tlb_pending_event(struct intel_vgpu *vgpu, int ring_id)
  124. {
  125. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  126. enum forcewake_domains fw;
  127. i915_reg_t reg;
  128. u32 regs[] = {
  129. [RCS] = 0x4260,
  130. [VCS] = 0x4264,
  131. [VCS2] = 0x4268,
  132. [BCS] = 0x426c,
  133. [VECS] = 0x4270,
  134. };
  135. if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
  136. return;
  137. if (!test_and_clear_bit(ring_id, (void *)vgpu->tlb_handle_pending))
  138. return;
  139. reg = _MMIO(regs[ring_id]);
  140. /* WaForceWakeRenderDuringMmioTLBInvalidate:skl
  141. * we need to put a forcewake when invalidating RCS TLB caches,
  142. * otherwise device can go to RC6 state and interrupt invalidation
  143. * process
  144. */
  145. fw = intel_uncore_forcewake_for_reg(dev_priv, reg,
  146. FW_REG_READ | FW_REG_WRITE);
  147. if (ring_id == RCS && IS_SKYLAKE(dev_priv))
  148. fw |= FORCEWAKE_RENDER;
  149. intel_uncore_forcewake_get(dev_priv, fw);
  150. I915_WRITE_FW(reg, 0x1);
  151. if (wait_for_atomic((I915_READ_FW(reg) == 0), 50))
  152. gvt_vgpu_err("timeout in invalidate ring (%d) tlb\n", ring_id);
  153. else
  154. vgpu_vreg(vgpu, regs[ring_id]) = 0;
  155. intel_uncore_forcewake_put(dev_priv, fw);
  156. gvt_dbg_core("invalidate TLB for ring %d\n", ring_id);
  157. }
  158. static void load_mocs(struct intel_vgpu *vgpu, int ring_id)
  159. {
  160. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  161. i915_reg_t offset, l3_offset;
  162. u32 regs[] = {
  163. [RCS] = 0xc800,
  164. [VCS] = 0xc900,
  165. [VCS2] = 0xca00,
  166. [BCS] = 0xcc00,
  167. [VECS] = 0xcb00,
  168. };
  169. int i;
  170. if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
  171. return;
  172. if (!IS_SKYLAKE(dev_priv))
  173. return;
  174. offset.reg = regs[ring_id];
  175. for (i = 0; i < 64; i++) {
  176. gen9_render_mocs[ring_id][i] = I915_READ(offset);
  177. I915_WRITE(offset, vgpu_vreg(vgpu, offset));
  178. POSTING_READ(offset);
  179. offset.reg += 4;
  180. }
  181. if (ring_id == RCS) {
  182. l3_offset.reg = 0xb020;
  183. for (i = 0; i < 32; i++) {
  184. gen9_render_mocs_L3[i] = I915_READ(l3_offset);
  185. I915_WRITE(l3_offset, vgpu_vreg(vgpu, l3_offset));
  186. POSTING_READ(l3_offset);
  187. l3_offset.reg += 4;
  188. }
  189. }
  190. }
  191. static void restore_mocs(struct intel_vgpu *vgpu, int ring_id)
  192. {
  193. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  194. i915_reg_t offset, l3_offset;
  195. u32 regs[] = {
  196. [RCS] = 0xc800,
  197. [VCS] = 0xc900,
  198. [VCS2] = 0xca00,
  199. [BCS] = 0xcc00,
  200. [VECS] = 0xcb00,
  201. };
  202. int i;
  203. if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
  204. return;
  205. if (!IS_SKYLAKE(dev_priv))
  206. return;
  207. offset.reg = regs[ring_id];
  208. for (i = 0; i < 64; i++) {
  209. vgpu_vreg(vgpu, offset) = I915_READ(offset);
  210. I915_WRITE(offset, gen9_render_mocs[ring_id][i]);
  211. POSTING_READ(offset);
  212. offset.reg += 4;
  213. }
  214. if (ring_id == RCS) {
  215. l3_offset.reg = 0xb020;
  216. for (i = 0; i < 32; i++) {
  217. vgpu_vreg(vgpu, l3_offset) = I915_READ(l3_offset);
  218. I915_WRITE(l3_offset, gen9_render_mocs_L3[i]);
  219. POSTING_READ(l3_offset);
  220. l3_offset.reg += 4;
  221. }
  222. }
  223. }
  224. #define CTX_CONTEXT_CONTROL_VAL 0x03
  225. void intel_gvt_load_render_mmio(struct intel_vgpu *vgpu, int ring_id)
  226. {
  227. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  228. struct render_mmio *mmio;
  229. u32 v;
  230. int i, array_size;
  231. u32 *reg_state = vgpu->shadow_ctx->engine[ring_id].lrc_reg_state;
  232. u32 ctx_ctrl = reg_state[CTX_CONTEXT_CONTROL_VAL];
  233. u32 inhibit_mask =
  234. _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
  235. if (IS_SKYLAKE(vgpu->gvt->dev_priv)) {
  236. mmio = gen9_render_mmio_list;
  237. array_size = ARRAY_SIZE(gen9_render_mmio_list);
  238. load_mocs(vgpu, ring_id);
  239. } else {
  240. mmio = gen8_render_mmio_list;
  241. array_size = ARRAY_SIZE(gen8_render_mmio_list);
  242. }
  243. for (i = 0; i < array_size; i++, mmio++) {
  244. if (mmio->ring_id != ring_id)
  245. continue;
  246. mmio->value = I915_READ(mmio->reg);
  247. /*
  248. * if it is an inhibit context, load in_context mmio
  249. * into HW by mmio write. If it is not, skip this mmio
  250. * write.
  251. */
  252. if (mmio->in_context &&
  253. ((ctx_ctrl & inhibit_mask) != inhibit_mask) &&
  254. i915.enable_execlists)
  255. continue;
  256. if (mmio->mask)
  257. v = vgpu_vreg(vgpu, mmio->reg) | (mmio->mask << 16);
  258. else
  259. v = vgpu_vreg(vgpu, mmio->reg);
  260. I915_WRITE(mmio->reg, v);
  261. POSTING_READ(mmio->reg);
  262. gvt_dbg_render("load reg %x old %x new %x\n",
  263. i915_mmio_reg_offset(mmio->reg),
  264. mmio->value, v);
  265. }
  266. handle_tlb_pending_event(vgpu, ring_id);
  267. }
  268. void intel_gvt_restore_render_mmio(struct intel_vgpu *vgpu, int ring_id)
  269. {
  270. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  271. struct render_mmio *mmio;
  272. u32 v;
  273. int i, array_size;
  274. if (IS_SKYLAKE(dev_priv)) {
  275. mmio = gen9_render_mmio_list;
  276. array_size = ARRAY_SIZE(gen9_render_mmio_list);
  277. restore_mocs(vgpu, ring_id);
  278. } else {
  279. mmio = gen8_render_mmio_list;
  280. array_size = ARRAY_SIZE(gen8_render_mmio_list);
  281. }
  282. for (i = 0; i < array_size; i++, mmio++) {
  283. if (mmio->ring_id != ring_id)
  284. continue;
  285. vgpu_vreg(vgpu, mmio->reg) = I915_READ(mmio->reg);
  286. if (mmio->mask) {
  287. vgpu_vreg(vgpu, mmio->reg) &= ~(mmio->mask << 16);
  288. v = mmio->value | (mmio->mask << 16);
  289. } else
  290. v = mmio->value;
  291. I915_WRITE(mmio->reg, v);
  292. POSTING_READ(mmio->reg);
  293. gvt_dbg_render("restore reg %x old %x new %x\n",
  294. i915_mmio_reg_offset(mmio->reg),
  295. mmio->value, v);
  296. }
  297. }