handlers.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Eddie Dong <eddie.dong@intel.com>
  26. * Zhiyuan Lv <zhiyuan.lv@intel.com>
  27. *
  28. * Contributors:
  29. * Min He <min.he@intel.com>
  30. * Tina Zhang <tina.zhang@intel.com>
  31. * Pei Zhang <pei.zhang@intel.com>
  32. * Niu Bing <bing.niu@intel.com>
  33. * Ping Gao <ping.a.gao@intel.com>
  34. * Zhi Wang <zhi.a.wang@intel.com>
  35. *
  36. */
  37. #include "i915_drv.h"
  38. #include "gvt.h"
  39. #include "i915_pvinfo.h"
  40. /* XXX FIXME i915 has changed PP_XXX definition */
  41. #define PCH_PP_STATUS _MMIO(0xc7200)
  42. #define PCH_PP_CONTROL _MMIO(0xc7204)
  43. #define PCH_PP_ON_DELAYS _MMIO(0xc7208)
  44. #define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
  45. #define PCH_PP_DIVISOR _MMIO(0xc7210)
  46. /* Register contains RO bits */
  47. #define F_RO (1 << 0)
  48. /* Register contains graphics address */
  49. #define F_GMADR (1 << 1)
  50. /* Mode mask registers with high 16 bits as the mask bits */
  51. #define F_MODE_MASK (1 << 2)
  52. /* This reg can be accessed by GPU commands */
  53. #define F_CMD_ACCESS (1 << 3)
  54. /* This reg has been accessed by a VM */
  55. #define F_ACCESSED (1 << 4)
  56. /* This reg has been accessed through GPU commands */
  57. #define F_CMD_ACCESSED (1 << 5)
  58. /* This reg could be accessed by unaligned address */
  59. #define F_UNALIGN (1 << 6)
  60. unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
  61. {
  62. if (IS_BROADWELL(gvt->dev_priv))
  63. return D_BDW;
  64. else if (IS_SKYLAKE(gvt->dev_priv))
  65. return D_SKL;
  66. return 0;
  67. }
  68. bool intel_gvt_match_device(struct intel_gvt *gvt,
  69. unsigned long device)
  70. {
  71. return intel_gvt_get_device_type(gvt) & device;
  72. }
  73. static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
  74. void *p_data, unsigned int bytes)
  75. {
  76. memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
  77. }
  78. static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
  79. void *p_data, unsigned int bytes)
  80. {
  81. memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
  82. }
  83. static int new_mmio_info(struct intel_gvt *gvt,
  84. u32 offset, u32 flags, u32 size,
  85. u32 addr_mask, u32 ro_mask, u32 device,
  86. int (*read)(struct intel_vgpu *, unsigned int, void *, unsigned int),
  87. int (*write)(struct intel_vgpu *, unsigned int, void *, unsigned int))
  88. {
  89. struct intel_gvt_mmio_info *info, *p;
  90. u32 start, end, i;
  91. if (!intel_gvt_match_device(gvt, device))
  92. return 0;
  93. if (WARN_ON(!IS_ALIGNED(offset, 4)))
  94. return -EINVAL;
  95. start = offset;
  96. end = offset + size;
  97. for (i = start; i < end; i += 4) {
  98. info = kzalloc(sizeof(*info), GFP_KERNEL);
  99. if (!info)
  100. return -ENOMEM;
  101. info->offset = i;
  102. p = intel_gvt_find_mmio_info(gvt, info->offset);
  103. if (p)
  104. gvt_err("dup mmio definition offset %x\n",
  105. info->offset);
  106. info->size = size;
  107. info->length = (i + 4) < end ? 4 : (end - i);
  108. info->addr_mask = addr_mask;
  109. info->ro_mask = ro_mask;
  110. info->device = device;
  111. info->read = read ? read : intel_vgpu_default_mmio_read;
  112. info->write = write ? write : intel_vgpu_default_mmio_write;
  113. gvt->mmio.mmio_attribute[info->offset / 4] = flags;
  114. INIT_HLIST_NODE(&info->node);
  115. hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
  116. }
  117. return 0;
  118. }
  119. static int render_mmio_to_ring_id(struct intel_gvt *gvt, unsigned int reg)
  120. {
  121. enum intel_engine_id id;
  122. struct intel_engine_cs *engine;
  123. reg &= ~GENMASK(11, 0);
  124. for_each_engine(engine, gvt->dev_priv, id) {
  125. if (engine->mmio_base == reg)
  126. return id;
  127. }
  128. return -1;
  129. }
  130. #define offset_to_fence_num(offset) \
  131. ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
  132. #define fence_num_to_offset(num) \
  133. (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
  134. static void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
  135. {
  136. switch (reason) {
  137. case GVT_FAILSAFE_UNSUPPORTED_GUEST:
  138. pr_err("Detected your guest driver doesn't support GVT-g.\n");
  139. break;
  140. case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
  141. pr_err("Graphics resource is not enough for the guest\n");
  142. default:
  143. break;
  144. }
  145. pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
  146. vgpu->failsafe = true;
  147. }
  148. static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
  149. unsigned int fence_num, void *p_data, unsigned int bytes)
  150. {
  151. if (fence_num >= vgpu_fence_sz(vgpu)) {
  152. /* When guest access oob fence regs without access
  153. * pv_info first, we treat guest not supporting GVT,
  154. * and we will let vgpu enter failsafe mode.
  155. */
  156. if (!vgpu->pv_notified)
  157. enter_failsafe_mode(vgpu,
  158. GVT_FAILSAFE_UNSUPPORTED_GUEST);
  159. if (!vgpu->mmio.disable_warn_untrack) {
  160. gvt_vgpu_err("found oob fence register access\n");
  161. gvt_vgpu_err("total fence %d, access fence %d\n",
  162. vgpu_fence_sz(vgpu), fence_num);
  163. }
  164. memset(p_data, 0, bytes);
  165. return -EINVAL;
  166. }
  167. return 0;
  168. }
  169. static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
  170. void *p_data, unsigned int bytes)
  171. {
  172. int ret;
  173. ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
  174. p_data, bytes);
  175. if (ret)
  176. return ret;
  177. read_vreg(vgpu, off, p_data, bytes);
  178. return 0;
  179. }
  180. static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
  181. void *p_data, unsigned int bytes)
  182. {
  183. unsigned int fence_num = offset_to_fence_num(off);
  184. int ret;
  185. ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
  186. if (ret)
  187. return ret;
  188. write_vreg(vgpu, off, p_data, bytes);
  189. intel_vgpu_write_fence(vgpu, fence_num,
  190. vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
  191. return 0;
  192. }
  193. #define CALC_MODE_MASK_REG(old, new) \
  194. (((new) & GENMASK(31, 16)) \
  195. | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
  196. | ((new) & ((new) >> 16))))
  197. static int mul_force_wake_write(struct intel_vgpu *vgpu,
  198. unsigned int offset, void *p_data, unsigned int bytes)
  199. {
  200. u32 old, new;
  201. uint32_t ack_reg_offset;
  202. old = vgpu_vreg(vgpu, offset);
  203. new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
  204. if (IS_SKYLAKE(vgpu->gvt->dev_priv)) {
  205. switch (offset) {
  206. case FORCEWAKE_RENDER_GEN9_REG:
  207. ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
  208. break;
  209. case FORCEWAKE_BLITTER_GEN9_REG:
  210. ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
  211. break;
  212. case FORCEWAKE_MEDIA_GEN9_REG:
  213. ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
  214. break;
  215. default:
  216. /*should not hit here*/
  217. gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
  218. return -EINVAL;
  219. }
  220. } else {
  221. ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
  222. }
  223. vgpu_vreg(vgpu, offset) = new;
  224. vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
  225. return 0;
  226. }
  227. static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  228. void *p_data, unsigned int bytes)
  229. {
  230. unsigned int engine_mask = 0;
  231. u32 data;
  232. write_vreg(vgpu, offset, p_data, bytes);
  233. data = vgpu_vreg(vgpu, offset);
  234. if (data & GEN6_GRDOM_FULL) {
  235. gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
  236. engine_mask = ALL_ENGINES;
  237. } else {
  238. if (data & GEN6_GRDOM_RENDER) {
  239. gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
  240. engine_mask |= (1 << RCS);
  241. }
  242. if (data & GEN6_GRDOM_MEDIA) {
  243. gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
  244. engine_mask |= (1 << VCS);
  245. }
  246. if (data & GEN6_GRDOM_BLT) {
  247. gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
  248. engine_mask |= (1 << BCS);
  249. }
  250. if (data & GEN6_GRDOM_VECS) {
  251. gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
  252. engine_mask |= (1 << VECS);
  253. }
  254. if (data & GEN8_GRDOM_MEDIA2) {
  255. gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
  256. if (HAS_BSD2(vgpu->gvt->dev_priv))
  257. engine_mask |= (1 << VCS2);
  258. }
  259. }
  260. intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
  261. return 0;
  262. }
  263. static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  264. void *p_data, unsigned int bytes)
  265. {
  266. return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
  267. }
  268. static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  269. void *p_data, unsigned int bytes)
  270. {
  271. return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
  272. }
  273. static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
  274. unsigned int offset, void *p_data, unsigned int bytes)
  275. {
  276. write_vreg(vgpu, offset, p_data, bytes);
  277. if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
  278. vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
  279. vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
  280. vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
  281. vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
  282. } else
  283. vgpu_vreg(vgpu, PCH_PP_STATUS) &=
  284. ~(PP_ON | PP_SEQUENCE_POWER_DOWN
  285. | PP_CYCLE_DELAY_ACTIVE);
  286. return 0;
  287. }
  288. static int transconf_mmio_write(struct intel_vgpu *vgpu,
  289. unsigned int offset, void *p_data, unsigned int bytes)
  290. {
  291. write_vreg(vgpu, offset, p_data, bytes);
  292. if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
  293. vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
  294. else
  295. vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
  296. return 0;
  297. }
  298. static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  299. void *p_data, unsigned int bytes)
  300. {
  301. write_vreg(vgpu, offset, p_data, bytes);
  302. if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
  303. vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
  304. else
  305. vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
  306. if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
  307. vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
  308. else
  309. vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
  310. return 0;
  311. }
  312. static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  313. void *p_data, unsigned int bytes)
  314. {
  315. *(u32 *)p_data = (1 << 17);
  316. return 0;
  317. }
  318. static int dpy_reg_mmio_read_2(struct intel_vgpu *vgpu, unsigned int offset,
  319. void *p_data, unsigned int bytes)
  320. {
  321. *(u32 *)p_data = 3;
  322. return 0;
  323. }
  324. static int dpy_reg_mmio_read_3(struct intel_vgpu *vgpu, unsigned int offset,
  325. void *p_data, unsigned int bytes)
  326. {
  327. *(u32 *)p_data = (0x2f << 16);
  328. return 0;
  329. }
  330. static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  331. void *p_data, unsigned int bytes)
  332. {
  333. u32 data;
  334. write_vreg(vgpu, offset, p_data, bytes);
  335. data = vgpu_vreg(vgpu, offset);
  336. if (data & PIPECONF_ENABLE)
  337. vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
  338. else
  339. vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
  340. intel_gvt_check_vblank_emulation(vgpu->gvt);
  341. return 0;
  342. }
  343. /* ascendingly sorted */
  344. static i915_reg_t force_nonpriv_white_list[] = {
  345. GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
  346. GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
  347. GEN8_CS_CHICKEN1,//_MMIO(0x2580)
  348. _MMIO(0x2690),
  349. _MMIO(0x2694),
  350. _MMIO(0x2698),
  351. _MMIO(0x4de0),
  352. _MMIO(0x4de4),
  353. _MMIO(0x4dfc),
  354. GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
  355. _MMIO(0x7014),
  356. HDC_CHICKEN0,//_MMIO(0x7300)
  357. GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
  358. _MMIO(0x7700),
  359. _MMIO(0x7704),
  360. _MMIO(0x7708),
  361. _MMIO(0x770c),
  362. _MMIO(0xb110),
  363. GEN8_L3SQCREG4,//_MMIO(0xb118)
  364. _MMIO(0xe100),
  365. _MMIO(0xe18c),
  366. _MMIO(0xe48c),
  367. _MMIO(0xe5f4),
  368. };
  369. /* a simple bsearch */
  370. static inline bool in_whitelist(unsigned int reg)
  371. {
  372. int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
  373. i915_reg_t *array = force_nonpriv_white_list;
  374. while (left < right) {
  375. int mid = (left + right)/2;
  376. if (reg > array[mid].reg)
  377. left = mid + 1;
  378. else if (reg < array[mid].reg)
  379. right = mid;
  380. else
  381. return true;
  382. }
  383. return false;
  384. }
  385. static int force_nonpriv_write(struct intel_vgpu *vgpu,
  386. unsigned int offset, void *p_data, unsigned int bytes)
  387. {
  388. u32 reg_nonpriv = *(u32 *)p_data;
  389. int ret = -EINVAL;
  390. if ((bytes != 4) || ((offset & (bytes - 1)) != 0)) {
  391. gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
  392. vgpu->id, offset, bytes);
  393. return ret;
  394. }
  395. if (in_whitelist(reg_nonpriv)) {
  396. ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
  397. bytes);
  398. } else {
  399. gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x\n",
  400. vgpu->id, reg_nonpriv);
  401. }
  402. return ret;
  403. }
  404. static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  405. void *p_data, unsigned int bytes)
  406. {
  407. write_vreg(vgpu, offset, p_data, bytes);
  408. if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
  409. vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
  410. } else {
  411. vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
  412. if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
  413. vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
  414. &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
  415. }
  416. return 0;
  417. }
  418. static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
  419. unsigned int offset, void *p_data, unsigned int bytes)
  420. {
  421. vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
  422. return 0;
  423. }
  424. #define FDI_LINK_TRAIN_PATTERN1 0
  425. #define FDI_LINK_TRAIN_PATTERN2 1
  426. static int fdi_auto_training_started(struct intel_vgpu *vgpu)
  427. {
  428. u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
  429. u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
  430. u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
  431. if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
  432. (rx_ctl & FDI_RX_ENABLE) &&
  433. (rx_ctl & FDI_AUTO_TRAINING) &&
  434. (tx_ctl & DP_TP_CTL_ENABLE) &&
  435. (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
  436. return 1;
  437. else
  438. return 0;
  439. }
  440. static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
  441. enum pipe pipe, unsigned int train_pattern)
  442. {
  443. i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
  444. unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
  445. unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
  446. unsigned int fdi_iir_check_bits;
  447. fdi_rx_imr = FDI_RX_IMR(pipe);
  448. fdi_tx_ctl = FDI_TX_CTL(pipe);
  449. fdi_rx_ctl = FDI_RX_CTL(pipe);
  450. if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
  451. fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
  452. fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
  453. fdi_iir_check_bits = FDI_RX_BIT_LOCK;
  454. } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
  455. fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
  456. fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
  457. fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
  458. } else {
  459. gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
  460. return -EINVAL;
  461. }
  462. fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
  463. fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
  464. /* If imr bit has been masked */
  465. if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
  466. return 0;
  467. if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
  468. == fdi_tx_check_bits)
  469. && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
  470. == fdi_rx_check_bits))
  471. return 1;
  472. else
  473. return 0;
  474. }
  475. #define INVALID_INDEX (~0U)
  476. static unsigned int calc_index(unsigned int offset, unsigned int start,
  477. unsigned int next, unsigned int end, i915_reg_t i915_end)
  478. {
  479. unsigned int range = next - start;
  480. if (!end)
  481. end = i915_mmio_reg_offset(i915_end);
  482. if (offset < start || offset > end)
  483. return INVALID_INDEX;
  484. offset -= start;
  485. return offset / range;
  486. }
  487. #define FDI_RX_CTL_TO_PIPE(offset) \
  488. calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
  489. #define FDI_TX_CTL_TO_PIPE(offset) \
  490. calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
  491. #define FDI_RX_IMR_TO_PIPE(offset) \
  492. calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
  493. static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
  494. unsigned int offset, void *p_data, unsigned int bytes)
  495. {
  496. i915_reg_t fdi_rx_iir;
  497. unsigned int index;
  498. int ret;
  499. if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
  500. index = FDI_RX_CTL_TO_PIPE(offset);
  501. else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
  502. index = FDI_TX_CTL_TO_PIPE(offset);
  503. else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
  504. index = FDI_RX_IMR_TO_PIPE(offset);
  505. else {
  506. gvt_vgpu_err("Unsupport registers %x\n", offset);
  507. return -EINVAL;
  508. }
  509. write_vreg(vgpu, offset, p_data, bytes);
  510. fdi_rx_iir = FDI_RX_IIR(index);
  511. ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
  512. if (ret < 0)
  513. return ret;
  514. if (ret)
  515. vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
  516. ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
  517. if (ret < 0)
  518. return ret;
  519. if (ret)
  520. vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
  521. if (offset == _FDI_RXA_CTL)
  522. if (fdi_auto_training_started(vgpu))
  523. vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
  524. DP_TP_STATUS_AUTOTRAIN_DONE;
  525. return 0;
  526. }
  527. #define DP_TP_CTL_TO_PORT(offset) \
  528. calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
  529. static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  530. void *p_data, unsigned int bytes)
  531. {
  532. i915_reg_t status_reg;
  533. unsigned int index;
  534. u32 data;
  535. write_vreg(vgpu, offset, p_data, bytes);
  536. index = DP_TP_CTL_TO_PORT(offset);
  537. data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
  538. if (data == 0x2) {
  539. status_reg = DP_TP_STATUS(index);
  540. vgpu_vreg(vgpu, status_reg) |= (1 << 25);
  541. }
  542. return 0;
  543. }
  544. static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
  545. unsigned int offset, void *p_data, unsigned int bytes)
  546. {
  547. u32 reg_val;
  548. u32 sticky_mask;
  549. reg_val = *((u32 *)p_data);
  550. sticky_mask = GENMASK(27, 26) | (1 << 24);
  551. vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
  552. (vgpu_vreg(vgpu, offset) & sticky_mask);
  553. vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
  554. return 0;
  555. }
  556. static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
  557. unsigned int offset, void *p_data, unsigned int bytes)
  558. {
  559. u32 data;
  560. write_vreg(vgpu, offset, p_data, bytes);
  561. data = vgpu_vreg(vgpu, offset);
  562. if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
  563. vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  564. return 0;
  565. }
  566. static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
  567. unsigned int offset, void *p_data, unsigned int bytes)
  568. {
  569. u32 data;
  570. write_vreg(vgpu, offset, p_data, bytes);
  571. data = vgpu_vreg(vgpu, offset);
  572. if (data & FDI_MPHY_IOSFSB_RESET_CTL)
  573. vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
  574. else
  575. vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
  576. return 0;
  577. }
  578. #define DSPSURF_TO_PIPE(offset) \
  579. calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
  580. static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  581. void *p_data, unsigned int bytes)
  582. {
  583. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  584. unsigned int index = DSPSURF_TO_PIPE(offset);
  585. i915_reg_t surflive_reg = DSPSURFLIVE(index);
  586. int flip_event[] = {
  587. [PIPE_A] = PRIMARY_A_FLIP_DONE,
  588. [PIPE_B] = PRIMARY_B_FLIP_DONE,
  589. [PIPE_C] = PRIMARY_C_FLIP_DONE,
  590. };
  591. write_vreg(vgpu, offset, p_data, bytes);
  592. vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
  593. set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
  594. return 0;
  595. }
  596. #define SPRSURF_TO_PIPE(offset) \
  597. calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
  598. static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  599. void *p_data, unsigned int bytes)
  600. {
  601. unsigned int index = SPRSURF_TO_PIPE(offset);
  602. i915_reg_t surflive_reg = SPRSURFLIVE(index);
  603. int flip_event[] = {
  604. [PIPE_A] = SPRITE_A_FLIP_DONE,
  605. [PIPE_B] = SPRITE_B_FLIP_DONE,
  606. [PIPE_C] = SPRITE_C_FLIP_DONE,
  607. };
  608. write_vreg(vgpu, offset, p_data, bytes);
  609. vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
  610. set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
  611. return 0;
  612. }
  613. static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
  614. unsigned int reg)
  615. {
  616. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  617. enum intel_gvt_event_type event;
  618. if (reg == _DPA_AUX_CH_CTL)
  619. event = AUX_CHANNEL_A;
  620. else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
  621. event = AUX_CHANNEL_B;
  622. else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
  623. event = AUX_CHANNEL_C;
  624. else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
  625. event = AUX_CHANNEL_D;
  626. else {
  627. WARN_ON(true);
  628. return -EINVAL;
  629. }
  630. intel_vgpu_trigger_virtual_event(vgpu, event);
  631. return 0;
  632. }
  633. static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
  634. unsigned int reg, int len, bool data_valid)
  635. {
  636. /* mark transaction done */
  637. value |= DP_AUX_CH_CTL_DONE;
  638. value &= ~DP_AUX_CH_CTL_SEND_BUSY;
  639. value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
  640. if (data_valid)
  641. value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
  642. else
  643. value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
  644. /* message size */
  645. value &= ~(0xf << 20);
  646. value |= (len << 20);
  647. vgpu_vreg(vgpu, reg) = value;
  648. if (value & DP_AUX_CH_CTL_INTERRUPT)
  649. return trigger_aux_channel_interrupt(vgpu, reg);
  650. return 0;
  651. }
  652. static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
  653. uint8_t t)
  654. {
  655. if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
  656. /* training pattern 1 for CR */
  657. /* set LANE0_CR_DONE, LANE1_CR_DONE */
  658. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
  659. /* set LANE2_CR_DONE, LANE3_CR_DONE */
  660. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
  661. } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
  662. DPCD_TRAINING_PATTERN_2) {
  663. /* training pattern 2 for EQ */
  664. /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
  665. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
  666. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
  667. /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
  668. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
  669. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
  670. /* set INTERLANE_ALIGN_DONE */
  671. dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
  672. DPCD_INTERLANE_ALIGN_DONE;
  673. } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
  674. DPCD_LINK_TRAINING_DISABLED) {
  675. /* finish link training */
  676. /* set sink status as synchronized */
  677. dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
  678. }
  679. }
  680. #define _REG_HSW_DP_AUX_CH_CTL(dp) \
  681. ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
  682. #define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
  683. #define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
  684. #define dpy_is_valid_port(port) \
  685. (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
  686. static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
  687. unsigned int offset, void *p_data, unsigned int bytes)
  688. {
  689. struct intel_vgpu_display *display = &vgpu->display;
  690. int msg, addr, ctrl, op, len;
  691. int port_index = OFFSET_TO_DP_AUX_PORT(offset);
  692. struct intel_vgpu_dpcd_data *dpcd = NULL;
  693. struct intel_vgpu_port *port = NULL;
  694. u32 data;
  695. if (!dpy_is_valid_port(port_index)) {
  696. gvt_vgpu_err("Unsupported DP port access!\n");
  697. return 0;
  698. }
  699. write_vreg(vgpu, offset, p_data, bytes);
  700. data = vgpu_vreg(vgpu, offset);
  701. if (IS_SKYLAKE(vgpu->gvt->dev_priv) &&
  702. offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
  703. /* SKL DPB/C/D aux ctl register changed */
  704. return 0;
  705. } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
  706. offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
  707. /* write to the data registers */
  708. return 0;
  709. }
  710. if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
  711. /* just want to clear the sticky bits */
  712. vgpu_vreg(vgpu, offset) = 0;
  713. return 0;
  714. }
  715. port = &display->ports[port_index];
  716. dpcd = port->dpcd;
  717. /* read out message from DATA1 register */
  718. msg = vgpu_vreg(vgpu, offset + 4);
  719. addr = (msg >> 8) & 0xffff;
  720. ctrl = (msg >> 24) & 0xff;
  721. len = msg & 0xff;
  722. op = ctrl >> 4;
  723. if (op == GVT_AUX_NATIVE_WRITE) {
  724. int t;
  725. uint8_t buf[16];
  726. if ((addr + len + 1) >= DPCD_SIZE) {
  727. /*
  728. * Write request exceeds what we supported,
  729. * DCPD spec: When a Source Device is writing a DPCD
  730. * address not supported by the Sink Device, the Sink
  731. * Device shall reply with AUX NACK and “M” equal to
  732. * zero.
  733. */
  734. /* NAK the write */
  735. vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
  736. dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
  737. return 0;
  738. }
  739. /*
  740. * Write request format: (command + address) occupies
  741. * 3 bytes, followed by (len + 1) bytes of data.
  742. */
  743. if (WARN_ON((len + 4) > AUX_BURST_SIZE))
  744. return -EINVAL;
  745. /* unpack data from vreg to buf */
  746. for (t = 0; t < 4; t++) {
  747. u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
  748. buf[t * 4] = (r >> 24) & 0xff;
  749. buf[t * 4 + 1] = (r >> 16) & 0xff;
  750. buf[t * 4 + 2] = (r >> 8) & 0xff;
  751. buf[t * 4 + 3] = r & 0xff;
  752. }
  753. /* write to virtual DPCD */
  754. if (dpcd && dpcd->data_valid) {
  755. for (t = 0; t <= len; t++) {
  756. int p = addr + t;
  757. dpcd->data[p] = buf[t];
  758. /* check for link training */
  759. if (p == DPCD_TRAINING_PATTERN_SET)
  760. dp_aux_ch_ctl_link_training(dpcd,
  761. buf[t]);
  762. }
  763. }
  764. /* ACK the write */
  765. vgpu_vreg(vgpu, offset + 4) = 0;
  766. dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
  767. dpcd && dpcd->data_valid);
  768. return 0;
  769. }
  770. if (op == GVT_AUX_NATIVE_READ) {
  771. int idx, i, ret = 0;
  772. if ((addr + len + 1) >= DPCD_SIZE) {
  773. /*
  774. * read request exceeds what we supported
  775. * DPCD spec: A Sink Device receiving a Native AUX CH
  776. * read request for an unsupported DPCD address must
  777. * reply with an AUX ACK and read data set equal to
  778. * zero instead of replying with AUX NACK.
  779. */
  780. /* ACK the READ*/
  781. vgpu_vreg(vgpu, offset + 4) = 0;
  782. vgpu_vreg(vgpu, offset + 8) = 0;
  783. vgpu_vreg(vgpu, offset + 12) = 0;
  784. vgpu_vreg(vgpu, offset + 16) = 0;
  785. vgpu_vreg(vgpu, offset + 20) = 0;
  786. dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
  787. true);
  788. return 0;
  789. }
  790. for (idx = 1; idx <= 5; idx++) {
  791. /* clear the data registers */
  792. vgpu_vreg(vgpu, offset + 4 * idx) = 0;
  793. }
  794. /*
  795. * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
  796. */
  797. if (WARN_ON((len + 2) > AUX_BURST_SIZE))
  798. return -EINVAL;
  799. /* read from virtual DPCD to vreg */
  800. /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
  801. if (dpcd && dpcd->data_valid) {
  802. for (i = 1; i <= (len + 1); i++) {
  803. int t;
  804. t = dpcd->data[addr + i - 1];
  805. t <<= (24 - 8 * (i % 4));
  806. ret |= t;
  807. if ((i % 4 == 3) || (i == (len + 1))) {
  808. vgpu_vreg(vgpu, offset +
  809. (i / 4 + 1) * 4) = ret;
  810. ret = 0;
  811. }
  812. }
  813. }
  814. dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
  815. dpcd && dpcd->data_valid);
  816. return 0;
  817. }
  818. /* i2c transaction starts */
  819. intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
  820. if (data & DP_AUX_CH_CTL_INTERRUPT)
  821. trigger_aux_channel_interrupt(vgpu, offset);
  822. return 0;
  823. }
  824. static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
  825. void *p_data, unsigned int bytes)
  826. {
  827. *(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
  828. write_vreg(vgpu, offset, p_data, bytes);
  829. return 0;
  830. }
  831. static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  832. void *p_data, unsigned int bytes)
  833. {
  834. bool vga_disable;
  835. write_vreg(vgpu, offset, p_data, bytes);
  836. vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
  837. gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
  838. vga_disable ? "Disable" : "Enable");
  839. return 0;
  840. }
  841. static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
  842. unsigned int sbi_offset)
  843. {
  844. struct intel_vgpu_display *display = &vgpu->display;
  845. int num = display->sbi.number;
  846. int i;
  847. for (i = 0; i < num; ++i)
  848. if (display->sbi.registers[i].offset == sbi_offset)
  849. break;
  850. if (i == num)
  851. return 0;
  852. return display->sbi.registers[i].value;
  853. }
  854. static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
  855. unsigned int offset, u32 value)
  856. {
  857. struct intel_vgpu_display *display = &vgpu->display;
  858. int num = display->sbi.number;
  859. int i;
  860. for (i = 0; i < num; ++i) {
  861. if (display->sbi.registers[i].offset == offset)
  862. break;
  863. }
  864. if (i == num) {
  865. if (num == SBI_REG_MAX) {
  866. gvt_vgpu_err("SBI caching meets maximum limits\n");
  867. return;
  868. }
  869. display->sbi.number++;
  870. }
  871. display->sbi.registers[i].offset = offset;
  872. display->sbi.registers[i].value = value;
  873. }
  874. static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  875. void *p_data, unsigned int bytes)
  876. {
  877. if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
  878. SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
  879. unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
  880. SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
  881. vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
  882. sbi_offset);
  883. }
  884. read_vreg(vgpu, offset, p_data, bytes);
  885. return 0;
  886. }
  887. static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  888. void *p_data, unsigned int bytes)
  889. {
  890. u32 data;
  891. write_vreg(vgpu, offset, p_data, bytes);
  892. data = vgpu_vreg(vgpu, offset);
  893. data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
  894. data |= SBI_READY;
  895. data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
  896. data |= SBI_RESPONSE_SUCCESS;
  897. vgpu_vreg(vgpu, offset) = data;
  898. if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
  899. SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
  900. unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
  901. SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
  902. write_virtual_sbi_register(vgpu, sbi_offset,
  903. vgpu_vreg(vgpu, SBI_DATA));
  904. }
  905. return 0;
  906. }
  907. #define _vgtif_reg(x) \
  908. (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
  909. static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  910. void *p_data, unsigned int bytes)
  911. {
  912. bool invalid_read = false;
  913. read_vreg(vgpu, offset, p_data, bytes);
  914. switch (offset) {
  915. case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
  916. if (offset + bytes > _vgtif_reg(vgt_id) + 4)
  917. invalid_read = true;
  918. break;
  919. case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
  920. _vgtif_reg(avail_rs.fence_num):
  921. if (offset + bytes >
  922. _vgtif_reg(avail_rs.fence_num) + 4)
  923. invalid_read = true;
  924. break;
  925. case 0x78010: /* vgt_caps */
  926. case 0x7881c:
  927. break;
  928. default:
  929. invalid_read = true;
  930. break;
  931. }
  932. if (invalid_read)
  933. gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
  934. offset, bytes, *(u32 *)p_data);
  935. vgpu->pv_notified = true;
  936. return 0;
  937. }
  938. static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
  939. {
  940. int ret = 0;
  941. switch (notification) {
  942. case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
  943. ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
  944. break;
  945. case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
  946. ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
  947. break;
  948. case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
  949. ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
  950. break;
  951. case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
  952. ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
  953. break;
  954. case VGT_G2V_EXECLIST_CONTEXT_CREATE:
  955. case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
  956. case 1: /* Remove this in guest driver. */
  957. break;
  958. default:
  959. gvt_vgpu_err("Invalid PV notification %d\n", notification);
  960. }
  961. return ret;
  962. }
  963. static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
  964. {
  965. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  966. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  967. char *env[3] = {NULL, NULL, NULL};
  968. char vmid_str[20];
  969. char display_ready_str[20];
  970. snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
  971. env[0] = display_ready_str;
  972. snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
  973. env[1] = vmid_str;
  974. return kobject_uevent_env(kobj, KOBJ_ADD, env);
  975. }
  976. static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  977. void *p_data, unsigned int bytes)
  978. {
  979. u32 data;
  980. int ret;
  981. write_vreg(vgpu, offset, p_data, bytes);
  982. data = vgpu_vreg(vgpu, offset);
  983. switch (offset) {
  984. case _vgtif_reg(display_ready):
  985. send_display_ready_uevent(vgpu, data ? 1 : 0);
  986. break;
  987. case _vgtif_reg(g2v_notify):
  988. ret = handle_g2v_notification(vgpu, data);
  989. break;
  990. /* add xhot and yhot to handled list to avoid error log */
  991. case 0x78830:
  992. case 0x78834:
  993. case _vgtif_reg(pdp[0].lo):
  994. case _vgtif_reg(pdp[0].hi):
  995. case _vgtif_reg(pdp[1].lo):
  996. case _vgtif_reg(pdp[1].hi):
  997. case _vgtif_reg(pdp[2].lo):
  998. case _vgtif_reg(pdp[2].hi):
  999. case _vgtif_reg(pdp[3].lo):
  1000. case _vgtif_reg(pdp[3].hi):
  1001. case _vgtif_reg(execlist_context_descriptor_lo):
  1002. case _vgtif_reg(execlist_context_descriptor_hi):
  1003. break;
  1004. case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
  1005. enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
  1006. break;
  1007. default:
  1008. gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
  1009. offset, bytes, data);
  1010. break;
  1011. }
  1012. return 0;
  1013. }
  1014. static int pf_write(struct intel_vgpu *vgpu,
  1015. unsigned int offset, void *p_data, unsigned int bytes)
  1016. {
  1017. u32 val = *(u32 *)p_data;
  1018. if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
  1019. offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
  1020. offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
  1021. WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
  1022. vgpu->id);
  1023. return 0;
  1024. }
  1025. return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
  1026. }
  1027. static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
  1028. unsigned int offset, void *p_data, unsigned int bytes)
  1029. {
  1030. write_vreg(vgpu, offset, p_data, bytes);
  1031. if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_ENABLE_REQUEST)
  1032. vgpu_vreg(vgpu, offset) |= HSW_PWR_WELL_STATE_ENABLED;
  1033. else
  1034. vgpu_vreg(vgpu, offset) &= ~HSW_PWR_WELL_STATE_ENABLED;
  1035. return 0;
  1036. }
  1037. static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
  1038. unsigned int offset, void *p_data, unsigned int bytes)
  1039. {
  1040. write_vreg(vgpu, offset, p_data, bytes);
  1041. if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
  1042. vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
  1043. return 0;
  1044. }
  1045. static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
  1046. void *p_data, unsigned int bytes)
  1047. {
  1048. u32 mode;
  1049. write_vreg(vgpu, offset, p_data, bytes);
  1050. mode = vgpu_vreg(vgpu, offset);
  1051. if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
  1052. WARN_ONCE(1, "VM(%d): iGVT-g doesn't supporte GuC\n",
  1053. vgpu->id);
  1054. return 0;
  1055. }
  1056. return 0;
  1057. }
  1058. static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
  1059. void *p_data, unsigned int bytes)
  1060. {
  1061. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1062. u32 trtte = *(u32 *)p_data;
  1063. if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
  1064. WARN(1, "VM(%d): Use physical address for TRTT!\n",
  1065. vgpu->id);
  1066. return -EINVAL;
  1067. }
  1068. write_vreg(vgpu, offset, p_data, bytes);
  1069. /* TRTTE is not per-context */
  1070. I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
  1071. return 0;
  1072. }
  1073. static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
  1074. void *p_data, unsigned int bytes)
  1075. {
  1076. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1077. u32 val = *(u32 *)p_data;
  1078. if (val & 1) {
  1079. /* unblock hw logic */
  1080. I915_WRITE(_MMIO(offset), val);
  1081. }
  1082. write_vreg(vgpu, offset, p_data, bytes);
  1083. return 0;
  1084. }
  1085. static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
  1086. void *p_data, unsigned int bytes)
  1087. {
  1088. u32 v = 0;
  1089. if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
  1090. v |= (1 << 0);
  1091. if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
  1092. v |= (1 << 8);
  1093. if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
  1094. v |= (1 << 16);
  1095. if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
  1096. v |= (1 << 24);
  1097. vgpu_vreg(vgpu, offset) = v;
  1098. return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
  1099. }
  1100. static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
  1101. void *p_data, unsigned int bytes)
  1102. {
  1103. u32 value = *(u32 *)p_data;
  1104. u32 cmd = value & 0xff;
  1105. u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
  1106. switch (cmd) {
  1107. case GEN9_PCODE_READ_MEM_LATENCY:
  1108. if (IS_SKYLAKE(vgpu->gvt->dev_priv)) {
  1109. /**
  1110. * "Read memory latency" command on gen9.
  1111. * Below memory latency values are read
  1112. * from skylake platform.
  1113. */
  1114. if (!*data0)
  1115. *data0 = 0x1e1a1100;
  1116. else
  1117. *data0 = 0x61514b3d;
  1118. }
  1119. break;
  1120. case SKL_PCODE_CDCLK_CONTROL:
  1121. if (IS_SKYLAKE(vgpu->gvt->dev_priv))
  1122. *data0 = SKL_CDCLK_READY_FOR_CHANGE;
  1123. break;
  1124. case GEN6_PCODE_READ_RC6VIDS:
  1125. *data0 |= 0x1;
  1126. break;
  1127. }
  1128. gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
  1129. vgpu->id, value, *data0);
  1130. /**
  1131. * PCODE_READY clear means ready for pcode read/write,
  1132. * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
  1133. * always emulate as pcode read/write success and ready for access
  1134. * anytime, since we don't touch real physical registers here.
  1135. */
  1136. value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
  1137. return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
  1138. }
  1139. static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
  1140. unsigned int offset, void *p_data, unsigned int bytes)
  1141. {
  1142. u32 v = *(u32 *)p_data;
  1143. v &= (1 << 31) | (1 << 29) | (1 << 9) |
  1144. (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
  1145. v |= (v >> 1);
  1146. return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
  1147. }
  1148. static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
  1149. void *p_data, unsigned int bytes)
  1150. {
  1151. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1152. i915_reg_t reg = {.reg = offset};
  1153. switch (offset) {
  1154. case 0x4ddc:
  1155. vgpu_vreg(vgpu, offset) = 0x8000003c;
  1156. /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl */
  1157. I915_WRITE(reg, vgpu_vreg(vgpu, offset));
  1158. break;
  1159. case 0x42080:
  1160. vgpu_vreg(vgpu, offset) = 0x8000;
  1161. /* WaCompressedResourceDisplayNewHashMode:skl */
  1162. I915_WRITE(reg, vgpu_vreg(vgpu, offset));
  1163. break;
  1164. default:
  1165. return -EINVAL;
  1166. }
  1167. return 0;
  1168. }
  1169. static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
  1170. void *p_data, unsigned int bytes)
  1171. {
  1172. u32 v = *(u32 *)p_data;
  1173. /* other bits are MBZ. */
  1174. v &= (1 << 31) | (1 << 30);
  1175. v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
  1176. vgpu_vreg(vgpu, offset) = v;
  1177. return 0;
  1178. }
  1179. static int ring_timestamp_mmio_read(struct intel_vgpu *vgpu,
  1180. unsigned int offset, void *p_data, unsigned int bytes)
  1181. {
  1182. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1183. vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
  1184. return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
  1185. }
  1186. static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  1187. void *p_data, unsigned int bytes)
  1188. {
  1189. int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
  1190. struct intel_vgpu_execlist *execlist;
  1191. u32 data = *(u32 *)p_data;
  1192. int ret = 0;
  1193. if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
  1194. return -EINVAL;
  1195. execlist = &vgpu->execlist[ring_id];
  1196. execlist->elsp_dwords.data[execlist->elsp_dwords.index] = data;
  1197. if (execlist->elsp_dwords.index == 3) {
  1198. ret = intel_vgpu_submit_execlist(vgpu, ring_id);
  1199. if(ret)
  1200. gvt_vgpu_err("fail submit workload on ring %d\n",
  1201. ring_id);
  1202. }
  1203. ++execlist->elsp_dwords.index;
  1204. execlist->elsp_dwords.index &= 0x3;
  1205. return ret;
  1206. }
  1207. static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  1208. void *p_data, unsigned int bytes)
  1209. {
  1210. u32 data = *(u32 *)p_data;
  1211. int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
  1212. bool enable_execlist;
  1213. write_vreg(vgpu, offset, p_data, bytes);
  1214. /* when PPGTT mode enabled, we will check if guest has called
  1215. * pvinfo, if not, we will treat this guest as non-gvtg-aware
  1216. * guest, and stop emulating its cfg space, mmio, gtt, etc.
  1217. */
  1218. if (((data & _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)) ||
  1219. (data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)))
  1220. && !vgpu->pv_notified) {
  1221. enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
  1222. return 0;
  1223. }
  1224. if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
  1225. || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
  1226. enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
  1227. gvt_dbg_core("EXECLIST %s on ring %d\n",
  1228. (enable_execlist ? "enabling" : "disabling"),
  1229. ring_id);
  1230. if (enable_execlist)
  1231. intel_vgpu_start_schedule(vgpu);
  1232. }
  1233. return 0;
  1234. }
  1235. static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
  1236. unsigned int offset, void *p_data, unsigned int bytes)
  1237. {
  1238. unsigned int id = 0;
  1239. write_vreg(vgpu, offset, p_data, bytes);
  1240. vgpu_vreg(vgpu, offset) = 0;
  1241. switch (offset) {
  1242. case 0x4260:
  1243. id = RCS;
  1244. break;
  1245. case 0x4264:
  1246. id = VCS;
  1247. break;
  1248. case 0x4268:
  1249. id = VCS2;
  1250. break;
  1251. case 0x426c:
  1252. id = BCS;
  1253. break;
  1254. case 0x4270:
  1255. id = VECS;
  1256. break;
  1257. default:
  1258. return -EINVAL;
  1259. }
  1260. set_bit(id, (void *)vgpu->tlb_handle_pending);
  1261. return 0;
  1262. }
  1263. static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
  1264. unsigned int offset, void *p_data, unsigned int bytes)
  1265. {
  1266. u32 data;
  1267. write_vreg(vgpu, offset, p_data, bytes);
  1268. data = vgpu_vreg(vgpu, offset);
  1269. if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
  1270. data |= RESET_CTL_READY_TO_RESET;
  1271. else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
  1272. data &= ~RESET_CTL_READY_TO_RESET;
  1273. vgpu_vreg(vgpu, offset) = data;
  1274. return 0;
  1275. }
  1276. #define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
  1277. ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
  1278. f, s, am, rm, d, r, w); \
  1279. if (ret) \
  1280. return ret; \
  1281. } while (0)
  1282. #define MMIO_D(reg, d) \
  1283. MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
  1284. #define MMIO_DH(reg, d, r, w) \
  1285. MMIO_F(reg, 4, 0, 0, 0, d, r, w)
  1286. #define MMIO_DFH(reg, d, f, r, w) \
  1287. MMIO_F(reg, 4, f, 0, 0, d, r, w)
  1288. #define MMIO_GM(reg, d, r, w) \
  1289. MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
  1290. #define MMIO_GM_RDR(reg, d, r, w) \
  1291. MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
  1292. #define MMIO_RO(reg, d, f, rm, r, w) \
  1293. MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
  1294. #define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
  1295. MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
  1296. MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
  1297. MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
  1298. MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
  1299. } while (0)
  1300. #define MMIO_RING_D(prefix, d) \
  1301. MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
  1302. #define MMIO_RING_DFH(prefix, d, f, r, w) \
  1303. MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
  1304. #define MMIO_RING_GM(prefix, d, r, w) \
  1305. MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
  1306. #define MMIO_RING_GM_RDR(prefix, d, r, w) \
  1307. MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
  1308. #define MMIO_RING_RO(prefix, d, f, rm, r, w) \
  1309. MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
  1310. static int init_generic_mmio_info(struct intel_gvt *gvt)
  1311. {
  1312. struct drm_i915_private *dev_priv = gvt->dev_priv;
  1313. int ret;
  1314. MMIO_RING_DFH(RING_IMR, D_ALL, F_CMD_ACCESS, NULL,
  1315. intel_vgpu_reg_imr_handler);
  1316. MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
  1317. MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
  1318. MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
  1319. MMIO_D(SDEISR, D_ALL);
  1320. MMIO_RING_DFH(RING_HWSTAM, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1321. MMIO_GM_RDR(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1322. MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1323. MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1324. MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1325. #define RING_REG(base) (base + 0x28)
  1326. MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1327. #undef RING_REG
  1328. #define RING_REG(base) (base + 0x134)
  1329. MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1330. #undef RING_REG
  1331. MMIO_GM_RDR(0x2148, D_ALL, NULL, NULL);
  1332. MMIO_GM_RDR(CCID, D_ALL, NULL, NULL);
  1333. MMIO_GM_RDR(0x12198, D_ALL, NULL, NULL);
  1334. MMIO_D(GEN7_CXT_SIZE, D_ALL);
  1335. MMIO_RING_DFH(RING_TAIL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1336. MMIO_RING_DFH(RING_HEAD, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1337. MMIO_RING_DFH(RING_CTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1338. MMIO_RING_DFH(RING_ACTHD, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1339. MMIO_RING_GM_RDR(RING_START, D_ALL, NULL, NULL);
  1340. /* RING MODE */
  1341. #define RING_REG(base) (base + 0x29c)
  1342. MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
  1343. ring_mode_mmio_write);
  1344. #undef RING_REG
  1345. MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1346. NULL, NULL);
  1347. MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1348. NULL, NULL);
  1349. MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
  1350. ring_timestamp_mmio_read, NULL);
  1351. MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
  1352. ring_timestamp_mmio_read, NULL);
  1353. MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1354. MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1355. NULL, NULL);
  1356. MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1357. MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1358. MMIO_DFH(0x2124, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1359. MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1360. MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1361. MMIO_DFH(0x2088, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1362. MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1363. MMIO_DFH(0x2470, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1364. MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1365. MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1366. NULL, NULL);
  1367. MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1368. MMIO_DFH(0x9030, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1369. MMIO_DFH(0x20a0, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1370. MMIO_DFH(0x2420, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1371. MMIO_DFH(0x2430, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1372. MMIO_DFH(0x2434, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1373. MMIO_DFH(0x2438, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1374. MMIO_DFH(0x243c, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1375. MMIO_DFH(0x7018, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1376. MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1377. MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1378. /* display */
  1379. MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
  1380. MMIO_D(0x602a0, D_ALL);
  1381. MMIO_D(0x65050, D_ALL);
  1382. MMIO_D(0x650b4, D_ALL);
  1383. MMIO_D(0xc4040, D_ALL);
  1384. MMIO_D(DERRMR, D_ALL);
  1385. MMIO_D(PIPEDSL(PIPE_A), D_ALL);
  1386. MMIO_D(PIPEDSL(PIPE_B), D_ALL);
  1387. MMIO_D(PIPEDSL(PIPE_C), D_ALL);
  1388. MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
  1389. MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
  1390. MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
  1391. MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
  1392. MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
  1393. MMIO_D(PIPESTAT(PIPE_A), D_ALL);
  1394. MMIO_D(PIPESTAT(PIPE_B), D_ALL);
  1395. MMIO_D(PIPESTAT(PIPE_C), D_ALL);
  1396. MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
  1397. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
  1398. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
  1399. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
  1400. MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
  1401. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
  1402. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
  1403. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
  1404. MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
  1405. MMIO_D(CURCNTR(PIPE_A), D_ALL);
  1406. MMIO_D(CURCNTR(PIPE_B), D_ALL);
  1407. MMIO_D(CURCNTR(PIPE_C), D_ALL);
  1408. MMIO_D(CURPOS(PIPE_A), D_ALL);
  1409. MMIO_D(CURPOS(PIPE_B), D_ALL);
  1410. MMIO_D(CURPOS(PIPE_C), D_ALL);
  1411. MMIO_D(CURBASE(PIPE_A), D_ALL);
  1412. MMIO_D(CURBASE(PIPE_B), D_ALL);
  1413. MMIO_D(CURBASE(PIPE_C), D_ALL);
  1414. MMIO_D(0x700ac, D_ALL);
  1415. MMIO_D(0x710ac, D_ALL);
  1416. MMIO_D(0x720ac, D_ALL);
  1417. MMIO_D(0x70090, D_ALL);
  1418. MMIO_D(0x70094, D_ALL);
  1419. MMIO_D(0x70098, D_ALL);
  1420. MMIO_D(0x7009c, D_ALL);
  1421. MMIO_D(DSPCNTR(PIPE_A), D_ALL);
  1422. MMIO_D(DSPADDR(PIPE_A), D_ALL);
  1423. MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
  1424. MMIO_D(DSPPOS(PIPE_A), D_ALL);
  1425. MMIO_D(DSPSIZE(PIPE_A), D_ALL);
  1426. MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
  1427. MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
  1428. MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
  1429. MMIO_D(DSPCNTR(PIPE_B), D_ALL);
  1430. MMIO_D(DSPADDR(PIPE_B), D_ALL);
  1431. MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
  1432. MMIO_D(DSPPOS(PIPE_B), D_ALL);
  1433. MMIO_D(DSPSIZE(PIPE_B), D_ALL);
  1434. MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
  1435. MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
  1436. MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
  1437. MMIO_D(DSPCNTR(PIPE_C), D_ALL);
  1438. MMIO_D(DSPADDR(PIPE_C), D_ALL);
  1439. MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
  1440. MMIO_D(DSPPOS(PIPE_C), D_ALL);
  1441. MMIO_D(DSPSIZE(PIPE_C), D_ALL);
  1442. MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
  1443. MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
  1444. MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
  1445. MMIO_D(SPRCTL(PIPE_A), D_ALL);
  1446. MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
  1447. MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
  1448. MMIO_D(SPRPOS(PIPE_A), D_ALL);
  1449. MMIO_D(SPRSIZE(PIPE_A), D_ALL);
  1450. MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
  1451. MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
  1452. MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
  1453. MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
  1454. MMIO_D(SPROFFSET(PIPE_A), D_ALL);
  1455. MMIO_D(SPRSCALE(PIPE_A), D_ALL);
  1456. MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
  1457. MMIO_D(SPRCTL(PIPE_B), D_ALL);
  1458. MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
  1459. MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
  1460. MMIO_D(SPRPOS(PIPE_B), D_ALL);
  1461. MMIO_D(SPRSIZE(PIPE_B), D_ALL);
  1462. MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
  1463. MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
  1464. MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
  1465. MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
  1466. MMIO_D(SPROFFSET(PIPE_B), D_ALL);
  1467. MMIO_D(SPRSCALE(PIPE_B), D_ALL);
  1468. MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
  1469. MMIO_D(SPRCTL(PIPE_C), D_ALL);
  1470. MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
  1471. MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
  1472. MMIO_D(SPRPOS(PIPE_C), D_ALL);
  1473. MMIO_D(SPRSIZE(PIPE_C), D_ALL);
  1474. MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
  1475. MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
  1476. MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
  1477. MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
  1478. MMIO_D(SPROFFSET(PIPE_C), D_ALL);
  1479. MMIO_D(SPRSCALE(PIPE_C), D_ALL);
  1480. MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
  1481. MMIO_F(LGC_PALETTE(PIPE_A, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
  1482. MMIO_F(LGC_PALETTE(PIPE_B, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
  1483. MMIO_F(LGC_PALETTE(PIPE_C, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
  1484. MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
  1485. MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
  1486. MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
  1487. MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
  1488. MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
  1489. MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
  1490. MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
  1491. MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
  1492. MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
  1493. MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
  1494. MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
  1495. MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
  1496. MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
  1497. MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
  1498. MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
  1499. MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
  1500. MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
  1501. MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
  1502. MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
  1503. MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
  1504. MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
  1505. MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
  1506. MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
  1507. MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
  1508. MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
  1509. MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
  1510. MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
  1511. MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
  1512. MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
  1513. MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
  1514. MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
  1515. MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
  1516. MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
  1517. MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
  1518. MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
  1519. MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
  1520. MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
  1521. MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
  1522. MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
  1523. MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
  1524. MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
  1525. MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
  1526. MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
  1527. MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
  1528. MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
  1529. MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
  1530. MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
  1531. MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
  1532. MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
  1533. MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
  1534. MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
  1535. MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
  1536. MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
  1537. MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
  1538. MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
  1539. MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
  1540. MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
  1541. MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
  1542. MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
  1543. MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
  1544. MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
  1545. MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
  1546. MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
  1547. MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
  1548. MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
  1549. MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
  1550. MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
  1551. MMIO_D(PF_CTL(PIPE_A), D_ALL);
  1552. MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
  1553. MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
  1554. MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
  1555. MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
  1556. MMIO_D(PF_CTL(PIPE_B), D_ALL);
  1557. MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
  1558. MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
  1559. MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
  1560. MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
  1561. MMIO_D(PF_CTL(PIPE_C), D_ALL);
  1562. MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
  1563. MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
  1564. MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
  1565. MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
  1566. MMIO_D(WM0_PIPEA_ILK, D_ALL);
  1567. MMIO_D(WM0_PIPEB_ILK, D_ALL);
  1568. MMIO_D(WM0_PIPEC_IVB, D_ALL);
  1569. MMIO_D(WM1_LP_ILK, D_ALL);
  1570. MMIO_D(WM2_LP_ILK, D_ALL);
  1571. MMIO_D(WM3_LP_ILK, D_ALL);
  1572. MMIO_D(WM1S_LP_ILK, D_ALL);
  1573. MMIO_D(WM2S_LP_IVB, D_ALL);
  1574. MMIO_D(WM3S_LP_IVB, D_ALL);
  1575. MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
  1576. MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
  1577. MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
  1578. MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
  1579. MMIO_D(0x48268, D_ALL);
  1580. MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
  1581. gmbus_mmio_write);
  1582. MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
  1583. MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
  1584. MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1585. dp_aux_ch_ctl_mmio_write);
  1586. MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1587. dp_aux_ch_ctl_mmio_write);
  1588. MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1589. dp_aux_ch_ctl_mmio_write);
  1590. MMIO_RO(PCH_ADPA, D_ALL, 0, ADPA_CRT_HOTPLUG_MONITOR_MASK, NULL, pch_adpa_mmio_write);
  1591. MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
  1592. MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
  1593. MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1594. MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1595. MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1596. MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
  1597. MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
  1598. MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
  1599. MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
  1600. MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
  1601. MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
  1602. MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
  1603. MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
  1604. MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
  1605. MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
  1606. MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
  1607. MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
  1608. MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
  1609. MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
  1610. MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
  1611. MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
  1612. MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
  1613. MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
  1614. MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
  1615. MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
  1616. MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
  1617. MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
  1618. MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
  1619. MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
  1620. MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
  1621. MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
  1622. MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
  1623. MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
  1624. MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
  1625. MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
  1626. MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
  1627. MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
  1628. MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
  1629. MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
  1630. MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
  1631. MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
  1632. MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
  1633. MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
  1634. MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
  1635. MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
  1636. MMIO_D(_FDI_RXA_MISC, D_ALL);
  1637. MMIO_D(_FDI_RXB_MISC, D_ALL);
  1638. MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
  1639. MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
  1640. MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
  1641. MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
  1642. MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
  1643. MMIO_D(PCH_PP_DIVISOR, D_ALL);
  1644. MMIO_D(PCH_PP_STATUS, D_ALL);
  1645. MMIO_D(PCH_LVDS, D_ALL);
  1646. MMIO_D(_PCH_DPLL_A, D_ALL);
  1647. MMIO_D(_PCH_DPLL_B, D_ALL);
  1648. MMIO_D(_PCH_FPA0, D_ALL);
  1649. MMIO_D(_PCH_FPA1, D_ALL);
  1650. MMIO_D(_PCH_FPB0, D_ALL);
  1651. MMIO_D(_PCH_FPB1, D_ALL);
  1652. MMIO_D(PCH_DREF_CONTROL, D_ALL);
  1653. MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
  1654. MMIO_D(PCH_DPLL_SEL, D_ALL);
  1655. MMIO_D(0x61208, D_ALL);
  1656. MMIO_D(0x6120c, D_ALL);
  1657. MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
  1658. MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
  1659. MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
  1660. MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
  1661. MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
  1662. MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
  1663. MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read_2, NULL);
  1664. MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read_3, NULL);
  1665. MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
  1666. PORTA_HOTPLUG_STATUS_MASK
  1667. | PORTB_HOTPLUG_STATUS_MASK
  1668. | PORTC_HOTPLUG_STATUS_MASK
  1669. | PORTD_HOTPLUG_STATUS_MASK,
  1670. NULL, NULL);
  1671. MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
  1672. MMIO_D(FUSE_STRAP, D_ALL);
  1673. MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
  1674. MMIO_D(DISP_ARB_CTL, D_ALL);
  1675. MMIO_D(DISP_ARB_CTL2, D_ALL);
  1676. MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
  1677. MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
  1678. MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
  1679. MMIO_D(SOUTH_CHICKEN1, D_ALL);
  1680. MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
  1681. MMIO_D(_TRANSA_CHICKEN1, D_ALL);
  1682. MMIO_D(_TRANSB_CHICKEN1, D_ALL);
  1683. MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
  1684. MMIO_D(_TRANSA_CHICKEN2, D_ALL);
  1685. MMIO_D(_TRANSB_CHICKEN2, D_ALL);
  1686. MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
  1687. MMIO_D(ILK_DPFC_CONTROL, D_ALL);
  1688. MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
  1689. MMIO_D(ILK_DPFC_STATUS, D_ALL);
  1690. MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
  1691. MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
  1692. MMIO_D(ILK_FBC_RT_BASE, D_ALL);
  1693. MMIO_D(IPS_CTL, D_ALL);
  1694. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
  1695. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
  1696. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
  1697. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
  1698. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
  1699. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
  1700. MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
  1701. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
  1702. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
  1703. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
  1704. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
  1705. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
  1706. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
  1707. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
  1708. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
  1709. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
  1710. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
  1711. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
  1712. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
  1713. MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
  1714. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
  1715. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
  1716. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
  1717. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
  1718. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
  1719. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
  1720. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
  1721. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
  1722. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
  1723. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
  1724. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
  1725. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
  1726. MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
  1727. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
  1728. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
  1729. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
  1730. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
  1731. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
  1732. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
  1733. MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
  1734. MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
  1735. MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1736. MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
  1737. MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
  1738. MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1739. MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
  1740. MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
  1741. MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1742. MMIO_D(0x60110, D_ALL);
  1743. MMIO_D(0x61110, D_ALL);
  1744. MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1745. MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1746. MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1747. MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1748. MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1749. MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1750. MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1751. MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1752. MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1753. MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
  1754. MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
  1755. MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
  1756. MMIO_D(SPLL_CTL, D_ALL);
  1757. MMIO_D(_WRPLL_CTL1, D_ALL);
  1758. MMIO_D(_WRPLL_CTL2, D_ALL);
  1759. MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
  1760. MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
  1761. MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
  1762. MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
  1763. MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
  1764. MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
  1765. MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
  1766. MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
  1767. MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
  1768. MMIO_D(0x46508, D_ALL);
  1769. MMIO_D(0x49080, D_ALL);
  1770. MMIO_D(0x49180, D_ALL);
  1771. MMIO_D(0x49280, D_ALL);
  1772. MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1773. MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1774. MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1775. MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
  1776. MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
  1777. MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
  1778. MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
  1779. MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
  1780. MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
  1781. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
  1782. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
  1783. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
  1784. MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
  1785. MMIO_D(SBI_ADDR, D_ALL);
  1786. MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
  1787. MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
  1788. MMIO_D(PIXCLK_GATE, D_ALL);
  1789. MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
  1790. dp_aux_ch_ctl_mmio_write);
  1791. MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1792. MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1793. MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1794. MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1795. MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1796. MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1797. MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1798. MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1799. MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1800. MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1801. MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
  1802. MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
  1803. MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
  1804. MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
  1805. MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
  1806. MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1807. MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1808. MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1809. MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1810. MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1811. MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
  1812. MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
  1813. MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
  1814. MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
  1815. MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
  1816. MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
  1817. MMIO_D(_TRANSA_MSA_MISC, D_ALL);
  1818. MMIO_D(_TRANSB_MSA_MISC, D_ALL);
  1819. MMIO_D(_TRANSC_MSA_MISC, D_ALL);
  1820. MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
  1821. MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
  1822. MMIO_D(FORCEWAKE_ACK, D_ALL);
  1823. MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
  1824. MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
  1825. MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1826. MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1827. MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
  1828. MMIO_DH(FORCEWAKE_ACK_HSW, D_HSW | D_BDW, NULL, NULL);
  1829. MMIO_D(ECOBUS, D_ALL);
  1830. MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
  1831. MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
  1832. MMIO_D(GEN6_RPNSWREQ, D_ALL);
  1833. MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
  1834. MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
  1835. MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
  1836. MMIO_D(GEN6_RPSTAT1, D_ALL);
  1837. MMIO_D(GEN6_RP_CONTROL, D_ALL);
  1838. MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
  1839. MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
  1840. MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
  1841. MMIO_D(GEN6_RP_CUR_UP, D_ALL);
  1842. MMIO_D(GEN6_RP_PREV_UP, D_ALL);
  1843. MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
  1844. MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
  1845. MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
  1846. MMIO_D(GEN6_RP_UP_EI, D_ALL);
  1847. MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
  1848. MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
  1849. MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
  1850. MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
  1851. MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
  1852. MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
  1853. MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
  1854. MMIO_D(GEN6_RC_SLEEP, D_ALL);
  1855. MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
  1856. MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
  1857. MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
  1858. MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
  1859. MMIO_D(GEN6_PMINTRMSK, D_ALL);
  1860. MMIO_DH(HSW_PWR_WELL_BIOS, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1861. MMIO_DH(HSW_PWR_WELL_DRIVER, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1862. MMIO_DH(HSW_PWR_WELL_KVMR, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1863. MMIO_DH(HSW_PWR_WELL_DEBUG, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1864. MMIO_DH(HSW_PWR_WELL_CTL5, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1865. MMIO_DH(HSW_PWR_WELL_CTL6, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
  1866. MMIO_D(RSTDBYCTL, D_ALL);
  1867. MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
  1868. MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
  1869. MMIO_F(VGT_PVINFO_PAGE, VGT_PVINFO_SIZE, F_UNALIGN, 0, 0, D_ALL, pvinfo_mmio_read, pvinfo_mmio_write);
  1870. MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
  1871. MMIO_F(MCHBAR_MIRROR_BASE_SNB, 0x40000, 0, 0, 0, D_ALL, NULL, NULL);
  1872. MMIO_D(TILECTL, D_ALL);
  1873. MMIO_D(GEN6_UCGCTL1, D_ALL);
  1874. MMIO_D(GEN6_UCGCTL2, D_ALL);
  1875. MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
  1876. MMIO_D(GEN6_PCODE_MAILBOX, D_PRE_BDW);
  1877. MMIO_D(GEN6_PCODE_DATA, D_ALL);
  1878. MMIO_D(0x13812c, D_ALL);
  1879. MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
  1880. MMIO_D(HSW_EDRAM_CAP, D_ALL);
  1881. MMIO_D(HSW_IDICR, D_ALL);
  1882. MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
  1883. MMIO_D(0x3c, D_ALL);
  1884. MMIO_D(0x860, D_ALL);
  1885. MMIO_D(ECOSKPD, D_ALL);
  1886. MMIO_D(0x121d0, D_ALL);
  1887. MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
  1888. MMIO_D(0x41d0, D_ALL);
  1889. MMIO_D(GAC_ECO_BITS, D_ALL);
  1890. MMIO_D(0x6200, D_ALL);
  1891. MMIO_D(0x6204, D_ALL);
  1892. MMIO_D(0x6208, D_ALL);
  1893. MMIO_D(0x7118, D_ALL);
  1894. MMIO_D(0x7180, D_ALL);
  1895. MMIO_D(0x7408, D_ALL);
  1896. MMIO_D(0x7c00, D_ALL);
  1897. MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
  1898. MMIO_D(0x911c, D_ALL);
  1899. MMIO_D(0x9120, D_ALL);
  1900. MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1901. MMIO_D(GAB_CTL, D_ALL);
  1902. MMIO_D(0x48800, D_ALL);
  1903. MMIO_D(0xce044, D_ALL);
  1904. MMIO_D(0xe6500, D_ALL);
  1905. MMIO_D(0xe6504, D_ALL);
  1906. MMIO_D(0xe6600, D_ALL);
  1907. MMIO_D(0xe6604, D_ALL);
  1908. MMIO_D(0xe6700, D_ALL);
  1909. MMIO_D(0xe6704, D_ALL);
  1910. MMIO_D(0xe6800, D_ALL);
  1911. MMIO_D(0xe6804, D_ALL);
  1912. MMIO_D(PCH_GMBUS4, D_ALL);
  1913. MMIO_D(PCH_GMBUS5, D_ALL);
  1914. MMIO_D(0x902c, D_ALL);
  1915. MMIO_D(0xec008, D_ALL);
  1916. MMIO_D(0xec00c, D_ALL);
  1917. MMIO_D(0xec008 + 0x18, D_ALL);
  1918. MMIO_D(0xec00c + 0x18, D_ALL);
  1919. MMIO_D(0xec008 + 0x18 * 2, D_ALL);
  1920. MMIO_D(0xec00c + 0x18 * 2, D_ALL);
  1921. MMIO_D(0xec008 + 0x18 * 3, D_ALL);
  1922. MMIO_D(0xec00c + 0x18 * 3, D_ALL);
  1923. MMIO_D(0xec408, D_ALL);
  1924. MMIO_D(0xec40c, D_ALL);
  1925. MMIO_D(0xec408 + 0x18, D_ALL);
  1926. MMIO_D(0xec40c + 0x18, D_ALL);
  1927. MMIO_D(0xec408 + 0x18 * 2, D_ALL);
  1928. MMIO_D(0xec40c + 0x18 * 2, D_ALL);
  1929. MMIO_D(0xec408 + 0x18 * 3, D_ALL);
  1930. MMIO_D(0xec40c + 0x18 * 3, D_ALL);
  1931. MMIO_D(0xfc810, D_ALL);
  1932. MMIO_D(0xfc81c, D_ALL);
  1933. MMIO_D(0xfc828, D_ALL);
  1934. MMIO_D(0xfc834, D_ALL);
  1935. MMIO_D(0xfcc00, D_ALL);
  1936. MMIO_D(0xfcc0c, D_ALL);
  1937. MMIO_D(0xfcc18, D_ALL);
  1938. MMIO_D(0xfcc24, D_ALL);
  1939. MMIO_D(0xfd000, D_ALL);
  1940. MMIO_D(0xfd00c, D_ALL);
  1941. MMIO_D(0xfd018, D_ALL);
  1942. MMIO_D(0xfd024, D_ALL);
  1943. MMIO_D(0xfd034, D_ALL);
  1944. MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
  1945. MMIO_D(0x2054, D_ALL);
  1946. MMIO_D(0x12054, D_ALL);
  1947. MMIO_D(0x22054, D_ALL);
  1948. MMIO_D(0x1a054, D_ALL);
  1949. MMIO_D(0x44070, D_ALL);
  1950. MMIO_DFH(0x215c, D_HSW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1951. MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1952. MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1953. MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1954. MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1955. MMIO_F(0x2290, 8, F_CMD_ACCESS, 0, 0, D_HSW_PLUS, NULL, NULL);
  1956. MMIO_DFH(GEN7_OACONTROL, D_HSW, F_CMD_ACCESS, NULL, NULL);
  1957. MMIO_D(0x2b00, D_BDW_PLUS);
  1958. MMIO_D(0x2360, D_BDW_PLUS);
  1959. MMIO_F(0x5200, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1960. MMIO_F(0x5240, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1961. MMIO_F(0x5280, 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1962. MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1963. MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1964. MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1965. MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1966. MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1967. MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1968. MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1969. MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1970. MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1971. MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1972. MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1973. MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1974. MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1975. MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  1976. MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1977. MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1978. MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1979. MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1980. MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  1981. MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1982. MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1983. MMIO_RING_GM_RDR(RING_BBADDR, D_ALL, NULL, NULL);
  1984. MMIO_DFH(0x2220, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1985. MMIO_DFH(0x12220, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1986. MMIO_DFH(0x22220, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1987. MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1988. MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1989. MMIO_DFH(0x22178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1990. MMIO_DFH(0x1a178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1991. MMIO_DFH(0x1a17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1992. MMIO_DFH(0x2217c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  1993. return 0;
  1994. }
  1995. static int init_broadwell_mmio_info(struct intel_gvt *gvt)
  1996. {
  1997. struct drm_i915_private *dev_priv = gvt->dev_priv;
  1998. int ret;
  1999. MMIO_DFH(RING_IMR(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS, NULL,
  2000. intel_vgpu_reg_imr_handler);
  2001. MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2002. MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2003. MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2004. MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
  2005. MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2006. MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2007. MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2008. MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
  2009. MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2010. MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2011. MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2012. MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
  2013. MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2014. MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2015. MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2016. MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
  2017. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
  2018. intel_vgpu_reg_imr_handler);
  2019. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
  2020. intel_vgpu_reg_ier_handler);
  2021. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
  2022. intel_vgpu_reg_iir_handler);
  2023. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
  2024. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
  2025. intel_vgpu_reg_imr_handler);
  2026. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
  2027. intel_vgpu_reg_ier_handler);
  2028. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
  2029. intel_vgpu_reg_iir_handler);
  2030. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
  2031. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
  2032. intel_vgpu_reg_imr_handler);
  2033. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
  2034. intel_vgpu_reg_ier_handler);
  2035. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
  2036. intel_vgpu_reg_iir_handler);
  2037. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
  2038. MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2039. MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2040. MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2041. MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
  2042. MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2043. MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2044. MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2045. MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
  2046. MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2047. MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2048. MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2049. MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
  2050. MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
  2051. intel_vgpu_reg_master_irq_handler);
  2052. MMIO_DFH(RING_HWSTAM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
  2053. F_CMD_ACCESS, NULL, NULL);
  2054. MMIO_DFH(0x1c134, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2055. MMIO_DFH(RING_TAIL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
  2056. NULL, NULL);
  2057. MMIO_DFH(RING_HEAD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
  2058. F_CMD_ACCESS, NULL, NULL);
  2059. MMIO_GM_RDR(RING_START(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
  2060. MMIO_DFH(RING_CTL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
  2061. NULL, NULL);
  2062. MMIO_DFH(RING_ACTHD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
  2063. F_CMD_ACCESS, NULL, NULL);
  2064. MMIO_DFH(RING_ACTHD_UDW(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
  2065. F_CMD_ACCESS, NULL, NULL);
  2066. MMIO_DFH(0x1c29c, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL,
  2067. ring_mode_mmio_write);
  2068. MMIO_DFH(RING_MI_MODE(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
  2069. F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2070. MMIO_DFH(RING_INSTPM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
  2071. F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2072. MMIO_DFH(RING_TIMESTAMP(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
  2073. ring_timestamp_mmio_read, NULL);
  2074. MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2075. #define RING_REG(base) (base + 0xd0)
  2076. MMIO_RING_F(RING_REG, 4, F_RO, 0,
  2077. ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
  2078. ring_reset_ctl_write);
  2079. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0,
  2080. ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
  2081. ring_reset_ctl_write);
  2082. #undef RING_REG
  2083. #define RING_REG(base) (base + 0x230)
  2084. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
  2085. MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, elsp_mmio_write);
  2086. #undef RING_REG
  2087. #define RING_REG(base) (base + 0x234)
  2088. MMIO_RING_F(RING_REG, 8, F_RO | F_CMD_ACCESS, 0, ~0, D_BDW_PLUS,
  2089. NULL, NULL);
  2090. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO | F_CMD_ACCESS, 0,
  2091. ~0LL, D_BDW_PLUS, NULL, NULL);
  2092. #undef RING_REG
  2093. #define RING_REG(base) (base + 0x244)
  2094. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2095. MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
  2096. NULL, NULL);
  2097. #undef RING_REG
  2098. #define RING_REG(base) (base + 0x370)
  2099. MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
  2100. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 48, F_RO, 0, ~0, D_BDW_PLUS,
  2101. NULL, NULL);
  2102. #undef RING_REG
  2103. #define RING_REG(base) (base + 0x3a0)
  2104. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
  2105. MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
  2106. #undef RING_REG
  2107. MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
  2108. MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
  2109. MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
  2110. MMIO_D(0x1c1d0, D_BDW_PLUS);
  2111. MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
  2112. MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
  2113. MMIO_D(0x1c054, D_BDW_PLUS);
  2114. MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
  2115. MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
  2116. MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
  2117. MMIO_D(GAMTARBMODE, D_BDW_PLUS);
  2118. #define RING_REG(base) (base + 0x270)
  2119. MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
  2120. MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
  2121. #undef RING_REG
  2122. MMIO_RING_GM_RDR(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
  2123. MMIO_GM_RDR(RING_HWS_PGA(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
  2124. MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2125. MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
  2126. MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
  2127. MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
  2128. MMIO_D(WM_MISC, D_BDW);
  2129. MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
  2130. MMIO_D(0x66c00, D_BDW_PLUS);
  2131. MMIO_D(0x66c04, D_BDW_PLUS);
  2132. MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
  2133. MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
  2134. MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
  2135. MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
  2136. MMIO_D(0xfdc, D_BDW_PLUS);
  2137. MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
  2138. NULL, NULL);
  2139. MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
  2140. NULL, NULL);
  2141. MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2142. MMIO_DFH(0xb1f0, D_BDW, F_CMD_ACCESS, NULL, NULL);
  2143. MMIO_DFH(0xb1c0, D_BDW, F_CMD_ACCESS, NULL, NULL);
  2144. MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2145. MMIO_DFH(0xb100, D_BDW, F_CMD_ACCESS, NULL, NULL);
  2146. MMIO_DFH(0xb10c, D_BDW, F_CMD_ACCESS, NULL, NULL);
  2147. MMIO_D(0xb110, D_BDW);
  2148. MMIO_F(0x24d0, 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
  2149. NULL, force_nonpriv_write);
  2150. MMIO_D(0x22040, D_BDW_PLUS);
  2151. MMIO_D(0x44484, D_BDW_PLUS);
  2152. MMIO_D(0x4448c, D_BDW_PLUS);
  2153. MMIO_DFH(0x83a4, D_BDW, F_CMD_ACCESS, NULL, NULL);
  2154. MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
  2155. MMIO_DFH(0x8430, D_BDW, F_CMD_ACCESS, NULL, NULL);
  2156. MMIO_D(0x110000, D_BDW_PLUS);
  2157. MMIO_D(0x48400, D_BDW_PLUS);
  2158. MMIO_D(0x6e570, D_BDW_PLUS);
  2159. MMIO_D(0x65f10, D_BDW_PLUS);
  2160. MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2161. MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2162. MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2163. MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2164. MMIO_DFH(0x2248, D_BDW, F_CMD_ACCESS, NULL, NULL);
  2165. MMIO_DFH(0xe220, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2166. MMIO_DFH(0xe230, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2167. MMIO_DFH(0xe240, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2168. MMIO_DFH(0xe260, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2169. MMIO_DFH(0xe270, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2170. MMIO_DFH(0xe280, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2171. MMIO_DFH(0xe2a0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2172. MMIO_DFH(0xe2b0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2173. MMIO_DFH(0xe2c0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2174. return 0;
  2175. }
  2176. static int init_skl_mmio_info(struct intel_gvt *gvt)
  2177. {
  2178. struct drm_i915_private *dev_priv = gvt->dev_priv;
  2179. int ret;
  2180. MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2181. MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
  2182. MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2183. MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
  2184. MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2185. MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
  2186. MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
  2187. MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
  2188. MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
  2189. MMIO_D(HSW_PWR_WELL_BIOS, D_SKL);
  2190. MMIO_DH(HSW_PWR_WELL_DRIVER, D_SKL, NULL, skl_power_well_ctl_write);
  2191. MMIO_D(0xa210, D_SKL_PLUS);
  2192. MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
  2193. MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
  2194. MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
  2195. MMIO_DH(0x4ddc, D_SKL, NULL, skl_misc_ctl_write);
  2196. MMIO_DH(0x42080, D_SKL, NULL, skl_misc_ctl_write);
  2197. MMIO_D(0x45504, D_SKL);
  2198. MMIO_D(0x45520, D_SKL);
  2199. MMIO_D(0x46000, D_SKL);
  2200. MMIO_DH(0x46010, D_SKL, NULL, skl_lcpll_write);
  2201. MMIO_DH(0x46014, D_SKL, NULL, skl_lcpll_write);
  2202. MMIO_D(0x6C040, D_SKL);
  2203. MMIO_D(0x6C048, D_SKL);
  2204. MMIO_D(0x6C050, D_SKL);
  2205. MMIO_D(0x6C044, D_SKL);
  2206. MMIO_D(0x6C04C, D_SKL);
  2207. MMIO_D(0x6C054, D_SKL);
  2208. MMIO_D(0x6c058, D_SKL);
  2209. MMIO_D(0x6c05c, D_SKL);
  2210. MMIO_DH(0X6c060, D_SKL, dpll_status_read, NULL);
  2211. MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL, NULL, pf_write);
  2212. MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL, NULL, pf_write);
  2213. MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL, NULL, pf_write);
  2214. MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL, NULL, pf_write);
  2215. MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL, NULL, pf_write);
  2216. MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL, NULL, pf_write);
  2217. MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL, NULL, pf_write);
  2218. MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL, NULL, pf_write);
  2219. MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL, NULL, pf_write);
  2220. MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL, NULL, pf_write);
  2221. MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL, NULL, pf_write);
  2222. MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL, NULL, pf_write);
  2223. MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL, NULL, pf_write);
  2224. MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL, NULL, pf_write);
  2225. MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL, NULL, pf_write);
  2226. MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL, NULL, pf_write);
  2227. MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL, NULL, pf_write);
  2228. MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL, NULL, pf_write);
  2229. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL, NULL, NULL);
  2230. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL, NULL, NULL);
  2231. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL, NULL, NULL);
  2232. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL, NULL, NULL);
  2233. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL, NULL, NULL);
  2234. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL, NULL, NULL);
  2235. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL, NULL, NULL);
  2236. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL, NULL, NULL);
  2237. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL, NULL, NULL);
  2238. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL, NULL, NULL);
  2239. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL, NULL, NULL);
  2240. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL, NULL, NULL);
  2241. MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL, NULL, NULL);
  2242. MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL, NULL, NULL);
  2243. MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL, NULL, NULL);
  2244. MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2245. MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2246. MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2247. MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2248. MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2249. MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2250. MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2251. MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2252. MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2253. MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2254. MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2255. MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
  2256. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL, NULL, NULL);
  2257. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL, NULL, NULL);
  2258. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL, NULL, NULL);
  2259. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL, NULL, NULL);
  2260. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL, NULL, NULL);
  2261. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL, NULL, NULL);
  2262. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL, NULL, NULL);
  2263. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL, NULL, NULL);
  2264. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL, NULL, NULL);
  2265. MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL, NULL, NULL);
  2266. MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL, NULL, NULL);
  2267. MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL, NULL, NULL);
  2268. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL, NULL, NULL);
  2269. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL, NULL, NULL);
  2270. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL, NULL, NULL);
  2271. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL, NULL, NULL);
  2272. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL, NULL, NULL);
  2273. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL, NULL, NULL);
  2274. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL, NULL, NULL);
  2275. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL, NULL, NULL);
  2276. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL, NULL, NULL);
  2277. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL, NULL, NULL);
  2278. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL, NULL, NULL);
  2279. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL, NULL, NULL);
  2280. MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL, NULL, NULL);
  2281. MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL, NULL, NULL);
  2282. MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL, NULL, NULL);
  2283. MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL, NULL, NULL);
  2284. MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL, NULL, NULL);
  2285. MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL, NULL, NULL);
  2286. MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL, NULL, NULL);
  2287. MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL, NULL, NULL);
  2288. MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL, NULL, NULL);
  2289. MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL, NULL, NULL);
  2290. MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL, NULL, NULL);
  2291. MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL, NULL, NULL);
  2292. MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL, NULL, NULL);
  2293. MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL, NULL, NULL);
  2294. MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL, NULL, NULL);
  2295. MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL, NULL, NULL);
  2296. MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL, NULL, NULL);
  2297. MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL, NULL, NULL);
  2298. MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL, NULL, NULL);
  2299. MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL, NULL, NULL);
  2300. MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL, NULL, NULL);
  2301. MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL, NULL, NULL);
  2302. MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL, NULL, NULL);
  2303. MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL, NULL, NULL);
  2304. MMIO_D(0x70380, D_SKL);
  2305. MMIO_D(0x71380, D_SKL);
  2306. MMIO_D(0x72380, D_SKL);
  2307. MMIO_D(0x7039c, D_SKL);
  2308. MMIO_F(0x80000, 0x3000, 0, 0, 0, D_SKL, NULL, NULL);
  2309. MMIO_D(0x8f074, D_SKL);
  2310. MMIO_D(0x8f004, D_SKL);
  2311. MMIO_D(0x8f034, D_SKL);
  2312. MMIO_D(0xb11c, D_SKL);
  2313. MMIO_D(0x51000, D_SKL);
  2314. MMIO_D(0x6c00c, D_SKL);
  2315. MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL, NULL, NULL);
  2316. MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL, NULL, NULL);
  2317. MMIO_D(0xd08, D_SKL);
  2318. MMIO_DFH(0x20e0, D_SKL, F_MODE_MASK, NULL, NULL);
  2319. MMIO_DFH(0x20ec, D_SKL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2320. /* TRTT */
  2321. MMIO_DFH(0x4de0, D_SKL, F_CMD_ACCESS, NULL, NULL);
  2322. MMIO_DFH(0x4de4, D_SKL, F_CMD_ACCESS, NULL, NULL);
  2323. MMIO_DFH(0x4de8, D_SKL, F_CMD_ACCESS, NULL, NULL);
  2324. MMIO_DFH(0x4dec, D_SKL, F_CMD_ACCESS, NULL, NULL);
  2325. MMIO_DFH(0x4df0, D_SKL, F_CMD_ACCESS, NULL, NULL);
  2326. MMIO_DFH(0x4df4, D_SKL, F_CMD_ACCESS, NULL, gen9_trtte_write);
  2327. MMIO_DH(0x4dfc, D_SKL, NULL, gen9_trtt_chicken_write);
  2328. MMIO_D(0x45008, D_SKL);
  2329. MMIO_D(0x46430, D_SKL);
  2330. MMIO_D(0x46520, D_SKL);
  2331. MMIO_D(0xc403c, D_SKL);
  2332. MMIO_D(0xb004, D_SKL);
  2333. MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
  2334. MMIO_D(0x65900, D_SKL);
  2335. MMIO_D(0x1082c0, D_SKL);
  2336. MMIO_D(0x4068, D_SKL);
  2337. MMIO_D(0x67054, D_SKL);
  2338. MMIO_D(0x6e560, D_SKL);
  2339. MMIO_D(0x6e554, D_SKL);
  2340. MMIO_D(0x2b20, D_SKL);
  2341. MMIO_D(0x65f00, D_SKL);
  2342. MMIO_D(0x65f08, D_SKL);
  2343. MMIO_D(0x320f0, D_SKL);
  2344. MMIO_DFH(_REG_VCS2_EXCC, D_SKL, F_CMD_ACCESS, NULL, NULL);
  2345. MMIO_D(0x70034, D_SKL);
  2346. MMIO_D(0x71034, D_SKL);
  2347. MMIO_D(0x72034, D_SKL);
  2348. MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL);
  2349. MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL);
  2350. MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL);
  2351. MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL);
  2352. MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL);
  2353. MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL);
  2354. MMIO_D(0x44500, D_SKL);
  2355. MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
  2356. MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL, F_MODE_MASK | F_CMD_ACCESS,
  2357. NULL, NULL);
  2358. return 0;
  2359. }
  2360. /**
  2361. * intel_gvt_find_mmio_info - find MMIO information entry by aligned offset
  2362. * @gvt: GVT device
  2363. * @offset: register offset
  2364. *
  2365. * This function is used to find the MMIO information entry from hash table
  2366. *
  2367. * Returns:
  2368. * pointer to MMIO information entry, NULL if not exists
  2369. */
  2370. struct intel_gvt_mmio_info *intel_gvt_find_mmio_info(struct intel_gvt *gvt,
  2371. unsigned int offset)
  2372. {
  2373. struct intel_gvt_mmio_info *e;
  2374. WARN_ON(!IS_ALIGNED(offset, 4));
  2375. hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
  2376. if (e->offset == offset)
  2377. return e;
  2378. }
  2379. return NULL;
  2380. }
  2381. /**
  2382. * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
  2383. * @gvt: GVT device
  2384. *
  2385. * This function is called at the driver unloading stage, to clean up the MMIO
  2386. * information table of GVT device
  2387. *
  2388. */
  2389. void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
  2390. {
  2391. struct hlist_node *tmp;
  2392. struct intel_gvt_mmio_info *e;
  2393. int i;
  2394. hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
  2395. kfree(e);
  2396. vfree(gvt->mmio.mmio_attribute);
  2397. gvt->mmio.mmio_attribute = NULL;
  2398. }
  2399. /**
  2400. * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
  2401. * @gvt: GVT device
  2402. *
  2403. * This function is called at the initialization stage, to setup the MMIO
  2404. * information table for GVT device
  2405. *
  2406. * Returns:
  2407. * zero on success, negative if failed.
  2408. */
  2409. int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
  2410. {
  2411. struct intel_gvt_device_info *info = &gvt->device_info;
  2412. struct drm_i915_private *dev_priv = gvt->dev_priv;
  2413. int ret;
  2414. gvt->mmio.mmio_attribute = vzalloc(info->mmio_size);
  2415. if (!gvt->mmio.mmio_attribute)
  2416. return -ENOMEM;
  2417. ret = init_generic_mmio_info(gvt);
  2418. if (ret)
  2419. goto err;
  2420. if (IS_BROADWELL(dev_priv)) {
  2421. ret = init_broadwell_mmio_info(gvt);
  2422. if (ret)
  2423. goto err;
  2424. } else if (IS_SKYLAKE(dev_priv)) {
  2425. ret = init_broadwell_mmio_info(gvt);
  2426. if (ret)
  2427. goto err;
  2428. ret = init_skl_mmio_info(gvt);
  2429. if (ret)
  2430. goto err;
  2431. }
  2432. return 0;
  2433. err:
  2434. intel_gvt_clean_mmio_info(gvt);
  2435. return ret;
  2436. }
  2437. /**
  2438. * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
  2439. * @gvt: a GVT device
  2440. * @offset: register offset
  2441. *
  2442. */
  2443. void intel_gvt_mmio_set_accessed(struct intel_gvt *gvt, unsigned int offset)
  2444. {
  2445. gvt->mmio.mmio_attribute[offset >> 2] |=
  2446. F_ACCESSED;
  2447. }
  2448. /**
  2449. * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
  2450. * @gvt: a GVT device
  2451. * @offset: register offset
  2452. *
  2453. */
  2454. bool intel_gvt_mmio_is_cmd_access(struct intel_gvt *gvt,
  2455. unsigned int offset)
  2456. {
  2457. return gvt->mmio.mmio_attribute[offset >> 2] &
  2458. F_CMD_ACCESS;
  2459. }
  2460. /**
  2461. * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
  2462. * @gvt: a GVT device
  2463. * @offset: register offset
  2464. *
  2465. */
  2466. bool intel_gvt_mmio_is_unalign(struct intel_gvt *gvt,
  2467. unsigned int offset)
  2468. {
  2469. return gvt->mmio.mmio_attribute[offset >> 2] &
  2470. F_UNALIGN;
  2471. }
  2472. /**
  2473. * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
  2474. * @gvt: a GVT device
  2475. * @offset: register offset
  2476. *
  2477. */
  2478. void intel_gvt_mmio_set_cmd_accessed(struct intel_gvt *gvt,
  2479. unsigned int offset)
  2480. {
  2481. gvt->mmio.mmio_attribute[offset >> 2] |=
  2482. F_CMD_ACCESSED;
  2483. }
  2484. /**
  2485. * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
  2486. * @gvt: a GVT device
  2487. * @offset: register offset
  2488. *
  2489. * Returns:
  2490. * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
  2491. *
  2492. */
  2493. bool intel_gvt_mmio_has_mode_mask(struct intel_gvt *gvt, unsigned int offset)
  2494. {
  2495. return gvt->mmio.mmio_attribute[offset >> 2] &
  2496. F_MODE_MASK;
  2497. }
  2498. /**
  2499. * intel_vgpu_default_mmio_read - default MMIO read handler
  2500. * @vgpu: a vGPU
  2501. * @offset: access offset
  2502. * @p_data: data return buffer
  2503. * @bytes: access data length
  2504. *
  2505. * Returns:
  2506. * Zero on success, negative error code if failed.
  2507. */
  2508. int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  2509. void *p_data, unsigned int bytes)
  2510. {
  2511. read_vreg(vgpu, offset, p_data, bytes);
  2512. return 0;
  2513. }
  2514. /**
  2515. * intel_t_default_mmio_write - default MMIO write handler
  2516. * @vgpu: a vGPU
  2517. * @offset: access offset
  2518. * @p_data: write data buffer
  2519. * @bytes: access data length
  2520. *
  2521. * Returns:
  2522. * Zero on success, negative error code if failed.
  2523. */
  2524. int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  2525. void *p_data, unsigned int bytes)
  2526. {
  2527. write_vreg(vgpu, offset, p_data, bytes);
  2528. return 0;
  2529. }
  2530. /**
  2531. * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
  2532. * force-nopriv register
  2533. *
  2534. * @gvt: a GVT device
  2535. * @offset: register offset
  2536. *
  2537. * Returns:
  2538. * True if the register is in force-nonpriv whitelist;
  2539. * False if outside;
  2540. */
  2541. bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
  2542. unsigned int offset)
  2543. {
  2544. return in_whitelist(offset);
  2545. }