cmd_parser.c 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Ke Yu
  25. * Kevin Tian <kevin.tian@intel.com>
  26. * Zhiyuan Lv <zhiyuan.lv@intel.com>
  27. *
  28. * Contributors:
  29. * Min He <min.he@intel.com>
  30. * Ping Gao <ping.a.gao@intel.com>
  31. * Tina Zhang <tina.zhang@intel.com>
  32. * Yulei Zhang <yulei.zhang@intel.com>
  33. * Zhi Wang <zhi.a.wang@intel.com>
  34. *
  35. */
  36. #include <linux/slab.h>
  37. #include "i915_drv.h"
  38. #include "gvt.h"
  39. #include "i915_pvinfo.h"
  40. #include "trace.h"
  41. #define INVALID_OP (~0U)
  42. #define OP_LEN_MI 9
  43. #define OP_LEN_2D 10
  44. #define OP_LEN_3D_MEDIA 16
  45. #define OP_LEN_MFX_VC 16
  46. #define OP_LEN_VEBOX 16
  47. #define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
  48. struct sub_op_bits {
  49. int hi;
  50. int low;
  51. };
  52. struct decode_info {
  53. char *name;
  54. int op_len;
  55. int nr_sub_op;
  56. struct sub_op_bits *sub_op;
  57. };
  58. #define MAX_CMD_BUDGET 0x7fffffff
  59. #define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
  60. #define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
  61. #define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
  62. #define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
  63. #define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
  64. #define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
  65. /* Render Command Map */
  66. /* MI_* command Opcode (28:23) */
  67. #define OP_MI_NOOP 0x0
  68. #define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
  69. #define OP_MI_USER_INTERRUPT 0x2
  70. #define OP_MI_WAIT_FOR_EVENT 0x3
  71. #define OP_MI_FLUSH 0x4
  72. #define OP_MI_ARB_CHECK 0x5
  73. #define OP_MI_RS_CONTROL 0x6 /* HSW+ */
  74. #define OP_MI_REPORT_HEAD 0x7
  75. #define OP_MI_ARB_ON_OFF 0x8
  76. #define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
  77. #define OP_MI_BATCH_BUFFER_END 0xA
  78. #define OP_MI_SUSPEND_FLUSH 0xB
  79. #define OP_MI_PREDICATE 0xC /* IVB+ */
  80. #define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
  81. #define OP_MI_SET_APPID 0xE /* IVB+ */
  82. #define OP_MI_RS_CONTEXT 0xF /* HSW+ */
  83. #define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
  84. #define OP_MI_DISPLAY_FLIP 0x14
  85. #define OP_MI_SEMAPHORE_MBOX 0x16
  86. #define OP_MI_SET_CONTEXT 0x18
  87. #define OP_MI_MATH 0x1A
  88. #define OP_MI_URB_CLEAR 0x19
  89. #define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
  90. #define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
  91. #define OP_MI_STORE_DATA_IMM 0x20
  92. #define OP_MI_STORE_DATA_INDEX 0x21
  93. #define OP_MI_LOAD_REGISTER_IMM 0x22
  94. #define OP_MI_UPDATE_GTT 0x23
  95. #define OP_MI_STORE_REGISTER_MEM 0x24
  96. #define OP_MI_FLUSH_DW 0x26
  97. #define OP_MI_CLFLUSH 0x27
  98. #define OP_MI_REPORT_PERF_COUNT 0x28
  99. #define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
  100. #define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
  101. #define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
  102. #define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
  103. #define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
  104. #define OP_MI_2E 0x2E /* BDW+ */
  105. #define OP_MI_2F 0x2F /* BDW+ */
  106. #define OP_MI_BATCH_BUFFER_START 0x31
  107. /* Bit definition for dword 0 */
  108. #define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
  109. #define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
  110. #define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
  111. #define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
  112. #define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
  113. #define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
  114. /* 2D command: Opcode (28:22) */
  115. #define OP_2D(x) ((2<<7) | x)
  116. #define OP_XY_SETUP_BLT OP_2D(0x1)
  117. #define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
  118. #define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
  119. #define OP_XY_PIXEL_BLT OP_2D(0x24)
  120. #define OP_XY_SCANLINES_BLT OP_2D(0x25)
  121. #define OP_XY_TEXT_BLT OP_2D(0x26)
  122. #define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
  123. #define OP_XY_COLOR_BLT OP_2D(0x50)
  124. #define OP_XY_PAT_BLT OP_2D(0x51)
  125. #define OP_XY_MONO_PAT_BLT OP_2D(0x52)
  126. #define OP_XY_SRC_COPY_BLT OP_2D(0x53)
  127. #define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
  128. #define OP_XY_FULL_BLT OP_2D(0x55)
  129. #define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
  130. #define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
  131. #define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
  132. #define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
  133. #define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
  134. #define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
  135. #define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
  136. #define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
  137. #define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
  138. #define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
  139. #define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
  140. /* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
  141. #define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
  142. ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
  143. #define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
  144. #define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
  145. #define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
  146. #define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
  147. #define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
  148. #define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
  149. #define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
  150. #define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
  151. #define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
  152. #define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
  153. #define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
  154. #define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
  155. #define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
  156. #define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
  157. #define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
  158. #define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
  159. #define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
  160. #define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
  161. #define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
  162. #define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
  163. #define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
  164. #define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
  165. #define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
  166. #define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
  167. #define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
  168. #define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
  169. #define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
  170. #define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
  171. #define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
  172. #define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
  173. #define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
  174. #define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
  175. #define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
  176. #define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
  177. #define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
  178. #define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
  179. #define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
  180. #define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
  181. #define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
  182. #define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
  183. #define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
  184. #define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
  185. #define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
  186. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
  187. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
  188. #define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
  189. #define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
  190. #define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
  191. #define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
  192. #define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
  193. #define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
  194. #define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
  195. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
  196. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
  197. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
  198. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
  199. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
  200. #define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
  201. #define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
  202. #define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
  203. #define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
  204. #define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
  205. #define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
  206. #define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
  207. #define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
  208. #define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
  209. #define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
  210. #define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
  211. #define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
  212. #define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
  213. #define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
  214. #define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
  215. #define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
  216. #define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
  217. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
  218. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
  219. #define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
  220. #define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
  221. #define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
  222. #define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
  223. #define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
  224. #define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
  225. #define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
  226. #define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
  227. #define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
  228. #define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
  229. #define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
  230. #define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
  231. #define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
  232. #define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
  233. #define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
  234. #define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
  235. #define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
  236. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
  237. #define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
  238. #define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
  239. #define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
  240. #define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
  241. #define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
  242. #define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
  243. #define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
  244. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
  245. #define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
  246. #define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
  247. #define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
  248. #define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
  249. #define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
  250. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
  251. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
  252. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
  253. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
  254. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
  255. #define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
  256. #define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
  257. #define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
  258. #define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
  259. #define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
  260. #define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
  261. #define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
  262. #define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
  263. /* VCCP Command Parser */
  264. /*
  265. * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
  266. * git://anongit.freedesktop.org/vaapi/intel-driver
  267. * src/i965_defines.h
  268. *
  269. */
  270. #define OP_MFX(pipeline, op, sub_opa, sub_opb) \
  271. (3 << 13 | \
  272. (pipeline) << 11 | \
  273. (op) << 8 | \
  274. (sub_opa) << 5 | \
  275. (sub_opb))
  276. #define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
  277. #define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
  278. #define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
  279. #define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
  280. #define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
  281. #define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
  282. #define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
  283. #define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
  284. #define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
  285. #define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
  286. #define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
  287. #define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
  288. #define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
  289. #define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
  290. #define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
  291. #define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
  292. #define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
  293. #define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
  294. #define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
  295. #define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
  296. #define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
  297. #define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
  298. #define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
  299. #define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
  300. #define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
  301. #define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
  302. #define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
  303. #define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
  304. #define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
  305. #define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
  306. #define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
  307. #define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
  308. #define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
  309. #define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
  310. #define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
  311. #define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
  312. #define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
  313. #define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
  314. #define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
  315. #define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
  316. #define OP_VEB(pipeline, op, sub_opa, sub_opb) \
  317. (3 << 13 | \
  318. (pipeline) << 11 | \
  319. (op) << 8 | \
  320. (sub_opa) << 5 | \
  321. (sub_opb))
  322. #define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
  323. #define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
  324. #define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
  325. struct parser_exec_state;
  326. typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
  327. #define GVT_CMD_HASH_BITS 7
  328. /* which DWords need address fix */
  329. #define ADDR_FIX_1(x1) (1 << (x1))
  330. #define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
  331. #define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
  332. #define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
  333. #define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
  334. struct cmd_info {
  335. char *name;
  336. u32 opcode;
  337. #define F_LEN_MASK (1U<<0)
  338. #define F_LEN_CONST 1U
  339. #define F_LEN_VAR 0U
  340. /*
  341. * command has its own ip advance logic
  342. * e.g. MI_BATCH_START, MI_BATCH_END
  343. */
  344. #define F_IP_ADVANCE_CUSTOM (1<<1)
  345. #define F_POST_HANDLE (1<<2)
  346. u32 flag;
  347. #define R_RCS (1 << RCS)
  348. #define R_VCS1 (1 << VCS)
  349. #define R_VCS2 (1 << VCS2)
  350. #define R_VCS (R_VCS1 | R_VCS2)
  351. #define R_BCS (1 << BCS)
  352. #define R_VECS (1 << VECS)
  353. #define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
  354. /* rings that support this cmd: BLT/RCS/VCS/VECS */
  355. uint16_t rings;
  356. /* devices that support this cmd: SNB/IVB/HSW/... */
  357. uint16_t devices;
  358. /* which DWords are address that need fix up.
  359. * bit 0 means a 32-bit non address operand in command
  360. * bit 1 means address operand, which could be 32-bit
  361. * or 64-bit depending on different architectures.(
  362. * defined by "gmadr_bytes_in_cmd" in intel_gvt.
  363. * No matter the address length, each address only takes
  364. * one bit in the bitmap.
  365. */
  366. uint16_t addr_bitmap;
  367. /* flag == F_LEN_CONST : command length
  368. * flag == F_LEN_VAR : length bias bits
  369. * Note: length is in DWord
  370. */
  371. uint8_t len;
  372. parser_cmd_handler handler;
  373. };
  374. struct cmd_entry {
  375. struct hlist_node hlist;
  376. struct cmd_info *info;
  377. };
  378. enum {
  379. RING_BUFFER_INSTRUCTION,
  380. BATCH_BUFFER_INSTRUCTION,
  381. BATCH_BUFFER_2ND_LEVEL,
  382. };
  383. enum {
  384. GTT_BUFFER,
  385. PPGTT_BUFFER
  386. };
  387. struct parser_exec_state {
  388. struct intel_vgpu *vgpu;
  389. int ring_id;
  390. int buf_type;
  391. /* batch buffer address type */
  392. int buf_addr_type;
  393. /* graphics memory address of ring buffer start */
  394. unsigned long ring_start;
  395. unsigned long ring_size;
  396. unsigned long ring_head;
  397. unsigned long ring_tail;
  398. /* instruction graphics memory address */
  399. unsigned long ip_gma;
  400. /* mapped va of the instr_gma */
  401. void *ip_va;
  402. void *rb_va;
  403. void *ret_bb_va;
  404. /* next instruction when return from batch buffer to ring buffer */
  405. unsigned long ret_ip_gma_ring;
  406. /* next instruction when return from 2nd batch buffer to batch buffer */
  407. unsigned long ret_ip_gma_bb;
  408. /* batch buffer address type (GTT or PPGTT)
  409. * used when ret from 2nd level batch buffer
  410. */
  411. int saved_buf_addr_type;
  412. struct cmd_info *info;
  413. struct intel_vgpu_workload *workload;
  414. };
  415. #define gmadr_dw_number(s) \
  416. (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
  417. static unsigned long bypass_scan_mask = 0;
  418. /* ring ALL, type = 0 */
  419. static struct sub_op_bits sub_op_mi[] = {
  420. {31, 29},
  421. {28, 23},
  422. };
  423. static struct decode_info decode_info_mi = {
  424. "MI",
  425. OP_LEN_MI,
  426. ARRAY_SIZE(sub_op_mi),
  427. sub_op_mi,
  428. };
  429. /* ring RCS, command type 2 */
  430. static struct sub_op_bits sub_op_2d[] = {
  431. {31, 29},
  432. {28, 22},
  433. };
  434. static struct decode_info decode_info_2d = {
  435. "2D",
  436. OP_LEN_2D,
  437. ARRAY_SIZE(sub_op_2d),
  438. sub_op_2d,
  439. };
  440. /* ring RCS, command type 3 */
  441. static struct sub_op_bits sub_op_3d_media[] = {
  442. {31, 29},
  443. {28, 27},
  444. {26, 24},
  445. {23, 16},
  446. };
  447. static struct decode_info decode_info_3d_media = {
  448. "3D_Media",
  449. OP_LEN_3D_MEDIA,
  450. ARRAY_SIZE(sub_op_3d_media),
  451. sub_op_3d_media,
  452. };
  453. /* ring VCS, command type 3 */
  454. static struct sub_op_bits sub_op_mfx_vc[] = {
  455. {31, 29},
  456. {28, 27},
  457. {26, 24},
  458. {23, 21},
  459. {20, 16},
  460. };
  461. static struct decode_info decode_info_mfx_vc = {
  462. "MFX_VC",
  463. OP_LEN_MFX_VC,
  464. ARRAY_SIZE(sub_op_mfx_vc),
  465. sub_op_mfx_vc,
  466. };
  467. /* ring VECS, command type 3 */
  468. static struct sub_op_bits sub_op_vebox[] = {
  469. {31, 29},
  470. {28, 27},
  471. {26, 24},
  472. {23, 21},
  473. {20, 16},
  474. };
  475. static struct decode_info decode_info_vebox = {
  476. "VEBOX",
  477. OP_LEN_VEBOX,
  478. ARRAY_SIZE(sub_op_vebox),
  479. sub_op_vebox,
  480. };
  481. static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
  482. [RCS] = {
  483. &decode_info_mi,
  484. NULL,
  485. NULL,
  486. &decode_info_3d_media,
  487. NULL,
  488. NULL,
  489. NULL,
  490. NULL,
  491. },
  492. [VCS] = {
  493. &decode_info_mi,
  494. NULL,
  495. NULL,
  496. &decode_info_mfx_vc,
  497. NULL,
  498. NULL,
  499. NULL,
  500. NULL,
  501. },
  502. [BCS] = {
  503. &decode_info_mi,
  504. NULL,
  505. &decode_info_2d,
  506. NULL,
  507. NULL,
  508. NULL,
  509. NULL,
  510. NULL,
  511. },
  512. [VECS] = {
  513. &decode_info_mi,
  514. NULL,
  515. NULL,
  516. &decode_info_vebox,
  517. NULL,
  518. NULL,
  519. NULL,
  520. NULL,
  521. },
  522. [VCS2] = {
  523. &decode_info_mi,
  524. NULL,
  525. NULL,
  526. &decode_info_mfx_vc,
  527. NULL,
  528. NULL,
  529. NULL,
  530. NULL,
  531. },
  532. };
  533. static inline u32 get_opcode(u32 cmd, int ring_id)
  534. {
  535. struct decode_info *d_info;
  536. if (ring_id >= I915_NUM_ENGINES)
  537. return INVALID_OP;
  538. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  539. if (d_info == NULL)
  540. return INVALID_OP;
  541. return cmd >> (32 - d_info->op_len);
  542. }
  543. static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
  544. unsigned int opcode, int ring_id)
  545. {
  546. struct cmd_entry *e;
  547. hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
  548. if ((opcode == e->info->opcode) &&
  549. (e->info->rings & (1 << ring_id)))
  550. return e->info;
  551. }
  552. return NULL;
  553. }
  554. static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
  555. u32 cmd, int ring_id)
  556. {
  557. u32 opcode;
  558. opcode = get_opcode(cmd, ring_id);
  559. if (opcode == INVALID_OP)
  560. return NULL;
  561. return find_cmd_entry(gvt, opcode, ring_id);
  562. }
  563. static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
  564. {
  565. return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
  566. }
  567. static inline void print_opcode(u32 cmd, int ring_id)
  568. {
  569. struct decode_info *d_info;
  570. int i;
  571. if (ring_id >= I915_NUM_ENGINES)
  572. return;
  573. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  574. if (d_info == NULL)
  575. return;
  576. gvt_dbg_cmd("opcode=0x%x %s sub_ops:",
  577. cmd >> (32 - d_info->op_len), d_info->name);
  578. for (i = 0; i < d_info->nr_sub_op; i++)
  579. pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
  580. d_info->sub_op[i].low));
  581. pr_err("\n");
  582. }
  583. static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
  584. {
  585. return s->ip_va + (index << 2);
  586. }
  587. static inline u32 cmd_val(struct parser_exec_state *s, int index)
  588. {
  589. return *cmd_ptr(s, index);
  590. }
  591. static void parser_exec_state_dump(struct parser_exec_state *s)
  592. {
  593. int cnt = 0;
  594. int i;
  595. gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
  596. " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
  597. s->ring_id, s->ring_start, s->ring_start + s->ring_size,
  598. s->ring_head, s->ring_tail);
  599. gvt_dbg_cmd(" %s %s ip_gma(%08lx) ",
  600. s->buf_type == RING_BUFFER_INSTRUCTION ?
  601. "RING_BUFFER" : "BATCH_BUFFER",
  602. s->buf_addr_type == GTT_BUFFER ?
  603. "GTT" : "PPGTT", s->ip_gma);
  604. if (s->ip_va == NULL) {
  605. gvt_dbg_cmd(" ip_va(NULL)");
  606. return;
  607. }
  608. gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n",
  609. s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
  610. cmd_val(s, 2), cmd_val(s, 3));
  611. print_opcode(cmd_val(s, 0), s->ring_id);
  612. /* print the whole page to trace */
  613. pr_err(" ip_va=%p: %08x %08x %08x %08x\n",
  614. s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
  615. cmd_val(s, 2), cmd_val(s, 3));
  616. s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
  617. while (cnt < 1024) {
  618. pr_err("ip_va=%p: ", s->ip_va);
  619. for (i = 0; i < 8; i++)
  620. pr_err("%08x ", cmd_val(s, i));
  621. pr_err("\n");
  622. s->ip_va += 8 * sizeof(u32);
  623. cnt += 8;
  624. }
  625. }
  626. static inline void update_ip_va(struct parser_exec_state *s)
  627. {
  628. unsigned long len = 0;
  629. if (WARN_ON(s->ring_head == s->ring_tail))
  630. return;
  631. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  632. unsigned long ring_top = s->ring_start + s->ring_size;
  633. if (s->ring_head > s->ring_tail) {
  634. if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
  635. len = (s->ip_gma - s->ring_head);
  636. else if (s->ip_gma >= s->ring_start &&
  637. s->ip_gma <= s->ring_tail)
  638. len = (ring_top - s->ring_head) +
  639. (s->ip_gma - s->ring_start);
  640. } else
  641. len = (s->ip_gma - s->ring_head);
  642. s->ip_va = s->rb_va + len;
  643. } else {/* shadow batch buffer */
  644. s->ip_va = s->ret_bb_va;
  645. }
  646. }
  647. static inline int ip_gma_set(struct parser_exec_state *s,
  648. unsigned long ip_gma)
  649. {
  650. WARN_ON(!IS_ALIGNED(ip_gma, 4));
  651. s->ip_gma = ip_gma;
  652. update_ip_va(s);
  653. return 0;
  654. }
  655. static inline int ip_gma_advance(struct parser_exec_state *s,
  656. unsigned int dw_len)
  657. {
  658. s->ip_gma += (dw_len << 2);
  659. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  660. if (s->ip_gma >= s->ring_start + s->ring_size)
  661. s->ip_gma -= s->ring_size;
  662. update_ip_va(s);
  663. } else {
  664. s->ip_va += (dw_len << 2);
  665. }
  666. return 0;
  667. }
  668. static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
  669. {
  670. if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
  671. return info->len;
  672. else
  673. return (cmd & ((1U << info->len) - 1)) + 2;
  674. return 0;
  675. }
  676. static inline int cmd_length(struct parser_exec_state *s)
  677. {
  678. return get_cmd_length(s->info, cmd_val(s, 0));
  679. }
  680. /* do not remove this, some platform may need clflush here */
  681. #define patch_value(s, addr, val) do { \
  682. *addr = val; \
  683. } while (0)
  684. static bool is_shadowed_mmio(unsigned int offset)
  685. {
  686. bool ret = false;
  687. if ((offset == 0x2168) || /*BB current head register UDW */
  688. (offset == 0x2140) || /*BB current header register */
  689. (offset == 0x211c) || /*second BB header register UDW */
  690. (offset == 0x2114)) { /*second BB header register UDW */
  691. ret = true;
  692. }
  693. return ret;
  694. }
  695. static inline bool is_force_nonpriv_mmio(unsigned int offset)
  696. {
  697. return (offset >= 0x24d0 && offset < 0x2500);
  698. }
  699. static int force_nonpriv_reg_handler(struct parser_exec_state *s,
  700. unsigned int offset, unsigned int index)
  701. {
  702. struct intel_gvt *gvt = s->vgpu->gvt;
  703. unsigned int data = cmd_val(s, index + 1);
  704. if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data)) {
  705. gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n",
  706. offset, data);
  707. return -EINVAL;
  708. }
  709. return 0;
  710. }
  711. static int cmd_reg_handler(struct parser_exec_state *s,
  712. unsigned int offset, unsigned int index, char *cmd)
  713. {
  714. struct intel_vgpu *vgpu = s->vgpu;
  715. struct intel_gvt *gvt = vgpu->gvt;
  716. if (offset + 4 > gvt->device_info.mmio_size) {
  717. gvt_vgpu_err("%s access to (%x) outside of MMIO range\n",
  718. cmd, offset);
  719. return -EINVAL;
  720. }
  721. if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
  722. gvt_vgpu_err("%s access to non-render register (%x)\n",
  723. cmd, offset);
  724. return 0;
  725. }
  726. if (is_shadowed_mmio(offset)) {
  727. gvt_vgpu_err("found access of shadowed MMIO %x\n", offset);
  728. return 0;
  729. }
  730. if (is_force_nonpriv_mmio(offset) &&
  731. force_nonpriv_reg_handler(s, offset, index))
  732. return -EINVAL;
  733. if (offset == i915_mmio_reg_offset(DERRMR) ||
  734. offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
  735. /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
  736. patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
  737. }
  738. /* TODO: Update the global mask if this MMIO is a masked-MMIO */
  739. intel_gvt_mmio_set_cmd_accessed(gvt, offset);
  740. return 0;
  741. }
  742. #define cmd_reg(s, i) \
  743. (cmd_val(s, i) & GENMASK(22, 2))
  744. #define cmd_reg_inhibit(s, i) \
  745. (cmd_val(s, i) & GENMASK(22, 18))
  746. #define cmd_gma(s, i) \
  747. (cmd_val(s, i) & GENMASK(31, 2))
  748. #define cmd_gma_hi(s, i) \
  749. (cmd_val(s, i) & GENMASK(15, 0))
  750. static int cmd_handler_lri(struct parser_exec_state *s)
  751. {
  752. int i, ret = 0;
  753. int cmd_len = cmd_length(s);
  754. struct intel_gvt *gvt = s->vgpu->gvt;
  755. for (i = 1; i < cmd_len; i += 2) {
  756. if (IS_BROADWELL(gvt->dev_priv) &&
  757. (s->ring_id != RCS)) {
  758. if (s->ring_id == BCS &&
  759. cmd_reg(s, i) ==
  760. i915_mmio_reg_offset(DERRMR))
  761. ret |= 0;
  762. else
  763. ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
  764. }
  765. if (ret)
  766. break;
  767. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
  768. }
  769. return ret;
  770. }
  771. static int cmd_handler_lrr(struct parser_exec_state *s)
  772. {
  773. int i, ret = 0;
  774. int cmd_len = cmd_length(s);
  775. for (i = 1; i < cmd_len; i += 2) {
  776. if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
  777. ret |= ((cmd_reg_inhibit(s, i) ||
  778. (cmd_reg_inhibit(s, i + 1)))) ?
  779. -EINVAL : 0;
  780. if (ret)
  781. break;
  782. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
  783. ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
  784. }
  785. return ret;
  786. }
  787. static inline int cmd_address_audit(struct parser_exec_state *s,
  788. unsigned long guest_gma, int op_size, bool index_mode);
  789. static int cmd_handler_lrm(struct parser_exec_state *s)
  790. {
  791. struct intel_gvt *gvt = s->vgpu->gvt;
  792. int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
  793. unsigned long gma;
  794. int i, ret = 0;
  795. int cmd_len = cmd_length(s);
  796. for (i = 1; i < cmd_len;) {
  797. if (IS_BROADWELL(gvt->dev_priv))
  798. ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
  799. if (ret)
  800. break;
  801. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
  802. if (cmd_val(s, 0) & (1 << 22)) {
  803. gma = cmd_gma(s, i + 1);
  804. if (gmadr_bytes == 8)
  805. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  806. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  807. }
  808. i += gmadr_dw_number(s) + 1;
  809. }
  810. return ret;
  811. }
  812. static int cmd_handler_srm(struct parser_exec_state *s)
  813. {
  814. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  815. unsigned long gma;
  816. int i, ret = 0;
  817. int cmd_len = cmd_length(s);
  818. for (i = 1; i < cmd_len;) {
  819. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
  820. if (cmd_val(s, 0) & (1 << 22)) {
  821. gma = cmd_gma(s, i + 1);
  822. if (gmadr_bytes == 8)
  823. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  824. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  825. }
  826. i += gmadr_dw_number(s) + 1;
  827. }
  828. return ret;
  829. }
  830. struct cmd_interrupt_event {
  831. int pipe_control_notify;
  832. int mi_flush_dw;
  833. int mi_user_interrupt;
  834. };
  835. static struct cmd_interrupt_event cmd_interrupt_events[] = {
  836. [RCS] = {
  837. .pipe_control_notify = RCS_PIPE_CONTROL,
  838. .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
  839. .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
  840. },
  841. [BCS] = {
  842. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  843. .mi_flush_dw = BCS_MI_FLUSH_DW,
  844. .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
  845. },
  846. [VCS] = {
  847. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  848. .mi_flush_dw = VCS_MI_FLUSH_DW,
  849. .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
  850. },
  851. [VCS2] = {
  852. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  853. .mi_flush_dw = VCS2_MI_FLUSH_DW,
  854. .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
  855. },
  856. [VECS] = {
  857. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  858. .mi_flush_dw = VECS_MI_FLUSH_DW,
  859. .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
  860. },
  861. };
  862. static int cmd_handler_pipe_control(struct parser_exec_state *s)
  863. {
  864. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  865. unsigned long gma;
  866. bool index_mode = false;
  867. unsigned int post_sync;
  868. int ret = 0;
  869. post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
  870. /* LRI post sync */
  871. if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
  872. ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
  873. /* post sync */
  874. else if (post_sync) {
  875. if (post_sync == 2)
  876. ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
  877. else if (post_sync == 3)
  878. ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
  879. else if (post_sync == 1) {
  880. /* check ggtt*/
  881. if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) {
  882. gma = cmd_val(s, 2) & GENMASK(31, 3);
  883. if (gmadr_bytes == 8)
  884. gma |= (cmd_gma_hi(s, 3)) << 32;
  885. /* Store Data Index */
  886. if (cmd_val(s, 1) & (1 << 21))
  887. index_mode = true;
  888. ret |= cmd_address_audit(s, gma, sizeof(u64),
  889. index_mode);
  890. }
  891. }
  892. }
  893. if (ret)
  894. return ret;
  895. if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
  896. set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
  897. s->workload->pending_events);
  898. return 0;
  899. }
  900. static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
  901. {
  902. set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
  903. s->workload->pending_events);
  904. return 0;
  905. }
  906. static int cmd_advance_default(struct parser_exec_state *s)
  907. {
  908. return ip_gma_advance(s, cmd_length(s));
  909. }
  910. static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
  911. {
  912. int ret;
  913. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  914. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  915. ret = ip_gma_set(s, s->ret_ip_gma_bb);
  916. s->buf_addr_type = s->saved_buf_addr_type;
  917. } else {
  918. s->buf_type = RING_BUFFER_INSTRUCTION;
  919. s->buf_addr_type = GTT_BUFFER;
  920. if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
  921. s->ret_ip_gma_ring -= s->ring_size;
  922. ret = ip_gma_set(s, s->ret_ip_gma_ring);
  923. }
  924. return ret;
  925. }
  926. struct mi_display_flip_command_info {
  927. int pipe;
  928. int plane;
  929. int event;
  930. i915_reg_t stride_reg;
  931. i915_reg_t ctrl_reg;
  932. i915_reg_t surf_reg;
  933. u64 stride_val;
  934. u64 tile_val;
  935. u64 surf_val;
  936. bool async_flip;
  937. };
  938. struct plane_code_mapping {
  939. int pipe;
  940. int plane;
  941. int event;
  942. };
  943. static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
  944. struct mi_display_flip_command_info *info)
  945. {
  946. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  947. struct plane_code_mapping gen8_plane_code[] = {
  948. [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
  949. [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
  950. [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
  951. [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
  952. [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
  953. [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
  954. };
  955. u32 dword0, dword1, dword2;
  956. u32 v;
  957. dword0 = cmd_val(s, 0);
  958. dword1 = cmd_val(s, 1);
  959. dword2 = cmd_val(s, 2);
  960. v = (dword0 & GENMASK(21, 19)) >> 19;
  961. if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
  962. return -EINVAL;
  963. info->pipe = gen8_plane_code[v].pipe;
  964. info->plane = gen8_plane_code[v].plane;
  965. info->event = gen8_plane_code[v].event;
  966. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  967. info->tile_val = (dword1 & 0x1);
  968. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  969. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  970. if (info->plane == PLANE_A) {
  971. info->ctrl_reg = DSPCNTR(info->pipe);
  972. info->stride_reg = DSPSTRIDE(info->pipe);
  973. info->surf_reg = DSPSURF(info->pipe);
  974. } else if (info->plane == PLANE_B) {
  975. info->ctrl_reg = SPRCTL(info->pipe);
  976. info->stride_reg = SPRSTRIDE(info->pipe);
  977. info->surf_reg = SPRSURF(info->pipe);
  978. } else {
  979. WARN_ON(1);
  980. return -EINVAL;
  981. }
  982. return 0;
  983. }
  984. static int skl_decode_mi_display_flip(struct parser_exec_state *s,
  985. struct mi_display_flip_command_info *info)
  986. {
  987. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  988. struct intel_vgpu *vgpu = s->vgpu;
  989. u32 dword0 = cmd_val(s, 0);
  990. u32 dword1 = cmd_val(s, 1);
  991. u32 dword2 = cmd_val(s, 2);
  992. u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
  993. info->plane = PRIMARY_PLANE;
  994. switch (plane) {
  995. case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
  996. info->pipe = PIPE_A;
  997. info->event = PRIMARY_A_FLIP_DONE;
  998. break;
  999. case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
  1000. info->pipe = PIPE_B;
  1001. info->event = PRIMARY_B_FLIP_DONE;
  1002. break;
  1003. case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
  1004. info->pipe = PIPE_C;
  1005. info->event = PRIMARY_C_FLIP_DONE;
  1006. break;
  1007. case MI_DISPLAY_FLIP_SKL_PLANE_2_A:
  1008. info->pipe = PIPE_A;
  1009. info->event = SPRITE_A_FLIP_DONE;
  1010. info->plane = SPRITE_PLANE;
  1011. break;
  1012. case MI_DISPLAY_FLIP_SKL_PLANE_2_B:
  1013. info->pipe = PIPE_B;
  1014. info->event = SPRITE_B_FLIP_DONE;
  1015. info->plane = SPRITE_PLANE;
  1016. break;
  1017. case MI_DISPLAY_FLIP_SKL_PLANE_2_C:
  1018. info->pipe = PIPE_C;
  1019. info->event = SPRITE_C_FLIP_DONE;
  1020. info->plane = SPRITE_PLANE;
  1021. break;
  1022. default:
  1023. gvt_vgpu_err("unknown plane code %d\n", plane);
  1024. return -EINVAL;
  1025. }
  1026. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  1027. info->tile_val = (dword1 & GENMASK(2, 0));
  1028. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  1029. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  1030. info->ctrl_reg = DSPCNTR(info->pipe);
  1031. info->stride_reg = DSPSTRIDE(info->pipe);
  1032. info->surf_reg = DSPSURF(info->pipe);
  1033. return 0;
  1034. }
  1035. static int gen8_check_mi_display_flip(struct parser_exec_state *s,
  1036. struct mi_display_flip_command_info *info)
  1037. {
  1038. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1039. u32 stride, tile;
  1040. if (!info->async_flip)
  1041. return 0;
  1042. if (IS_SKYLAKE(dev_priv)) {
  1043. stride = vgpu_vreg(s->vgpu, info->stride_reg) & GENMASK(9, 0);
  1044. tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) &
  1045. GENMASK(12, 10)) >> 10;
  1046. } else {
  1047. stride = (vgpu_vreg(s->vgpu, info->stride_reg) &
  1048. GENMASK(15, 6)) >> 6;
  1049. tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
  1050. }
  1051. if (stride != info->stride_val)
  1052. gvt_dbg_cmd("cannot change stride during async flip\n");
  1053. if (tile != info->tile_val)
  1054. gvt_dbg_cmd("cannot change tile during async flip\n");
  1055. return 0;
  1056. }
  1057. static int gen8_update_plane_mmio_from_mi_display_flip(
  1058. struct parser_exec_state *s,
  1059. struct mi_display_flip_command_info *info)
  1060. {
  1061. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1062. struct intel_vgpu *vgpu = s->vgpu;
  1063. set_mask_bits(&vgpu_vreg(vgpu, info->surf_reg), GENMASK(31, 12),
  1064. info->surf_val << 12);
  1065. if (IS_SKYLAKE(dev_priv)) {
  1066. set_mask_bits(&vgpu_vreg(vgpu, info->stride_reg), GENMASK(9, 0),
  1067. info->stride_val);
  1068. set_mask_bits(&vgpu_vreg(vgpu, info->ctrl_reg), GENMASK(12, 10),
  1069. info->tile_val << 10);
  1070. } else {
  1071. set_mask_bits(&vgpu_vreg(vgpu, info->stride_reg), GENMASK(15, 6),
  1072. info->stride_val << 6);
  1073. set_mask_bits(&vgpu_vreg(vgpu, info->ctrl_reg), GENMASK(10, 10),
  1074. info->tile_val << 10);
  1075. }
  1076. vgpu_vreg(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
  1077. intel_vgpu_trigger_virtual_event(vgpu, info->event);
  1078. return 0;
  1079. }
  1080. static int decode_mi_display_flip(struct parser_exec_state *s,
  1081. struct mi_display_flip_command_info *info)
  1082. {
  1083. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1084. if (IS_BROADWELL(dev_priv))
  1085. return gen8_decode_mi_display_flip(s, info);
  1086. if (IS_SKYLAKE(dev_priv))
  1087. return skl_decode_mi_display_flip(s, info);
  1088. return -ENODEV;
  1089. }
  1090. static int check_mi_display_flip(struct parser_exec_state *s,
  1091. struct mi_display_flip_command_info *info)
  1092. {
  1093. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1094. if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
  1095. return gen8_check_mi_display_flip(s, info);
  1096. return -ENODEV;
  1097. }
  1098. static int update_plane_mmio_from_mi_display_flip(
  1099. struct parser_exec_state *s,
  1100. struct mi_display_flip_command_info *info)
  1101. {
  1102. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1103. if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
  1104. return gen8_update_plane_mmio_from_mi_display_flip(s, info);
  1105. return -ENODEV;
  1106. }
  1107. static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
  1108. {
  1109. struct mi_display_flip_command_info info;
  1110. struct intel_vgpu *vgpu = s->vgpu;
  1111. int ret;
  1112. int i;
  1113. int len = cmd_length(s);
  1114. ret = decode_mi_display_flip(s, &info);
  1115. if (ret) {
  1116. gvt_vgpu_err("fail to decode MI display flip command\n");
  1117. return ret;
  1118. }
  1119. ret = check_mi_display_flip(s, &info);
  1120. if (ret) {
  1121. gvt_vgpu_err("invalid MI display flip command\n");
  1122. return ret;
  1123. }
  1124. ret = update_plane_mmio_from_mi_display_flip(s, &info);
  1125. if (ret) {
  1126. gvt_vgpu_err("fail to update plane mmio\n");
  1127. return ret;
  1128. }
  1129. for (i = 0; i < len; i++)
  1130. patch_value(s, cmd_ptr(s, i), MI_NOOP);
  1131. return 0;
  1132. }
  1133. static bool is_wait_for_flip_pending(u32 cmd)
  1134. {
  1135. return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
  1136. MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
  1137. MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
  1138. MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
  1139. MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
  1140. MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
  1141. }
  1142. static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
  1143. {
  1144. u32 cmd = cmd_val(s, 0);
  1145. if (!is_wait_for_flip_pending(cmd))
  1146. return 0;
  1147. patch_value(s, cmd_ptr(s, 0), MI_NOOP);
  1148. return 0;
  1149. }
  1150. static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
  1151. {
  1152. unsigned long addr;
  1153. unsigned long gma_high, gma_low;
  1154. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1155. if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8))
  1156. return INTEL_GVT_INVALID_ADDR;
  1157. gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
  1158. if (gmadr_bytes == 4) {
  1159. addr = gma_low;
  1160. } else {
  1161. gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
  1162. addr = (((unsigned long)gma_high) << 32) | gma_low;
  1163. }
  1164. return addr;
  1165. }
  1166. static inline int cmd_address_audit(struct parser_exec_state *s,
  1167. unsigned long guest_gma, int op_size, bool index_mode)
  1168. {
  1169. struct intel_vgpu *vgpu = s->vgpu;
  1170. u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
  1171. int i;
  1172. int ret;
  1173. if (op_size > max_surface_size) {
  1174. gvt_vgpu_err("command address audit fail name %s\n",
  1175. s->info->name);
  1176. return -EINVAL;
  1177. }
  1178. if (index_mode) {
  1179. if (guest_gma >= GTT_PAGE_SIZE / sizeof(u64)) {
  1180. ret = -EINVAL;
  1181. goto err;
  1182. }
  1183. } else if ((!vgpu_gmadr_is_valid(s->vgpu, guest_gma)) ||
  1184. (!vgpu_gmadr_is_valid(s->vgpu,
  1185. guest_gma + op_size - 1))) {
  1186. ret = -EINVAL;
  1187. goto err;
  1188. }
  1189. return 0;
  1190. err:
  1191. gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
  1192. s->info->name, guest_gma, op_size);
  1193. pr_err("cmd dump: ");
  1194. for (i = 0; i < cmd_length(s); i++) {
  1195. if (!(i % 4))
  1196. pr_err("\n%08x ", cmd_val(s, i));
  1197. else
  1198. pr_err("%08x ", cmd_val(s, i));
  1199. }
  1200. pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
  1201. vgpu->id,
  1202. vgpu_aperture_gmadr_base(vgpu),
  1203. vgpu_aperture_gmadr_end(vgpu),
  1204. vgpu_hidden_gmadr_base(vgpu),
  1205. vgpu_hidden_gmadr_end(vgpu));
  1206. return ret;
  1207. }
  1208. static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
  1209. {
  1210. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1211. int op_size = (cmd_length(s) - 3) * sizeof(u32);
  1212. int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
  1213. unsigned long gma, gma_low, gma_high;
  1214. int ret = 0;
  1215. /* check ppggt */
  1216. if (!(cmd_val(s, 0) & (1 << 22)))
  1217. return 0;
  1218. gma = cmd_val(s, 2) & GENMASK(31, 2);
  1219. if (gmadr_bytes == 8) {
  1220. gma_low = cmd_val(s, 1) & GENMASK(31, 2);
  1221. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1222. gma = (gma_high << 32) | gma_low;
  1223. core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
  1224. }
  1225. ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
  1226. return ret;
  1227. }
  1228. static inline int unexpected_cmd(struct parser_exec_state *s)
  1229. {
  1230. struct intel_vgpu *vgpu = s->vgpu;
  1231. gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name);
  1232. return -EINVAL;
  1233. }
  1234. static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
  1235. {
  1236. return unexpected_cmd(s);
  1237. }
  1238. static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
  1239. {
  1240. return unexpected_cmd(s);
  1241. }
  1242. static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
  1243. {
  1244. return unexpected_cmd(s);
  1245. }
  1246. static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
  1247. {
  1248. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1249. int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) *
  1250. sizeof(u32);
  1251. unsigned long gma, gma_high;
  1252. int ret = 0;
  1253. if (!(cmd_val(s, 0) & (1 << 22)))
  1254. return ret;
  1255. gma = cmd_val(s, 1) & GENMASK(31, 2);
  1256. if (gmadr_bytes == 8) {
  1257. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1258. gma = (gma_high << 32) | gma;
  1259. }
  1260. ret = cmd_address_audit(s, gma, op_size, false);
  1261. return ret;
  1262. }
  1263. static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
  1264. {
  1265. return unexpected_cmd(s);
  1266. }
  1267. static int cmd_handler_mi_clflush(struct parser_exec_state *s)
  1268. {
  1269. return unexpected_cmd(s);
  1270. }
  1271. static int cmd_handler_mi_conditional_batch_buffer_end(
  1272. struct parser_exec_state *s)
  1273. {
  1274. return unexpected_cmd(s);
  1275. }
  1276. static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
  1277. {
  1278. return unexpected_cmd(s);
  1279. }
  1280. static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
  1281. {
  1282. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1283. unsigned long gma;
  1284. bool index_mode = false;
  1285. int ret = 0;
  1286. /* Check post-sync and ppgtt bit */
  1287. if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
  1288. gma = cmd_val(s, 1) & GENMASK(31, 3);
  1289. if (gmadr_bytes == 8)
  1290. gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
  1291. /* Store Data Index */
  1292. if (cmd_val(s, 0) & (1 << 21))
  1293. index_mode = true;
  1294. ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
  1295. }
  1296. /* Check notify bit */
  1297. if ((cmd_val(s, 0) & (1 << 8)))
  1298. set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
  1299. s->workload->pending_events);
  1300. return ret;
  1301. }
  1302. static void addr_type_update_snb(struct parser_exec_state *s)
  1303. {
  1304. if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
  1305. (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
  1306. s->buf_addr_type = PPGTT_BUFFER;
  1307. }
  1308. }
  1309. static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
  1310. unsigned long gma, unsigned long end_gma, void *va)
  1311. {
  1312. unsigned long copy_len, offset;
  1313. unsigned long len = 0;
  1314. unsigned long gpa;
  1315. while (gma != end_gma) {
  1316. gpa = intel_vgpu_gma_to_gpa(mm, gma);
  1317. if (gpa == INTEL_GVT_INVALID_ADDR) {
  1318. gvt_vgpu_err("invalid gma address: %lx\n", gma);
  1319. return -EFAULT;
  1320. }
  1321. offset = gma & (GTT_PAGE_SIZE - 1);
  1322. copy_len = (end_gma - gma) >= (GTT_PAGE_SIZE - offset) ?
  1323. GTT_PAGE_SIZE - offset : end_gma - gma;
  1324. intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
  1325. len += copy_len;
  1326. gma += copy_len;
  1327. }
  1328. return 0;
  1329. }
  1330. /*
  1331. * Check whether a batch buffer needs to be scanned. Currently
  1332. * the only criteria is based on privilege.
  1333. */
  1334. static int batch_buffer_needs_scan(struct parser_exec_state *s)
  1335. {
  1336. struct intel_gvt *gvt = s->vgpu->gvt;
  1337. if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)) {
  1338. /* BDW decides privilege based on address space */
  1339. if (cmd_val(s, 0) & (1 << 8))
  1340. return 0;
  1341. }
  1342. return 1;
  1343. }
  1344. static uint32_t find_bb_size(struct parser_exec_state *s)
  1345. {
  1346. unsigned long gma = 0;
  1347. struct cmd_info *info;
  1348. uint32_t bb_size = 0;
  1349. uint32_t cmd_len = 0;
  1350. bool met_bb_end = false;
  1351. struct intel_vgpu *vgpu = s->vgpu;
  1352. u32 cmd;
  1353. /* get the start gm address of the batch buffer */
  1354. gma = get_gma_bb_from_cmd(s, 1);
  1355. cmd = cmd_val(s, 0);
  1356. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1357. if (info == NULL) {
  1358. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1359. cmd, get_opcode(cmd, s->ring_id));
  1360. return -EINVAL;
  1361. }
  1362. do {
  1363. copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
  1364. gma, gma + 4, &cmd);
  1365. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1366. if (info == NULL) {
  1367. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1368. cmd, get_opcode(cmd, s->ring_id));
  1369. return -EINVAL;
  1370. }
  1371. if (info->opcode == OP_MI_BATCH_BUFFER_END) {
  1372. met_bb_end = true;
  1373. } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
  1374. if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0) {
  1375. /* chained batch buffer */
  1376. met_bb_end = true;
  1377. }
  1378. }
  1379. cmd_len = get_cmd_length(info, cmd) << 2;
  1380. bb_size += cmd_len;
  1381. gma += cmd_len;
  1382. } while (!met_bb_end);
  1383. return bb_size;
  1384. }
  1385. static int perform_bb_shadow(struct parser_exec_state *s)
  1386. {
  1387. struct intel_shadow_bb_entry *entry_obj;
  1388. struct intel_vgpu *vgpu = s->vgpu;
  1389. unsigned long gma = 0;
  1390. uint32_t bb_size;
  1391. void *dst = NULL;
  1392. int ret = 0;
  1393. /* get the start gm address of the batch buffer */
  1394. gma = get_gma_bb_from_cmd(s, 1);
  1395. /* get the size of the batch buffer */
  1396. bb_size = find_bb_size(s);
  1397. /* allocate shadow batch buffer */
  1398. entry_obj = kmalloc(sizeof(*entry_obj), GFP_KERNEL);
  1399. if (entry_obj == NULL)
  1400. return -ENOMEM;
  1401. entry_obj->obj =
  1402. i915_gem_object_create(s->vgpu->gvt->dev_priv,
  1403. roundup(bb_size, PAGE_SIZE));
  1404. if (IS_ERR(entry_obj->obj)) {
  1405. ret = PTR_ERR(entry_obj->obj);
  1406. goto free_entry;
  1407. }
  1408. entry_obj->len = bb_size;
  1409. INIT_LIST_HEAD(&entry_obj->list);
  1410. dst = i915_gem_object_pin_map(entry_obj->obj, I915_MAP_WB);
  1411. if (IS_ERR(dst)) {
  1412. ret = PTR_ERR(dst);
  1413. goto put_obj;
  1414. }
  1415. ret = i915_gem_object_set_to_cpu_domain(entry_obj->obj, false);
  1416. if (ret) {
  1417. gvt_vgpu_err("failed to set shadow batch to CPU\n");
  1418. goto unmap_src;
  1419. }
  1420. entry_obj->va = dst;
  1421. entry_obj->bb_start_cmd_va = s->ip_va;
  1422. /* copy batch buffer to shadow batch buffer*/
  1423. ret = copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
  1424. gma, gma + bb_size,
  1425. dst);
  1426. if (ret) {
  1427. gvt_vgpu_err("fail to copy guest ring buffer\n");
  1428. goto unmap_src;
  1429. }
  1430. list_add(&entry_obj->list, &s->workload->shadow_bb);
  1431. /*
  1432. * ip_va saves the virtual address of the shadow batch buffer, while
  1433. * ip_gma saves the graphics address of the original batch buffer.
  1434. * As the shadow batch buffer is just a copy from the originial one,
  1435. * it should be right to use shadow batch buffer'va and original batch
  1436. * buffer's gma in pair. After all, we don't want to pin the shadow
  1437. * buffer here (too early).
  1438. */
  1439. s->ip_va = dst;
  1440. s->ip_gma = gma;
  1441. return 0;
  1442. unmap_src:
  1443. i915_gem_object_unpin_map(entry_obj->obj);
  1444. put_obj:
  1445. i915_gem_object_put(entry_obj->obj);
  1446. free_entry:
  1447. kfree(entry_obj);
  1448. return ret;
  1449. }
  1450. static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
  1451. {
  1452. bool second_level;
  1453. int ret = 0;
  1454. struct intel_vgpu *vgpu = s->vgpu;
  1455. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  1456. gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
  1457. return -EINVAL;
  1458. }
  1459. second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
  1460. if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
  1461. gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n");
  1462. return -EINVAL;
  1463. }
  1464. s->saved_buf_addr_type = s->buf_addr_type;
  1465. addr_type_update_snb(s);
  1466. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  1467. s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
  1468. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  1469. } else if (second_level) {
  1470. s->buf_type = BATCH_BUFFER_2ND_LEVEL;
  1471. s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
  1472. s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
  1473. }
  1474. if (batch_buffer_needs_scan(s)) {
  1475. ret = perform_bb_shadow(s);
  1476. if (ret < 0)
  1477. gvt_vgpu_err("invalid shadow batch buffer\n");
  1478. } else {
  1479. /* emulate a batch buffer end to do return right */
  1480. ret = cmd_handler_mi_batch_buffer_end(s);
  1481. if (ret < 0)
  1482. return ret;
  1483. }
  1484. return ret;
  1485. }
  1486. static struct cmd_info cmd_info[] = {
  1487. {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1488. {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
  1489. 0, 1, NULL},
  1490. {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
  1491. 0, 1, cmd_handler_mi_user_interrupt},
  1492. {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
  1493. D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
  1494. {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1495. {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1496. NULL},
  1497. {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1498. NULL},
  1499. {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1500. NULL},
  1501. {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1502. NULL},
  1503. {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
  1504. D_ALL, 0, 1, NULL},
  1505. {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
  1506. F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1507. cmd_handler_mi_batch_buffer_end},
  1508. {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
  1509. 0, 1, NULL},
  1510. {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1511. NULL},
  1512. {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
  1513. D_ALL, 0, 1, NULL},
  1514. {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1515. NULL},
  1516. {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1517. NULL},
  1518. {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
  1519. R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
  1520. {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
  1521. 0, 8, NULL},
  1522. {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
  1523. {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1524. {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
  1525. D_BDW_PLUS, 0, 8, NULL},
  1526. {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1527. ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
  1528. {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1529. ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
  1530. {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
  1531. 0, 8, cmd_handler_mi_store_data_index},
  1532. {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
  1533. D_ALL, 0, 8, cmd_handler_lri},
  1534. {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
  1535. cmd_handler_mi_update_gtt},
  1536. {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1537. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
  1538. {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
  1539. cmd_handler_mi_flush_dw},
  1540. {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
  1541. 10, cmd_handler_mi_clflush},
  1542. {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
  1543. D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
  1544. {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1545. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
  1546. {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
  1547. D_ALL, 0, 8, cmd_handler_lrr},
  1548. {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
  1549. D_ALL, 0, 8, NULL},
  1550. {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1551. ADDR_FIX_1(2), 8, NULL},
  1552. {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1553. ADDR_FIX_1(2), 8, NULL},
  1554. {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
  1555. 8, cmd_handler_mi_op_2e},
  1556. {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
  1557. 8, cmd_handler_mi_op_2f},
  1558. {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
  1559. F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
  1560. cmd_handler_mi_batch_buffer_start},
  1561. {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
  1562. F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
  1563. cmd_handler_mi_conditional_batch_buffer_end},
  1564. {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
  1565. R_RCS | R_BCS, D_ALL, 0, 2, NULL},
  1566. {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1567. ADDR_FIX_2(4, 7), 8, NULL},
  1568. {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1569. 0, 8, NULL},
  1570. {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
  1571. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1572. {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1573. {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1574. 0, 8, NULL},
  1575. {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1576. ADDR_FIX_1(3), 8, NULL},
  1577. {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
  1578. D_ALL, 0, 8, NULL},
  1579. {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1580. ADDR_FIX_1(4), 8, NULL},
  1581. {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1582. ADDR_FIX_2(4, 5), 8, NULL},
  1583. {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1584. ADDR_FIX_1(4), 8, NULL},
  1585. {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1586. ADDR_FIX_2(4, 7), 8, NULL},
  1587. {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
  1588. D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1589. {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1590. {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
  1591. D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
  1592. {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
  1593. R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1594. {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
  1595. OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
  1596. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1597. {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
  1598. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1599. {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
  1600. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1601. {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
  1602. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1603. {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
  1604. D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1605. {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
  1606. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1607. {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
  1608. OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
  1609. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1610. {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1611. ADDR_FIX_2(4, 5), 8, NULL},
  1612. {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
  1613. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1614. {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
  1615. OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
  1616. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1617. {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
  1618. OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
  1619. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1620. {"3DSTATE_BLEND_STATE_POINTERS",
  1621. OP_3DSTATE_BLEND_STATE_POINTERS,
  1622. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1623. {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
  1624. OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
  1625. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1626. {"3DSTATE_BINDING_TABLE_POINTERS_VS",
  1627. OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
  1628. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1629. {"3DSTATE_BINDING_TABLE_POINTERS_HS",
  1630. OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
  1631. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1632. {"3DSTATE_BINDING_TABLE_POINTERS_DS",
  1633. OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
  1634. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1635. {"3DSTATE_BINDING_TABLE_POINTERS_GS",
  1636. OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
  1637. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1638. {"3DSTATE_BINDING_TABLE_POINTERS_PS",
  1639. OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
  1640. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1641. {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
  1642. OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
  1643. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1644. {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
  1645. OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
  1646. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1647. {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
  1648. OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
  1649. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1650. {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
  1651. OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
  1652. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1653. {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
  1654. OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
  1655. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1656. {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
  1657. 0, 8, NULL},
  1658. {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
  1659. 0, 8, NULL},
  1660. {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
  1661. 0, 8, NULL},
  1662. {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
  1663. 0, 8, NULL},
  1664. {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
  1665. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1666. {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
  1667. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1668. {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
  1669. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1670. {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
  1671. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1672. {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
  1673. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1674. {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
  1675. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1676. {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
  1677. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1678. {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
  1679. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1680. {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
  1681. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1682. {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
  1683. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1684. {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
  1685. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1686. {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
  1687. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1688. {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
  1689. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1690. {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
  1691. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1692. {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
  1693. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1694. {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
  1695. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1696. {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
  1697. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1698. {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
  1699. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1700. {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
  1701. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1702. {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
  1703. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1704. {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
  1705. D_BDW_PLUS, 0, 8, NULL},
  1706. {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1707. NULL},
  1708. {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
  1709. D_BDW_PLUS, 0, 8, NULL},
  1710. {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
  1711. D_BDW_PLUS, 0, 8, NULL},
  1712. {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1713. 8, NULL},
  1714. {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
  1715. R_RCS, D_BDW_PLUS, 0, 8, NULL},
  1716. {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1717. 8, NULL},
  1718. {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1719. NULL},
  1720. {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1721. NULL},
  1722. {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1723. NULL},
  1724. {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
  1725. D_BDW_PLUS, 0, 8, NULL},
  1726. {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
  1727. R_RCS, D_ALL, 0, 8, NULL},
  1728. {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
  1729. D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
  1730. {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
  1731. R_RCS, D_ALL, 0, 1, NULL},
  1732. {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1733. {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
  1734. R_RCS, D_ALL, 0, 8, NULL},
  1735. {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
  1736. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1737. {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1738. {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1739. {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1740. {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
  1741. D_BDW_PLUS, 0, 8, NULL},
  1742. {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
  1743. D_BDW_PLUS, 0, 8, NULL},
  1744. {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
  1745. D_ALL, 0, 8, NULL},
  1746. {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
  1747. D_BDW_PLUS, 0, 8, NULL},
  1748. {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
  1749. D_BDW_PLUS, 0, 8, NULL},
  1750. {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1751. {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1752. {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1753. {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
  1754. D_ALL, 0, 8, NULL},
  1755. {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1756. {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1757. {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
  1758. R_RCS, D_ALL, 0, 8, NULL},
  1759. {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
  1760. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1761. {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
  1762. 0, 8, NULL},
  1763. {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
  1764. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1765. {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
  1766. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1767. {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
  1768. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1769. {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
  1770. D_ALL, 0, 8, NULL},
  1771. {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
  1772. D_ALL, 0, 8, NULL},
  1773. {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
  1774. D_ALL, 0, 8, NULL},
  1775. {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
  1776. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1777. {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
  1778. D_BDW_PLUS, 0, 8, NULL},
  1779. {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
  1780. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1781. {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
  1782. R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
  1783. {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
  1784. R_RCS, D_ALL, 0, 8, NULL},
  1785. {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
  1786. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1787. {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
  1788. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1789. {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
  1790. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1791. {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
  1792. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1793. {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
  1794. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1795. {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
  1796. R_RCS, D_ALL, 0, 8, NULL},
  1797. {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
  1798. D_ALL, 0, 9, NULL},
  1799. {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1800. ADDR_FIX_2(2, 4), 8, NULL},
  1801. {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
  1802. OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
  1803. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1804. {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
  1805. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1806. {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
  1807. OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
  1808. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1809. {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
  1810. D_BDW_PLUS, 0, 8, NULL},
  1811. {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
  1812. ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
  1813. {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1814. {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
  1815. 1, NULL},
  1816. {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
  1817. ADDR_FIX_1(1), 8, NULL},
  1818. {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1819. {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1820. ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
  1821. {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
  1822. ADDR_FIX_1(1), 8, NULL},
  1823. {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1824. {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1825. {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1826. 0, 8, NULL},
  1827. {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
  1828. D_SKL_PLUS, 0, 8, NULL},
  1829. {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
  1830. F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1831. {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
  1832. 0, 16, NULL},
  1833. {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
  1834. 0, 16, NULL},
  1835. {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1836. {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
  1837. 0, 16, NULL},
  1838. {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
  1839. 0, 16, NULL},
  1840. {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1841. 0, 16, NULL},
  1842. {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1843. 0, 8, NULL},
  1844. {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
  1845. NULL},
  1846. {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
  1847. F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1848. {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
  1849. R_VCS, D_ALL, 0, 12, NULL},
  1850. {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
  1851. R_VCS, D_ALL, 0, 12, NULL},
  1852. {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
  1853. R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1854. {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
  1855. F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1856. {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
  1857. F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
  1858. {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1859. {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
  1860. R_VCS, D_ALL, 0, 12, NULL},
  1861. {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
  1862. R_VCS, D_ALL, 0, 12, NULL},
  1863. {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
  1864. R_VCS, D_ALL, 0, 12, NULL},
  1865. {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
  1866. R_VCS, D_ALL, 0, 12, NULL},
  1867. {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
  1868. R_VCS, D_ALL, 0, 12, NULL},
  1869. {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
  1870. R_VCS, D_ALL, 0, 12, NULL},
  1871. {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
  1872. R_VCS, D_ALL, 0, 6, NULL},
  1873. {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
  1874. R_VCS, D_ALL, 0, 12, NULL},
  1875. {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
  1876. R_VCS, D_ALL, 0, 12, NULL},
  1877. {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
  1878. R_VCS, D_ALL, 0, 12, NULL},
  1879. {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
  1880. R_VCS, D_ALL, 0, 12, NULL},
  1881. {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
  1882. R_VCS, D_ALL, 0, 12, NULL},
  1883. {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
  1884. R_VCS, D_ALL, 0, 12, NULL},
  1885. {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
  1886. R_VCS, D_ALL, 0, 12, NULL},
  1887. {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
  1888. R_VCS, D_ALL, 0, 12, NULL},
  1889. {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
  1890. R_VCS, D_ALL, 0, 12, NULL},
  1891. {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
  1892. R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
  1893. {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
  1894. R_VCS, D_ALL, 0, 12, NULL},
  1895. {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
  1896. R_VCS, D_ALL, 0, 12, NULL},
  1897. {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
  1898. R_VCS, D_ALL, 0, 12, NULL},
  1899. {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
  1900. R_VCS, D_ALL, 0, 12, NULL},
  1901. {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
  1902. R_VCS, D_ALL, 0, 12, NULL},
  1903. {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
  1904. R_VCS, D_ALL, 0, 12, NULL},
  1905. {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
  1906. R_VCS, D_ALL, 0, 12, NULL},
  1907. {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
  1908. R_VCS, D_ALL, 0, 12, NULL},
  1909. {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
  1910. R_VCS, D_ALL, 0, 12, NULL},
  1911. {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
  1912. R_VCS, D_ALL, 0, 12, NULL},
  1913. {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
  1914. R_VCS, D_ALL, 0, 12, NULL},
  1915. {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
  1916. 0, 16, NULL},
  1917. {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1918. {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1919. {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
  1920. R_VCS, D_ALL, 0, 12, NULL},
  1921. {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
  1922. R_VCS, D_ALL, 0, 12, NULL},
  1923. {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
  1924. R_VCS, D_ALL, 0, 12, NULL},
  1925. {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
  1926. {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
  1927. 0, 12, NULL},
  1928. {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
  1929. 0, 20, NULL},
  1930. };
  1931. static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
  1932. {
  1933. hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
  1934. }
  1935. #define GVT_MAX_CMD_LENGTH 20 /* In Dword */
  1936. static void trace_cs_command(struct parser_exec_state *s,
  1937. cycles_t cost_pre_cmd_handler, cycles_t cost_cmd_handler)
  1938. {
  1939. /* This buffer is used by ftrace to store all commands copied from
  1940. * guest gma space. Sometimes commands can cross pages, this should
  1941. * not be handled in ftrace logic. So this is just used as a
  1942. * 'bounce buffer'
  1943. */
  1944. u32 cmd_trace_buf[GVT_MAX_CMD_LENGTH];
  1945. int i;
  1946. u32 cmd_len = cmd_length(s);
  1947. /* The chosen value of GVT_MAX_CMD_LENGTH are just based on
  1948. * following two considerations:
  1949. * 1) From observation, most common ring commands is not that long.
  1950. * But there are execeptions. So it indeed makes sence to observe
  1951. * longer commands.
  1952. * 2) From the performance and debugging point of view, dumping all
  1953. * contents of very commands is not necessary.
  1954. * We mgith shrink GVT_MAX_CMD_LENGTH or remove this trace event in
  1955. * future for performance considerations.
  1956. */
  1957. if (unlikely(cmd_len > GVT_MAX_CMD_LENGTH)) {
  1958. gvt_dbg_cmd("cmd length exceed tracing limitation!\n");
  1959. cmd_len = GVT_MAX_CMD_LENGTH;
  1960. }
  1961. for (i = 0; i < cmd_len; i++)
  1962. cmd_trace_buf[i] = cmd_val(s, i);
  1963. trace_gvt_command(s->vgpu->id, s->ring_id, s->ip_gma, cmd_trace_buf,
  1964. cmd_len, s->buf_type == RING_BUFFER_INSTRUCTION,
  1965. cost_pre_cmd_handler, cost_cmd_handler);
  1966. }
  1967. /* call the cmd handler, and advance ip */
  1968. static int cmd_parser_exec(struct parser_exec_state *s)
  1969. {
  1970. struct cmd_info *info;
  1971. u32 cmd;
  1972. int ret = 0;
  1973. cycles_t t0, t1, t2;
  1974. struct parser_exec_state s_before_advance_custom;
  1975. struct intel_vgpu *vgpu = s->vgpu;
  1976. t0 = get_cycles();
  1977. cmd = cmd_val(s, 0);
  1978. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1979. if (info == NULL) {
  1980. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1981. cmd, get_opcode(cmd, s->ring_id));
  1982. return -EINVAL;
  1983. }
  1984. gvt_dbg_cmd("%s\n", info->name);
  1985. s->info = info;
  1986. t1 = get_cycles();
  1987. memcpy(&s_before_advance_custom, s, sizeof(struct parser_exec_state));
  1988. if (info->handler) {
  1989. ret = info->handler(s);
  1990. if (ret < 0) {
  1991. gvt_vgpu_err("%s handler error\n", info->name);
  1992. return ret;
  1993. }
  1994. }
  1995. t2 = get_cycles();
  1996. trace_cs_command(&s_before_advance_custom, t1 - t0, t2 - t1);
  1997. if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
  1998. ret = cmd_advance_default(s);
  1999. if (ret) {
  2000. gvt_vgpu_err("%s IP advance error\n", info->name);
  2001. return ret;
  2002. }
  2003. }
  2004. return 0;
  2005. }
  2006. static inline bool gma_out_of_range(unsigned long gma,
  2007. unsigned long gma_head, unsigned int gma_tail)
  2008. {
  2009. if (gma_tail >= gma_head)
  2010. return (gma < gma_head) || (gma > gma_tail);
  2011. else
  2012. return (gma > gma_tail) && (gma < gma_head);
  2013. }
  2014. static int command_scan(struct parser_exec_state *s,
  2015. unsigned long rb_head, unsigned long rb_tail,
  2016. unsigned long rb_start, unsigned long rb_len)
  2017. {
  2018. unsigned long gma_head, gma_tail, gma_bottom;
  2019. int ret = 0;
  2020. struct intel_vgpu *vgpu = s->vgpu;
  2021. gma_head = rb_start + rb_head;
  2022. gma_tail = rb_start + rb_tail;
  2023. gma_bottom = rb_start + rb_len;
  2024. gvt_dbg_cmd("scan_start: start=%lx end=%lx\n", gma_head, gma_tail);
  2025. while (s->ip_gma != gma_tail) {
  2026. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  2027. if (!(s->ip_gma >= rb_start) ||
  2028. !(s->ip_gma < gma_bottom)) {
  2029. gvt_vgpu_err("ip_gma %lx out of ring scope."
  2030. "(base:0x%lx, bottom: 0x%lx)\n",
  2031. s->ip_gma, rb_start,
  2032. gma_bottom);
  2033. parser_exec_state_dump(s);
  2034. return -EINVAL;
  2035. }
  2036. if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
  2037. gvt_vgpu_err("ip_gma %lx out of range."
  2038. "base 0x%lx head 0x%lx tail 0x%lx\n",
  2039. s->ip_gma, rb_start,
  2040. rb_head, rb_tail);
  2041. parser_exec_state_dump(s);
  2042. break;
  2043. }
  2044. }
  2045. ret = cmd_parser_exec(s);
  2046. if (ret) {
  2047. gvt_vgpu_err("cmd parser error\n");
  2048. parser_exec_state_dump(s);
  2049. break;
  2050. }
  2051. }
  2052. gvt_dbg_cmd("scan_end\n");
  2053. return ret;
  2054. }
  2055. static int scan_workload(struct intel_vgpu_workload *workload)
  2056. {
  2057. unsigned long gma_head, gma_tail, gma_bottom;
  2058. struct parser_exec_state s;
  2059. int ret = 0;
  2060. /* ring base is page aligned */
  2061. if (WARN_ON(!IS_ALIGNED(workload->rb_start, GTT_PAGE_SIZE)))
  2062. return -EINVAL;
  2063. gma_head = workload->rb_start + workload->rb_head;
  2064. gma_tail = workload->rb_start + workload->rb_tail;
  2065. gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2066. s.buf_type = RING_BUFFER_INSTRUCTION;
  2067. s.buf_addr_type = GTT_BUFFER;
  2068. s.vgpu = workload->vgpu;
  2069. s.ring_id = workload->ring_id;
  2070. s.ring_start = workload->rb_start;
  2071. s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2072. s.ring_head = gma_head;
  2073. s.ring_tail = gma_tail;
  2074. s.rb_va = workload->shadow_ring_buffer_va;
  2075. s.workload = workload;
  2076. if ((bypass_scan_mask & (1 << workload->ring_id)) ||
  2077. gma_head == gma_tail)
  2078. return 0;
  2079. ret = ip_gma_set(&s, gma_head);
  2080. if (ret)
  2081. goto out;
  2082. ret = command_scan(&s, workload->rb_head, workload->rb_tail,
  2083. workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
  2084. out:
  2085. return ret;
  2086. }
  2087. static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2088. {
  2089. unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
  2090. struct parser_exec_state s;
  2091. int ret = 0;
  2092. /* ring base is page aligned */
  2093. if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma, GTT_PAGE_SIZE)))
  2094. return -EINVAL;
  2095. ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
  2096. ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
  2097. PAGE_SIZE);
  2098. gma_head = wa_ctx->indirect_ctx.guest_gma;
  2099. gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
  2100. gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
  2101. s.buf_type = RING_BUFFER_INSTRUCTION;
  2102. s.buf_addr_type = GTT_BUFFER;
  2103. s.vgpu = wa_ctx->workload->vgpu;
  2104. s.ring_id = wa_ctx->workload->ring_id;
  2105. s.ring_start = wa_ctx->indirect_ctx.guest_gma;
  2106. s.ring_size = ring_size;
  2107. s.ring_head = gma_head;
  2108. s.ring_tail = gma_tail;
  2109. s.rb_va = wa_ctx->indirect_ctx.shadow_va;
  2110. s.workload = wa_ctx->workload;
  2111. ret = ip_gma_set(&s, gma_head);
  2112. if (ret)
  2113. goto out;
  2114. ret = command_scan(&s, 0, ring_tail,
  2115. wa_ctx->indirect_ctx.guest_gma, ring_size);
  2116. out:
  2117. return ret;
  2118. }
  2119. static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
  2120. {
  2121. struct intel_vgpu *vgpu = workload->vgpu;
  2122. int ring_id = workload->ring_id;
  2123. struct i915_gem_context *shadow_ctx = vgpu->shadow_ctx;
  2124. struct intel_ring *ring = shadow_ctx->engine[ring_id].ring;
  2125. unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
  2126. unsigned int copy_len = 0;
  2127. int ret;
  2128. guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2129. /* calculate workload ring buffer size */
  2130. workload->rb_len = (workload->rb_tail + guest_rb_size -
  2131. workload->rb_head) % guest_rb_size;
  2132. gma_head = workload->rb_start + workload->rb_head;
  2133. gma_tail = workload->rb_start + workload->rb_tail;
  2134. gma_top = workload->rb_start + guest_rb_size;
  2135. /* allocate shadow ring buffer */
  2136. ret = intel_ring_begin(workload->req, workload->rb_len / 4);
  2137. if (ret)
  2138. return ret;
  2139. /* get shadow ring buffer va */
  2140. workload->shadow_ring_buffer_va = ring->vaddr + ring->tail;
  2141. /* head > tail --> copy head <-> top */
  2142. if (gma_head > gma_tail) {
  2143. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
  2144. gma_head, gma_top,
  2145. workload->shadow_ring_buffer_va);
  2146. if (ret) {
  2147. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2148. return ret;
  2149. }
  2150. copy_len = gma_top - gma_head;
  2151. gma_head = workload->rb_start;
  2152. }
  2153. /* copy head or start <-> tail */
  2154. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
  2155. gma_head, gma_tail,
  2156. workload->shadow_ring_buffer_va + copy_len);
  2157. if (ret) {
  2158. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2159. return ret;
  2160. }
  2161. ring->tail += workload->rb_len;
  2162. intel_ring_advance(ring);
  2163. return 0;
  2164. }
  2165. int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
  2166. {
  2167. int ret;
  2168. struct intel_vgpu *vgpu = workload->vgpu;
  2169. ret = shadow_workload_ring_buffer(workload);
  2170. if (ret) {
  2171. gvt_vgpu_err("fail to shadow workload ring_buffer\n");
  2172. return ret;
  2173. }
  2174. ret = scan_workload(workload);
  2175. if (ret) {
  2176. gvt_vgpu_err("scan workload error\n");
  2177. return ret;
  2178. }
  2179. return 0;
  2180. }
  2181. static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2182. {
  2183. int ctx_size = wa_ctx->indirect_ctx.size;
  2184. unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
  2185. struct intel_vgpu *vgpu = wa_ctx->workload->vgpu;
  2186. struct drm_i915_gem_object *obj;
  2187. int ret = 0;
  2188. void *map;
  2189. obj = i915_gem_object_create(wa_ctx->workload->vgpu->gvt->dev_priv,
  2190. roundup(ctx_size + CACHELINE_BYTES,
  2191. PAGE_SIZE));
  2192. if (IS_ERR(obj))
  2193. return PTR_ERR(obj);
  2194. /* get the va of the shadow batch buffer */
  2195. map = i915_gem_object_pin_map(obj, I915_MAP_WB);
  2196. if (IS_ERR(map)) {
  2197. gvt_vgpu_err("failed to vmap shadow indirect ctx\n");
  2198. ret = PTR_ERR(map);
  2199. goto put_obj;
  2200. }
  2201. ret = i915_gem_object_set_to_cpu_domain(obj, false);
  2202. if (ret) {
  2203. gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n");
  2204. goto unmap_src;
  2205. }
  2206. ret = copy_gma_to_hva(wa_ctx->workload->vgpu,
  2207. wa_ctx->workload->vgpu->gtt.ggtt_mm,
  2208. guest_gma, guest_gma + ctx_size,
  2209. map);
  2210. if (ret) {
  2211. gvt_vgpu_err("fail to copy guest indirect ctx\n");
  2212. goto unmap_src;
  2213. }
  2214. wa_ctx->indirect_ctx.obj = obj;
  2215. wa_ctx->indirect_ctx.shadow_va = map;
  2216. return 0;
  2217. unmap_src:
  2218. i915_gem_object_unpin_map(obj);
  2219. put_obj:
  2220. i915_gem_object_put(wa_ctx->indirect_ctx.obj);
  2221. return ret;
  2222. }
  2223. static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2224. {
  2225. uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
  2226. unsigned char *bb_start_sva;
  2227. per_ctx_start[0] = 0x18800001;
  2228. per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
  2229. bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
  2230. wa_ctx->indirect_ctx.size;
  2231. memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
  2232. return 0;
  2233. }
  2234. int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2235. {
  2236. int ret;
  2237. struct intel_vgpu *vgpu = wa_ctx->workload->vgpu;
  2238. if (wa_ctx->indirect_ctx.size == 0)
  2239. return 0;
  2240. ret = shadow_indirect_ctx(wa_ctx);
  2241. if (ret) {
  2242. gvt_vgpu_err("fail to shadow indirect ctx\n");
  2243. return ret;
  2244. }
  2245. combine_wa_ctx(wa_ctx);
  2246. ret = scan_wa_ctx(wa_ctx);
  2247. if (ret) {
  2248. gvt_vgpu_err("scan wa ctx error\n");
  2249. return ret;
  2250. }
  2251. return 0;
  2252. }
  2253. static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
  2254. unsigned int opcode, int rings)
  2255. {
  2256. struct cmd_info *info = NULL;
  2257. unsigned int ring;
  2258. for_each_set_bit(ring, (unsigned long *)&rings, I915_NUM_ENGINES) {
  2259. info = find_cmd_entry(gvt, opcode, ring);
  2260. if (info)
  2261. break;
  2262. }
  2263. return info;
  2264. }
  2265. static int init_cmd_table(struct intel_gvt *gvt)
  2266. {
  2267. int i;
  2268. struct cmd_entry *e;
  2269. struct cmd_info *info;
  2270. unsigned int gen_type;
  2271. gen_type = intel_gvt_get_device_type(gvt);
  2272. for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
  2273. if (!(cmd_info[i].devices & gen_type))
  2274. continue;
  2275. e = kzalloc(sizeof(*e), GFP_KERNEL);
  2276. if (!e)
  2277. return -ENOMEM;
  2278. e->info = &cmd_info[i];
  2279. info = find_cmd_entry_any_ring(gvt,
  2280. e->info->opcode, e->info->rings);
  2281. if (info) {
  2282. gvt_err("%s %s duplicated\n", e->info->name,
  2283. info->name);
  2284. return -EEXIST;
  2285. }
  2286. INIT_HLIST_NODE(&e->hlist);
  2287. add_cmd_entry(gvt, e);
  2288. gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
  2289. e->info->name, e->info->opcode, e->info->flag,
  2290. e->info->devices, e->info->rings);
  2291. }
  2292. return 0;
  2293. }
  2294. static void clean_cmd_table(struct intel_gvt *gvt)
  2295. {
  2296. struct hlist_node *tmp;
  2297. struct cmd_entry *e;
  2298. int i;
  2299. hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
  2300. kfree(e);
  2301. hash_init(gvt->cmd_table);
  2302. }
  2303. void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
  2304. {
  2305. clean_cmd_table(gvt);
  2306. }
  2307. int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
  2308. {
  2309. int ret;
  2310. ret = init_cmd_table(gvt);
  2311. if (ret) {
  2312. intel_gvt_clean_cmd_parser(gvt);
  2313. return ret;
  2314. }
  2315. return 0;
  2316. }