ast_mode.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. * Parts based on xf86-video-ast
  4. * Copyright (c) 2005 ASPEED Technology Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  18. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  19. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  20. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * The above copyright notice and this permission notice (including the
  23. * next paragraph) shall be included in all copies or substantial portions
  24. * of the Software.
  25. *
  26. */
  27. /*
  28. * Authors: Dave Airlie <airlied@redhat.com>
  29. */
  30. #include <linux/export.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_plane_helper.h>
  35. #include "ast_drv.h"
  36. #include "ast_tables.h"
  37. static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
  38. static void ast_i2c_destroy(struct ast_i2c_chan *i2c);
  39. static int ast_cursor_set(struct drm_crtc *crtc,
  40. struct drm_file *file_priv,
  41. uint32_t handle,
  42. uint32_t width,
  43. uint32_t height);
  44. static int ast_cursor_move(struct drm_crtc *crtc,
  45. int x, int y);
  46. static inline void ast_load_palette_index(struct ast_private *ast,
  47. u8 index, u8 red, u8 green,
  48. u8 blue)
  49. {
  50. ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
  51. ast_io_read8(ast, AST_IO_SEQ_PORT);
  52. ast_io_write8(ast, AST_IO_DAC_DATA, red);
  53. ast_io_read8(ast, AST_IO_SEQ_PORT);
  54. ast_io_write8(ast, AST_IO_DAC_DATA, green);
  55. ast_io_read8(ast, AST_IO_SEQ_PORT);
  56. ast_io_write8(ast, AST_IO_DAC_DATA, blue);
  57. ast_io_read8(ast, AST_IO_SEQ_PORT);
  58. }
  59. static void ast_crtc_load_lut(struct drm_crtc *crtc)
  60. {
  61. struct ast_private *ast = crtc->dev->dev_private;
  62. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  63. int i;
  64. if (!crtc->enabled)
  65. return;
  66. for (i = 0; i < 256; i++)
  67. ast_load_palette_index(ast, i, ast_crtc->lut_r[i],
  68. ast_crtc->lut_g[i], ast_crtc->lut_b[i]);
  69. }
  70. static bool ast_get_vbios_mode_info(struct drm_crtc *crtc, struct drm_display_mode *mode,
  71. struct drm_display_mode *adjusted_mode,
  72. struct ast_vbios_mode_info *vbios_mode)
  73. {
  74. struct ast_private *ast = crtc->dev->dev_private;
  75. const struct drm_framebuffer *fb = crtc->primary->fb;
  76. u32 refresh_rate_index = 0, mode_id, color_index, refresh_rate;
  77. const struct ast_vbios_enhtable *best = NULL;
  78. u32 hborder, vborder;
  79. bool check_sync;
  80. switch (fb->format->cpp[0] * 8) {
  81. case 8:
  82. vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
  83. color_index = VGAModeIndex - 1;
  84. break;
  85. case 16:
  86. vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
  87. color_index = HiCModeIndex;
  88. break;
  89. case 24:
  90. case 32:
  91. vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
  92. color_index = TrueCModeIndex;
  93. break;
  94. default:
  95. return false;
  96. }
  97. switch (crtc->mode.crtc_hdisplay) {
  98. case 640:
  99. vbios_mode->enh_table = &res_640x480[refresh_rate_index];
  100. break;
  101. case 800:
  102. vbios_mode->enh_table = &res_800x600[refresh_rate_index];
  103. break;
  104. case 1024:
  105. vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
  106. break;
  107. case 1280:
  108. if (crtc->mode.crtc_vdisplay == 800)
  109. vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
  110. else
  111. vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
  112. break;
  113. case 1360:
  114. vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
  115. break;
  116. case 1440:
  117. vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
  118. break;
  119. case 1600:
  120. if (crtc->mode.crtc_vdisplay == 900)
  121. vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
  122. else
  123. vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
  124. break;
  125. case 1680:
  126. vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
  127. break;
  128. case 1920:
  129. if (crtc->mode.crtc_vdisplay == 1080)
  130. vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
  131. else
  132. vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
  133. break;
  134. default:
  135. return false;
  136. }
  137. refresh_rate = drm_mode_vrefresh(mode);
  138. check_sync = vbios_mode->enh_table->flags & WideScreenMode;
  139. do {
  140. const struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
  141. while (loop->refresh_rate != 0xff) {
  142. if ((check_sync) &&
  143. (((mode->flags & DRM_MODE_FLAG_NVSYNC) &&
  144. (loop->flags & PVSync)) ||
  145. ((mode->flags & DRM_MODE_FLAG_PVSYNC) &&
  146. (loop->flags & NVSync)) ||
  147. ((mode->flags & DRM_MODE_FLAG_NHSYNC) &&
  148. (loop->flags & PHSync)) ||
  149. ((mode->flags & DRM_MODE_FLAG_PHSYNC) &&
  150. (loop->flags & NHSync)))) {
  151. loop++;
  152. continue;
  153. }
  154. if (loop->refresh_rate <= refresh_rate
  155. && (!best || loop->refresh_rate > best->refresh_rate))
  156. best = loop;
  157. loop++;
  158. }
  159. if (best || !check_sync)
  160. break;
  161. check_sync = 0;
  162. } while (1);
  163. if (best)
  164. vbios_mode->enh_table = best;
  165. hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
  166. vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
  167. adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
  168. adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
  169. adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
  170. adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
  171. vbios_mode->enh_table->hfp;
  172. adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
  173. vbios_mode->enh_table->hfp +
  174. vbios_mode->enh_table->hsync);
  175. adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
  176. adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
  177. adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
  178. adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
  179. vbios_mode->enh_table->vfp;
  180. adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
  181. vbios_mode->enh_table->vfp +
  182. vbios_mode->enh_table->vsync);
  183. refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
  184. mode_id = vbios_mode->enh_table->mode_id;
  185. if (ast->chip == AST1180) {
  186. /* TODO 1180 */
  187. } else {
  188. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0xf) << 4));
  189. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
  190. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
  191. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
  192. if (vbios_mode->enh_table->flags & NewModeInfo) {
  193. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
  194. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92,
  195. fb->format->cpp[0] * 8);
  196. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
  197. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
  198. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
  199. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
  200. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
  201. }
  202. }
  203. return true;
  204. }
  205. static void ast_set_std_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  206. struct ast_vbios_mode_info *vbios_mode)
  207. {
  208. struct ast_private *ast = crtc->dev->dev_private;
  209. const struct ast_vbios_stdtable *stdtable;
  210. u32 i;
  211. u8 jreg;
  212. stdtable = vbios_mode->std_table;
  213. jreg = stdtable->misc;
  214. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  215. /* Set SEQ */
  216. ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
  217. for (i = 0; i < 4; i++) {
  218. jreg = stdtable->seq[i];
  219. if (!i)
  220. jreg |= 0x20;
  221. ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1) , jreg);
  222. }
  223. /* Set CRTC */
  224. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  225. for (i = 0; i < 25; i++)
  226. ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
  227. /* set AR */
  228. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  229. for (i = 0; i < 20; i++) {
  230. jreg = stdtable->ar[i];
  231. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
  232. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
  233. }
  234. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
  235. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
  236. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  237. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
  238. /* Set GR */
  239. for (i = 0; i < 9; i++)
  240. ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
  241. }
  242. static void ast_set_crtc_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  243. struct ast_vbios_mode_info *vbios_mode)
  244. {
  245. struct ast_private *ast = crtc->dev->dev_private;
  246. u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
  247. u16 temp, precache = 0;
  248. if ((ast->chip == AST2500) &&
  249. (vbios_mode->enh_table->flags & AST2500PreCatchCRT))
  250. precache = 40;
  251. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  252. temp = (mode->crtc_htotal >> 3) - 5;
  253. if (temp & 0x100)
  254. jregAC |= 0x01; /* HT D[8] */
  255. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
  256. temp = (mode->crtc_hdisplay >> 3) - 1;
  257. if (temp & 0x100)
  258. jregAC |= 0x04; /* HDE D[8] */
  259. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
  260. temp = (mode->crtc_hblank_start >> 3) - 1;
  261. if (temp & 0x100)
  262. jregAC |= 0x10; /* HBS D[8] */
  263. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
  264. temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
  265. if (temp & 0x20)
  266. jreg05 |= 0x80; /* HBE D[5] */
  267. if (temp & 0x40)
  268. jregAD |= 0x01; /* HBE D[5] */
  269. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
  270. temp = ((mode->crtc_hsync_start-precache) >> 3) - 1;
  271. if (temp & 0x100)
  272. jregAC |= 0x40; /* HRS D[5] */
  273. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
  274. temp = (((mode->crtc_hsync_end-precache) >> 3) - 1) & 0x3f;
  275. if (temp & 0x20)
  276. jregAD |= 0x04; /* HRE D[5] */
  277. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
  278. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
  279. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
  280. /* vert timings */
  281. temp = (mode->crtc_vtotal) - 2;
  282. if (temp & 0x100)
  283. jreg07 |= 0x01;
  284. if (temp & 0x200)
  285. jreg07 |= 0x20;
  286. if (temp & 0x400)
  287. jregAE |= 0x01;
  288. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
  289. temp = (mode->crtc_vsync_start) - 1;
  290. if (temp & 0x100)
  291. jreg07 |= 0x04;
  292. if (temp & 0x200)
  293. jreg07 |= 0x80;
  294. if (temp & 0x400)
  295. jregAE |= 0x08;
  296. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
  297. temp = (mode->crtc_vsync_end - 1) & 0x3f;
  298. if (temp & 0x10)
  299. jregAE |= 0x20;
  300. if (temp & 0x20)
  301. jregAE |= 0x40;
  302. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
  303. temp = mode->crtc_vdisplay - 1;
  304. if (temp & 0x100)
  305. jreg07 |= 0x02;
  306. if (temp & 0x200)
  307. jreg07 |= 0x40;
  308. if (temp & 0x400)
  309. jregAE |= 0x02;
  310. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
  311. temp = mode->crtc_vblank_start - 1;
  312. if (temp & 0x100)
  313. jreg07 |= 0x08;
  314. if (temp & 0x200)
  315. jreg09 |= 0x20;
  316. if (temp & 0x400)
  317. jregAE |= 0x04;
  318. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
  319. temp = mode->crtc_vblank_end - 1;
  320. if (temp & 0x100)
  321. jregAE |= 0x10;
  322. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
  323. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
  324. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
  325. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
  326. if (precache)
  327. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x80);
  328. else
  329. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x00);
  330. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
  331. }
  332. static void ast_set_offset_reg(struct drm_crtc *crtc)
  333. {
  334. struct ast_private *ast = crtc->dev->dev_private;
  335. const struct drm_framebuffer *fb = crtc->primary->fb;
  336. u16 offset;
  337. offset = fb->pitches[0] >> 3;
  338. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
  339. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
  340. }
  341. static void ast_set_dclk_reg(struct drm_device *dev, struct drm_display_mode *mode,
  342. struct ast_vbios_mode_info *vbios_mode)
  343. {
  344. struct ast_private *ast = dev->dev_private;
  345. const struct ast_vbios_dclk_info *clk_info;
  346. if (ast->chip == AST2500)
  347. clk_info = &dclk_table_ast2500[vbios_mode->enh_table->dclk_index];
  348. else
  349. clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
  350. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
  351. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
  352. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
  353. (clk_info->param3 & 0xc0) |
  354. ((clk_info->param3 & 0x3) << 4));
  355. }
  356. static void ast_set_ext_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  357. struct ast_vbios_mode_info *vbios_mode)
  358. {
  359. struct ast_private *ast = crtc->dev->dev_private;
  360. const struct drm_framebuffer *fb = crtc->primary->fb;
  361. u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
  362. switch (fb->format->cpp[0] * 8) {
  363. case 8:
  364. jregA0 = 0x70;
  365. jregA3 = 0x01;
  366. jregA8 = 0x00;
  367. break;
  368. case 15:
  369. case 16:
  370. jregA0 = 0x70;
  371. jregA3 = 0x04;
  372. jregA8 = 0x02;
  373. break;
  374. case 32:
  375. jregA0 = 0x70;
  376. jregA3 = 0x08;
  377. jregA8 = 0x02;
  378. break;
  379. }
  380. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
  381. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
  382. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
  383. /* Set Threshold */
  384. if (ast->chip == AST2300 || ast->chip == AST2400 ||
  385. ast->chip == AST2500) {
  386. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
  387. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
  388. } else if (ast->chip == AST2100 ||
  389. ast->chip == AST1100 ||
  390. ast->chip == AST2200 ||
  391. ast->chip == AST2150) {
  392. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
  393. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
  394. } else {
  395. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
  396. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
  397. }
  398. }
  399. static void ast_set_sync_reg(struct drm_device *dev, struct drm_display_mode *mode,
  400. struct ast_vbios_mode_info *vbios_mode)
  401. {
  402. struct ast_private *ast = dev->dev_private;
  403. u8 jreg;
  404. jreg = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
  405. jreg &= ~0xC0;
  406. if (vbios_mode->enh_table->flags & NVSync) jreg |= 0x80;
  407. if (vbios_mode->enh_table->flags & NHSync) jreg |= 0x40;
  408. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  409. }
  410. static bool ast_set_dac_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  411. struct ast_vbios_mode_info *vbios_mode)
  412. {
  413. const struct drm_framebuffer *fb = crtc->primary->fb;
  414. switch (fb->format->cpp[0] * 8) {
  415. case 8:
  416. break;
  417. default:
  418. return false;
  419. }
  420. return true;
  421. }
  422. static void ast_set_start_address_crt1(struct drm_crtc *crtc, unsigned offset)
  423. {
  424. struct ast_private *ast = crtc->dev->dev_private;
  425. u32 addr;
  426. addr = offset >> 2;
  427. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
  428. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
  429. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
  430. }
  431. static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
  432. {
  433. struct ast_private *ast = crtc->dev->dev_private;
  434. if (ast->chip == AST1180)
  435. return;
  436. switch (mode) {
  437. case DRM_MODE_DPMS_ON:
  438. case DRM_MODE_DPMS_STANDBY:
  439. case DRM_MODE_DPMS_SUSPEND:
  440. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
  441. if (ast->tx_chip_type == AST_TX_DP501)
  442. ast_set_dp501_video_output(crtc->dev, 1);
  443. ast_crtc_load_lut(crtc);
  444. break;
  445. case DRM_MODE_DPMS_OFF:
  446. if (ast->tx_chip_type == AST_TX_DP501)
  447. ast_set_dp501_video_output(crtc->dev, 0);
  448. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
  449. break;
  450. }
  451. }
  452. /* ast is different - we will force move buffers out of VRAM */
  453. static int ast_crtc_do_set_base(struct drm_crtc *crtc,
  454. struct drm_framebuffer *fb,
  455. int x, int y, int atomic)
  456. {
  457. struct ast_private *ast = crtc->dev->dev_private;
  458. struct drm_gem_object *obj;
  459. struct ast_framebuffer *ast_fb;
  460. struct ast_bo *bo;
  461. int ret;
  462. u64 gpu_addr;
  463. /* push the previous fb to system ram */
  464. if (!atomic && fb) {
  465. ast_fb = to_ast_framebuffer(fb);
  466. obj = ast_fb->obj;
  467. bo = gem_to_ast_bo(obj);
  468. ret = ast_bo_reserve(bo, false);
  469. if (ret)
  470. return ret;
  471. ast_bo_push_sysram(bo);
  472. ast_bo_unreserve(bo);
  473. }
  474. ast_fb = to_ast_framebuffer(crtc->primary->fb);
  475. obj = ast_fb->obj;
  476. bo = gem_to_ast_bo(obj);
  477. ret = ast_bo_reserve(bo, false);
  478. if (ret)
  479. return ret;
  480. ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
  481. if (ret) {
  482. ast_bo_unreserve(bo);
  483. return ret;
  484. }
  485. if (&ast->fbdev->afb == ast_fb) {
  486. /* if pushing console in kmap it */
  487. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &bo->kmap);
  488. if (ret)
  489. DRM_ERROR("failed to kmap fbcon\n");
  490. else
  491. ast_fbdev_set_base(ast, gpu_addr);
  492. }
  493. ast_bo_unreserve(bo);
  494. ast_set_start_address_crt1(crtc, (u32)gpu_addr);
  495. return 0;
  496. }
  497. static int ast_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  498. struct drm_framebuffer *old_fb)
  499. {
  500. return ast_crtc_do_set_base(crtc, old_fb, x, y, 0);
  501. }
  502. static int ast_crtc_mode_set(struct drm_crtc *crtc,
  503. struct drm_display_mode *mode,
  504. struct drm_display_mode *adjusted_mode,
  505. int x, int y,
  506. struct drm_framebuffer *old_fb)
  507. {
  508. struct drm_device *dev = crtc->dev;
  509. struct ast_private *ast = crtc->dev->dev_private;
  510. struct ast_vbios_mode_info vbios_mode;
  511. bool ret;
  512. if (ast->chip == AST1180) {
  513. DRM_ERROR("AST 1180 modesetting not supported\n");
  514. return -EINVAL;
  515. }
  516. ret = ast_get_vbios_mode_info(crtc, mode, adjusted_mode, &vbios_mode);
  517. if (ret == false)
  518. return -EINVAL;
  519. ast_open_key(ast);
  520. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa1, 0xff, 0x04);
  521. ast_set_std_reg(crtc, adjusted_mode, &vbios_mode);
  522. ast_set_crtc_reg(crtc, adjusted_mode, &vbios_mode);
  523. ast_set_offset_reg(crtc);
  524. ast_set_dclk_reg(dev, adjusted_mode, &vbios_mode);
  525. ast_set_ext_reg(crtc, adjusted_mode, &vbios_mode);
  526. ast_set_sync_reg(dev, adjusted_mode, &vbios_mode);
  527. ast_set_dac_reg(crtc, adjusted_mode, &vbios_mode);
  528. ast_crtc_mode_set_base(crtc, x, y, old_fb);
  529. return 0;
  530. }
  531. static void ast_crtc_disable(struct drm_crtc *crtc)
  532. {
  533. }
  534. static void ast_crtc_prepare(struct drm_crtc *crtc)
  535. {
  536. }
  537. static void ast_crtc_commit(struct drm_crtc *crtc)
  538. {
  539. struct ast_private *ast = crtc->dev->dev_private;
  540. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
  541. }
  542. static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
  543. .dpms = ast_crtc_dpms,
  544. .mode_set = ast_crtc_mode_set,
  545. .mode_set_base = ast_crtc_mode_set_base,
  546. .disable = ast_crtc_disable,
  547. .load_lut = ast_crtc_load_lut,
  548. .prepare = ast_crtc_prepare,
  549. .commit = ast_crtc_commit,
  550. };
  551. static void ast_crtc_reset(struct drm_crtc *crtc)
  552. {
  553. }
  554. static int ast_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  555. u16 *blue, uint32_t size)
  556. {
  557. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  558. int i;
  559. /* userspace palettes are always correct as is */
  560. for (i = 0; i < size; i++) {
  561. ast_crtc->lut_r[i] = red[i] >> 8;
  562. ast_crtc->lut_g[i] = green[i] >> 8;
  563. ast_crtc->lut_b[i] = blue[i] >> 8;
  564. }
  565. ast_crtc_load_lut(crtc);
  566. return 0;
  567. }
  568. static void ast_crtc_destroy(struct drm_crtc *crtc)
  569. {
  570. drm_crtc_cleanup(crtc);
  571. kfree(crtc);
  572. }
  573. static const struct drm_crtc_funcs ast_crtc_funcs = {
  574. .cursor_set = ast_cursor_set,
  575. .cursor_move = ast_cursor_move,
  576. .reset = ast_crtc_reset,
  577. .set_config = drm_crtc_helper_set_config,
  578. .gamma_set = ast_crtc_gamma_set,
  579. .destroy = ast_crtc_destroy,
  580. };
  581. static int ast_crtc_init(struct drm_device *dev)
  582. {
  583. struct ast_crtc *crtc;
  584. int i;
  585. crtc = kzalloc(sizeof(struct ast_crtc), GFP_KERNEL);
  586. if (!crtc)
  587. return -ENOMEM;
  588. drm_crtc_init(dev, &crtc->base, &ast_crtc_funcs);
  589. drm_mode_crtc_set_gamma_size(&crtc->base, 256);
  590. drm_crtc_helper_add(&crtc->base, &ast_crtc_helper_funcs);
  591. for (i = 0; i < 256; i++) {
  592. crtc->lut_r[i] = i;
  593. crtc->lut_g[i] = i;
  594. crtc->lut_b[i] = i;
  595. }
  596. return 0;
  597. }
  598. static void ast_encoder_destroy(struct drm_encoder *encoder)
  599. {
  600. drm_encoder_cleanup(encoder);
  601. kfree(encoder);
  602. }
  603. static struct drm_encoder *ast_best_single_encoder(struct drm_connector *connector)
  604. {
  605. int enc_id = connector->encoder_ids[0];
  606. /* pick the encoder ids */
  607. if (enc_id)
  608. return drm_encoder_find(connector->dev, enc_id);
  609. return NULL;
  610. }
  611. static const struct drm_encoder_funcs ast_enc_funcs = {
  612. .destroy = ast_encoder_destroy,
  613. };
  614. static void ast_encoder_dpms(struct drm_encoder *encoder, int mode)
  615. {
  616. }
  617. static void ast_encoder_mode_set(struct drm_encoder *encoder,
  618. struct drm_display_mode *mode,
  619. struct drm_display_mode *adjusted_mode)
  620. {
  621. }
  622. static void ast_encoder_prepare(struct drm_encoder *encoder)
  623. {
  624. }
  625. static void ast_encoder_commit(struct drm_encoder *encoder)
  626. {
  627. }
  628. static const struct drm_encoder_helper_funcs ast_enc_helper_funcs = {
  629. .dpms = ast_encoder_dpms,
  630. .prepare = ast_encoder_prepare,
  631. .commit = ast_encoder_commit,
  632. .mode_set = ast_encoder_mode_set,
  633. };
  634. static int ast_encoder_init(struct drm_device *dev)
  635. {
  636. struct ast_encoder *ast_encoder;
  637. ast_encoder = kzalloc(sizeof(struct ast_encoder), GFP_KERNEL);
  638. if (!ast_encoder)
  639. return -ENOMEM;
  640. drm_encoder_init(dev, &ast_encoder->base, &ast_enc_funcs,
  641. DRM_MODE_ENCODER_DAC, NULL);
  642. drm_encoder_helper_add(&ast_encoder->base, &ast_enc_helper_funcs);
  643. ast_encoder->base.possible_crtcs = 1;
  644. return 0;
  645. }
  646. static int ast_get_modes(struct drm_connector *connector)
  647. {
  648. struct ast_connector *ast_connector = to_ast_connector(connector);
  649. struct ast_private *ast = connector->dev->dev_private;
  650. struct edid *edid;
  651. int ret;
  652. bool flags = false;
  653. if (ast->tx_chip_type == AST_TX_DP501) {
  654. ast->dp501_maxclk = 0xff;
  655. edid = kmalloc(128, GFP_KERNEL);
  656. if (!edid)
  657. return -ENOMEM;
  658. flags = ast_dp501_read_edid(connector->dev, (u8 *)edid);
  659. if (flags)
  660. ast->dp501_maxclk = ast_get_dp501_max_clk(connector->dev);
  661. else
  662. kfree(edid);
  663. }
  664. if (!flags)
  665. edid = drm_get_edid(connector, &ast_connector->i2c->adapter);
  666. if (edid) {
  667. drm_mode_connector_update_edid_property(&ast_connector->base, edid);
  668. ret = drm_add_edid_modes(connector, edid);
  669. kfree(edid);
  670. return ret;
  671. } else
  672. drm_mode_connector_update_edid_property(&ast_connector->base, NULL);
  673. return 0;
  674. }
  675. static int ast_mode_valid(struct drm_connector *connector,
  676. struct drm_display_mode *mode)
  677. {
  678. struct ast_private *ast = connector->dev->dev_private;
  679. int flags = MODE_NOMODE;
  680. uint32_t jtemp;
  681. if (ast->support_wide_screen) {
  682. if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
  683. return MODE_OK;
  684. if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
  685. return MODE_OK;
  686. if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
  687. return MODE_OK;
  688. if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
  689. return MODE_OK;
  690. if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
  691. return MODE_OK;
  692. if ((ast->chip == AST2100) || (ast->chip == AST2200) ||
  693. (ast->chip == AST2300) || (ast->chip == AST2400) ||
  694. (ast->chip == AST2500) || (ast->chip == AST1180)) {
  695. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
  696. return MODE_OK;
  697. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
  698. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
  699. if (jtemp & 0x01)
  700. return MODE_NOMODE;
  701. else
  702. return MODE_OK;
  703. }
  704. }
  705. }
  706. switch (mode->hdisplay) {
  707. case 640:
  708. if (mode->vdisplay == 480) flags = MODE_OK;
  709. break;
  710. case 800:
  711. if (mode->vdisplay == 600) flags = MODE_OK;
  712. break;
  713. case 1024:
  714. if (mode->vdisplay == 768) flags = MODE_OK;
  715. break;
  716. case 1280:
  717. if (mode->vdisplay == 1024) flags = MODE_OK;
  718. break;
  719. case 1600:
  720. if (mode->vdisplay == 1200) flags = MODE_OK;
  721. break;
  722. default:
  723. return flags;
  724. }
  725. return flags;
  726. }
  727. static void ast_connector_destroy(struct drm_connector *connector)
  728. {
  729. struct ast_connector *ast_connector = to_ast_connector(connector);
  730. ast_i2c_destroy(ast_connector->i2c);
  731. drm_connector_unregister(connector);
  732. drm_connector_cleanup(connector);
  733. kfree(connector);
  734. }
  735. static const struct drm_connector_helper_funcs ast_connector_helper_funcs = {
  736. .mode_valid = ast_mode_valid,
  737. .get_modes = ast_get_modes,
  738. .best_encoder = ast_best_single_encoder,
  739. };
  740. static const struct drm_connector_funcs ast_connector_funcs = {
  741. .dpms = drm_helper_connector_dpms,
  742. .fill_modes = drm_helper_probe_single_connector_modes,
  743. .destroy = ast_connector_destroy,
  744. };
  745. static int ast_connector_init(struct drm_device *dev)
  746. {
  747. struct ast_connector *ast_connector;
  748. struct drm_connector *connector;
  749. struct drm_encoder *encoder;
  750. ast_connector = kzalloc(sizeof(struct ast_connector), GFP_KERNEL);
  751. if (!ast_connector)
  752. return -ENOMEM;
  753. connector = &ast_connector->base;
  754. drm_connector_init(dev, connector, &ast_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  755. drm_connector_helper_add(connector, &ast_connector_helper_funcs);
  756. connector->interlace_allowed = 0;
  757. connector->doublescan_allowed = 0;
  758. drm_connector_register(connector);
  759. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  760. encoder = list_first_entry(&dev->mode_config.encoder_list, struct drm_encoder, head);
  761. drm_mode_connector_attach_encoder(connector, encoder);
  762. ast_connector->i2c = ast_i2c_create(dev);
  763. if (!ast_connector->i2c)
  764. DRM_ERROR("failed to add ddc bus for connector\n");
  765. return 0;
  766. }
  767. /* allocate cursor cache and pin at start of VRAM */
  768. static int ast_cursor_init(struct drm_device *dev)
  769. {
  770. struct ast_private *ast = dev->dev_private;
  771. int size;
  772. int ret;
  773. struct drm_gem_object *obj;
  774. struct ast_bo *bo;
  775. uint64_t gpu_addr;
  776. size = (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE) * AST_DEFAULT_HWC_NUM;
  777. ret = ast_gem_create(dev, size, true, &obj);
  778. if (ret)
  779. return ret;
  780. bo = gem_to_ast_bo(obj);
  781. ret = ast_bo_reserve(bo, false);
  782. if (unlikely(ret != 0))
  783. goto fail;
  784. ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
  785. ast_bo_unreserve(bo);
  786. if (ret)
  787. goto fail;
  788. /* kmap the object */
  789. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &ast->cache_kmap);
  790. if (ret)
  791. goto fail;
  792. ast->cursor_cache = obj;
  793. ast->cursor_cache_gpu_addr = gpu_addr;
  794. DRM_DEBUG_KMS("pinned cursor cache at %llx\n", ast->cursor_cache_gpu_addr);
  795. return 0;
  796. fail:
  797. return ret;
  798. }
  799. static void ast_cursor_fini(struct drm_device *dev)
  800. {
  801. struct ast_private *ast = dev->dev_private;
  802. ttm_bo_kunmap(&ast->cache_kmap);
  803. drm_gem_object_unreference_unlocked(ast->cursor_cache);
  804. }
  805. int ast_mode_init(struct drm_device *dev)
  806. {
  807. ast_cursor_init(dev);
  808. ast_crtc_init(dev);
  809. ast_encoder_init(dev);
  810. ast_connector_init(dev);
  811. return 0;
  812. }
  813. void ast_mode_fini(struct drm_device *dev)
  814. {
  815. ast_cursor_fini(dev);
  816. }
  817. static int get_clock(void *i2c_priv)
  818. {
  819. struct ast_i2c_chan *i2c = i2c_priv;
  820. struct ast_private *ast = i2c->dev->dev_private;
  821. uint32_t val;
  822. val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4;
  823. return val & 1 ? 1 : 0;
  824. }
  825. static int get_data(void *i2c_priv)
  826. {
  827. struct ast_i2c_chan *i2c = i2c_priv;
  828. struct ast_private *ast = i2c->dev->dev_private;
  829. uint32_t val;
  830. val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5;
  831. return val & 1 ? 1 : 0;
  832. }
  833. static void set_clock(void *i2c_priv, int clock)
  834. {
  835. struct ast_i2c_chan *i2c = i2c_priv;
  836. struct ast_private *ast = i2c->dev->dev_private;
  837. int i;
  838. u8 ujcrb7, jtemp;
  839. for (i = 0; i < 0x10000; i++) {
  840. ujcrb7 = ((clock & 0x01) ? 0 : 1);
  841. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfe, ujcrb7);
  842. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x01);
  843. if (ujcrb7 == jtemp)
  844. break;
  845. }
  846. }
  847. static void set_data(void *i2c_priv, int data)
  848. {
  849. struct ast_i2c_chan *i2c = i2c_priv;
  850. struct ast_private *ast = i2c->dev->dev_private;
  851. int i;
  852. u8 ujcrb7, jtemp;
  853. for (i = 0; i < 0x10000; i++) {
  854. ujcrb7 = ((data & 0x01) ? 0 : 1) << 2;
  855. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfb, ujcrb7);
  856. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x04);
  857. if (ujcrb7 == jtemp)
  858. break;
  859. }
  860. }
  861. static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev)
  862. {
  863. struct ast_i2c_chan *i2c;
  864. int ret;
  865. i2c = kzalloc(sizeof(struct ast_i2c_chan), GFP_KERNEL);
  866. if (!i2c)
  867. return NULL;
  868. i2c->adapter.owner = THIS_MODULE;
  869. i2c->adapter.class = I2C_CLASS_DDC;
  870. i2c->adapter.dev.parent = &dev->pdev->dev;
  871. i2c->dev = dev;
  872. i2c_set_adapdata(&i2c->adapter, i2c);
  873. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  874. "AST i2c bit bus");
  875. i2c->adapter.algo_data = &i2c->bit;
  876. i2c->bit.udelay = 20;
  877. i2c->bit.timeout = 2;
  878. i2c->bit.data = i2c;
  879. i2c->bit.setsda = set_data;
  880. i2c->bit.setscl = set_clock;
  881. i2c->bit.getsda = get_data;
  882. i2c->bit.getscl = get_clock;
  883. ret = i2c_bit_add_bus(&i2c->adapter);
  884. if (ret) {
  885. DRM_ERROR("Failed to register bit i2c\n");
  886. goto out_free;
  887. }
  888. return i2c;
  889. out_free:
  890. kfree(i2c);
  891. return NULL;
  892. }
  893. static void ast_i2c_destroy(struct ast_i2c_chan *i2c)
  894. {
  895. if (!i2c)
  896. return;
  897. i2c_del_adapter(&i2c->adapter);
  898. kfree(i2c);
  899. }
  900. static void ast_show_cursor(struct drm_crtc *crtc)
  901. {
  902. struct ast_private *ast = crtc->dev->dev_private;
  903. u8 jreg;
  904. jreg = 0x2;
  905. /* enable ARGB cursor */
  906. jreg |= 1;
  907. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, jreg);
  908. }
  909. static void ast_hide_cursor(struct drm_crtc *crtc)
  910. {
  911. struct ast_private *ast = crtc->dev->dev_private;
  912. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, 0x00);
  913. }
  914. static u32 copy_cursor_image(u8 *src, u8 *dst, int width, int height)
  915. {
  916. union {
  917. u32 ul;
  918. u8 b[4];
  919. } srcdata32[2], data32;
  920. union {
  921. u16 us;
  922. u8 b[2];
  923. } data16;
  924. u32 csum = 0;
  925. s32 alpha_dst_delta, last_alpha_dst_delta;
  926. u8 *srcxor, *dstxor;
  927. int i, j;
  928. u32 per_pixel_copy, two_pixel_copy;
  929. alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
  930. last_alpha_dst_delta = alpha_dst_delta - (width << 1);
  931. srcxor = src;
  932. dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
  933. per_pixel_copy = width & 1;
  934. two_pixel_copy = width >> 1;
  935. for (j = 0; j < height; j++) {
  936. for (i = 0; i < two_pixel_copy; i++) {
  937. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  938. srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
  939. data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  940. data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  941. data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
  942. data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
  943. writel(data32.ul, dstxor);
  944. csum += data32.ul;
  945. dstxor += 4;
  946. srcxor += 8;
  947. }
  948. for (i = 0; i < per_pixel_copy; i++) {
  949. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  950. data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  951. data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  952. writew(data16.us, dstxor);
  953. csum += (u32)data16.us;
  954. dstxor += 2;
  955. srcxor += 4;
  956. }
  957. dstxor += last_alpha_dst_delta;
  958. }
  959. return csum;
  960. }
  961. static int ast_cursor_set(struct drm_crtc *crtc,
  962. struct drm_file *file_priv,
  963. uint32_t handle,
  964. uint32_t width,
  965. uint32_t height)
  966. {
  967. struct ast_private *ast = crtc->dev->dev_private;
  968. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  969. struct drm_gem_object *obj;
  970. struct ast_bo *bo;
  971. uint64_t gpu_addr;
  972. u32 csum;
  973. int ret;
  974. struct ttm_bo_kmap_obj uobj_map;
  975. u8 *src, *dst;
  976. bool src_isiomem, dst_isiomem;
  977. if (!handle) {
  978. ast_hide_cursor(crtc);
  979. return 0;
  980. }
  981. if (width > AST_MAX_HWC_WIDTH || height > AST_MAX_HWC_HEIGHT)
  982. return -EINVAL;
  983. obj = drm_gem_object_lookup(file_priv, handle);
  984. if (!obj) {
  985. DRM_ERROR("Cannot find cursor object %x for crtc\n", handle);
  986. return -ENOENT;
  987. }
  988. bo = gem_to_ast_bo(obj);
  989. ret = ast_bo_reserve(bo, false);
  990. if (ret)
  991. goto fail;
  992. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &uobj_map);
  993. src = ttm_kmap_obj_virtual(&uobj_map, &src_isiomem);
  994. dst = ttm_kmap_obj_virtual(&ast->cache_kmap, &dst_isiomem);
  995. if (src_isiomem == true)
  996. DRM_ERROR("src cursor bo should be in main memory\n");
  997. if (dst_isiomem == false)
  998. DRM_ERROR("dst bo should be in VRAM\n");
  999. dst += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
  1000. /* do data transfer to cursor cache */
  1001. csum = copy_cursor_image(src, dst, width, height);
  1002. /* write checksum + signature */
  1003. ttm_bo_kunmap(&uobj_map);
  1004. ast_bo_unreserve(bo);
  1005. {
  1006. u8 *dst = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
  1007. writel(csum, dst);
  1008. writel(width, dst + AST_HWC_SIGNATURE_SizeX);
  1009. writel(height, dst + AST_HWC_SIGNATURE_SizeY);
  1010. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
  1011. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
  1012. /* set pattern offset */
  1013. gpu_addr = ast->cursor_cache_gpu_addr;
  1014. gpu_addr += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
  1015. gpu_addr >>= 3;
  1016. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc8, gpu_addr & 0xff);
  1017. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc9, (gpu_addr >> 8) & 0xff);
  1018. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xca, (gpu_addr >> 16) & 0xff);
  1019. }
  1020. ast_crtc->cursor_width = width;
  1021. ast_crtc->cursor_height = height;
  1022. ast_crtc->offset_x = AST_MAX_HWC_WIDTH - width;
  1023. ast_crtc->offset_y = AST_MAX_HWC_WIDTH - height;
  1024. ast->next_cursor = (ast->next_cursor + 1) % AST_DEFAULT_HWC_NUM;
  1025. ast_show_cursor(crtc);
  1026. drm_gem_object_unreference_unlocked(obj);
  1027. return 0;
  1028. fail:
  1029. drm_gem_object_unreference_unlocked(obj);
  1030. return ret;
  1031. }
  1032. static int ast_cursor_move(struct drm_crtc *crtc,
  1033. int x, int y)
  1034. {
  1035. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  1036. struct ast_private *ast = crtc->dev->dev_private;
  1037. int x_offset, y_offset;
  1038. u8 *sig;
  1039. sig = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
  1040. writel(x, sig + AST_HWC_SIGNATURE_X);
  1041. writel(y, sig + AST_HWC_SIGNATURE_Y);
  1042. x_offset = ast_crtc->offset_x;
  1043. y_offset = ast_crtc->offset_y;
  1044. if (x < 0) {
  1045. x_offset = (-x) + ast_crtc->offset_x;
  1046. x = 0;
  1047. }
  1048. if (y < 0) {
  1049. y_offset = (-y) + ast_crtc->offset_y;
  1050. y = 0;
  1051. }
  1052. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc2, x_offset);
  1053. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc3, y_offset);
  1054. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc4, (x & 0xff));
  1055. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc5, ((x >> 8) & 0x0f));
  1056. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc6, (y & 0xff));
  1057. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc7, ((y >> 8) & 0x07));
  1058. /* dummy write to fire HWC */
  1059. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xCB, 0xFF, 0x00);
  1060. return 0;
  1061. }