cgs_common.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #ifndef _CGS_COMMON_H
  25. #define _CGS_COMMON_H
  26. #include "amd_shared.h"
  27. struct cgs_device;
  28. /**
  29. * enum cgs_gpu_mem_type - GPU memory types
  30. */
  31. enum cgs_gpu_mem_type {
  32. CGS_GPU_MEM_TYPE__VISIBLE_FB,
  33. CGS_GPU_MEM_TYPE__INVISIBLE_FB,
  34. CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB,
  35. CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB,
  36. CGS_GPU_MEM_TYPE__GART_CACHEABLE,
  37. CGS_GPU_MEM_TYPE__GART_WRITECOMBINE
  38. };
  39. /**
  40. * enum cgs_ind_reg - Indirect register spaces
  41. */
  42. enum cgs_ind_reg {
  43. CGS_IND_REG__MMIO,
  44. CGS_IND_REG__PCIE,
  45. CGS_IND_REG__SMC,
  46. CGS_IND_REG__UVD_CTX,
  47. CGS_IND_REG__DIDT,
  48. CGS_IND_REG_GC_CAC,
  49. CGS_IND_REG__AUDIO_ENDPT
  50. };
  51. /**
  52. * enum cgs_clock - Clocks controlled by the SMU
  53. */
  54. enum cgs_clock {
  55. CGS_CLOCK__SCLK,
  56. CGS_CLOCK__MCLK,
  57. CGS_CLOCK__VCLK,
  58. CGS_CLOCK__DCLK,
  59. CGS_CLOCK__ECLK,
  60. CGS_CLOCK__ACLK,
  61. CGS_CLOCK__ICLK,
  62. /* ... */
  63. };
  64. /**
  65. * enum cgs_engine - Engines that can be statically power-gated
  66. */
  67. enum cgs_engine {
  68. CGS_ENGINE__UVD,
  69. CGS_ENGINE__VCE,
  70. CGS_ENGINE__VP8,
  71. CGS_ENGINE__ACP_DMA,
  72. CGS_ENGINE__ACP_DSP0,
  73. CGS_ENGINE__ACP_DSP1,
  74. CGS_ENGINE__ISP,
  75. /* ... */
  76. };
  77. /**
  78. * enum cgs_voltage_planes - Voltage planes for external camera HW
  79. */
  80. enum cgs_voltage_planes {
  81. CGS_VOLTAGE_PLANE__SENSOR0,
  82. CGS_VOLTAGE_PLANE__SENSOR1,
  83. /* ... */
  84. };
  85. /*
  86. * enum cgs_ucode_id - Firmware types for different IPs
  87. */
  88. enum cgs_ucode_id {
  89. CGS_UCODE_ID_SMU = 0,
  90. CGS_UCODE_ID_SMU_SK,
  91. CGS_UCODE_ID_SDMA0,
  92. CGS_UCODE_ID_SDMA1,
  93. CGS_UCODE_ID_CP_CE,
  94. CGS_UCODE_ID_CP_PFP,
  95. CGS_UCODE_ID_CP_ME,
  96. CGS_UCODE_ID_CP_MEC,
  97. CGS_UCODE_ID_CP_MEC_JT1,
  98. CGS_UCODE_ID_CP_MEC_JT2,
  99. CGS_UCODE_ID_GMCON_RENG,
  100. CGS_UCODE_ID_RLC_G,
  101. CGS_UCODE_ID_STORAGE,
  102. CGS_UCODE_ID_MAXIMUM,
  103. };
  104. enum cgs_system_info_id {
  105. CGS_SYSTEM_INFO_ADAPTER_BDF_ID = 1,
  106. CGS_SYSTEM_INFO_PCIE_GEN_INFO,
  107. CGS_SYSTEM_INFO_PCIE_MLW,
  108. CGS_SYSTEM_INFO_PCIE_DEV,
  109. CGS_SYSTEM_INFO_PCIE_REV,
  110. CGS_SYSTEM_INFO_CG_FLAGS,
  111. CGS_SYSTEM_INFO_PG_FLAGS,
  112. CGS_SYSTEM_INFO_GFX_CU_INFO,
  113. CGS_SYSTEM_INFO_GFX_SE_INFO,
  114. CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID,
  115. CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID,
  116. CGS_SYSTEM_INFO_ID_MAXIMUM,
  117. };
  118. struct cgs_system_info {
  119. uint64_t size;
  120. enum cgs_system_info_id info_id;
  121. union {
  122. void *ptr;
  123. uint64_t value;
  124. };
  125. uint64_t padding[13];
  126. };
  127. /*
  128. * enum cgs_resource_type - GPU resource type
  129. */
  130. enum cgs_resource_type {
  131. CGS_RESOURCE_TYPE_MMIO = 0,
  132. CGS_RESOURCE_TYPE_FB,
  133. CGS_RESOURCE_TYPE_IO,
  134. CGS_RESOURCE_TYPE_DOORBELL,
  135. CGS_RESOURCE_TYPE_ROM,
  136. };
  137. /**
  138. * struct cgs_clock_limits - Clock limits
  139. *
  140. * Clocks are specified in 10KHz units.
  141. */
  142. struct cgs_clock_limits {
  143. unsigned min; /**< Minimum supported frequency */
  144. unsigned max; /**< Maxumim supported frequency */
  145. unsigned sustainable; /**< Thermally sustainable frequency */
  146. };
  147. /**
  148. * struct cgs_firmware_info - Firmware information
  149. */
  150. struct cgs_firmware_info {
  151. uint16_t version;
  152. uint16_t fw_version;
  153. uint16_t feature_version;
  154. uint32_t image_size;
  155. uint64_t mc_addr;
  156. /* only for smc firmware */
  157. uint32_t ucode_start_address;
  158. void *kptr;
  159. bool is_kicker;
  160. };
  161. struct cgs_mode_info {
  162. uint32_t refresh_rate;
  163. uint32_t ref_clock;
  164. uint32_t vblank_time_us;
  165. };
  166. struct cgs_display_info {
  167. uint32_t display_count;
  168. uint32_t active_display_mask;
  169. struct cgs_mode_info *mode_info;
  170. };
  171. typedef unsigned long cgs_handle_t;
  172. #define CGS_ACPI_METHOD_ATCS 0x53435441
  173. #define CGS_ACPI_METHOD_ATIF 0x46495441
  174. #define CGS_ACPI_METHOD_ATPX 0x58505441
  175. #define CGS_ACPI_FIELD_METHOD_NAME 0x00000001
  176. #define CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT 0x00000002
  177. #define CGS_ACPI_MAX_BUFFER_SIZE 256
  178. #define CGS_ACPI_TYPE_ANY 0x00
  179. #define CGS_ACPI_TYPE_INTEGER 0x01
  180. #define CGS_ACPI_TYPE_STRING 0x02
  181. #define CGS_ACPI_TYPE_BUFFER 0x03
  182. #define CGS_ACPI_TYPE_PACKAGE 0x04
  183. struct cgs_acpi_method_argument {
  184. uint32_t type;
  185. uint32_t data_length;
  186. union{
  187. uint32_t value;
  188. void *pointer;
  189. };
  190. };
  191. struct cgs_acpi_method_info {
  192. uint32_t size;
  193. uint32_t field;
  194. uint32_t input_count;
  195. uint32_t name;
  196. struct cgs_acpi_method_argument *pinput_argument;
  197. uint32_t output_count;
  198. struct cgs_acpi_method_argument *poutput_argument;
  199. uint32_t padding[9];
  200. };
  201. /**
  202. * cgs_gpu_mem_info() - Return information about memory heaps
  203. * @cgs_device: opaque device handle
  204. * @type: memory type
  205. * @mc_start: Start MC address of the heap (output)
  206. * @mc_size: MC address space size (output)
  207. * @mem_size: maximum amount of memory available for allocation (output)
  208. *
  209. * This function returns information about memory heaps. The type
  210. * parameter is used to select the memory heap. The mc_start and
  211. * mc_size for GART heaps may be bigger than the memory available for
  212. * allocation.
  213. *
  214. * mc_start and mc_size are undefined for non-contiguous FB memory
  215. * types, since buffers allocated with these types may or may not be
  216. * GART mapped.
  217. *
  218. * Return: 0 on success, -errno otherwise
  219. */
  220. typedef int (*cgs_gpu_mem_info_t)(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  221. uint64_t *mc_start, uint64_t *mc_size,
  222. uint64_t *mem_size);
  223. /**
  224. * cgs_gmap_kmem() - map kernel memory to GART aperture
  225. * @cgs_device: opaque device handle
  226. * @kmem: pointer to kernel memory
  227. * @size: size to map
  228. * @min_offset: minimum offset from start of GART aperture
  229. * @max_offset: maximum offset from start of GART aperture
  230. * @kmem_handle: kernel memory handle (output)
  231. * @mcaddr: MC address (output)
  232. *
  233. * Return: 0 on success, -errno otherwise
  234. */
  235. typedef int (*cgs_gmap_kmem_t)(struct cgs_device *cgs_device, void *kmem, uint64_t size,
  236. uint64_t min_offset, uint64_t max_offset,
  237. cgs_handle_t *kmem_handle, uint64_t *mcaddr);
  238. /**
  239. * cgs_gunmap_kmem() - unmap kernel memory
  240. * @cgs_device: opaque device handle
  241. * @kmem_handle: kernel memory handle returned by gmap_kmem
  242. *
  243. * Return: 0 on success, -errno otherwise
  244. */
  245. typedef int (*cgs_gunmap_kmem_t)(struct cgs_device *cgs_device, cgs_handle_t kmem_handle);
  246. /**
  247. * cgs_alloc_gpu_mem() - Allocate GPU memory
  248. * @cgs_device: opaque device handle
  249. * @type: memory type
  250. * @size: size in bytes
  251. * @align: alignment in bytes
  252. * @min_offset: minimum offset from start of heap
  253. * @max_offset: maximum offset from start of heap
  254. * @handle: memory handle (output)
  255. *
  256. * The memory types CGS_GPU_MEM_TYPE_*_CONTIG_FB force contiguous
  257. * memory allocation. This guarantees that the MC address returned by
  258. * cgs_gmap_gpu_mem is not mapped through the GART. The non-contiguous
  259. * FB memory types may be GART mapped depending on memory
  260. * fragmentation and memory allocator policies.
  261. *
  262. * If min/max_offset are non-0, the allocation will be forced to
  263. * reside between these offsets in its respective memory heap. The
  264. * base address that the offset relates to, depends on the memory
  265. * type.
  266. *
  267. * - CGS_GPU_MEM_TYPE__*_CONTIG_FB: FB MC base address
  268. * - CGS_GPU_MEM_TYPE__GART_*: GART aperture base address
  269. * - others: undefined, don't use with max_offset
  270. *
  271. * Return: 0 on success, -errno otherwise
  272. */
  273. typedef int (*cgs_alloc_gpu_mem_t)(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  274. uint64_t size, uint64_t align,
  275. uint64_t min_offset, uint64_t max_offset,
  276. cgs_handle_t *handle);
  277. /**
  278. * cgs_free_gpu_mem() - Free GPU memory
  279. * @cgs_device: opaque device handle
  280. * @handle: memory handle returned by alloc or import
  281. *
  282. * Return: 0 on success, -errno otherwise
  283. */
  284. typedef int (*cgs_free_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle);
  285. /**
  286. * cgs_gmap_gpu_mem() - GPU-map GPU memory
  287. * @cgs_device: opaque device handle
  288. * @handle: memory handle returned by alloc or import
  289. * @mcaddr: MC address (output)
  290. *
  291. * Ensures that a buffer is GPU accessible and returns its MC address.
  292. *
  293. * Return: 0 on success, -errno otherwise
  294. */
  295. typedef int (*cgs_gmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle,
  296. uint64_t *mcaddr);
  297. /**
  298. * cgs_gunmap_gpu_mem() - GPU-unmap GPU memory
  299. * @cgs_device: opaque device handle
  300. * @handle: memory handle returned by alloc or import
  301. *
  302. * Allows the buffer to be migrated while it's not used by the GPU.
  303. *
  304. * Return: 0 on success, -errno otherwise
  305. */
  306. typedef int (*cgs_gunmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle);
  307. /**
  308. * cgs_kmap_gpu_mem() - Kernel-map GPU memory
  309. *
  310. * @cgs_device: opaque device handle
  311. * @handle: memory handle returned by alloc or import
  312. * @map: Kernel virtual address the memory was mapped to (output)
  313. *
  314. * Return: 0 on success, -errno otherwise
  315. */
  316. typedef int (*cgs_kmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle,
  317. void **map);
  318. /**
  319. * cgs_kunmap_gpu_mem() - Kernel-unmap GPU memory
  320. * @cgs_device: opaque device handle
  321. * @handle: memory handle returned by alloc or import
  322. *
  323. * Return: 0 on success, -errno otherwise
  324. */
  325. typedef int (*cgs_kunmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle);
  326. /**
  327. * cgs_read_register() - Read an MMIO register
  328. * @cgs_device: opaque device handle
  329. * @offset: register offset
  330. *
  331. * Return: register value
  332. */
  333. typedef uint32_t (*cgs_read_register_t)(struct cgs_device *cgs_device, unsigned offset);
  334. /**
  335. * cgs_write_register() - Write an MMIO register
  336. * @cgs_device: opaque device handle
  337. * @offset: register offset
  338. * @value: register value
  339. */
  340. typedef void (*cgs_write_register_t)(struct cgs_device *cgs_device, unsigned offset,
  341. uint32_t value);
  342. /**
  343. * cgs_read_ind_register() - Read an indirect register
  344. * @cgs_device: opaque device handle
  345. * @offset: register offset
  346. *
  347. * Return: register value
  348. */
  349. typedef uint32_t (*cgs_read_ind_register_t)(struct cgs_device *cgs_device, enum cgs_ind_reg space,
  350. unsigned index);
  351. /**
  352. * cgs_write_ind_register() - Write an indirect register
  353. * @cgs_device: opaque device handle
  354. * @offset: register offset
  355. * @value: register value
  356. */
  357. typedef void (*cgs_write_ind_register_t)(struct cgs_device *cgs_device, enum cgs_ind_reg space,
  358. unsigned index, uint32_t value);
  359. /**
  360. * cgs_read_pci_config_byte() - Read byte from PCI configuration space
  361. * @cgs_device: opaque device handle
  362. * @addr: address
  363. *
  364. * Return: Value read
  365. */
  366. typedef uint8_t (*cgs_read_pci_config_byte_t)(struct cgs_device *cgs_device, unsigned addr);
  367. /**
  368. * cgs_read_pci_config_word() - Read word from PCI configuration space
  369. * @cgs_device: opaque device handle
  370. * @addr: address, must be word-aligned
  371. *
  372. * Return: Value read
  373. */
  374. typedef uint16_t (*cgs_read_pci_config_word_t)(struct cgs_device *cgs_device, unsigned addr);
  375. /**
  376. * cgs_read_pci_config_dword() - Read dword from PCI configuration space
  377. * @cgs_device: opaque device handle
  378. * @addr: address, must be dword-aligned
  379. *
  380. * Return: Value read
  381. */
  382. typedef uint32_t (*cgs_read_pci_config_dword_t)(struct cgs_device *cgs_device,
  383. unsigned addr);
  384. /**
  385. * cgs_write_pci_config_byte() - Write byte to PCI configuration space
  386. * @cgs_device: opaque device handle
  387. * @addr: address
  388. * @value: value to write
  389. */
  390. typedef void (*cgs_write_pci_config_byte_t)(struct cgs_device *cgs_device, unsigned addr,
  391. uint8_t value);
  392. /**
  393. * cgs_write_pci_config_word() - Write byte to PCI configuration space
  394. * @cgs_device: opaque device handle
  395. * @addr: address, must be word-aligned
  396. * @value: value to write
  397. */
  398. typedef void (*cgs_write_pci_config_word_t)(struct cgs_device *cgs_device, unsigned addr,
  399. uint16_t value);
  400. /**
  401. * cgs_write_pci_config_dword() - Write byte to PCI configuration space
  402. * @cgs_device: opaque device handle
  403. * @addr: address, must be dword-aligned
  404. * @value: value to write
  405. */
  406. typedef void (*cgs_write_pci_config_dword_t)(struct cgs_device *cgs_device, unsigned addr,
  407. uint32_t value);
  408. /**
  409. * cgs_get_pci_resource() - provide access to a device resource (PCI BAR)
  410. * @cgs_device: opaque device handle
  411. * @resource_type: Type of Resource (MMIO, IO, ROM, FB, DOORBELL)
  412. * @size: size of the region
  413. * @offset: offset from the start of the region
  414. * @resource_base: base address (not including offset) returned
  415. *
  416. * Return: 0 on success, -errno otherwise
  417. */
  418. typedef int (*cgs_get_pci_resource_t)(struct cgs_device *cgs_device,
  419. enum cgs_resource_type resource_type,
  420. uint64_t size,
  421. uint64_t offset,
  422. uint64_t *resource_base);
  423. /**
  424. * cgs_atom_get_data_table() - Get a pointer to an ATOM BIOS data table
  425. * @cgs_device: opaque device handle
  426. * @table: data table index
  427. * @size: size of the table (output, may be NULL)
  428. * @frev: table format revision (output, may be NULL)
  429. * @crev: table content revision (output, may be NULL)
  430. *
  431. * Return: Pointer to start of the table, or NULL on failure
  432. */
  433. typedef const void *(*cgs_atom_get_data_table_t)(
  434. struct cgs_device *cgs_device, unsigned table,
  435. uint16_t *size, uint8_t *frev, uint8_t *crev);
  436. /**
  437. * cgs_atom_get_cmd_table_revs() - Get ATOM BIOS command table revisions
  438. * @cgs_device: opaque device handle
  439. * @table: data table index
  440. * @frev: table format revision (output, may be NULL)
  441. * @crev: table content revision (output, may be NULL)
  442. *
  443. * Return: 0 on success, -errno otherwise
  444. */
  445. typedef int (*cgs_atom_get_cmd_table_revs_t)(struct cgs_device *cgs_device, unsigned table,
  446. uint8_t *frev, uint8_t *crev);
  447. /**
  448. * cgs_atom_exec_cmd_table() - Execute an ATOM BIOS command table
  449. * @cgs_device: opaque device handle
  450. * @table: command table index
  451. * @args: arguments
  452. *
  453. * Return: 0 on success, -errno otherwise
  454. */
  455. typedef int (*cgs_atom_exec_cmd_table_t)(struct cgs_device *cgs_device,
  456. unsigned table, void *args);
  457. /**
  458. * cgs_create_pm_request() - Create a power management request
  459. * @cgs_device: opaque device handle
  460. * @request: handle of created PM request (output)
  461. *
  462. * Return: 0 on success, -errno otherwise
  463. */
  464. typedef int (*cgs_create_pm_request_t)(struct cgs_device *cgs_device, cgs_handle_t *request);
  465. /**
  466. * cgs_destroy_pm_request() - Destroy a power management request
  467. * @cgs_device: opaque device handle
  468. * @request: handle of created PM request
  469. *
  470. * Return: 0 on success, -errno otherwise
  471. */
  472. typedef int (*cgs_destroy_pm_request_t)(struct cgs_device *cgs_device, cgs_handle_t request);
  473. /**
  474. * cgs_set_pm_request() - Activate or deactiveate a PM request
  475. * @cgs_device: opaque device handle
  476. * @request: PM request handle
  477. * @active: 0 = deactivate, non-0 = activate
  478. *
  479. * While a PM request is active, its minimum clock requests are taken
  480. * into account as the requested engines are powered up. When the
  481. * request is inactive, the engines may be powered down and clocks may
  482. * be lower, depending on other PM requests by other driver
  483. * components.
  484. *
  485. * Return: 0 on success, -errno otherwise
  486. */
  487. typedef int (*cgs_set_pm_request_t)(struct cgs_device *cgs_device, cgs_handle_t request,
  488. int active);
  489. /**
  490. * cgs_pm_request_clock() - Request a minimum frequency for a specific clock
  491. * @cgs_device: opaque device handle
  492. * @request: PM request handle
  493. * @clock: which clock?
  494. * @freq: requested min. frequency in 10KHz units (0 to clear request)
  495. *
  496. * Return: 0 on success, -errno otherwise
  497. */
  498. typedef int (*cgs_pm_request_clock_t)(struct cgs_device *cgs_device, cgs_handle_t request,
  499. enum cgs_clock clock, unsigned freq);
  500. /**
  501. * cgs_pm_request_engine() - Request an engine to be powered up
  502. * @cgs_device: opaque device handle
  503. * @request: PM request handle
  504. * @engine: which engine?
  505. * @powered: 0 = powered down, non-0 = powered up
  506. *
  507. * Return: 0 on success, -errno otherwise
  508. */
  509. typedef int (*cgs_pm_request_engine_t)(struct cgs_device *cgs_device, cgs_handle_t request,
  510. enum cgs_engine engine, int powered);
  511. /**
  512. * cgs_pm_query_clock_limits() - Query clock frequency limits
  513. * @cgs_device: opaque device handle
  514. * @clock: which clock?
  515. * @limits: clock limits
  516. *
  517. * Return: 0 on success, -errno otherwise
  518. */
  519. typedef int (*cgs_pm_query_clock_limits_t)(struct cgs_device *cgs_device,
  520. enum cgs_clock clock,
  521. struct cgs_clock_limits *limits);
  522. /**
  523. * cgs_set_camera_voltages() - Apply specific voltages to PMIC voltage planes
  524. * @cgs_device: opaque device handle
  525. * @mask: bitmask of voltages to change (1<<CGS_VOLTAGE_PLANE__xyz|...)
  526. * @voltages: pointer to array of voltage values in 1mV units
  527. *
  528. * Return: 0 on success, -errno otherwise
  529. */
  530. typedef int (*cgs_set_camera_voltages_t)(struct cgs_device *cgs_device, uint32_t mask,
  531. const uint32_t *voltages);
  532. /**
  533. * cgs_get_firmware_info - Get the firmware information from core driver
  534. * @cgs_device: opaque device handle
  535. * @type: the firmware type
  536. * @info: returend firmware information
  537. *
  538. * Return: 0 on success, -errno otherwise
  539. */
  540. typedef int (*cgs_get_firmware_info)(struct cgs_device *cgs_device,
  541. enum cgs_ucode_id type,
  542. struct cgs_firmware_info *info);
  543. typedef int (*cgs_rel_firmware)(struct cgs_device *cgs_device,
  544. enum cgs_ucode_id type);
  545. typedef int(*cgs_set_powergating_state)(struct cgs_device *cgs_device,
  546. enum amd_ip_block_type block_type,
  547. enum amd_powergating_state state);
  548. typedef int(*cgs_set_clockgating_state)(struct cgs_device *cgs_device,
  549. enum amd_ip_block_type block_type,
  550. enum amd_clockgating_state state);
  551. typedef int(*cgs_get_active_displays_info)(
  552. struct cgs_device *cgs_device,
  553. struct cgs_display_info *info);
  554. typedef int (*cgs_notify_dpm_enabled)(struct cgs_device *cgs_device, bool enabled);
  555. typedef int (*cgs_call_acpi_method)(struct cgs_device *cgs_device,
  556. uint32_t acpi_method,
  557. uint32_t acpi_function,
  558. void *pinput, void *poutput,
  559. uint32_t output_count,
  560. uint32_t input_size,
  561. uint32_t output_size);
  562. typedef int (*cgs_query_system_info)(struct cgs_device *cgs_device,
  563. struct cgs_system_info *sys_info);
  564. typedef int (*cgs_is_virtualization_enabled_t)(void *cgs_device);
  565. typedef int (*cgs_enter_safe_mode)(struct cgs_device *cgs_device, bool en);
  566. struct cgs_ops {
  567. /* memory management calls (similar to KFD interface) */
  568. cgs_gpu_mem_info_t gpu_mem_info;
  569. cgs_gmap_kmem_t gmap_kmem;
  570. cgs_gunmap_kmem_t gunmap_kmem;
  571. cgs_alloc_gpu_mem_t alloc_gpu_mem;
  572. cgs_free_gpu_mem_t free_gpu_mem;
  573. cgs_gmap_gpu_mem_t gmap_gpu_mem;
  574. cgs_gunmap_gpu_mem_t gunmap_gpu_mem;
  575. cgs_kmap_gpu_mem_t kmap_gpu_mem;
  576. cgs_kunmap_gpu_mem_t kunmap_gpu_mem;
  577. /* MMIO access */
  578. cgs_read_register_t read_register;
  579. cgs_write_register_t write_register;
  580. cgs_read_ind_register_t read_ind_register;
  581. cgs_write_ind_register_t write_ind_register;
  582. /* PCI configuration space access */
  583. cgs_read_pci_config_byte_t read_pci_config_byte;
  584. cgs_read_pci_config_word_t read_pci_config_word;
  585. cgs_read_pci_config_dword_t read_pci_config_dword;
  586. cgs_write_pci_config_byte_t write_pci_config_byte;
  587. cgs_write_pci_config_word_t write_pci_config_word;
  588. cgs_write_pci_config_dword_t write_pci_config_dword;
  589. /* PCI resources */
  590. cgs_get_pci_resource_t get_pci_resource;
  591. /* ATOM BIOS */
  592. cgs_atom_get_data_table_t atom_get_data_table;
  593. cgs_atom_get_cmd_table_revs_t atom_get_cmd_table_revs;
  594. cgs_atom_exec_cmd_table_t atom_exec_cmd_table;
  595. /* Power management */
  596. cgs_create_pm_request_t create_pm_request;
  597. cgs_destroy_pm_request_t destroy_pm_request;
  598. cgs_set_pm_request_t set_pm_request;
  599. cgs_pm_request_clock_t pm_request_clock;
  600. cgs_pm_request_engine_t pm_request_engine;
  601. cgs_pm_query_clock_limits_t pm_query_clock_limits;
  602. cgs_set_camera_voltages_t set_camera_voltages;
  603. /* Firmware Info */
  604. cgs_get_firmware_info get_firmware_info;
  605. cgs_rel_firmware rel_firmware;
  606. /* cg pg interface*/
  607. cgs_set_powergating_state set_powergating_state;
  608. cgs_set_clockgating_state set_clockgating_state;
  609. /* display manager */
  610. cgs_get_active_displays_info get_active_displays_info;
  611. /* notify dpm enabled */
  612. cgs_notify_dpm_enabled notify_dpm_enabled;
  613. /* ACPI */
  614. cgs_call_acpi_method call_acpi_method;
  615. /* get system info */
  616. cgs_query_system_info query_system_info;
  617. cgs_is_virtualization_enabled_t is_virtualization_enabled;
  618. cgs_enter_safe_mode enter_safe_mode;
  619. };
  620. struct cgs_os_ops; /* To be define in OS-specific CGS header */
  621. struct cgs_device
  622. {
  623. const struct cgs_ops *ops;
  624. const struct cgs_os_ops *os_ops;
  625. /* to be embedded at the start of driver private structure */
  626. };
  627. /* Convenience macros that make CGS indirect function calls look like
  628. * normal function calls */
  629. #define CGS_CALL(func,dev,...) \
  630. (((struct cgs_device *)dev)->ops->func(dev, ##__VA_ARGS__))
  631. #define CGS_OS_CALL(func,dev,...) \
  632. (((struct cgs_device *)dev)->os_ops->func(dev, ##__VA_ARGS__))
  633. #define cgs_gpu_mem_info(dev,type,mc_start,mc_size,mem_size) \
  634. CGS_CALL(gpu_mem_info,dev,type,mc_start,mc_size,mem_size)
  635. #define cgs_gmap_kmem(dev,kmem,size,min_off,max_off,kmem_handle,mcaddr) \
  636. CGS_CALL(gmap_kmem,dev,kmem,size,min_off,max_off,kmem_handle,mcaddr)
  637. #define cgs_gunmap_kmem(dev,kmem_handle) \
  638. CGS_CALL(gunmap_kmem,dev,keme_handle)
  639. #define cgs_alloc_gpu_mem(dev,type,size,align,min_off,max_off,handle) \
  640. CGS_CALL(alloc_gpu_mem,dev,type,size,align,min_off,max_off,handle)
  641. #define cgs_free_gpu_mem(dev,handle) \
  642. CGS_CALL(free_gpu_mem,dev,handle)
  643. #define cgs_gmap_gpu_mem(dev,handle,mcaddr) \
  644. CGS_CALL(gmap_gpu_mem,dev,handle,mcaddr)
  645. #define cgs_gunmap_gpu_mem(dev,handle) \
  646. CGS_CALL(gunmap_gpu_mem,dev,handle)
  647. #define cgs_kmap_gpu_mem(dev,handle,map) \
  648. CGS_CALL(kmap_gpu_mem,dev,handle,map)
  649. #define cgs_kunmap_gpu_mem(dev,handle) \
  650. CGS_CALL(kunmap_gpu_mem,dev,handle)
  651. #define cgs_read_register(dev,offset) \
  652. CGS_CALL(read_register,dev,offset)
  653. #define cgs_write_register(dev,offset,value) \
  654. CGS_CALL(write_register,dev,offset,value)
  655. #define cgs_read_ind_register(dev,space,index) \
  656. CGS_CALL(read_ind_register,dev,space,index)
  657. #define cgs_write_ind_register(dev,space,index,value) \
  658. CGS_CALL(write_ind_register,dev,space,index,value)
  659. #define cgs_read_pci_config_byte(dev,addr) \
  660. CGS_CALL(read_pci_config_byte,dev,addr)
  661. #define cgs_read_pci_config_word(dev,addr) \
  662. CGS_CALL(read_pci_config_word,dev,addr)
  663. #define cgs_read_pci_config_dword(dev,addr) \
  664. CGS_CALL(read_pci_config_dword,dev,addr)
  665. #define cgs_write_pci_config_byte(dev,addr,value) \
  666. CGS_CALL(write_pci_config_byte,dev,addr,value)
  667. #define cgs_write_pci_config_word(dev,addr,value) \
  668. CGS_CALL(write_pci_config_word,dev,addr,value)
  669. #define cgs_write_pci_config_dword(dev,addr,value) \
  670. CGS_CALL(write_pci_config_dword,dev,addr,value)
  671. #define cgs_atom_get_data_table(dev,table,size,frev,crev) \
  672. CGS_CALL(atom_get_data_table,dev,table,size,frev,crev)
  673. #define cgs_atom_get_cmd_table_revs(dev,table,frev,crev) \
  674. CGS_CALL(atom_get_cmd_table_revs,dev,table,frev,crev)
  675. #define cgs_atom_exec_cmd_table(dev,table,args) \
  676. CGS_CALL(atom_exec_cmd_table,dev,table,args)
  677. #define cgs_create_pm_request(dev,request) \
  678. CGS_CALL(create_pm_request,dev,request)
  679. #define cgs_destroy_pm_request(dev,request) \
  680. CGS_CALL(destroy_pm_request,dev,request)
  681. #define cgs_set_pm_request(dev,request,active) \
  682. CGS_CALL(set_pm_request,dev,request,active)
  683. #define cgs_pm_request_clock(dev,request,clock,freq) \
  684. CGS_CALL(pm_request_clock,dev,request,clock,freq)
  685. #define cgs_pm_request_engine(dev,request,engine,powered) \
  686. CGS_CALL(pm_request_engine,dev,request,engine,powered)
  687. #define cgs_pm_query_clock_limits(dev,clock,limits) \
  688. CGS_CALL(pm_query_clock_limits,dev,clock,limits)
  689. #define cgs_set_camera_voltages(dev,mask,voltages) \
  690. CGS_CALL(set_camera_voltages,dev,mask,voltages)
  691. #define cgs_get_firmware_info(dev, type, info) \
  692. CGS_CALL(get_firmware_info, dev, type, info)
  693. #define cgs_rel_firmware(dev, type) \
  694. CGS_CALL(rel_firmware, dev, type)
  695. #define cgs_set_powergating_state(dev, block_type, state) \
  696. CGS_CALL(set_powergating_state, dev, block_type, state)
  697. #define cgs_set_clockgating_state(dev, block_type, state) \
  698. CGS_CALL(set_clockgating_state, dev, block_type, state)
  699. #define cgs_notify_dpm_enabled(dev, enabled) \
  700. CGS_CALL(notify_dpm_enabled, dev, enabled)
  701. #define cgs_get_active_displays_info(dev, info) \
  702. CGS_CALL(get_active_displays_info, dev, info)
  703. #define cgs_call_acpi_method(dev, acpi_method, acpi_function, pintput, poutput, output_count, input_size, output_size) \
  704. CGS_CALL(call_acpi_method, dev, acpi_method, acpi_function, pintput, poutput, output_count, input_size, output_size)
  705. #define cgs_query_system_info(dev, sys_info) \
  706. CGS_CALL(query_system_info, dev, sys_info)
  707. #define cgs_get_pci_resource(cgs_device, resource_type, size, offset, \
  708. resource_base) \
  709. CGS_CALL(get_pci_resource, cgs_device, resource_type, size, offset, \
  710. resource_base)
  711. #define cgs_is_virtualization_enabled(cgs_device) \
  712. CGS_CALL(is_virtualization_enabled, cgs_device)
  713. #define cgs_enter_safe_mode(cgs_device, en) \
  714. CGS_CALL(enter_safe_mode, cgs_device, en)
  715. #endif /* _CGS_COMMON_H */