gmc_v8_0.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  43. static const u32 golden_settings_tonga_a11[] =
  44. {
  45. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  46. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  47. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  48. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  52. };
  53. static const u32 tonga_mgcg_cgcg_init[] =
  54. {
  55. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  56. };
  57. static const u32 golden_settings_fiji_a10[] =
  58. {
  59. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  63. };
  64. static const u32 fiji_mgcg_cgcg_init[] =
  65. {
  66. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  67. };
  68. static const u32 golden_settings_polaris11_a11[] =
  69. {
  70. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  73. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  74. };
  75. static const u32 golden_settings_polaris10_a11[] =
  76. {
  77. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  78. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  81. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  82. };
  83. static const u32 cz_mgcg_cgcg_init[] =
  84. {
  85. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  86. };
  87. static const u32 stoney_mgcg_cgcg_init[] =
  88. {
  89. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  90. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  91. };
  92. static const u32 golden_settings_stoney_common[] =
  93. {
  94. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  95. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  96. };
  97. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  98. {
  99. switch (adev->asic_type) {
  100. case CHIP_FIJI:
  101. amdgpu_program_register_sequence(adev,
  102. fiji_mgcg_cgcg_init,
  103. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  104. amdgpu_program_register_sequence(adev,
  105. golden_settings_fiji_a10,
  106. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  107. break;
  108. case CHIP_TONGA:
  109. amdgpu_program_register_sequence(adev,
  110. tonga_mgcg_cgcg_init,
  111. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  112. amdgpu_program_register_sequence(adev,
  113. golden_settings_tonga_a11,
  114. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  115. break;
  116. case CHIP_POLARIS11:
  117. case CHIP_POLARIS12:
  118. amdgpu_program_register_sequence(adev,
  119. golden_settings_polaris11_a11,
  120. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  121. break;
  122. case CHIP_POLARIS10:
  123. amdgpu_program_register_sequence(adev,
  124. golden_settings_polaris10_a11,
  125. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  126. break;
  127. case CHIP_CARRIZO:
  128. amdgpu_program_register_sequence(adev,
  129. cz_mgcg_cgcg_init,
  130. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  131. break;
  132. case CHIP_STONEY:
  133. amdgpu_program_register_sequence(adev,
  134. stoney_mgcg_cgcg_init,
  135. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  136. amdgpu_program_register_sequence(adev,
  137. golden_settings_stoney_common,
  138. (const u32)ARRAY_SIZE(golden_settings_stoney_common));
  139. break;
  140. default:
  141. break;
  142. }
  143. }
  144. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  145. struct amdgpu_mode_mc_save *save)
  146. {
  147. u32 blackout;
  148. if (adev->mode_info.num_crtc)
  149. amdgpu_display_stop_mc_access(adev, save);
  150. gmc_v8_0_wait_for_idle(adev);
  151. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  152. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  153. /* Block CPU access */
  154. WREG32(mmBIF_FB_EN, 0);
  155. /* blackout the MC */
  156. blackout = REG_SET_FIELD(blackout,
  157. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  158. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  159. }
  160. /* wait for the MC to settle */
  161. udelay(100);
  162. }
  163. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  164. struct amdgpu_mode_mc_save *save)
  165. {
  166. u32 tmp;
  167. /* unblackout the MC */
  168. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  169. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  170. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  171. /* allow CPU access */
  172. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  173. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  174. WREG32(mmBIF_FB_EN, tmp);
  175. if (adev->mode_info.num_crtc)
  176. amdgpu_display_resume_mc_access(adev, save);
  177. }
  178. /**
  179. * gmc_v8_0_init_microcode - load ucode images from disk
  180. *
  181. * @adev: amdgpu_device pointer
  182. *
  183. * Use the firmware interface to load the ucode images into
  184. * the driver (not loaded into hw).
  185. * Returns 0 on success, error on failure.
  186. */
  187. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  188. {
  189. const char *chip_name;
  190. char fw_name[30];
  191. int err;
  192. DRM_DEBUG("\n");
  193. switch (adev->asic_type) {
  194. case CHIP_TONGA:
  195. chip_name = "tonga";
  196. break;
  197. case CHIP_POLARIS11:
  198. chip_name = "polaris11";
  199. break;
  200. case CHIP_POLARIS10:
  201. chip_name = "polaris10";
  202. break;
  203. case CHIP_POLARIS12:
  204. chip_name = "polaris12";
  205. break;
  206. case CHIP_FIJI:
  207. case CHIP_CARRIZO:
  208. case CHIP_STONEY:
  209. return 0;
  210. default: BUG();
  211. }
  212. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  213. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  214. if (err)
  215. goto out;
  216. err = amdgpu_ucode_validate(adev->mc.fw);
  217. out:
  218. if (err) {
  219. printk(KERN_ERR
  220. "mc: Failed to load firmware \"%s\"\n",
  221. fw_name);
  222. release_firmware(adev->mc.fw);
  223. adev->mc.fw = NULL;
  224. }
  225. return err;
  226. }
  227. /**
  228. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  229. *
  230. * @adev: amdgpu_device pointer
  231. *
  232. * Load the GDDR MC ucode into the hw (CIK).
  233. * Returns 0 on success, error on failure.
  234. */
  235. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  236. {
  237. const struct mc_firmware_header_v1_0 *hdr;
  238. const __le32 *fw_data = NULL;
  239. const __le32 *io_mc_regs = NULL;
  240. u32 running;
  241. int i, ucode_size, regs_size;
  242. if (!adev->mc.fw)
  243. return -EINVAL;
  244. /* Skip MC ucode loading on SR-IOV capable boards.
  245. * vbios does this for us in asic_init in that case.
  246. * Skip MC ucode loading on VF, because hypervisor will do that
  247. * for this adaptor.
  248. */
  249. if (amdgpu_sriov_bios(adev))
  250. return 0;
  251. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  252. amdgpu_ucode_print_mc_hdr(&hdr->header);
  253. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  254. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  255. io_mc_regs = (const __le32 *)
  256. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  257. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  258. fw_data = (const __le32 *)
  259. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  260. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  261. if (running == 0) {
  262. /* reset the engine and set to writable */
  263. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  264. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  265. /* load mc io regs */
  266. for (i = 0; i < regs_size; i++) {
  267. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  268. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  269. }
  270. /* load the MC ucode */
  271. for (i = 0; i < ucode_size; i++)
  272. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  273. /* put the engine back into the active state */
  274. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  275. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  276. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  277. /* wait for training to complete */
  278. for (i = 0; i < adev->usec_timeout; i++) {
  279. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  280. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  281. break;
  282. udelay(1);
  283. }
  284. for (i = 0; i < adev->usec_timeout; i++) {
  285. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  286. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  287. break;
  288. udelay(1);
  289. }
  290. }
  291. return 0;
  292. }
  293. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  294. struct amdgpu_mc *mc)
  295. {
  296. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  297. /* leave room for at least 1024M GTT */
  298. dev_warn(adev->dev, "limiting VRAM\n");
  299. mc->real_vram_size = 0xFFC0000000ULL;
  300. mc->mc_vram_size = 0xFFC0000000ULL;
  301. }
  302. amdgpu_vram_location(adev, &adev->mc, 0);
  303. adev->mc.gtt_base_align = 0;
  304. amdgpu_gtt_location(adev, mc);
  305. }
  306. /**
  307. * gmc_v8_0_mc_program - program the GPU memory controller
  308. *
  309. * @adev: amdgpu_device pointer
  310. *
  311. * Set the location of vram, gart, and AGP in the GPU's
  312. * physical address space (CIK).
  313. */
  314. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  315. {
  316. struct amdgpu_mode_mc_save save;
  317. u32 tmp;
  318. int i, j;
  319. /* Initialize HDP */
  320. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  321. WREG32((0xb05 + j), 0x00000000);
  322. WREG32((0xb06 + j), 0x00000000);
  323. WREG32((0xb07 + j), 0x00000000);
  324. WREG32((0xb08 + j), 0x00000000);
  325. WREG32((0xb09 + j), 0x00000000);
  326. }
  327. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  328. if (adev->mode_info.num_crtc)
  329. amdgpu_display_set_vga_render_state(adev, false);
  330. gmc_v8_0_mc_stop(adev, &save);
  331. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  332. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  333. }
  334. /* Update configuration */
  335. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  336. adev->mc.vram_start >> 12);
  337. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  338. adev->mc.vram_end >> 12);
  339. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  340. adev->vram_scratch.gpu_addr >> 12);
  341. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  342. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  343. WREG32(mmMC_VM_FB_LOCATION, tmp);
  344. /* XXX double check these! */
  345. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  346. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  347. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  348. WREG32(mmMC_VM_AGP_BASE, 0);
  349. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  350. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  351. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  352. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  353. }
  354. gmc_v8_0_mc_resume(adev, &save);
  355. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  356. tmp = RREG32(mmHDP_MISC_CNTL);
  357. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  358. WREG32(mmHDP_MISC_CNTL, tmp);
  359. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  360. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  361. }
  362. /**
  363. * gmc_v8_0_mc_init - initialize the memory controller driver params
  364. *
  365. * @adev: amdgpu_device pointer
  366. *
  367. * Look up the amount of vram, vram width, and decide how to place
  368. * vram and gart within the GPU's physical address space (CIK).
  369. * Returns 0 for success.
  370. */
  371. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  372. {
  373. u32 tmp;
  374. int chansize, numchan;
  375. /* Get VRAM informations */
  376. tmp = RREG32(mmMC_ARB_RAMCFG);
  377. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  378. chansize = 64;
  379. } else {
  380. chansize = 32;
  381. }
  382. tmp = RREG32(mmMC_SHARED_CHMAP);
  383. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  384. case 0:
  385. default:
  386. numchan = 1;
  387. break;
  388. case 1:
  389. numchan = 2;
  390. break;
  391. case 2:
  392. numchan = 4;
  393. break;
  394. case 3:
  395. numchan = 8;
  396. break;
  397. case 4:
  398. numchan = 3;
  399. break;
  400. case 5:
  401. numchan = 6;
  402. break;
  403. case 6:
  404. numchan = 10;
  405. break;
  406. case 7:
  407. numchan = 12;
  408. break;
  409. case 8:
  410. numchan = 16;
  411. break;
  412. }
  413. adev->mc.vram_width = numchan * chansize;
  414. /* Could aper size report 0 ? */
  415. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  416. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  417. /* size in MB on si */
  418. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  419. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  420. #ifdef CONFIG_X86_64
  421. if (adev->flags & AMD_IS_APU) {
  422. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  423. adev->mc.aper_size = adev->mc.real_vram_size;
  424. }
  425. #endif
  426. /* In case the PCI BAR is larger than the actual amount of vram */
  427. adev->mc.visible_vram_size = adev->mc.aper_size;
  428. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  429. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  430. /* unless the user had overridden it, set the gart
  431. * size equal to the 1024 or vram, whichever is larger.
  432. */
  433. if (amdgpu_gart_size == -1)
  434. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  435. else
  436. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  437. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  438. return 0;
  439. }
  440. /*
  441. * GART
  442. * VMID 0 is the physical GPU addresses as used by the kernel.
  443. * VMIDs 1-15 are used for userspace clients and are handled
  444. * by the amdgpu vm/hsa code.
  445. */
  446. /**
  447. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  448. *
  449. * @adev: amdgpu_device pointer
  450. * @vmid: vm instance to flush
  451. *
  452. * Flush the TLB for the requested page table (CIK).
  453. */
  454. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  455. uint32_t vmid)
  456. {
  457. /* flush hdp cache */
  458. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  459. /* bits 0-15 are the VM contexts0-15 */
  460. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  461. }
  462. /**
  463. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  464. *
  465. * @adev: amdgpu_device pointer
  466. * @cpu_pt_addr: cpu address of the page table
  467. * @gpu_page_idx: entry in the page table to update
  468. * @addr: dst addr to write into pte/pde
  469. * @flags: access flags
  470. *
  471. * Update the page tables using the CPU.
  472. */
  473. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  474. void *cpu_pt_addr,
  475. uint32_t gpu_page_idx,
  476. uint64_t addr,
  477. uint32_t flags)
  478. {
  479. void __iomem *ptr = (void *)cpu_pt_addr;
  480. uint64_t value;
  481. /*
  482. * PTE format on VI:
  483. * 63:40 reserved
  484. * 39:12 4k physical page base address
  485. * 11:7 fragment
  486. * 6 write
  487. * 5 read
  488. * 4 exe
  489. * 3 reserved
  490. * 2 snooped
  491. * 1 system
  492. * 0 valid
  493. *
  494. * PDE format on VI:
  495. * 63:59 block fragment size
  496. * 58:40 reserved
  497. * 39:1 physical base address of PTE
  498. * bits 5:1 must be 0.
  499. * 0 valid
  500. */
  501. value = addr & 0x000000FFFFFFF000ULL;
  502. value |= flags;
  503. writeq(value, ptr + (gpu_page_idx * 8));
  504. return 0;
  505. }
  506. /**
  507. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  508. *
  509. * @adev: amdgpu_device pointer
  510. * @value: true redirects VM faults to the default page
  511. */
  512. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  513. bool value)
  514. {
  515. u32 tmp;
  516. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  517. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  518. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  519. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  520. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  521. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  522. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  523. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  524. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  525. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  526. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  527. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  528. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  529. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  530. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  531. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  532. }
  533. /**
  534. * gmc_v8_0_gart_enable - gart enable
  535. *
  536. * @adev: amdgpu_device pointer
  537. *
  538. * This sets up the TLBs, programs the page tables for VMID0,
  539. * sets up the hw for VMIDs 1-15 which are allocated on
  540. * demand, and sets up the global locations for the LDS, GDS,
  541. * and GPUVM for FSA64 clients (CIK).
  542. * Returns 0 for success, errors for failure.
  543. */
  544. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  545. {
  546. int r, i;
  547. u32 tmp;
  548. if (adev->gart.robj == NULL) {
  549. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  550. return -EINVAL;
  551. }
  552. r = amdgpu_gart_table_vram_pin(adev);
  553. if (r)
  554. return r;
  555. /* Setup TLB control */
  556. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  557. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  558. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  559. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  560. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  561. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  562. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  563. /* Setup L2 cache */
  564. tmp = RREG32(mmVM_L2_CNTL);
  565. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  566. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  567. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  569. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  570. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  571. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  572. WREG32(mmVM_L2_CNTL, tmp);
  573. tmp = RREG32(mmVM_L2_CNTL2);
  574. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  575. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  576. WREG32(mmVM_L2_CNTL2, tmp);
  577. tmp = RREG32(mmVM_L2_CNTL3);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  580. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  581. WREG32(mmVM_L2_CNTL3, tmp);
  582. /* XXX: set to enable PTE/PDE in system memory */
  583. tmp = RREG32(mmVM_L2_CNTL4);
  584. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  585. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  586. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  587. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  588. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  589. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  590. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  591. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  592. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  593. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  594. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  595. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  596. WREG32(mmVM_L2_CNTL4, tmp);
  597. /* setup context0 */
  598. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  599. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  600. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  601. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  602. (u32)(adev->dummy_page.addr >> 12));
  603. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  604. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  605. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  606. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  607. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  608. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  609. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  610. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  611. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  612. /* empty context1-15 */
  613. /* FIXME start with 4G, once using 2 level pt switch to full
  614. * vm size space
  615. */
  616. /* set vm size, must be a multiple of 4 */
  617. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  618. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  619. for (i = 1; i < 16; i++) {
  620. if (i < 8)
  621. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  622. adev->gart.table_addr >> 12);
  623. else
  624. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  625. adev->gart.table_addr >> 12);
  626. }
  627. /* enable context1-15 */
  628. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  629. (u32)(adev->dummy_page.addr >> 12));
  630. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  631. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  632. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  633. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  634. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  635. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  636. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  637. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  638. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  639. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  640. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  641. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  642. amdgpu_vm_block_size - 9);
  643. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  644. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  645. gmc_v8_0_set_fault_enable_default(adev, false);
  646. else
  647. gmc_v8_0_set_fault_enable_default(adev, true);
  648. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  649. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  650. (unsigned)(adev->mc.gtt_size >> 20),
  651. (unsigned long long)adev->gart.table_addr);
  652. adev->gart.ready = true;
  653. return 0;
  654. }
  655. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  656. {
  657. int r;
  658. if (adev->gart.robj) {
  659. WARN(1, "R600 PCIE GART already initialized\n");
  660. return 0;
  661. }
  662. /* Initialize common gart structure */
  663. r = amdgpu_gart_init(adev);
  664. if (r)
  665. return r;
  666. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  667. return amdgpu_gart_table_vram_alloc(adev);
  668. }
  669. /**
  670. * gmc_v8_0_gart_disable - gart disable
  671. *
  672. * @adev: amdgpu_device pointer
  673. *
  674. * This disables all VM page table (CIK).
  675. */
  676. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  677. {
  678. u32 tmp;
  679. /* Disable all tables */
  680. WREG32(mmVM_CONTEXT0_CNTL, 0);
  681. WREG32(mmVM_CONTEXT1_CNTL, 0);
  682. /* Setup TLB control */
  683. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  684. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  685. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  686. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  687. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  688. /* Setup L2 cache */
  689. tmp = RREG32(mmVM_L2_CNTL);
  690. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  691. WREG32(mmVM_L2_CNTL, tmp);
  692. WREG32(mmVM_L2_CNTL2, 0);
  693. amdgpu_gart_table_vram_unpin(adev);
  694. }
  695. /**
  696. * gmc_v8_0_gart_fini - vm fini callback
  697. *
  698. * @adev: amdgpu_device pointer
  699. *
  700. * Tears down the driver GART/VM setup (CIK).
  701. */
  702. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  703. {
  704. amdgpu_gart_table_vram_free(adev);
  705. amdgpu_gart_fini(adev);
  706. }
  707. /*
  708. * vm
  709. * VMID 0 is the physical GPU addresses as used by the kernel.
  710. * VMIDs 1-15 are used for userspace clients and are handled
  711. * by the amdgpu vm/hsa code.
  712. */
  713. /**
  714. * gmc_v8_0_vm_init - cik vm init callback
  715. *
  716. * @adev: amdgpu_device pointer
  717. *
  718. * Inits cik specific vm parameters (number of VMs, base of vram for
  719. * VMIDs 1-15) (CIK).
  720. * Returns 0 for success.
  721. */
  722. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  723. {
  724. /*
  725. * number of VMs
  726. * VMID 0 is reserved for System
  727. * amdgpu graphics/compute will use VMIDs 1-7
  728. * amdkfd will use VMIDs 8-15
  729. */
  730. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  731. amdgpu_vm_manager_init(adev);
  732. /* base offset of vram pages */
  733. if (adev->flags & AMD_IS_APU) {
  734. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  735. tmp <<= 22;
  736. adev->vm_manager.vram_base_offset = tmp;
  737. } else
  738. adev->vm_manager.vram_base_offset = 0;
  739. return 0;
  740. }
  741. /**
  742. * gmc_v8_0_vm_fini - cik vm fini callback
  743. *
  744. * @adev: amdgpu_device pointer
  745. *
  746. * Tear down any asic specific VM setup (CIK).
  747. */
  748. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  749. {
  750. }
  751. /**
  752. * gmc_v8_0_vm_decode_fault - print human readable fault info
  753. *
  754. * @adev: amdgpu_device pointer
  755. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  756. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  757. *
  758. * Print human readable fault information (CIK).
  759. */
  760. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  761. u32 status, u32 addr, u32 mc_client)
  762. {
  763. u32 mc_id;
  764. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  765. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  766. PROTECTIONS);
  767. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  768. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  769. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  770. MEMORY_CLIENT_ID);
  771. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  772. protections, vmid, addr,
  773. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  774. MEMORY_CLIENT_RW) ?
  775. "write" : "read", block, mc_client, mc_id);
  776. }
  777. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  778. {
  779. switch (mc_seq_vram_type) {
  780. case MC_SEQ_MISC0__MT__GDDR1:
  781. return AMDGPU_VRAM_TYPE_GDDR1;
  782. case MC_SEQ_MISC0__MT__DDR2:
  783. return AMDGPU_VRAM_TYPE_DDR2;
  784. case MC_SEQ_MISC0__MT__GDDR3:
  785. return AMDGPU_VRAM_TYPE_GDDR3;
  786. case MC_SEQ_MISC0__MT__GDDR4:
  787. return AMDGPU_VRAM_TYPE_GDDR4;
  788. case MC_SEQ_MISC0__MT__GDDR5:
  789. return AMDGPU_VRAM_TYPE_GDDR5;
  790. case MC_SEQ_MISC0__MT__HBM:
  791. return AMDGPU_VRAM_TYPE_HBM;
  792. case MC_SEQ_MISC0__MT__DDR3:
  793. return AMDGPU_VRAM_TYPE_DDR3;
  794. default:
  795. return AMDGPU_VRAM_TYPE_UNKNOWN;
  796. }
  797. }
  798. static int gmc_v8_0_early_init(void *handle)
  799. {
  800. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  801. gmc_v8_0_set_gart_funcs(adev);
  802. gmc_v8_0_set_irq_funcs(adev);
  803. return 0;
  804. }
  805. static int gmc_v8_0_late_init(void *handle)
  806. {
  807. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  808. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  809. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  810. else
  811. return 0;
  812. }
  813. #define mmMC_SEQ_MISC0_FIJI 0xA71
  814. static int gmc_v8_0_sw_init(void *handle)
  815. {
  816. int r;
  817. int dma_bits;
  818. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  819. if (adev->flags & AMD_IS_APU) {
  820. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  821. } else {
  822. u32 tmp;
  823. if (adev->asic_type == CHIP_FIJI)
  824. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  825. else
  826. tmp = RREG32(mmMC_SEQ_MISC0);
  827. tmp &= MC_SEQ_MISC0__MT__MASK;
  828. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  829. }
  830. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  831. if (r)
  832. return r;
  833. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  834. if (r)
  835. return r;
  836. /* Adjust VM size here.
  837. * Currently set to 4GB ((1 << 20) 4k pages).
  838. * Max GPUVM size for cayman and SI is 40 bits.
  839. */
  840. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  841. /* Set the internal MC address mask
  842. * This is the max address of the GPU's
  843. * internal address space.
  844. */
  845. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  846. /* set DMA mask + need_dma32 flags.
  847. * PCIE - can handle 40-bits.
  848. * IGP - can handle 40-bits
  849. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  850. */
  851. adev->need_dma32 = false;
  852. dma_bits = adev->need_dma32 ? 32 : 40;
  853. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  854. if (r) {
  855. adev->need_dma32 = true;
  856. dma_bits = 32;
  857. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  858. }
  859. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  860. if (r) {
  861. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  862. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  863. }
  864. r = gmc_v8_0_init_microcode(adev);
  865. if (r) {
  866. DRM_ERROR("Failed to load mc firmware!\n");
  867. return r;
  868. }
  869. r = gmc_v8_0_mc_init(adev);
  870. if (r)
  871. return r;
  872. /* Memory manager */
  873. r = amdgpu_bo_init(adev);
  874. if (r)
  875. return r;
  876. r = gmc_v8_0_gart_init(adev);
  877. if (r)
  878. return r;
  879. if (!adev->vm_manager.enabled) {
  880. r = gmc_v8_0_vm_init(adev);
  881. if (r) {
  882. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  883. return r;
  884. }
  885. adev->vm_manager.enabled = true;
  886. }
  887. return r;
  888. }
  889. static int gmc_v8_0_sw_fini(void *handle)
  890. {
  891. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  892. if (adev->vm_manager.enabled) {
  893. amdgpu_vm_manager_fini(adev);
  894. gmc_v8_0_vm_fini(adev);
  895. adev->vm_manager.enabled = false;
  896. }
  897. gmc_v8_0_gart_fini(adev);
  898. amdgpu_gem_force_release(adev);
  899. amdgpu_bo_fini(adev);
  900. return 0;
  901. }
  902. static int gmc_v8_0_hw_init(void *handle)
  903. {
  904. int r;
  905. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  906. gmc_v8_0_init_golden_registers(adev);
  907. gmc_v8_0_mc_program(adev);
  908. if (adev->asic_type == CHIP_TONGA) {
  909. r = gmc_v8_0_mc_load_microcode(adev);
  910. if (r) {
  911. DRM_ERROR("Failed to load MC firmware!\n");
  912. return r;
  913. }
  914. }
  915. r = gmc_v8_0_gart_enable(adev);
  916. if (r)
  917. return r;
  918. return r;
  919. }
  920. static int gmc_v8_0_hw_fini(void *handle)
  921. {
  922. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  923. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  924. gmc_v8_0_gart_disable(adev);
  925. return 0;
  926. }
  927. static int gmc_v8_0_suspend(void *handle)
  928. {
  929. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  930. if (adev->vm_manager.enabled) {
  931. gmc_v8_0_vm_fini(adev);
  932. adev->vm_manager.enabled = false;
  933. }
  934. gmc_v8_0_hw_fini(adev);
  935. return 0;
  936. }
  937. static int gmc_v8_0_resume(void *handle)
  938. {
  939. int r;
  940. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  941. r = gmc_v8_0_hw_init(adev);
  942. if (r)
  943. return r;
  944. if (!adev->vm_manager.enabled) {
  945. r = gmc_v8_0_vm_init(adev);
  946. if (r) {
  947. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  948. return r;
  949. }
  950. adev->vm_manager.enabled = true;
  951. }
  952. return r;
  953. }
  954. static bool gmc_v8_0_is_idle(void *handle)
  955. {
  956. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  957. u32 tmp = RREG32(mmSRBM_STATUS);
  958. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  959. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  960. return false;
  961. return true;
  962. }
  963. static int gmc_v8_0_wait_for_idle(void *handle)
  964. {
  965. unsigned i;
  966. u32 tmp;
  967. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  968. for (i = 0; i < adev->usec_timeout; i++) {
  969. /* read MC_STATUS */
  970. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  971. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  972. SRBM_STATUS__MCC_BUSY_MASK |
  973. SRBM_STATUS__MCD_BUSY_MASK |
  974. SRBM_STATUS__VMC_BUSY_MASK |
  975. SRBM_STATUS__VMC1_BUSY_MASK);
  976. if (!tmp)
  977. return 0;
  978. udelay(1);
  979. }
  980. return -ETIMEDOUT;
  981. }
  982. static bool gmc_v8_0_check_soft_reset(void *handle)
  983. {
  984. u32 srbm_soft_reset = 0;
  985. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  986. u32 tmp = RREG32(mmSRBM_STATUS);
  987. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  988. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  989. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  990. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  991. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  992. if (!(adev->flags & AMD_IS_APU))
  993. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  994. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  995. }
  996. if (srbm_soft_reset) {
  997. adev->mc.srbm_soft_reset = srbm_soft_reset;
  998. return true;
  999. } else {
  1000. adev->mc.srbm_soft_reset = 0;
  1001. return false;
  1002. }
  1003. }
  1004. static int gmc_v8_0_pre_soft_reset(void *handle)
  1005. {
  1006. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1007. if (!adev->mc.srbm_soft_reset)
  1008. return 0;
  1009. gmc_v8_0_mc_stop(adev, &adev->mc.save);
  1010. if (gmc_v8_0_wait_for_idle(adev)) {
  1011. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1012. }
  1013. return 0;
  1014. }
  1015. static int gmc_v8_0_soft_reset(void *handle)
  1016. {
  1017. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1018. u32 srbm_soft_reset;
  1019. if (!adev->mc.srbm_soft_reset)
  1020. return 0;
  1021. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1022. if (srbm_soft_reset) {
  1023. u32 tmp;
  1024. tmp = RREG32(mmSRBM_SOFT_RESET);
  1025. tmp |= srbm_soft_reset;
  1026. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1027. WREG32(mmSRBM_SOFT_RESET, tmp);
  1028. tmp = RREG32(mmSRBM_SOFT_RESET);
  1029. udelay(50);
  1030. tmp &= ~srbm_soft_reset;
  1031. WREG32(mmSRBM_SOFT_RESET, tmp);
  1032. tmp = RREG32(mmSRBM_SOFT_RESET);
  1033. /* Wait a little for things to settle down */
  1034. udelay(50);
  1035. }
  1036. return 0;
  1037. }
  1038. static int gmc_v8_0_post_soft_reset(void *handle)
  1039. {
  1040. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1041. if (!adev->mc.srbm_soft_reset)
  1042. return 0;
  1043. gmc_v8_0_mc_resume(adev, &adev->mc.save);
  1044. return 0;
  1045. }
  1046. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1047. struct amdgpu_irq_src *src,
  1048. unsigned type,
  1049. enum amdgpu_interrupt_state state)
  1050. {
  1051. u32 tmp;
  1052. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1053. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1054. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1055. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1056. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1057. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1058. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1059. switch (state) {
  1060. case AMDGPU_IRQ_STATE_DISABLE:
  1061. /* system context */
  1062. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1063. tmp &= ~bits;
  1064. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1065. /* VMs */
  1066. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1067. tmp &= ~bits;
  1068. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1069. break;
  1070. case AMDGPU_IRQ_STATE_ENABLE:
  1071. /* system context */
  1072. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1073. tmp |= bits;
  1074. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1075. /* VMs */
  1076. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1077. tmp |= bits;
  1078. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1079. break;
  1080. default:
  1081. break;
  1082. }
  1083. return 0;
  1084. }
  1085. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1086. struct amdgpu_irq_src *source,
  1087. struct amdgpu_iv_entry *entry)
  1088. {
  1089. u32 addr, status, mc_client;
  1090. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1091. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1092. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1093. /* reset addr and status */
  1094. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1095. if (!addr && !status)
  1096. return 0;
  1097. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1098. gmc_v8_0_set_fault_enable_default(adev, false);
  1099. if (printk_ratelimit()) {
  1100. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1101. entry->src_id, entry->src_data);
  1102. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1103. addr);
  1104. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1105. status);
  1106. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1107. }
  1108. return 0;
  1109. }
  1110. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1111. bool enable)
  1112. {
  1113. uint32_t data;
  1114. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1115. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1116. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1117. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1118. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1119. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1120. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1121. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1122. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1123. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1124. data = RREG32(mmMC_XPB_CLK_GAT);
  1125. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1126. WREG32(mmMC_XPB_CLK_GAT, data);
  1127. data = RREG32(mmATC_MISC_CG);
  1128. data |= ATC_MISC_CG__ENABLE_MASK;
  1129. WREG32(mmATC_MISC_CG, data);
  1130. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1131. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1132. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1133. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1134. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1135. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1136. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1137. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1138. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1139. data = RREG32(mmVM_L2_CG);
  1140. data |= VM_L2_CG__ENABLE_MASK;
  1141. WREG32(mmVM_L2_CG, data);
  1142. } else {
  1143. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1144. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1145. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1146. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1147. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1148. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1149. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1150. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1151. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1152. data = RREG32(mmMC_XPB_CLK_GAT);
  1153. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1154. WREG32(mmMC_XPB_CLK_GAT, data);
  1155. data = RREG32(mmATC_MISC_CG);
  1156. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1157. WREG32(mmATC_MISC_CG, data);
  1158. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1159. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1160. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1161. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1162. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1163. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1164. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1165. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1166. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1167. data = RREG32(mmVM_L2_CG);
  1168. data &= ~VM_L2_CG__ENABLE_MASK;
  1169. WREG32(mmVM_L2_CG, data);
  1170. }
  1171. }
  1172. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1173. bool enable)
  1174. {
  1175. uint32_t data;
  1176. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1177. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1178. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1179. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1180. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1181. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1182. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1183. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1184. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1185. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1186. data = RREG32(mmMC_XPB_CLK_GAT);
  1187. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1188. WREG32(mmMC_XPB_CLK_GAT, data);
  1189. data = RREG32(mmATC_MISC_CG);
  1190. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1191. WREG32(mmATC_MISC_CG, data);
  1192. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1193. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1194. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1195. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1196. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1197. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1198. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1199. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1200. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1201. data = RREG32(mmVM_L2_CG);
  1202. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1203. WREG32(mmVM_L2_CG, data);
  1204. } else {
  1205. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1206. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1207. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1208. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1209. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1210. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1211. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1212. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1213. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1214. data = RREG32(mmMC_XPB_CLK_GAT);
  1215. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1216. WREG32(mmMC_XPB_CLK_GAT, data);
  1217. data = RREG32(mmATC_MISC_CG);
  1218. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1219. WREG32(mmATC_MISC_CG, data);
  1220. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1221. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1222. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1223. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1224. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1225. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1226. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1227. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1228. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1229. data = RREG32(mmVM_L2_CG);
  1230. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1231. WREG32(mmVM_L2_CG, data);
  1232. }
  1233. }
  1234. static int gmc_v8_0_set_clockgating_state(void *handle,
  1235. enum amd_clockgating_state state)
  1236. {
  1237. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1238. switch (adev->asic_type) {
  1239. case CHIP_FIJI:
  1240. fiji_update_mc_medium_grain_clock_gating(adev,
  1241. state == AMD_CG_STATE_GATE ? true : false);
  1242. fiji_update_mc_light_sleep(adev,
  1243. state == AMD_CG_STATE_GATE ? true : false);
  1244. break;
  1245. default:
  1246. break;
  1247. }
  1248. return 0;
  1249. }
  1250. static int gmc_v8_0_set_powergating_state(void *handle,
  1251. enum amd_powergating_state state)
  1252. {
  1253. return 0;
  1254. }
  1255. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1256. {
  1257. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1258. int data;
  1259. /* AMD_CG_SUPPORT_MC_MGCG */
  1260. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1261. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1262. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1263. /* AMD_CG_SUPPORT_MC_LS */
  1264. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1265. *flags |= AMD_CG_SUPPORT_MC_LS;
  1266. }
  1267. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1268. .name = "gmc_v8_0",
  1269. .early_init = gmc_v8_0_early_init,
  1270. .late_init = gmc_v8_0_late_init,
  1271. .sw_init = gmc_v8_0_sw_init,
  1272. .sw_fini = gmc_v8_0_sw_fini,
  1273. .hw_init = gmc_v8_0_hw_init,
  1274. .hw_fini = gmc_v8_0_hw_fini,
  1275. .suspend = gmc_v8_0_suspend,
  1276. .resume = gmc_v8_0_resume,
  1277. .is_idle = gmc_v8_0_is_idle,
  1278. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1279. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1280. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1281. .soft_reset = gmc_v8_0_soft_reset,
  1282. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1283. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1284. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1285. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1286. };
  1287. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1288. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1289. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1290. };
  1291. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1292. .set = gmc_v8_0_vm_fault_interrupt_state,
  1293. .process = gmc_v8_0_process_interrupt,
  1294. };
  1295. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1296. {
  1297. if (adev->gart.gart_funcs == NULL)
  1298. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1299. }
  1300. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1301. {
  1302. adev->mc.vm_fault.num_types = 1;
  1303. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1304. }
  1305. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1306. {
  1307. .type = AMD_IP_BLOCK_TYPE_GMC,
  1308. .major = 8,
  1309. .minor = 0,
  1310. .rev = 0,
  1311. .funcs = &gmc_v8_0_ip_funcs,
  1312. };
  1313. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1314. {
  1315. .type = AMD_IP_BLOCK_TYPE_GMC,
  1316. .major = 8,
  1317. .minor = 1,
  1318. .rev = 0,
  1319. .funcs = &gmc_v8_0_ip_funcs,
  1320. };
  1321. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1322. {
  1323. .type = AMD_IP_BLOCK_TYPE_GMC,
  1324. .major = 8,
  1325. .minor = 5,
  1326. .rev = 0,
  1327. .funcs = &gmc_v8_0_ip_funcs,
  1328. };