gmc_v6_0.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "bif/bif_3_0_d.h"
  29. #include "bif/bif_3_0_sh_mask.h"
  30. #include "oss/oss_1_0_d.h"
  31. #include "oss/oss_1_0_sh_mask.h"
  32. #include "gmc/gmc_6_0_d.h"
  33. #include "gmc/gmc_6_0_sh_mask.h"
  34. #include "dce/dce_6_0_d.h"
  35. #include "dce/dce_6_0_sh_mask.h"
  36. #include "si_enums.h"
  37. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v6_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  41. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  42. MODULE_FIRMWARE("radeon/verde_mc.bin");
  43. MODULE_FIRMWARE("radeon/oland_mc.bin");
  44. MODULE_FIRMWARE("radeon/si58_mc.bin");
  45. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  46. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  47. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  48. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  49. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  50. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  51. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  52. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  53. static const u32 crtc_offsets[6] =
  54. {
  55. SI_CRTC0_REGISTER_OFFSET,
  56. SI_CRTC1_REGISTER_OFFSET,
  57. SI_CRTC2_REGISTER_OFFSET,
  58. SI_CRTC3_REGISTER_OFFSET,
  59. SI_CRTC4_REGISTER_OFFSET,
  60. SI_CRTC5_REGISTER_OFFSET
  61. };
  62. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev,
  63. struct amdgpu_mode_mc_save *save)
  64. {
  65. u32 blackout;
  66. if (adev->mode_info.num_crtc)
  67. amdgpu_display_stop_mc_access(adev, save);
  68. gmc_v6_0_wait_for_idle((void *)adev);
  69. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  70. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  71. /* Block CPU access */
  72. WREG32(mmBIF_FB_EN, 0);
  73. /* blackout the MC */
  74. blackout = REG_SET_FIELD(blackout,
  75. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  76. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  77. }
  78. /* wait for the MC to settle */
  79. udelay(100);
  80. }
  81. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev,
  82. struct amdgpu_mode_mc_save *save)
  83. {
  84. u32 tmp;
  85. /* unblackout the MC */
  86. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  87. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  88. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  89. /* allow CPU access */
  90. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  91. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  92. WREG32(mmBIF_FB_EN, tmp);
  93. if (adev->mode_info.num_crtc)
  94. amdgpu_display_resume_mc_access(adev, save);
  95. }
  96. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  97. {
  98. const char *chip_name;
  99. char fw_name[30];
  100. int err;
  101. bool is_58_fw = false;
  102. DRM_DEBUG("\n");
  103. switch (adev->asic_type) {
  104. case CHIP_TAHITI:
  105. chip_name = "tahiti";
  106. break;
  107. case CHIP_PITCAIRN:
  108. chip_name = "pitcairn";
  109. break;
  110. case CHIP_VERDE:
  111. chip_name = "verde";
  112. break;
  113. case CHIP_OLAND:
  114. chip_name = "oland";
  115. break;
  116. case CHIP_HAINAN:
  117. chip_name = "hainan";
  118. break;
  119. default: BUG();
  120. }
  121. /* this memory configuration requires special firmware */
  122. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  123. is_58_fw = true;
  124. if (is_58_fw)
  125. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  126. else
  127. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  128. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  129. if (err)
  130. goto out;
  131. err = amdgpu_ucode_validate(adev->mc.fw);
  132. out:
  133. if (err) {
  134. dev_err(adev->dev,
  135. "si_mc: Failed to load firmware \"%s\"\n",
  136. fw_name);
  137. release_firmware(adev->mc.fw);
  138. adev->mc.fw = NULL;
  139. }
  140. return err;
  141. }
  142. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  143. {
  144. const __le32 *new_fw_data = NULL;
  145. u32 running;
  146. const __le32 *new_io_mc_regs = NULL;
  147. int i, regs_size, ucode_size;
  148. const struct mc_firmware_header_v1_0 *hdr;
  149. if (!adev->mc.fw)
  150. return -EINVAL;
  151. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  152. amdgpu_ucode_print_mc_hdr(&hdr->header);
  153. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  154. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  155. new_io_mc_regs = (const __le32 *)
  156. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  157. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  158. new_fw_data = (const __le32 *)
  159. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  160. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  161. if (running == 0) {
  162. /* reset the engine and set to writable */
  163. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  164. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  165. /* load mc io regs */
  166. for (i = 0; i < regs_size; i++) {
  167. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  168. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  169. }
  170. /* load the MC ucode */
  171. for (i = 0; i < ucode_size; i++) {
  172. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  173. }
  174. /* put the engine back into the active state */
  175. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  177. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  178. /* wait for training to complete */
  179. for (i = 0; i < adev->usec_timeout; i++) {
  180. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  181. break;
  182. udelay(1);
  183. }
  184. for (i = 0; i < adev->usec_timeout; i++) {
  185. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  186. break;
  187. udelay(1);
  188. }
  189. }
  190. return 0;
  191. }
  192. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  193. struct amdgpu_mc *mc)
  194. {
  195. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  196. dev_warn(adev->dev, "limiting VRAM\n");
  197. mc->real_vram_size = 0xFFC0000000ULL;
  198. mc->mc_vram_size = 0xFFC0000000ULL;
  199. }
  200. amdgpu_vram_location(adev, &adev->mc, 0);
  201. adev->mc.gtt_base_align = 0;
  202. amdgpu_gtt_location(adev, mc);
  203. }
  204. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  205. {
  206. struct amdgpu_mode_mc_save save;
  207. u32 tmp;
  208. int i, j;
  209. /* Initialize HDP */
  210. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  211. WREG32((0xb05 + j), 0x00000000);
  212. WREG32((0xb06 + j), 0x00000000);
  213. WREG32((0xb07 + j), 0x00000000);
  214. WREG32((0xb08 + j), 0x00000000);
  215. WREG32((0xb09 + j), 0x00000000);
  216. }
  217. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  218. if (adev->mode_info.num_crtc)
  219. amdgpu_display_set_vga_render_state(adev, false);
  220. gmc_v6_0_mc_stop(adev, &save);
  221. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  222. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  223. }
  224. WREG32(mmVGA_HDP_CONTROL, VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK);
  225. /* Update configuration */
  226. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  227. adev->mc.vram_start >> 12);
  228. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  229. adev->mc.vram_end >> 12);
  230. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  231. adev->vram_scratch.gpu_addr >> 12);
  232. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  233. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  234. WREG32(mmMC_VM_FB_LOCATION, tmp);
  235. /* XXX double check these! */
  236. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  237. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  238. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  239. WREG32(mmMC_VM_AGP_BASE, 0);
  240. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  241. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  242. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  243. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  244. }
  245. gmc_v6_0_mc_resume(adev, &save);
  246. }
  247. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  248. {
  249. u32 tmp;
  250. int chansize, numchan;
  251. tmp = RREG32(mmMC_ARB_RAMCFG);
  252. if (tmp & (1 << 11)) {
  253. chansize = 16;
  254. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  255. chansize = 64;
  256. } else {
  257. chansize = 32;
  258. }
  259. tmp = RREG32(mmMC_SHARED_CHMAP);
  260. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  261. case 0:
  262. default:
  263. numchan = 1;
  264. break;
  265. case 1:
  266. numchan = 2;
  267. break;
  268. case 2:
  269. numchan = 4;
  270. break;
  271. case 3:
  272. numchan = 8;
  273. break;
  274. case 4:
  275. numchan = 3;
  276. break;
  277. case 5:
  278. numchan = 6;
  279. break;
  280. case 6:
  281. numchan = 10;
  282. break;
  283. case 7:
  284. numchan = 12;
  285. break;
  286. case 8:
  287. numchan = 16;
  288. break;
  289. }
  290. adev->mc.vram_width = numchan * chansize;
  291. /* Could aper size report 0 ? */
  292. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  293. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  294. /* size in MB on si */
  295. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  296. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  297. adev->mc.visible_vram_size = adev->mc.aper_size;
  298. /* unless the user had overridden it, set the gart
  299. * size equal to the 1024 or vram, whichever is larger.
  300. */
  301. if (amdgpu_gart_size == -1)
  302. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  303. else
  304. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  305. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  306. return 0;
  307. }
  308. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  309. uint32_t vmid)
  310. {
  311. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  312. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  313. }
  314. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  315. void *cpu_pt_addr,
  316. uint32_t gpu_page_idx,
  317. uint64_t addr,
  318. uint32_t flags)
  319. {
  320. void __iomem *ptr = (void *)cpu_pt_addr;
  321. uint64_t value;
  322. value = addr & 0xFFFFFFFFFFFFF000ULL;
  323. value |= flags;
  324. writeq(value, ptr + (gpu_page_idx * 8));
  325. return 0;
  326. }
  327. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  328. bool value)
  329. {
  330. u32 tmp;
  331. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  332. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  333. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  334. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  335. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  336. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  337. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  338. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  339. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  340. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  341. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  342. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  343. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  344. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  345. }
  346. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  347. {
  348. int r, i;
  349. if (adev->gart.robj == NULL) {
  350. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  351. return -EINVAL;
  352. }
  353. r = amdgpu_gart_table_vram_pin(adev);
  354. if (r)
  355. return r;
  356. /* Setup TLB control */
  357. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  358. (0xA << 7) |
  359. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  360. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  361. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  362. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  363. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  364. /* Setup L2 cache */
  365. WREG32(mmVM_L2_CNTL,
  366. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  367. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  368. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  369. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  370. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  371. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  372. WREG32(mmVM_L2_CNTL2,
  373. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  374. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  375. WREG32(mmVM_L2_CNTL3,
  376. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  377. (4UL << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  378. (4UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  379. /* setup context0 */
  380. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  381. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  382. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  383. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  384. (u32)(adev->dummy_page.addr >> 12));
  385. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  386. WREG32(mmVM_CONTEXT0_CNTL,
  387. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  388. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  389. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  390. WREG32(0x575, 0);
  391. WREG32(0x576, 0);
  392. WREG32(0x577, 0);
  393. /* empty context1-15 */
  394. /* set vm size, must be a multiple of 4 */
  395. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  396. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  397. /* Assign the pt base to something valid for now; the pts used for
  398. * the VMs are determined by the application and setup and assigned
  399. * on the fly in the vm part of radeon_gart.c
  400. */
  401. for (i = 1; i < 16; i++) {
  402. if (i < 8)
  403. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  404. adev->gart.table_addr >> 12);
  405. else
  406. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  407. adev->gart.table_addr >> 12);
  408. }
  409. /* enable context1-15 */
  410. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  411. (u32)(adev->dummy_page.addr >> 12));
  412. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  413. WREG32(mmVM_CONTEXT1_CNTL,
  414. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  415. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  416. ((amdgpu_vm_block_size - 9) << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  417. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  418. gmc_v6_0_set_fault_enable_default(adev, false);
  419. else
  420. gmc_v6_0_set_fault_enable_default(adev, true);
  421. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  422. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  423. (unsigned)(adev->mc.gtt_size >> 20),
  424. (unsigned long long)adev->gart.table_addr);
  425. adev->gart.ready = true;
  426. return 0;
  427. }
  428. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  429. {
  430. int r;
  431. if (adev->gart.robj) {
  432. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  433. return 0;
  434. }
  435. r = amdgpu_gart_init(adev);
  436. if (r)
  437. return r;
  438. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  439. return amdgpu_gart_table_vram_alloc(adev);
  440. }
  441. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  442. {
  443. /*unsigned i;
  444. for (i = 1; i < 16; ++i) {
  445. uint32_t reg;
  446. if (i < 8)
  447. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  448. else
  449. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  450. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  451. }*/
  452. /* Disable all tables */
  453. WREG32(mmVM_CONTEXT0_CNTL, 0);
  454. WREG32(mmVM_CONTEXT1_CNTL, 0);
  455. /* Setup TLB control */
  456. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  457. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  458. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  459. /* Setup L2 cache */
  460. WREG32(mmVM_L2_CNTL,
  461. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  462. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  463. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  464. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  465. WREG32(mmVM_L2_CNTL2, 0);
  466. WREG32(mmVM_L2_CNTL3,
  467. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  468. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  469. amdgpu_gart_table_vram_unpin(adev);
  470. }
  471. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  472. {
  473. amdgpu_gart_table_vram_free(adev);
  474. amdgpu_gart_fini(adev);
  475. }
  476. static int gmc_v6_0_vm_init(struct amdgpu_device *adev)
  477. {
  478. /*
  479. * number of VMs
  480. * VMID 0 is reserved for System
  481. * amdgpu graphics/compute will use VMIDs 1-7
  482. * amdkfd will use VMIDs 8-15
  483. */
  484. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  485. amdgpu_vm_manager_init(adev);
  486. /* base offset of vram pages */
  487. if (adev->flags & AMD_IS_APU) {
  488. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  489. tmp <<= 22;
  490. adev->vm_manager.vram_base_offset = tmp;
  491. } else
  492. adev->vm_manager.vram_base_offset = 0;
  493. return 0;
  494. }
  495. static void gmc_v6_0_vm_fini(struct amdgpu_device *adev)
  496. {
  497. }
  498. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  499. u32 status, u32 addr, u32 mc_client)
  500. {
  501. u32 mc_id;
  502. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  503. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  504. PROTECTIONS);
  505. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  506. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  507. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  508. MEMORY_CLIENT_ID);
  509. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  510. protections, vmid, addr,
  511. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  512. MEMORY_CLIENT_RW) ?
  513. "write" : "read", block, mc_client, mc_id);
  514. }
  515. /*
  516. static const u32 mc_cg_registers[] = {
  517. MC_HUB_MISC_HUB_CG,
  518. MC_HUB_MISC_SIP_CG,
  519. MC_HUB_MISC_VM_CG,
  520. MC_XPB_CLK_GAT,
  521. ATC_MISC_CG,
  522. MC_CITF_MISC_WR_CG,
  523. MC_CITF_MISC_RD_CG,
  524. MC_CITF_MISC_VM_CG,
  525. VM_L2_CG,
  526. };
  527. static const u32 mc_cg_ls_en[] = {
  528. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  529. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  530. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  531. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  532. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  533. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  534. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  535. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  536. VM_L2_CG__MEM_LS_ENABLE_MASK,
  537. };
  538. static const u32 mc_cg_en[] = {
  539. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  540. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  541. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  542. MC_XPB_CLK_GAT__ENABLE_MASK,
  543. ATC_MISC_CG__ENABLE_MASK,
  544. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  545. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  546. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  547. VM_L2_CG__ENABLE_MASK,
  548. };
  549. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  550. bool enable)
  551. {
  552. int i;
  553. u32 orig, data;
  554. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  555. orig = data = RREG32(mc_cg_registers[i]);
  556. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  557. data |= mc_cg_ls_en[i];
  558. else
  559. data &= ~mc_cg_ls_en[i];
  560. if (data != orig)
  561. WREG32(mc_cg_registers[i], data);
  562. }
  563. }
  564. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  565. bool enable)
  566. {
  567. int i;
  568. u32 orig, data;
  569. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  570. orig = data = RREG32(mc_cg_registers[i]);
  571. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  572. data |= mc_cg_en[i];
  573. else
  574. data &= ~mc_cg_en[i];
  575. if (data != orig)
  576. WREG32(mc_cg_registers[i], data);
  577. }
  578. }
  579. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  580. bool enable)
  581. {
  582. u32 orig, data;
  583. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  584. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  585. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  586. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  587. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  588. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  589. } else {
  590. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  591. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  592. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  593. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  594. }
  595. if (orig != data)
  596. WREG32_PCIE(ixPCIE_CNTL2, data);
  597. }
  598. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  599. bool enable)
  600. {
  601. u32 orig, data;
  602. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  603. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  604. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  605. else
  606. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  607. if (orig != data)
  608. WREG32(mmHDP_HOST_PATH_CNTL, data);
  609. }
  610. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  611. bool enable)
  612. {
  613. u32 orig, data;
  614. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  615. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  616. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  617. else
  618. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  619. if (orig != data)
  620. WREG32(mmHDP_MEM_POWER_LS, data);
  621. }
  622. */
  623. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  624. {
  625. switch (mc_seq_vram_type) {
  626. case MC_SEQ_MISC0__MT__GDDR1:
  627. return AMDGPU_VRAM_TYPE_GDDR1;
  628. case MC_SEQ_MISC0__MT__DDR2:
  629. return AMDGPU_VRAM_TYPE_DDR2;
  630. case MC_SEQ_MISC0__MT__GDDR3:
  631. return AMDGPU_VRAM_TYPE_GDDR3;
  632. case MC_SEQ_MISC0__MT__GDDR4:
  633. return AMDGPU_VRAM_TYPE_GDDR4;
  634. case MC_SEQ_MISC0__MT__GDDR5:
  635. return AMDGPU_VRAM_TYPE_GDDR5;
  636. case MC_SEQ_MISC0__MT__DDR3:
  637. return AMDGPU_VRAM_TYPE_DDR3;
  638. default:
  639. return AMDGPU_VRAM_TYPE_UNKNOWN;
  640. }
  641. }
  642. static int gmc_v6_0_early_init(void *handle)
  643. {
  644. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  645. gmc_v6_0_set_gart_funcs(adev);
  646. gmc_v6_0_set_irq_funcs(adev);
  647. if (adev->flags & AMD_IS_APU) {
  648. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  649. } else {
  650. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  651. tmp &= MC_SEQ_MISC0__MT__MASK;
  652. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  653. }
  654. return 0;
  655. }
  656. static int gmc_v6_0_late_init(void *handle)
  657. {
  658. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  659. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  660. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  661. else
  662. return 0;
  663. }
  664. static int gmc_v6_0_sw_init(void *handle)
  665. {
  666. int r;
  667. int dma_bits;
  668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  669. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  670. if (r)
  671. return r;
  672. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  673. if (r)
  674. return r;
  675. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  676. adev->mc.mc_mask = 0xffffffffffULL;
  677. adev->need_dma32 = false;
  678. dma_bits = adev->need_dma32 ? 32 : 40;
  679. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  680. if (r) {
  681. adev->need_dma32 = true;
  682. dma_bits = 32;
  683. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  684. }
  685. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  686. if (r) {
  687. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  688. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  689. }
  690. r = gmc_v6_0_init_microcode(adev);
  691. if (r) {
  692. dev_err(adev->dev, "Failed to load mc firmware!\n");
  693. return r;
  694. }
  695. r = gmc_v6_0_mc_init(adev);
  696. if (r)
  697. return r;
  698. r = amdgpu_bo_init(adev);
  699. if (r)
  700. return r;
  701. r = gmc_v6_0_gart_init(adev);
  702. if (r)
  703. return r;
  704. if (!adev->vm_manager.enabled) {
  705. r = gmc_v6_0_vm_init(adev);
  706. if (r) {
  707. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  708. return r;
  709. }
  710. adev->vm_manager.enabled = true;
  711. }
  712. return r;
  713. }
  714. static int gmc_v6_0_sw_fini(void *handle)
  715. {
  716. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  717. if (adev->vm_manager.enabled) {
  718. gmc_v6_0_vm_fini(adev);
  719. adev->vm_manager.enabled = false;
  720. }
  721. gmc_v6_0_gart_fini(adev);
  722. amdgpu_gem_force_release(adev);
  723. amdgpu_bo_fini(adev);
  724. return 0;
  725. }
  726. static int gmc_v6_0_hw_init(void *handle)
  727. {
  728. int r;
  729. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  730. gmc_v6_0_mc_program(adev);
  731. if (!(adev->flags & AMD_IS_APU)) {
  732. r = gmc_v6_0_mc_load_microcode(adev);
  733. if (r) {
  734. dev_err(adev->dev, "Failed to load MC firmware!\n");
  735. return r;
  736. }
  737. }
  738. r = gmc_v6_0_gart_enable(adev);
  739. if (r)
  740. return r;
  741. return r;
  742. }
  743. static int gmc_v6_0_hw_fini(void *handle)
  744. {
  745. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  746. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  747. gmc_v6_0_gart_disable(adev);
  748. return 0;
  749. }
  750. static int gmc_v6_0_suspend(void *handle)
  751. {
  752. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  753. if (adev->vm_manager.enabled) {
  754. gmc_v6_0_vm_fini(adev);
  755. adev->vm_manager.enabled = false;
  756. }
  757. gmc_v6_0_hw_fini(adev);
  758. return 0;
  759. }
  760. static int gmc_v6_0_resume(void *handle)
  761. {
  762. int r;
  763. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  764. r = gmc_v6_0_hw_init(adev);
  765. if (r)
  766. return r;
  767. if (!adev->vm_manager.enabled) {
  768. r = gmc_v6_0_vm_init(adev);
  769. if (r) {
  770. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  771. return r;
  772. }
  773. adev->vm_manager.enabled = true;
  774. }
  775. return r;
  776. }
  777. static bool gmc_v6_0_is_idle(void *handle)
  778. {
  779. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  780. u32 tmp = RREG32(mmSRBM_STATUS);
  781. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  782. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  783. return false;
  784. return true;
  785. }
  786. static int gmc_v6_0_wait_for_idle(void *handle)
  787. {
  788. unsigned i;
  789. u32 tmp;
  790. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  791. for (i = 0; i < adev->usec_timeout; i++) {
  792. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  793. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  794. SRBM_STATUS__MCC_BUSY_MASK |
  795. SRBM_STATUS__MCD_BUSY_MASK |
  796. SRBM_STATUS__VMC_BUSY_MASK);
  797. if (!tmp)
  798. return 0;
  799. udelay(1);
  800. }
  801. return -ETIMEDOUT;
  802. }
  803. static int gmc_v6_0_soft_reset(void *handle)
  804. {
  805. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  806. struct amdgpu_mode_mc_save save;
  807. u32 srbm_soft_reset = 0;
  808. u32 tmp = RREG32(mmSRBM_STATUS);
  809. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  810. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  811. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  812. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  813. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  814. if (!(adev->flags & AMD_IS_APU))
  815. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  816. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  817. }
  818. if (srbm_soft_reset) {
  819. gmc_v6_0_mc_stop(adev, &save);
  820. if (gmc_v6_0_wait_for_idle(adev)) {
  821. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  822. }
  823. tmp = RREG32(mmSRBM_SOFT_RESET);
  824. tmp |= srbm_soft_reset;
  825. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  826. WREG32(mmSRBM_SOFT_RESET, tmp);
  827. tmp = RREG32(mmSRBM_SOFT_RESET);
  828. udelay(50);
  829. tmp &= ~srbm_soft_reset;
  830. WREG32(mmSRBM_SOFT_RESET, tmp);
  831. tmp = RREG32(mmSRBM_SOFT_RESET);
  832. udelay(50);
  833. gmc_v6_0_mc_resume(adev, &save);
  834. udelay(50);
  835. }
  836. return 0;
  837. }
  838. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  839. struct amdgpu_irq_src *src,
  840. unsigned type,
  841. enum amdgpu_interrupt_state state)
  842. {
  843. u32 tmp;
  844. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  845. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  846. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  847. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  848. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  849. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  850. switch (state) {
  851. case AMDGPU_IRQ_STATE_DISABLE:
  852. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  853. tmp &= ~bits;
  854. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  855. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  856. tmp &= ~bits;
  857. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  858. break;
  859. case AMDGPU_IRQ_STATE_ENABLE:
  860. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  861. tmp |= bits;
  862. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  863. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  864. tmp |= bits;
  865. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  866. break;
  867. default:
  868. break;
  869. }
  870. return 0;
  871. }
  872. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  873. struct amdgpu_irq_src *source,
  874. struct amdgpu_iv_entry *entry)
  875. {
  876. u32 addr, status;
  877. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  878. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  879. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  880. if (!addr && !status)
  881. return 0;
  882. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  883. gmc_v6_0_set_fault_enable_default(adev, false);
  884. if (printk_ratelimit()) {
  885. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  886. entry->src_id, entry->src_data);
  887. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  888. addr);
  889. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  890. status);
  891. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  892. }
  893. return 0;
  894. }
  895. static int gmc_v6_0_set_clockgating_state(void *handle,
  896. enum amd_clockgating_state state)
  897. {
  898. return 0;
  899. }
  900. static int gmc_v6_0_set_powergating_state(void *handle,
  901. enum amd_powergating_state state)
  902. {
  903. return 0;
  904. }
  905. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  906. .name = "gmc_v6_0",
  907. .early_init = gmc_v6_0_early_init,
  908. .late_init = gmc_v6_0_late_init,
  909. .sw_init = gmc_v6_0_sw_init,
  910. .sw_fini = gmc_v6_0_sw_fini,
  911. .hw_init = gmc_v6_0_hw_init,
  912. .hw_fini = gmc_v6_0_hw_fini,
  913. .suspend = gmc_v6_0_suspend,
  914. .resume = gmc_v6_0_resume,
  915. .is_idle = gmc_v6_0_is_idle,
  916. .wait_for_idle = gmc_v6_0_wait_for_idle,
  917. .soft_reset = gmc_v6_0_soft_reset,
  918. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  919. .set_powergating_state = gmc_v6_0_set_powergating_state,
  920. };
  921. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  922. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  923. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  924. };
  925. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  926. .set = gmc_v6_0_vm_fault_interrupt_state,
  927. .process = gmc_v6_0_process_interrupt,
  928. };
  929. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  930. {
  931. if (adev->gart.gart_funcs == NULL)
  932. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  933. }
  934. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  935. {
  936. adev->mc.vm_fault.num_types = 1;
  937. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  938. }
  939. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  940. {
  941. .type = AMD_IP_BLOCK_TYPE_GMC,
  942. .major = 6,
  943. .minor = 0,
  944. .rev = 0,
  945. .funcs = &gmc_v6_0_ip_funcs,
  946. };