clk-rpm.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. /*
  2. * Copyright (c) 2016, Linaro Limited
  3. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk-provider.h>
  15. #include <linux/err.h>
  16. #include <linux/export.h>
  17. #include <linux/init.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/mutex.h>
  21. #include <linux/mfd/qcom_rpm.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/platform_device.h>
  25. #include <dt-bindings/mfd/qcom-rpm.h>
  26. #include <dt-bindings/clock/qcom,rpmcc.h>
  27. #define QCOM_RPM_MISC_CLK_TYPE 0x306b6c63
  28. #define QCOM_RPM_SCALING_ENABLE_ID 0x2
  29. #define DEFINE_CLK_RPM(_platform, _name, _active, r_id) \
  30. static struct clk_rpm _platform##_##_active; \
  31. static struct clk_rpm _platform##_##_name = { \
  32. .rpm_clk_id = (r_id), \
  33. .peer = &_platform##_##_active, \
  34. .rate = INT_MAX, \
  35. .hw.init = &(struct clk_init_data){ \
  36. .ops = &clk_rpm_ops, \
  37. .name = #_name, \
  38. .parent_names = (const char *[]){ "pxo_board" }, \
  39. .num_parents = 1, \
  40. }, \
  41. }; \
  42. static struct clk_rpm _platform##_##_active = { \
  43. .rpm_clk_id = (r_id), \
  44. .peer = &_platform##_##_name, \
  45. .active_only = true, \
  46. .rate = INT_MAX, \
  47. .hw.init = &(struct clk_init_data){ \
  48. .ops = &clk_rpm_ops, \
  49. .name = #_active, \
  50. .parent_names = (const char *[]){ "pxo_board" }, \
  51. .num_parents = 1, \
  52. }, \
  53. }
  54. #define DEFINE_CLK_RPM_PXO_BRANCH(_platform, _name, _active, r_id, r) \
  55. static struct clk_rpm _platform##_##_active; \
  56. static struct clk_rpm _platform##_##_name = { \
  57. .rpm_clk_id = (r_id), \
  58. .active_only = true, \
  59. .peer = &_platform##_##_active, \
  60. .rate = (r), \
  61. .branch = true, \
  62. .hw.init = &(struct clk_init_data){ \
  63. .ops = &clk_rpm_branch_ops, \
  64. .name = #_name, \
  65. .parent_names = (const char *[]){ "pxo_board" }, \
  66. .num_parents = 1, \
  67. }, \
  68. }; \
  69. static struct clk_rpm _platform##_##_active = { \
  70. .rpm_clk_id = (r_id), \
  71. .peer = &_platform##_##_name, \
  72. .rate = (r), \
  73. .branch = true, \
  74. .hw.init = &(struct clk_init_data){ \
  75. .ops = &clk_rpm_branch_ops, \
  76. .name = #_active, \
  77. .parent_names = (const char *[]){ "pxo_board" }, \
  78. .num_parents = 1, \
  79. }, \
  80. }
  81. #define DEFINE_CLK_RPM_CXO_BRANCH(_platform, _name, _active, r_id, r) \
  82. static struct clk_rpm _platform##_##_active; \
  83. static struct clk_rpm _platform##_##_name = { \
  84. .rpm_clk_id = (r_id), \
  85. .peer = &_platform##_##_active, \
  86. .rate = (r), \
  87. .branch = true, \
  88. .hw.init = &(struct clk_init_data){ \
  89. .ops = &clk_rpm_branch_ops, \
  90. .name = #_name, \
  91. .parent_names = (const char *[]){ "cxo_board" }, \
  92. .num_parents = 1, \
  93. }, \
  94. }; \
  95. static struct clk_rpm _platform##_##_active = { \
  96. .rpm_clk_id = (r_id), \
  97. .active_only = true, \
  98. .peer = &_platform##_##_name, \
  99. .rate = (r), \
  100. .branch = true, \
  101. .hw.init = &(struct clk_init_data){ \
  102. .ops = &clk_rpm_branch_ops, \
  103. .name = #_active, \
  104. .parent_names = (const char *[]){ "cxo_board" }, \
  105. .num_parents = 1, \
  106. }, \
  107. }
  108. #define to_clk_rpm(_hw) container_of(_hw, struct clk_rpm, hw)
  109. struct clk_rpm {
  110. const int rpm_clk_id;
  111. const bool active_only;
  112. unsigned long rate;
  113. bool enabled;
  114. bool branch;
  115. struct clk_rpm *peer;
  116. struct clk_hw hw;
  117. struct qcom_rpm *rpm;
  118. };
  119. struct rpm_cc {
  120. struct qcom_rpm *rpm;
  121. struct clk_rpm **clks;
  122. size_t num_clks;
  123. };
  124. struct rpm_clk_desc {
  125. struct clk_rpm **clks;
  126. size_t num_clks;
  127. };
  128. static DEFINE_MUTEX(rpm_clk_lock);
  129. static int clk_rpm_handoff(struct clk_rpm *r)
  130. {
  131. int ret;
  132. u32 value = INT_MAX;
  133. ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
  134. r->rpm_clk_id, &value, 1);
  135. if (ret)
  136. return ret;
  137. ret = qcom_rpm_write(r->rpm, QCOM_RPM_SLEEP_STATE,
  138. r->rpm_clk_id, &value, 1);
  139. if (ret)
  140. return ret;
  141. return 0;
  142. }
  143. static int clk_rpm_set_rate_active(struct clk_rpm *r, unsigned long rate)
  144. {
  145. u32 value = DIV_ROUND_UP(rate, 1000); /* to kHz */
  146. return qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
  147. r->rpm_clk_id, &value, 1);
  148. }
  149. static int clk_rpm_set_rate_sleep(struct clk_rpm *r, unsigned long rate)
  150. {
  151. u32 value = DIV_ROUND_UP(rate, 1000); /* to kHz */
  152. return qcom_rpm_write(r->rpm, QCOM_RPM_SLEEP_STATE,
  153. r->rpm_clk_id, &value, 1);
  154. }
  155. static void to_active_sleep(struct clk_rpm *r, unsigned long rate,
  156. unsigned long *active, unsigned long *sleep)
  157. {
  158. *active = rate;
  159. /*
  160. * Active-only clocks don't care what the rate is during sleep. So,
  161. * they vote for zero.
  162. */
  163. if (r->active_only)
  164. *sleep = 0;
  165. else
  166. *sleep = *active;
  167. }
  168. static int clk_rpm_prepare(struct clk_hw *hw)
  169. {
  170. struct clk_rpm *r = to_clk_rpm(hw);
  171. struct clk_rpm *peer = r->peer;
  172. unsigned long this_rate = 0, this_sleep_rate = 0;
  173. unsigned long peer_rate = 0, peer_sleep_rate = 0;
  174. unsigned long active_rate, sleep_rate;
  175. int ret = 0;
  176. mutex_lock(&rpm_clk_lock);
  177. /* Don't send requests to the RPM if the rate has not been set. */
  178. if (!r->rate)
  179. goto out;
  180. to_active_sleep(r, r->rate, &this_rate, &this_sleep_rate);
  181. /* Take peer clock's rate into account only if it's enabled. */
  182. if (peer->enabled)
  183. to_active_sleep(peer, peer->rate,
  184. &peer_rate, &peer_sleep_rate);
  185. active_rate = max(this_rate, peer_rate);
  186. if (r->branch)
  187. active_rate = !!active_rate;
  188. ret = clk_rpm_set_rate_active(r, active_rate);
  189. if (ret)
  190. goto out;
  191. sleep_rate = max(this_sleep_rate, peer_sleep_rate);
  192. if (r->branch)
  193. sleep_rate = !!sleep_rate;
  194. ret = clk_rpm_set_rate_sleep(r, sleep_rate);
  195. if (ret)
  196. /* Undo the active set vote and restore it */
  197. ret = clk_rpm_set_rate_active(r, peer_rate);
  198. out:
  199. if (!ret)
  200. r->enabled = true;
  201. mutex_unlock(&rpm_clk_lock);
  202. return ret;
  203. }
  204. static void clk_rpm_unprepare(struct clk_hw *hw)
  205. {
  206. struct clk_rpm *r = to_clk_rpm(hw);
  207. struct clk_rpm *peer = r->peer;
  208. unsigned long peer_rate = 0, peer_sleep_rate = 0;
  209. unsigned long active_rate, sleep_rate;
  210. int ret;
  211. mutex_lock(&rpm_clk_lock);
  212. if (!r->rate)
  213. goto out;
  214. /* Take peer clock's rate into account only if it's enabled. */
  215. if (peer->enabled)
  216. to_active_sleep(peer, peer->rate, &peer_rate,
  217. &peer_sleep_rate);
  218. active_rate = r->branch ? !!peer_rate : peer_rate;
  219. ret = clk_rpm_set_rate_active(r, active_rate);
  220. if (ret)
  221. goto out;
  222. sleep_rate = r->branch ? !!peer_sleep_rate : peer_sleep_rate;
  223. ret = clk_rpm_set_rate_sleep(r, sleep_rate);
  224. if (ret)
  225. goto out;
  226. r->enabled = false;
  227. out:
  228. mutex_unlock(&rpm_clk_lock);
  229. }
  230. static int clk_rpm_set_rate(struct clk_hw *hw,
  231. unsigned long rate, unsigned long parent_rate)
  232. {
  233. struct clk_rpm *r = to_clk_rpm(hw);
  234. struct clk_rpm *peer = r->peer;
  235. unsigned long active_rate, sleep_rate;
  236. unsigned long this_rate = 0, this_sleep_rate = 0;
  237. unsigned long peer_rate = 0, peer_sleep_rate = 0;
  238. int ret = 0;
  239. mutex_lock(&rpm_clk_lock);
  240. if (!r->enabled)
  241. goto out;
  242. to_active_sleep(r, rate, &this_rate, &this_sleep_rate);
  243. /* Take peer clock's rate into account only if it's enabled. */
  244. if (peer->enabled)
  245. to_active_sleep(peer, peer->rate,
  246. &peer_rate, &peer_sleep_rate);
  247. active_rate = max(this_rate, peer_rate);
  248. ret = clk_rpm_set_rate_active(r, active_rate);
  249. if (ret)
  250. goto out;
  251. sleep_rate = max(this_sleep_rate, peer_sleep_rate);
  252. ret = clk_rpm_set_rate_sleep(r, sleep_rate);
  253. if (ret)
  254. goto out;
  255. r->rate = rate;
  256. out:
  257. mutex_unlock(&rpm_clk_lock);
  258. return ret;
  259. }
  260. static long clk_rpm_round_rate(struct clk_hw *hw, unsigned long rate,
  261. unsigned long *parent_rate)
  262. {
  263. /*
  264. * RPM handles rate rounding and we don't have a way to
  265. * know what the rate will be, so just return whatever
  266. * rate is requested.
  267. */
  268. return rate;
  269. }
  270. static unsigned long clk_rpm_recalc_rate(struct clk_hw *hw,
  271. unsigned long parent_rate)
  272. {
  273. struct clk_rpm *r = to_clk_rpm(hw);
  274. /*
  275. * RPM handles rate rounding and we don't have a way to
  276. * know what the rate will be, so just return whatever
  277. * rate was set.
  278. */
  279. return r->rate;
  280. }
  281. static const struct clk_ops clk_rpm_ops = {
  282. .prepare = clk_rpm_prepare,
  283. .unprepare = clk_rpm_unprepare,
  284. .set_rate = clk_rpm_set_rate,
  285. .round_rate = clk_rpm_round_rate,
  286. .recalc_rate = clk_rpm_recalc_rate,
  287. };
  288. static const struct clk_ops clk_rpm_branch_ops = {
  289. .prepare = clk_rpm_prepare,
  290. .unprepare = clk_rpm_unprepare,
  291. .round_rate = clk_rpm_round_rate,
  292. .recalc_rate = clk_rpm_recalc_rate,
  293. };
  294. /* apq8064 */
  295. DEFINE_CLK_RPM(apq8064, afab_clk, afab_a_clk, QCOM_RPM_APPS_FABRIC_CLK);
  296. DEFINE_CLK_RPM(apq8064, cfpb_clk, cfpb_a_clk, QCOM_RPM_CFPB_CLK);
  297. DEFINE_CLK_RPM(apq8064, daytona_clk, daytona_a_clk, QCOM_RPM_DAYTONA_FABRIC_CLK);
  298. DEFINE_CLK_RPM(apq8064, ebi1_clk, ebi1_a_clk, QCOM_RPM_EBI1_CLK);
  299. DEFINE_CLK_RPM(apq8064, mmfab_clk, mmfab_a_clk, QCOM_RPM_MM_FABRIC_CLK);
  300. DEFINE_CLK_RPM(apq8064, mmfpb_clk, mmfpb_a_clk, QCOM_RPM_MMFPB_CLK);
  301. DEFINE_CLK_RPM(apq8064, sfab_clk, sfab_a_clk, QCOM_RPM_SYS_FABRIC_CLK);
  302. DEFINE_CLK_RPM(apq8064, sfpb_clk, sfpb_a_clk, QCOM_RPM_SFPB_CLK);
  303. DEFINE_CLK_RPM(apq8064, qdss_clk, qdss_a_clk, QCOM_RPM_QDSS_CLK);
  304. static struct clk_rpm *apq8064_clks[] = {
  305. [RPM_APPS_FABRIC_CLK] = &apq8064_afab_clk,
  306. [RPM_APPS_FABRIC_A_CLK] = &apq8064_afab_a_clk,
  307. [RPM_CFPB_CLK] = &apq8064_cfpb_clk,
  308. [RPM_CFPB_A_CLK] = &apq8064_cfpb_a_clk,
  309. [RPM_DAYTONA_FABRIC_CLK] = &apq8064_daytona_clk,
  310. [RPM_DAYTONA_FABRIC_A_CLK] = &apq8064_daytona_a_clk,
  311. [RPM_EBI1_CLK] = &apq8064_ebi1_clk,
  312. [RPM_EBI1_A_CLK] = &apq8064_ebi1_a_clk,
  313. [RPM_MM_FABRIC_CLK] = &apq8064_mmfab_clk,
  314. [RPM_MM_FABRIC_A_CLK] = &apq8064_mmfab_a_clk,
  315. [RPM_MMFPB_CLK] = &apq8064_mmfpb_clk,
  316. [RPM_MMFPB_A_CLK] = &apq8064_mmfpb_a_clk,
  317. [RPM_SYS_FABRIC_CLK] = &apq8064_sfab_clk,
  318. [RPM_SYS_FABRIC_A_CLK] = &apq8064_sfab_a_clk,
  319. [RPM_SFPB_CLK] = &apq8064_sfpb_clk,
  320. [RPM_SFPB_A_CLK] = &apq8064_sfpb_a_clk,
  321. [RPM_QDSS_CLK] = &apq8064_qdss_clk,
  322. [RPM_QDSS_A_CLK] = &apq8064_qdss_a_clk,
  323. };
  324. static const struct rpm_clk_desc rpm_clk_apq8064 = {
  325. .clks = apq8064_clks,
  326. .num_clks = ARRAY_SIZE(apq8064_clks),
  327. };
  328. static const struct of_device_id rpm_clk_match_table[] = {
  329. { .compatible = "qcom,rpmcc-apq8064", .data = &rpm_clk_apq8064 },
  330. { }
  331. };
  332. MODULE_DEVICE_TABLE(of, rpm_clk_match_table);
  333. static struct clk_hw *qcom_rpm_clk_hw_get(struct of_phandle_args *clkspec,
  334. void *data)
  335. {
  336. struct rpm_cc *rcc = data;
  337. unsigned int idx = clkspec->args[0];
  338. if (idx >= rcc->num_clks) {
  339. pr_err("%s: invalid index %u\n", __func__, idx);
  340. return ERR_PTR(-EINVAL);
  341. }
  342. return rcc->clks[idx] ? &rcc->clks[idx]->hw : ERR_PTR(-ENOENT);
  343. }
  344. static int rpm_clk_probe(struct platform_device *pdev)
  345. {
  346. struct rpm_cc *rcc;
  347. int ret;
  348. size_t num_clks, i;
  349. struct qcom_rpm *rpm;
  350. struct clk_rpm **rpm_clks;
  351. const struct rpm_clk_desc *desc;
  352. rpm = dev_get_drvdata(pdev->dev.parent);
  353. if (!rpm) {
  354. dev_err(&pdev->dev, "Unable to retrieve handle to RPM\n");
  355. return -ENODEV;
  356. }
  357. desc = of_device_get_match_data(&pdev->dev);
  358. if (!desc)
  359. return -EINVAL;
  360. rpm_clks = desc->clks;
  361. num_clks = desc->num_clks;
  362. rcc = devm_kzalloc(&pdev->dev, sizeof(*rcc), GFP_KERNEL);
  363. if (!rcc)
  364. return -ENOMEM;
  365. rcc->clks = rpm_clks;
  366. rcc->num_clks = num_clks;
  367. for (i = 0; i < num_clks; i++) {
  368. if (!rpm_clks[i])
  369. continue;
  370. rpm_clks[i]->rpm = rpm;
  371. ret = clk_rpm_handoff(rpm_clks[i]);
  372. if (ret)
  373. goto err;
  374. }
  375. for (i = 0; i < num_clks; i++) {
  376. if (!rpm_clks[i])
  377. continue;
  378. ret = devm_clk_hw_register(&pdev->dev, &rpm_clks[i]->hw);
  379. if (ret)
  380. goto err;
  381. }
  382. ret = of_clk_add_hw_provider(pdev->dev.of_node, qcom_rpm_clk_hw_get,
  383. rcc);
  384. if (ret)
  385. goto err;
  386. return 0;
  387. err:
  388. dev_err(&pdev->dev, "Error registering RPM Clock driver (%d)\n", ret);
  389. return ret;
  390. }
  391. static int rpm_clk_remove(struct platform_device *pdev)
  392. {
  393. of_clk_del_provider(pdev->dev.of_node);
  394. return 0;
  395. }
  396. static struct platform_driver rpm_clk_driver = {
  397. .driver = {
  398. .name = "qcom-clk-rpm",
  399. .of_match_table = rpm_clk_match_table,
  400. },
  401. .probe = rpm_clk_probe,
  402. .remove = rpm_clk_remove,
  403. };
  404. static int __init rpm_clk_init(void)
  405. {
  406. return platform_driver_register(&rpm_clk_driver);
  407. }
  408. core_initcall(rpm_clk_init);
  409. static void __exit rpm_clk_exit(void)
  410. {
  411. platform_driver_unregister(&rpm_clk_driver);
  412. }
  413. module_exit(rpm_clk_exit);
  414. MODULE_DESCRIPTION("Qualcomm RPM Clock Controller Driver");
  415. MODULE_LICENSE("GPL v2");
  416. MODULE_ALIAS("platform:qcom-clk-rpm");