i915_gem_gtt.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. typedef uint64_t gen8_gtt_pte_t;
  32. typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
  33. /* PPGTT stuff */
  34. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  35. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  36. #define GEN6_PDE_VALID (1 << 0)
  37. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  38. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  39. #define GEN6_PTE_VALID (1 << 0)
  40. #define GEN6_PTE_UNCACHED (1 << 1)
  41. #define HSW_PTE_UNCACHED (0)
  42. #define GEN6_PTE_CACHE_LLC (2 << 1)
  43. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  44. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  45. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  46. /* Cacheability Control is a 4-bit value. The low three bits are stored in *
  47. * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  48. */
  49. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  50. (((bits) & 0x8) << (11 - 3)))
  51. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  52. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  53. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  54. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  55. #define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t))
  56. #define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
  57. #define GEN8_LEGACY_PDPS 4
  58. #define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
  59. #define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
  60. #define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
  61. #define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
  62. static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
  63. enum i915_cache_level level,
  64. bool valid)
  65. {
  66. gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
  67. pte |= addr;
  68. if (level != I915_CACHE_NONE)
  69. pte |= PPAT_CACHED_INDEX;
  70. else
  71. pte |= PPAT_UNCACHED_INDEX;
  72. return pte;
  73. }
  74. static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
  75. dma_addr_t addr,
  76. enum i915_cache_level level)
  77. {
  78. gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
  79. pde |= addr;
  80. if (level != I915_CACHE_NONE)
  81. pde |= PPAT_CACHED_PDE_INDEX;
  82. else
  83. pde |= PPAT_UNCACHED_INDEX;
  84. return pde;
  85. }
  86. static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
  87. enum i915_cache_level level,
  88. bool valid)
  89. {
  90. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  91. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  92. switch (level) {
  93. case I915_CACHE_L3_LLC:
  94. case I915_CACHE_LLC:
  95. pte |= GEN6_PTE_CACHE_LLC;
  96. break;
  97. case I915_CACHE_NONE:
  98. pte |= GEN6_PTE_UNCACHED;
  99. break;
  100. default:
  101. WARN_ON(1);
  102. }
  103. return pte;
  104. }
  105. static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
  106. enum i915_cache_level level,
  107. bool valid)
  108. {
  109. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  110. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  111. switch (level) {
  112. case I915_CACHE_L3_LLC:
  113. pte |= GEN7_PTE_CACHE_L3_LLC;
  114. break;
  115. case I915_CACHE_LLC:
  116. pte |= GEN6_PTE_CACHE_LLC;
  117. break;
  118. case I915_CACHE_NONE:
  119. pte |= GEN6_PTE_UNCACHED;
  120. break;
  121. default:
  122. WARN_ON(1);
  123. }
  124. return pte;
  125. }
  126. #define BYT_PTE_WRITEABLE (1 << 1)
  127. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  128. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  129. enum i915_cache_level level,
  130. bool valid)
  131. {
  132. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  133. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  134. /* Mark the page as writeable. Other platforms don't have a
  135. * setting for read-only/writable, so this matches that behavior.
  136. */
  137. pte |= BYT_PTE_WRITEABLE;
  138. if (level != I915_CACHE_NONE)
  139. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  140. return pte;
  141. }
  142. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  143. enum i915_cache_level level,
  144. bool valid)
  145. {
  146. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  147. pte |= HSW_PTE_ADDR_ENCODE(addr);
  148. if (level != I915_CACHE_NONE)
  149. pte |= HSW_WB_LLC_AGE3;
  150. return pte;
  151. }
  152. static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
  153. enum i915_cache_level level,
  154. bool valid)
  155. {
  156. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  157. pte |= HSW_PTE_ADDR_ENCODE(addr);
  158. switch (level) {
  159. case I915_CACHE_NONE:
  160. break;
  161. case I915_CACHE_WT:
  162. pte |= HSW_WT_ELLC_LLC_AGE0;
  163. break;
  164. default:
  165. pte |= HSW_WB_ELLC_LLC_AGE0;
  166. break;
  167. }
  168. return pte;
  169. }
  170. /* Broadwell Page Directory Pointer Descriptors */
  171. static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
  172. uint64_t val)
  173. {
  174. int ret;
  175. BUG_ON(entry >= 4);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  180. intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
  181. intel_ring_emit(ring, (u32)(val >> 32));
  182. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  183. intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
  184. intel_ring_emit(ring, (u32)(val));
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int gen8_ppgtt_enable(struct drm_device *dev)
  189. {
  190. struct drm_i915_private *dev_priv = dev->dev_private;
  191. struct intel_ring_buffer *ring;
  192. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  193. int i, j, ret;
  194. /* bit of a hack to find the actual last used pd */
  195. int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
  196. for_each_ring(ring, dev_priv, j) {
  197. I915_WRITE(RING_MODE_GEN7(ring),
  198. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  199. }
  200. for (i = used_pd - 1; i >= 0; i--) {
  201. dma_addr_t addr = ppgtt->pd_dma_addr[i];
  202. for_each_ring(ring, dev_priv, j) {
  203. ret = gen8_write_pdp(ring, i, addr);
  204. if (ret)
  205. return ret;
  206. }
  207. }
  208. return 0;
  209. }
  210. static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
  211. unsigned first_entry,
  212. unsigned num_entries,
  213. bool use_scratch)
  214. {
  215. struct i915_hw_ppgtt *ppgtt =
  216. container_of(vm, struct i915_hw_ppgtt, base);
  217. gen8_gtt_pte_t *pt_vaddr, scratch_pte;
  218. unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
  219. unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE;
  220. unsigned last_pte, i;
  221. scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
  222. I915_CACHE_LLC, use_scratch);
  223. while (num_entries) {
  224. struct page *page_table = &ppgtt->gen8_pt_pages[act_pt];
  225. last_pte = first_pte + num_entries;
  226. if (last_pte > GEN8_PTES_PER_PAGE)
  227. last_pte = GEN8_PTES_PER_PAGE;
  228. pt_vaddr = kmap_atomic(page_table);
  229. for (i = first_pte; i < last_pte; i++)
  230. pt_vaddr[i] = scratch_pte;
  231. kunmap_atomic(pt_vaddr);
  232. num_entries -= last_pte - first_pte;
  233. first_pte = 0;
  234. act_pt++;
  235. }
  236. }
  237. static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
  238. struct sg_table *pages,
  239. unsigned first_entry,
  240. enum i915_cache_level cache_level)
  241. {
  242. struct i915_hw_ppgtt *ppgtt =
  243. container_of(vm, struct i915_hw_ppgtt, base);
  244. gen8_gtt_pte_t *pt_vaddr;
  245. unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
  246. unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE;
  247. struct sg_page_iter sg_iter;
  248. pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
  249. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  250. dma_addr_t page_addr;
  251. page_addr = sg_dma_address(sg_iter.sg) +
  252. (sg_iter.sg_pgoffset << PAGE_SHIFT);
  253. pt_vaddr[act_pte] = gen8_pte_encode(page_addr, cache_level,
  254. true);
  255. if (++act_pte == GEN8_PTES_PER_PAGE) {
  256. kunmap_atomic(pt_vaddr);
  257. act_pt++;
  258. pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
  259. act_pte = 0;
  260. }
  261. }
  262. kunmap_atomic(pt_vaddr);
  263. }
  264. static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
  265. {
  266. struct i915_hw_ppgtt *ppgtt =
  267. container_of(vm, struct i915_hw_ppgtt, base);
  268. int i, j;
  269. for (i = 0; i < ppgtt->num_pd_pages ; i++) {
  270. if (ppgtt->pd_dma_addr[i]) {
  271. pci_unmap_page(ppgtt->base.dev->pdev,
  272. ppgtt->pd_dma_addr[i],
  273. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  274. for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
  275. dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
  276. if (addr)
  277. pci_unmap_page(ppgtt->base.dev->pdev,
  278. addr,
  279. PAGE_SIZE,
  280. PCI_DMA_BIDIRECTIONAL);
  281. }
  282. }
  283. kfree(ppgtt->gen8_pt_dma_addr[i]);
  284. }
  285. __free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT));
  286. __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
  287. }
  288. /**
  289. * GEN8 legacy ppgtt programming is accomplished through 4 PDP registers with a
  290. * net effect resembling a 2-level page table in normal x86 terms. Each PDP
  291. * represents 1GB of memory
  292. * 4 * 512 * 512 * 4096 = 4GB legacy 32b address space.
  293. *
  294. * TODO: Do something with the size parameter
  295. **/
  296. static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
  297. {
  298. struct page *pt_pages;
  299. int i, j, ret = -ENOMEM;
  300. const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
  301. const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
  302. if (size % (1<<30))
  303. DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
  304. /* FIXME: split allocation into smaller pieces. For now we only ever do
  305. * this once, but with full PPGTT, the multiple contiguous allocations
  306. * will be bad.
  307. */
  308. ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
  309. if (!ppgtt->pd_pages)
  310. return -ENOMEM;
  311. pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT));
  312. if (!pt_pages) {
  313. __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
  314. return -ENOMEM;
  315. }
  316. ppgtt->gen8_pt_pages = pt_pages;
  317. ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
  318. ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);
  319. ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
  320. ppgtt->enable = gen8_ppgtt_enable;
  321. ppgtt->base.clear_range = gen8_ppgtt_clear_range;
  322. ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
  323. ppgtt->base.cleanup = gen8_ppgtt_cleanup;
  324. BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
  325. /*
  326. * - Create a mapping for the page directories.
  327. * - For each page directory:
  328. * allocate space for page table mappings.
  329. * map each page table
  330. */
  331. for (i = 0; i < max_pdp; i++) {
  332. dma_addr_t temp;
  333. temp = pci_map_page(ppgtt->base.dev->pdev,
  334. &ppgtt->pd_pages[i], 0,
  335. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  336. if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
  337. goto err_out;
  338. ppgtt->pd_dma_addr[i] = temp;
  339. ppgtt->gen8_pt_dma_addr[i] = kmalloc(sizeof(dma_addr_t) * GEN8_PDES_PER_PAGE, GFP_KERNEL);
  340. if (!ppgtt->gen8_pt_dma_addr[i])
  341. goto err_out;
  342. for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
  343. struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j];
  344. temp = pci_map_page(ppgtt->base.dev->pdev,
  345. p, 0, PAGE_SIZE,
  346. PCI_DMA_BIDIRECTIONAL);
  347. if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
  348. goto err_out;
  349. ppgtt->gen8_pt_dma_addr[i][j] = temp;
  350. }
  351. }
  352. /* For now, the PPGTT helper functions all require that the PDEs are
  353. * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
  354. * will never need to touch the PDEs again */
  355. for (i = 0; i < max_pdp; i++) {
  356. gen8_ppgtt_pde_t *pd_vaddr;
  357. pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
  358. for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
  359. dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
  360. pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
  361. I915_CACHE_LLC);
  362. }
  363. kunmap_atomic(pd_vaddr);
  364. }
  365. ppgtt->base.clear_range(&ppgtt->base, 0,
  366. ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE,
  367. true);
  368. DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
  369. ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
  370. DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
  371. ppgtt->num_pt_pages,
  372. (ppgtt->num_pt_pages - num_pt_pages) +
  373. size % (1<<30));
  374. return 0;
  375. err_out:
  376. ppgtt->base.cleanup(&ppgtt->base);
  377. return ret;
  378. }
  379. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  380. {
  381. struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
  382. gen6_gtt_pte_t __iomem *pd_addr;
  383. uint32_t pd_entry;
  384. int i;
  385. WARN_ON(ppgtt->pd_offset & 0x3f);
  386. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  387. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  388. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  389. dma_addr_t pt_addr;
  390. pt_addr = ppgtt->pt_dma_addr[i];
  391. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  392. pd_entry |= GEN6_PDE_VALID;
  393. writel(pd_entry, pd_addr + i);
  394. }
  395. readl(pd_addr);
  396. }
  397. static int gen6_ppgtt_enable(struct drm_device *dev)
  398. {
  399. drm_i915_private_t *dev_priv = dev->dev_private;
  400. uint32_t pd_offset;
  401. struct intel_ring_buffer *ring;
  402. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  403. int i;
  404. BUG_ON(ppgtt->pd_offset & 0x3f);
  405. gen6_write_pdes(ppgtt);
  406. pd_offset = ppgtt->pd_offset;
  407. pd_offset /= 64; /* in cachelines, */
  408. pd_offset <<= 16;
  409. if (INTEL_INFO(dev)->gen == 6) {
  410. uint32_t ecochk, gab_ctl, ecobits;
  411. ecobits = I915_READ(GAC_ECO_BITS);
  412. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  413. ECOBITS_PPGTT_CACHE64B);
  414. gab_ctl = I915_READ(GAB_CTL);
  415. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  416. ecochk = I915_READ(GAM_ECOCHK);
  417. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  418. ECOCHK_PPGTT_CACHE64B);
  419. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  420. } else if (INTEL_INFO(dev)->gen >= 7) {
  421. uint32_t ecochk, ecobits;
  422. ecobits = I915_READ(GAC_ECO_BITS);
  423. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  424. ecochk = I915_READ(GAM_ECOCHK);
  425. if (IS_HASWELL(dev)) {
  426. ecochk |= ECOCHK_PPGTT_WB_HSW;
  427. } else {
  428. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  429. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  430. }
  431. I915_WRITE(GAM_ECOCHK, ecochk);
  432. /* GFX_MODE is per-ring on gen7+ */
  433. }
  434. for_each_ring(ring, dev_priv, i) {
  435. if (INTEL_INFO(dev)->gen >= 7)
  436. I915_WRITE(RING_MODE_GEN7(ring),
  437. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  438. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  439. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  440. }
  441. return 0;
  442. }
  443. /* PPGTT support for Sandybdrige/Gen6 and later */
  444. static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
  445. unsigned first_entry,
  446. unsigned num_entries,
  447. bool use_scratch)
  448. {
  449. struct i915_hw_ppgtt *ppgtt =
  450. container_of(vm, struct i915_hw_ppgtt, base);
  451. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  452. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  453. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  454. unsigned last_pte, i;
  455. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
  456. while (num_entries) {
  457. last_pte = first_pte + num_entries;
  458. if (last_pte > I915_PPGTT_PT_ENTRIES)
  459. last_pte = I915_PPGTT_PT_ENTRIES;
  460. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  461. for (i = first_pte; i < last_pte; i++)
  462. pt_vaddr[i] = scratch_pte;
  463. kunmap_atomic(pt_vaddr);
  464. num_entries -= last_pte - first_pte;
  465. first_pte = 0;
  466. act_pt++;
  467. }
  468. }
  469. static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
  470. struct sg_table *pages,
  471. unsigned first_entry,
  472. enum i915_cache_level cache_level)
  473. {
  474. struct i915_hw_ppgtt *ppgtt =
  475. container_of(vm, struct i915_hw_ppgtt, base);
  476. gen6_gtt_pte_t *pt_vaddr;
  477. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  478. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  479. struct sg_page_iter sg_iter;
  480. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  481. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  482. dma_addr_t page_addr;
  483. page_addr = sg_page_iter_dma_address(&sg_iter);
  484. pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
  485. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  486. kunmap_atomic(pt_vaddr);
  487. act_pt++;
  488. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  489. act_pte = 0;
  490. }
  491. }
  492. kunmap_atomic(pt_vaddr);
  493. }
  494. static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
  495. {
  496. struct i915_hw_ppgtt *ppgtt =
  497. container_of(vm, struct i915_hw_ppgtt, base);
  498. int i;
  499. drm_mm_takedown(&ppgtt->base.mm);
  500. if (ppgtt->pt_dma_addr) {
  501. for (i = 0; i < ppgtt->num_pd_entries; i++)
  502. pci_unmap_page(ppgtt->base.dev->pdev,
  503. ppgtt->pt_dma_addr[i],
  504. 4096, PCI_DMA_BIDIRECTIONAL);
  505. }
  506. kfree(ppgtt->pt_dma_addr);
  507. for (i = 0; i < ppgtt->num_pd_entries; i++)
  508. __free_page(ppgtt->pt_pages[i]);
  509. kfree(ppgtt->pt_pages);
  510. kfree(ppgtt);
  511. }
  512. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  513. {
  514. struct drm_device *dev = ppgtt->base.dev;
  515. struct drm_i915_private *dev_priv = dev->dev_private;
  516. unsigned first_pd_entry_in_global_pt;
  517. int i;
  518. int ret = -ENOMEM;
  519. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  520. * entries. For aliasing ppgtt support we just steal them at the end for
  521. * now. */
  522. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  523. ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
  524. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  525. ppgtt->enable = gen6_ppgtt_enable;
  526. ppgtt->base.clear_range = gen6_ppgtt_clear_range;
  527. ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
  528. ppgtt->base.cleanup = gen6_ppgtt_cleanup;
  529. ppgtt->base.scratch = dev_priv->gtt.base.scratch;
  530. ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
  531. GFP_KERNEL);
  532. if (!ppgtt->pt_pages)
  533. return -ENOMEM;
  534. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  535. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  536. if (!ppgtt->pt_pages[i])
  537. goto err_pt_alloc;
  538. }
  539. ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
  540. GFP_KERNEL);
  541. if (!ppgtt->pt_dma_addr)
  542. goto err_pt_alloc;
  543. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  544. dma_addr_t pt_addr;
  545. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  546. PCI_DMA_BIDIRECTIONAL);
  547. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  548. ret = -EIO;
  549. goto err_pd_pin;
  550. }
  551. ppgtt->pt_dma_addr[i] = pt_addr;
  552. }
  553. ppgtt->base.clear_range(&ppgtt->base, 0,
  554. ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
  555. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  556. return 0;
  557. err_pd_pin:
  558. if (ppgtt->pt_dma_addr) {
  559. for (i--; i >= 0; i--)
  560. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  561. 4096, PCI_DMA_BIDIRECTIONAL);
  562. }
  563. err_pt_alloc:
  564. kfree(ppgtt->pt_dma_addr);
  565. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  566. if (ppgtt->pt_pages[i])
  567. __free_page(ppgtt->pt_pages[i]);
  568. }
  569. kfree(ppgtt->pt_pages);
  570. return ret;
  571. }
  572. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  573. {
  574. struct drm_i915_private *dev_priv = dev->dev_private;
  575. struct i915_hw_ppgtt *ppgtt;
  576. int ret;
  577. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  578. if (!ppgtt)
  579. return -ENOMEM;
  580. ppgtt->base.dev = dev;
  581. if (INTEL_INFO(dev)->gen < 8)
  582. ret = gen6_ppgtt_init(ppgtt);
  583. else if (IS_GEN8(dev))
  584. ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
  585. else
  586. BUG();
  587. if (ret)
  588. kfree(ppgtt);
  589. else {
  590. dev_priv->mm.aliasing_ppgtt = ppgtt;
  591. drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
  592. ppgtt->base.total);
  593. }
  594. return ret;
  595. }
  596. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  597. {
  598. struct drm_i915_private *dev_priv = dev->dev_private;
  599. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  600. if (!ppgtt)
  601. return;
  602. ppgtt->base.cleanup(&ppgtt->base);
  603. dev_priv->mm.aliasing_ppgtt = NULL;
  604. }
  605. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  606. struct drm_i915_gem_object *obj,
  607. enum i915_cache_level cache_level)
  608. {
  609. ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
  610. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  611. cache_level);
  612. }
  613. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  614. struct drm_i915_gem_object *obj)
  615. {
  616. ppgtt->base.clear_range(&ppgtt->base,
  617. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  618. obj->base.size >> PAGE_SHIFT,
  619. true);
  620. }
  621. extern int intel_iommu_gfx_mapped;
  622. /* Certain Gen5 chipsets require require idling the GPU before
  623. * unmapping anything from the GTT when VT-d is enabled.
  624. */
  625. static inline bool needs_idle_maps(struct drm_device *dev)
  626. {
  627. #ifdef CONFIG_INTEL_IOMMU
  628. /* Query intel_iommu to see if we need the workaround. Presumably that
  629. * was loaded first.
  630. */
  631. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  632. return true;
  633. #endif
  634. return false;
  635. }
  636. static bool do_idling(struct drm_i915_private *dev_priv)
  637. {
  638. bool ret = dev_priv->mm.interruptible;
  639. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  640. dev_priv->mm.interruptible = false;
  641. if (i915_gpu_idle(dev_priv->dev)) {
  642. DRM_ERROR("Couldn't idle GPU\n");
  643. /* Wait a bit, in hopes it avoids the hang */
  644. udelay(10);
  645. }
  646. }
  647. return ret;
  648. }
  649. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  650. {
  651. if (unlikely(dev_priv->gtt.do_idle_maps))
  652. dev_priv->mm.interruptible = interruptible;
  653. }
  654. void i915_check_and_clear_faults(struct drm_device *dev)
  655. {
  656. struct drm_i915_private *dev_priv = dev->dev_private;
  657. struct intel_ring_buffer *ring;
  658. int i;
  659. if (INTEL_INFO(dev)->gen < 6)
  660. return;
  661. for_each_ring(ring, dev_priv, i) {
  662. u32 fault_reg;
  663. fault_reg = I915_READ(RING_FAULT_REG(ring));
  664. if (fault_reg & RING_FAULT_VALID) {
  665. DRM_DEBUG_DRIVER("Unexpected fault\n"
  666. "\tAddr: 0x%08lx\\n"
  667. "\tAddress space: %s\n"
  668. "\tSource ID: %d\n"
  669. "\tType: %d\n",
  670. fault_reg & PAGE_MASK,
  671. fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
  672. RING_FAULT_SRCID(fault_reg),
  673. RING_FAULT_FAULT_TYPE(fault_reg));
  674. I915_WRITE(RING_FAULT_REG(ring),
  675. fault_reg & ~RING_FAULT_VALID);
  676. }
  677. }
  678. POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
  679. }
  680. void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
  681. {
  682. struct drm_i915_private *dev_priv = dev->dev_private;
  683. /* Don't bother messing with faults pre GEN6 as we have little
  684. * documentation supporting that it's a good idea.
  685. */
  686. if (INTEL_INFO(dev)->gen < 6)
  687. return;
  688. i915_check_and_clear_faults(dev);
  689. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  690. dev_priv->gtt.base.start / PAGE_SIZE,
  691. dev_priv->gtt.base.total / PAGE_SIZE,
  692. false);
  693. }
  694. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  695. {
  696. struct drm_i915_private *dev_priv = dev->dev_private;
  697. struct drm_i915_gem_object *obj;
  698. i915_check_and_clear_faults(dev);
  699. /* First fill our portion of the GTT with scratch pages */
  700. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  701. dev_priv->gtt.base.start / PAGE_SIZE,
  702. dev_priv->gtt.base.total / PAGE_SIZE,
  703. true);
  704. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  705. i915_gem_clflush_object(obj, obj->pin_display);
  706. i915_gem_gtt_bind_object(obj, obj->cache_level);
  707. }
  708. i915_gem_chipset_flush(dev);
  709. }
  710. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  711. {
  712. if (obj->has_dma_mapping)
  713. return 0;
  714. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  715. obj->pages->sgl, obj->pages->nents,
  716. PCI_DMA_BIDIRECTIONAL))
  717. return -ENOSPC;
  718. return 0;
  719. }
  720. static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
  721. {
  722. #ifdef writeq
  723. writeq(pte, addr);
  724. #else
  725. iowrite32((u32)pte, addr);
  726. iowrite32(pte >> 32, addr + 4);
  727. #endif
  728. }
  729. static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
  730. struct sg_table *st,
  731. unsigned int first_entry,
  732. enum i915_cache_level level)
  733. {
  734. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  735. gen8_gtt_pte_t __iomem *gtt_entries =
  736. (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  737. int i = 0;
  738. struct sg_page_iter sg_iter;
  739. dma_addr_t addr;
  740. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  741. addr = sg_dma_address(sg_iter.sg) +
  742. (sg_iter.sg_pgoffset << PAGE_SHIFT);
  743. gen8_set_pte(&gtt_entries[i],
  744. gen8_pte_encode(addr, level, true));
  745. i++;
  746. }
  747. /*
  748. * XXX: This serves as a posting read to make sure that the PTE has
  749. * actually been updated. There is some concern that even though
  750. * registers and PTEs are within the same BAR that they are potentially
  751. * of NUMA access patterns. Therefore, even with the way we assume
  752. * hardware should work, we must keep this posting read for paranoia.
  753. */
  754. if (i != 0)
  755. WARN_ON(readq(&gtt_entries[i-1])
  756. != gen8_pte_encode(addr, level, true));
  757. #if 0 /* TODO: Still needed on GEN8? */
  758. /* This next bit makes the above posting read even more important. We
  759. * want to flush the TLBs only after we're certain all the PTE updates
  760. * have finished.
  761. */
  762. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  763. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  764. #endif
  765. }
  766. /*
  767. * Binds an object into the global gtt with the specified cache level. The object
  768. * will be accessible to the GPU via commands whose operands reference offsets
  769. * within the global GTT as well as accessible by the GPU through the GMADR
  770. * mapped BAR (dev_priv->mm.gtt->gtt).
  771. */
  772. static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
  773. struct sg_table *st,
  774. unsigned int first_entry,
  775. enum i915_cache_level level)
  776. {
  777. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  778. gen6_gtt_pte_t __iomem *gtt_entries =
  779. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  780. int i = 0;
  781. struct sg_page_iter sg_iter;
  782. dma_addr_t addr;
  783. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  784. addr = sg_page_iter_dma_address(&sg_iter);
  785. iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
  786. i++;
  787. }
  788. /* XXX: This serves as a posting read to make sure that the PTE has
  789. * actually been updated. There is some concern that even though
  790. * registers and PTEs are within the same BAR that they are potentially
  791. * of NUMA access patterns. Therefore, even with the way we assume
  792. * hardware should work, we must keep this posting read for paranoia.
  793. */
  794. if (i != 0)
  795. WARN_ON(readl(&gtt_entries[i-1]) !=
  796. vm->pte_encode(addr, level, true));
  797. /* This next bit makes the above posting read even more important. We
  798. * want to flush the TLBs only after we're certain all the PTE updates
  799. * have finished.
  800. */
  801. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  802. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  803. }
  804. static void gen8_ggtt_clear_range(struct i915_address_space *vm,
  805. unsigned int first_entry,
  806. unsigned int num_entries,
  807. bool use_scratch)
  808. {
  809. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  810. gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
  811. (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  812. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  813. int i;
  814. if (WARN(num_entries > max_entries,
  815. "First entry = %d; Num entries = %d (max=%d)\n",
  816. first_entry, num_entries, max_entries))
  817. num_entries = max_entries;
  818. scratch_pte = gen8_pte_encode(vm->scratch.addr,
  819. I915_CACHE_LLC,
  820. use_scratch);
  821. for (i = 0; i < num_entries; i++)
  822. gen8_set_pte(&gtt_base[i], scratch_pte);
  823. readl(gtt_base);
  824. }
  825. static void gen6_ggtt_clear_range(struct i915_address_space *vm,
  826. unsigned int first_entry,
  827. unsigned int num_entries,
  828. bool use_scratch)
  829. {
  830. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  831. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  832. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  833. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  834. int i;
  835. if (WARN(num_entries > max_entries,
  836. "First entry = %d; Num entries = %d (max=%d)\n",
  837. first_entry, num_entries, max_entries))
  838. num_entries = max_entries;
  839. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
  840. for (i = 0; i < num_entries; i++)
  841. iowrite32(scratch_pte, &gtt_base[i]);
  842. readl(gtt_base);
  843. }
  844. static void i915_ggtt_insert_entries(struct i915_address_space *vm,
  845. struct sg_table *st,
  846. unsigned int pg_start,
  847. enum i915_cache_level cache_level)
  848. {
  849. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  850. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  851. intel_gtt_insert_sg_entries(st, pg_start, flags);
  852. }
  853. static void i915_ggtt_clear_range(struct i915_address_space *vm,
  854. unsigned int first_entry,
  855. unsigned int num_entries,
  856. bool unused)
  857. {
  858. intel_gtt_clear_range(first_entry, num_entries);
  859. }
  860. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  861. enum i915_cache_level cache_level)
  862. {
  863. struct drm_device *dev = obj->base.dev;
  864. struct drm_i915_private *dev_priv = dev->dev_private;
  865. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  866. dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
  867. entry,
  868. cache_level);
  869. obj->has_global_gtt_mapping = 1;
  870. }
  871. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  872. {
  873. struct drm_device *dev = obj->base.dev;
  874. struct drm_i915_private *dev_priv = dev->dev_private;
  875. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  876. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  877. entry,
  878. obj->base.size >> PAGE_SHIFT,
  879. true);
  880. obj->has_global_gtt_mapping = 0;
  881. }
  882. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  883. {
  884. struct drm_device *dev = obj->base.dev;
  885. struct drm_i915_private *dev_priv = dev->dev_private;
  886. bool interruptible;
  887. interruptible = do_idling(dev_priv);
  888. if (!obj->has_dma_mapping)
  889. dma_unmap_sg(&dev->pdev->dev,
  890. obj->pages->sgl, obj->pages->nents,
  891. PCI_DMA_BIDIRECTIONAL);
  892. undo_idling(dev_priv, interruptible);
  893. }
  894. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  895. unsigned long color,
  896. unsigned long *start,
  897. unsigned long *end)
  898. {
  899. if (node->color != color)
  900. *start += 4096;
  901. if (!list_empty(&node->node_list)) {
  902. node = list_entry(node->node_list.next,
  903. struct drm_mm_node,
  904. node_list);
  905. if (node->allocated && node->color != color)
  906. *end -= 4096;
  907. }
  908. }
  909. void i915_gem_setup_global_gtt(struct drm_device *dev,
  910. unsigned long start,
  911. unsigned long mappable_end,
  912. unsigned long end)
  913. {
  914. /* Let GEM Manage all of the aperture.
  915. *
  916. * However, leave one page at the end still bound to the scratch page.
  917. * There are a number of places where the hardware apparently prefetches
  918. * past the end of the object, and we've seen multiple hangs with the
  919. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  920. * aperture. One page should be enough to keep any prefetching inside
  921. * of the aperture.
  922. */
  923. struct drm_i915_private *dev_priv = dev->dev_private;
  924. struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
  925. struct drm_mm_node *entry;
  926. struct drm_i915_gem_object *obj;
  927. unsigned long hole_start, hole_end;
  928. BUG_ON(mappable_end > end);
  929. /* Subtract the guard page ... */
  930. drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
  931. if (!HAS_LLC(dev))
  932. dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
  933. /* Mark any preallocated objects as occupied */
  934. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  935. struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
  936. int ret;
  937. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  938. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  939. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  940. ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
  941. if (ret)
  942. DRM_DEBUG_KMS("Reservation failed\n");
  943. obj->has_global_gtt_mapping = 1;
  944. }
  945. dev_priv->gtt.base.start = start;
  946. dev_priv->gtt.base.total = end - start;
  947. /* Clear any non-preallocated blocks */
  948. drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
  949. const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
  950. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  951. hole_start, hole_end);
  952. ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
  953. }
  954. /* And finally clear the reserved guard page */
  955. ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
  956. }
  957. static bool
  958. intel_enable_ppgtt(struct drm_device *dev)
  959. {
  960. if (i915_enable_ppgtt >= 0)
  961. return i915_enable_ppgtt;
  962. #ifdef CONFIG_INTEL_IOMMU
  963. /* Disable ppgtt on SNB if VT-d is on. */
  964. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  965. return false;
  966. #endif
  967. return true;
  968. }
  969. void i915_gem_init_global_gtt(struct drm_device *dev)
  970. {
  971. struct drm_i915_private *dev_priv = dev->dev_private;
  972. unsigned long gtt_size, mappable_size;
  973. gtt_size = dev_priv->gtt.base.total;
  974. mappable_size = dev_priv->gtt.mappable_end;
  975. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  976. int ret;
  977. if (INTEL_INFO(dev)->gen <= 7) {
  978. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  979. * aperture accordingly when using aliasing ppgtt. */
  980. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  981. }
  982. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  983. ret = i915_gem_init_aliasing_ppgtt(dev);
  984. if (!ret)
  985. return;
  986. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  987. drm_mm_takedown(&dev_priv->gtt.base.mm);
  988. if (INTEL_INFO(dev)->gen < 8)
  989. gtt_size += GEN6_PPGTT_PD_ENTRIES*PAGE_SIZE;
  990. }
  991. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  992. }
  993. static int setup_scratch_page(struct drm_device *dev)
  994. {
  995. struct drm_i915_private *dev_priv = dev->dev_private;
  996. struct page *page;
  997. dma_addr_t dma_addr;
  998. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  999. if (page == NULL)
  1000. return -ENOMEM;
  1001. get_page(page);
  1002. set_pages_uc(page, 1);
  1003. #ifdef CONFIG_INTEL_IOMMU
  1004. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  1005. PCI_DMA_BIDIRECTIONAL);
  1006. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  1007. return -EINVAL;
  1008. #else
  1009. dma_addr = page_to_phys(page);
  1010. #endif
  1011. dev_priv->gtt.base.scratch.page = page;
  1012. dev_priv->gtt.base.scratch.addr = dma_addr;
  1013. return 0;
  1014. }
  1015. static void teardown_scratch_page(struct drm_device *dev)
  1016. {
  1017. struct drm_i915_private *dev_priv = dev->dev_private;
  1018. struct page *page = dev_priv->gtt.base.scratch.page;
  1019. set_pages_wb(page, 1);
  1020. pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
  1021. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  1022. put_page(page);
  1023. __free_page(page);
  1024. }
  1025. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  1026. {
  1027. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  1028. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  1029. return snb_gmch_ctl << 20;
  1030. }
  1031. static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
  1032. {
  1033. bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
  1034. bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
  1035. if (bdw_gmch_ctl)
  1036. bdw_gmch_ctl = 1 << bdw_gmch_ctl;
  1037. if (bdw_gmch_ctl > 4) {
  1038. WARN_ON(!i915_preliminary_hw_support);
  1039. return 4<<20;
  1040. }
  1041. return bdw_gmch_ctl << 20;
  1042. }
  1043. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  1044. {
  1045. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  1046. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  1047. return snb_gmch_ctl << 25; /* 32 MB units */
  1048. }
  1049. static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
  1050. {
  1051. bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
  1052. bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
  1053. return bdw_gmch_ctl << 25; /* 32 MB units */
  1054. }
  1055. static int ggtt_probe_common(struct drm_device *dev,
  1056. size_t gtt_size)
  1057. {
  1058. struct drm_i915_private *dev_priv = dev->dev_private;
  1059. phys_addr_t gtt_bus_addr;
  1060. int ret;
  1061. /* For Modern GENs the PTEs and register space are split in the BAR */
  1062. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  1063. (pci_resource_len(dev->pdev, 0) / 2);
  1064. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  1065. if (!dev_priv->gtt.gsm) {
  1066. DRM_ERROR("Failed to map the gtt page table\n");
  1067. return -ENOMEM;
  1068. }
  1069. ret = setup_scratch_page(dev);
  1070. if (ret) {
  1071. DRM_ERROR("Scratch setup failed\n");
  1072. /* iounmap will also get called at remove, but meh */
  1073. iounmap(dev_priv->gtt.gsm);
  1074. }
  1075. return ret;
  1076. }
  1077. /* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
  1078. * bits. When using advanced contexts each context stores its own PAT, but
  1079. * writing this data shouldn't be harmful even in those cases. */
  1080. static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
  1081. {
  1082. #define GEN8_PPAT_UC (0<<0)
  1083. #define GEN8_PPAT_WC (1<<0)
  1084. #define GEN8_PPAT_WT (2<<0)
  1085. #define GEN8_PPAT_WB (3<<0)
  1086. #define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
  1087. /* FIXME(BDW): Bspec is completely confused about cache control bits. */
  1088. #define GEN8_PPAT_LLC (1<<2)
  1089. #define GEN8_PPAT_LLCELLC (2<<2)
  1090. #define GEN8_PPAT_LLCeLLC (3<<2)
  1091. #define GEN8_PPAT_AGE(x) (x<<4)
  1092. #define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
  1093. uint64_t pat;
  1094. pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
  1095. GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
  1096. GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
  1097. GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
  1098. GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
  1099. GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
  1100. GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
  1101. GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
  1102. /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
  1103. * write would work. */
  1104. I915_WRITE(GEN8_PRIVATE_PAT, pat);
  1105. I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
  1106. }
  1107. static int gen8_gmch_probe(struct drm_device *dev,
  1108. size_t *gtt_total,
  1109. size_t *stolen,
  1110. phys_addr_t *mappable_base,
  1111. unsigned long *mappable_end)
  1112. {
  1113. struct drm_i915_private *dev_priv = dev->dev_private;
  1114. unsigned int gtt_size;
  1115. u16 snb_gmch_ctl;
  1116. int ret;
  1117. /* TODO: We're not aware of mappable constraints on gen8 yet */
  1118. *mappable_base = pci_resource_start(dev->pdev, 2);
  1119. *mappable_end = pci_resource_len(dev->pdev, 2);
  1120. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
  1121. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
  1122. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1123. *stolen = gen8_get_stolen_size(snb_gmch_ctl);
  1124. gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
  1125. *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
  1126. gen8_setup_private_ppat(dev_priv);
  1127. ret = ggtt_probe_common(dev, gtt_size);
  1128. dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
  1129. dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
  1130. return ret;
  1131. }
  1132. static int gen6_gmch_probe(struct drm_device *dev,
  1133. size_t *gtt_total,
  1134. size_t *stolen,
  1135. phys_addr_t *mappable_base,
  1136. unsigned long *mappable_end)
  1137. {
  1138. struct drm_i915_private *dev_priv = dev->dev_private;
  1139. unsigned int gtt_size;
  1140. u16 snb_gmch_ctl;
  1141. int ret;
  1142. *mappable_base = pci_resource_start(dev->pdev, 2);
  1143. *mappable_end = pci_resource_len(dev->pdev, 2);
  1144. /* 64/512MB is the current min/max we actually know of, but this is just
  1145. * a coarse sanity check.
  1146. */
  1147. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  1148. DRM_ERROR("Unknown GMADR size (%lx)\n",
  1149. dev_priv->gtt.mappable_end);
  1150. return -ENXIO;
  1151. }
  1152. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  1153. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  1154. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1155. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  1156. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  1157. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  1158. ret = ggtt_probe_common(dev, gtt_size);
  1159. dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
  1160. dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
  1161. return ret;
  1162. }
  1163. static void gen6_gmch_remove(struct i915_address_space *vm)
  1164. {
  1165. struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
  1166. iounmap(gtt->gsm);
  1167. teardown_scratch_page(vm->dev);
  1168. }
  1169. static int i915_gmch_probe(struct drm_device *dev,
  1170. size_t *gtt_total,
  1171. size_t *stolen,
  1172. phys_addr_t *mappable_base,
  1173. unsigned long *mappable_end)
  1174. {
  1175. struct drm_i915_private *dev_priv = dev->dev_private;
  1176. int ret;
  1177. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  1178. if (!ret) {
  1179. DRM_ERROR("failed to set up gmch\n");
  1180. return -EIO;
  1181. }
  1182. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  1183. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  1184. dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
  1185. dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
  1186. return 0;
  1187. }
  1188. static void i915_gmch_remove(struct i915_address_space *vm)
  1189. {
  1190. intel_gmch_remove();
  1191. }
  1192. int i915_gem_gtt_init(struct drm_device *dev)
  1193. {
  1194. struct drm_i915_private *dev_priv = dev->dev_private;
  1195. struct i915_gtt *gtt = &dev_priv->gtt;
  1196. int ret;
  1197. if (INTEL_INFO(dev)->gen <= 5) {
  1198. gtt->gtt_probe = i915_gmch_probe;
  1199. gtt->base.cleanup = i915_gmch_remove;
  1200. } else if (INTEL_INFO(dev)->gen < 8) {
  1201. gtt->gtt_probe = gen6_gmch_probe;
  1202. gtt->base.cleanup = gen6_gmch_remove;
  1203. if (IS_HASWELL(dev) && dev_priv->ellc_size)
  1204. gtt->base.pte_encode = iris_pte_encode;
  1205. else if (IS_HASWELL(dev))
  1206. gtt->base.pte_encode = hsw_pte_encode;
  1207. else if (IS_VALLEYVIEW(dev))
  1208. gtt->base.pte_encode = byt_pte_encode;
  1209. else if (INTEL_INFO(dev)->gen >= 7)
  1210. gtt->base.pte_encode = ivb_pte_encode;
  1211. else
  1212. gtt->base.pte_encode = snb_pte_encode;
  1213. } else {
  1214. dev_priv->gtt.gtt_probe = gen8_gmch_probe;
  1215. dev_priv->gtt.base.cleanup = gen6_gmch_remove;
  1216. }
  1217. ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
  1218. &gtt->mappable_base, &gtt->mappable_end);
  1219. if (ret)
  1220. return ret;
  1221. gtt->base.dev = dev;
  1222. /* GMADR is the PCI mmio aperture into the global GTT. */
  1223. DRM_INFO("Memory usable by graphics device = %zdM\n",
  1224. gtt->base.total >> 20);
  1225. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  1226. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  1227. return 0;
  1228. }